blob: 7b67ecb02b745fb42ec47a490598981de7050070 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030037 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040
Tomi Valkeinena36af732015-02-26 15:20:24 +020041 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030042
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030043 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030044 bool pending;
45 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030046 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060047};
48
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020049/* -----------------------------------------------------------------------------
50 * Helper Functions
51 */
52
Archit Taneja0d8f3712013-03-26 19:15:19 +053053uint32_t pipe2vbl(struct drm_crtc *crtc)
54{
55 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
56
57 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
58}
59
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030060struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020061{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030063 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020064}
65
66enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
67{
68 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
69 return omap_crtc->channel;
70}
71
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030072int omap_crtc_wait_pending(struct drm_crtc *crtc)
73{
74 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
75
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020076 /*
77 * Timeout is set to a "sufficiently" high value, which should cover
78 * a single frame refresh even on slower displays.
79 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030080 return wait_event_timeout(omap_crtc->pending_wait,
81 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020082 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030083}
84
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020085/* -----------------------------------------------------------------------------
86 * DSS Manager Functions
87 */
88
Rob Clarkf5f94542012-12-04 13:59:12 -060089/*
90 * Manager-ops, callbacks from output when they need to configure
91 * the upstream part of the video pipe.
92 *
93 * Most of these we can ignore until we add support for command-mode
94 * panels.. for video-mode the crtc-helpers already do an adequate
95 * job of sequencing the setup of the video pipe in the proper order
96 */
97
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030098/* ovl-mgr-id -> crtc */
99static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300100static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300101
Rob Clarkf5f94542012-12-04 13:59:12 -0600102/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200103static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300104 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300105{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200106 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300107 return -EINVAL;
108
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200109 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300110 return -EINVAL;
111
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200112 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200113 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300114
115 return 0;
116}
117
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200118static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300119 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300120{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200121 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200122 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300123}
124
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200125static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600126{
127}
128
Laurent Pinchart40297552015-05-28 02:34:05 +0300129/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200130static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
131{
132 struct drm_device *dev = crtc->dev;
133 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
134 enum omap_channel channel = omap_crtc->channel;
135 struct omap_irq_wait *wait;
136 u32 framedone_irq, vsync_irq;
137 int ret;
138
Laurent Pinchart03af8152016-04-18 03:09:48 +0300139 if (WARN_ON(omap_crtc->enabled == enable))
140 return;
141
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300142 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200143 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300144 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200145 return;
146 }
147
Tomi Valkeinenef422282015-02-26 15:20:25 +0200148 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
149 /*
150 * Digit output produces some sync lost interrupts during the
151 * first frame when enabling, so we need to ignore those.
152 */
153 omap_crtc->ignore_digit_sync_lost = true;
154 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200155
156 framedone_irq = dispc_mgr_get_framedone_irq(channel);
157 vsync_irq = dispc_mgr_get_vsync_irq(channel);
158
159 if (enable) {
160 wait = omap_irq_wait_init(dev, vsync_irq, 1);
161 } else {
162 /*
163 * When we disable the digit output, we need to wait for
164 * FRAMEDONE to know that DISPC has finished with the output.
165 *
166 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
167 * that case we need to use vsync interrupt, and wait for both
168 * even and odd frames.
169 */
170
171 if (framedone_irq)
172 wait = omap_irq_wait_init(dev, framedone_irq, 1);
173 else
174 wait = omap_irq_wait_init(dev, vsync_irq, 2);
175 }
176
177 dispc_mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300178 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200179
180 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
181 if (ret) {
182 dev_err(dev->dev, "%s: timeout waiting for %s\n",
183 omap_crtc->name, enable ? "enable" : "disable");
184 }
185
Tomi Valkeinenef422282015-02-26 15:20:25 +0200186 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
187 omap_crtc->ignore_digit_sync_lost = false;
188 /* make sure the irq handler sees the value above */
189 mb();
190 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200191}
192
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300193
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200194static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600195{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200196 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200197 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300198
Laurent Pinchartdee82602015-03-06 19:00:18 +0200199 memset(&info, 0, sizeof(info));
200 info.default_color = 0x00000000;
201 info.trans_key = 0x00000000;
202 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
203 info.trans_enabled = false;
204
205 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300206 dispc_mgr_set_timings(omap_crtc->channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300207 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200208 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300209
Rob Clarkf5f94542012-12-04 13:59:12 -0600210 return 0;
211}
212
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200213static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600214{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200215 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300216
Laurent Pinchart8472b572015-01-15 00:45:17 +0200217 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600218}
219
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200220static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300221 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600222{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200223 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600224 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300225 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600226}
227
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200228static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600229 const struct dss_lcd_mgr_config *config)
230{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200231 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600232 DBG("%s", omap_crtc->name);
233 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
234}
235
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200236static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200237 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600238 void (*handler)(void *), void *data)
239{
240 return 0;
241}
242
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200243static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200244 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600245 void (*handler)(void *), void *data)
246{
247}
248
249static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200250 .connect = omap_crtc_dss_connect,
251 .disconnect = omap_crtc_dss_disconnect,
252 .start_update = omap_crtc_dss_start_update,
253 .enable = omap_crtc_dss_enable,
254 .disable = omap_crtc_dss_disable,
255 .set_timings = omap_crtc_dss_set_timings,
256 .set_lcd_config = omap_crtc_dss_set_lcd_config,
257 .register_framedone_handler = omap_crtc_dss_register_framedone,
258 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600259};
260
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200261/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200262 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200263 */
264
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200265static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200266{
Laurent Pinchart577d3982016-04-19 01:15:11 +0300267 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200268 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200269 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200270 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200271
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300272 spin_lock_irqsave(&dev->event_lock, flags);
Laurent Pinchart577d3982016-04-19 01:15:11 +0300273 event = omap_crtc->event;
274 omap_crtc->event = NULL;
275
276 if (event)
277 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300278 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200279}
280
Laurent Pincharte0519af2015-05-28 00:21:29 +0300281void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200282{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300283 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200284
285 if (omap_crtc->ignore_digit_sync_lost) {
286 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
287 if (!irqstatus)
288 return;
289 }
290
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200291 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200292}
293
Laurent Pincharta42133a2015-01-17 19:09:26 +0200294static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200295{
296 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200297 container_of(irq, struct omap_crtc, vblank_irq);
298 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200299
Laurent Pincharta42133a2015-01-17 19:09:26 +0200300 if (dispc_mgr_go_busy(omap_crtc->channel))
301 return;
302
303 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300304
Laurent Pincharta42133a2015-01-17 19:09:26 +0200305 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
306
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300307 rmb();
308 WARN_ON(!omap_crtc->pending);
309 omap_crtc->pending = false;
310 wmb();
311
312 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200313 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200314
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300315 /* wake up omap_atomic_complete */
316 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200317}
318
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200319/* -----------------------------------------------------------------------------
320 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600321 */
322
Rob Clarkcd5351f2011-11-12 12:09:40 -0600323static void omap_crtc_destroy(struct drm_crtc *crtc)
324{
325 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600326
327 DBG("%s", omap_crtc->name);
328
Laurent Pincharta42133a2015-01-17 19:09:26 +0200329 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600330
Rob Clarkcd5351f2011-11-12 12:09:40 -0600331 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600332
Rob Clarkcd5351f2011-11-12 12:09:40 -0600333 kfree(omap_crtc);
334}
335
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200336static void omap_crtc_enable(struct drm_crtc *crtc)
337{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200338 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200339
340 DBG("%s", omap_crtc->name);
341
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300342 rmb();
343 WARN_ON(omap_crtc->pending);
344 omap_crtc->pending = true;
345 wmb();
346
347 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
348
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200349 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200350}
351
352static void omap_crtc_disable(struct drm_crtc *crtc)
353{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200354 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200355
356 DBG("%s", omap_crtc->name);
357
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200359}
360
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200361static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600362{
363 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200364 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600365
366 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200367 omap_crtc->name, mode->base.id, mode->name,
368 mode->vrefresh, mode->clock,
369 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
370 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
371 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600372
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300373 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
374 omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
375 DISPLAY_FLAGS_PIXDATA_POSEDGE |
376 DISPLAY_FLAGS_SYNC_NEGEDGE;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600377}
378
Jyri Sarha492a4262016-06-07 15:09:17 +0300379static int omap_crtc_atomic_check(struct drm_crtc *crtc,
380 struct drm_crtc_state *state)
381{
382 if (state->color_mgmt_changed && state->gamma_lut) {
383 uint length = state->gamma_lut->length /
384 sizeof(struct drm_color_lut);
385
386 if (length < 2)
387 return -EINVAL;
388 }
389
390 return 0;
391}
392
Daniel Vetterc201d002015-08-06 14:09:35 +0200393static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300394 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200395{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200396}
397
Daniel Vetterc201d002015-08-06 14:09:35 +0200398static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300399 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200400{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300401 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
402
403 WARN_ON(omap_crtc->vblank_irq.registered);
404
Jyri Sarha492a4262016-06-07 15:09:17 +0300405 if (crtc->state->color_mgmt_changed) {
406 struct drm_color_lut *lut = NULL;
407 uint length = 0;
408
409 if (crtc->state->gamma_lut) {
410 lut = (struct drm_color_lut *)
411 crtc->state->gamma_lut->data;
412 length = crtc->state->gamma_lut->length /
413 sizeof(*lut);
414 }
415 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
416 }
417
Laurent Pinchartdadf4652016-06-06 04:25:04 +0300418 /*
419 * Only flush the CRTC if it is currently enabled. CRTCs that require a
420 * mode set are disabled prior plane updates and enabled afterwards.
421 * They are thus not active (regardless of what their CRTC core state
422 * reports) and the DRM core could thus call this function even though
423 * the CRTC is currently disabled. Do nothing in that case.
424 */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300425 if (!omap_crtc->enabled)
426 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300427
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300428 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300429
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300430 rmb();
431 WARN_ON(omap_crtc->pending);
432 omap_crtc->pending = true;
433 wmb();
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300434
Laurent Pinchart577d3982016-04-19 01:15:11 +0300435 if (crtc->state->event) {
436 spin_lock_irq(&crtc->dev->event_lock);
437 omap_crtc->event = crtc->state->event;
438 spin_unlock_irq(&crtc->dev->event_lock);
439 }
440
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300441 dispc_mgr_go(omap_crtc->channel);
442 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200443}
444
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300445static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200446 struct drm_property *property)
447{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300448 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200449 struct omap_drm_private *priv = dev->dev_private;
450
451 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300452 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200453}
454
Laurent Pinchartafc34932015-03-06 18:35:16 +0200455static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
456 struct drm_crtc_state *state,
457 struct drm_property *property,
458 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500459{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300460 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200461 struct drm_plane_state *plane_state;
462 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200463
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200464 /*
465 * Delegate property set to the primary plane. Get the plane
466 * state and set the property directly.
467 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200468
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200469 plane_state = drm_atomic_get_plane_state(state->state, plane);
470 if (IS_ERR(plane_state))
471 return PTR_ERR(plane_state);
472
473 return drm_atomic_plane_set_property(plane, plane_state,
474 property, val);
475 }
476
477 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200478}
479
480static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
481 const struct drm_crtc_state *state,
482 struct drm_property *property,
483 uint64_t *val)
484{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300485 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200486 /*
487 * Delegate property get to the primary plane. The
488 * drm_atomic_plane_get_property() function isn't exported, but
489 * can be called through drm_object_property_get_value() as that
490 * will call drm_atomic_get_property() for atomic drivers.
491 */
492 return drm_object_property_get_value(&crtc->primary->base,
493 property, val);
494 }
495
496 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500497}
498
Rob Clarkcd5351f2011-11-12 12:09:40 -0600499static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200500 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200501 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600502 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200503 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300504 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200505 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200506 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
507 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200508 .atomic_set_property = omap_crtc_atomic_set_property,
509 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600510};
511
512static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200513 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200514 .disable = omap_crtc_disable,
515 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300516 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200517 .atomic_begin = omap_crtc_atomic_begin,
518 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600519};
520
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200521/* -----------------------------------------------------------------------------
522 * Init and Cleanup
523 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300524
Rob Clarkf5f94542012-12-04 13:59:12 -0600525static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200526 [OMAP_DSS_CHANNEL_LCD] = "lcd",
527 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
528 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
529 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600530};
531
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300532void omap_crtc_pre_init(void)
533{
534 dss_install_mgr_ops(&mgr_ops);
535}
536
Archit Taneja3a01ab22014-01-02 14:49:51 +0530537void omap_crtc_pre_uninit(void)
538{
539 dss_uninstall_mgr_ops();
540}
541
Rob Clarkcd5351f2011-11-12 12:09:40 -0600542/* initialize crtc */
543struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600544 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600545{
546 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600547 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200548 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600549
Rob Clarkf5f94542012-12-04 13:59:12 -0600550 DBG("%s", channel_names[channel]);
551
552 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800553 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200554 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600555
Rob Clarkcd5351f2011-11-12 12:09:40 -0600556 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600557
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300558 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600559
Archit Taneja0d8f3712013-03-26 19:15:19 +0530560 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530561 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530562
Laurent Pincharta42133a2015-01-17 19:09:26 +0200563 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
564 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600565
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200566 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200567 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200568 if (ret < 0) {
569 kfree(omap_crtc);
570 return NULL;
571 }
572
Rob Clarkcd5351f2011-11-12 12:09:40 -0600573 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
574
Jyri Sarha492a4262016-06-07 15:09:17 +0300575 /* The dispc API adapts to what ever size, but the HW supports
576 * 256 element gamma table for LCDs and 1024 element table for
577 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
578 * tables so lets use that. Size of HW gamma table can be
579 * extracted with dispc_mgr_gamma_size(). If it returns 0
580 * gamma table is not supprted.
581 */
582 if (dispc_mgr_gamma_size(channel)) {
583 uint gamma_lut_size = 256;
584
585 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
586 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
587 }
588
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200589 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500590
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300591 omap_crtcs[channel] = omap_crtc;
592
Rob Clarkcd5351f2011-11-12 12:09:40 -0600593 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600594}