blob: fd146c8d4cd837b2f409a481099b6ba7ad34e6f9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040021#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070022#include "rc.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080024#define ATH9K_CLOCK_RATE_CCK 22
25#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
26#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040030MODULE_AUTHOR("Atheros Communications");
31MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
32MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
33MODULE_LICENSE("Dual BSD/GPL");
34
35static int __init ath9k_init(void)
36{
37 return 0;
38}
39module_init(ath9k_init);
40
41static void __exit ath9k_exit(void)
42{
43 return;
44}
45module_exit(ath9k_exit);
46
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040047/* Private hardware callbacks */
48
49static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
50{
51 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
52}
53
54static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
55{
56 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
57}
58
59static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
60{
61 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
62
63 return priv_ops->macversion_supported(ah->hw_version.macVersion);
64}
65
Luis R. Rodriguez64773962010-04-15 17:38:17 -040066static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
67 struct ath9k_channel *chan)
68{
69 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
70}
71
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040072static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
73{
74 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Sujithcbe61d82009-02-09 13:27:12 +053084static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053087
Sujith2660b812009-02-09 13:27:26 +053088 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080089 return usecs *ATH9K_CLOCK_RATE_CCK;
90 if (conf->channel->band == IEEE80211_BAND_2GHZ)
91 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
92 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053093}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094
Sujithcbe61d82009-02-09 13:27:12 +053095static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053096{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070097 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053098
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080099 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +0530100 return ath9k_hw_mac_clks(ah, usecs) * 2;
101 else
102 return ath9k_hw_mac_clks(ah, usecs);
103}
104
Sujith0caa7b12009-02-16 13:23:20 +0530105bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106{
107 int i;
108
Sujith0caa7b12009-02-16 13:23:20 +0530109 BUG_ON(timeout < AH_TIME_QUANTUM);
110
111 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112 if ((REG_READ(ah, reg) & mask) == val)
113 return true;
114
115 udelay(AH_TIME_QUANTUM);
116 }
Sujith04bd46382008-11-28 22:18:05 +0530117
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700118 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
119 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
120 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530121
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122 return false;
123}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400124EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700125
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126u32 ath9k_hw_reverse_bits(u32 val, u32 n)
127{
128 u32 retval;
129 int i;
130
131 for (i = 0, retval = 0; i < n; i++) {
132 retval = (retval << 1) | (val & 1);
133 val >>= 1;
134 }
135 return retval;
136}
137
Sujithcbe61d82009-02-09 13:27:12 +0530138bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530139 u16 flags, u16 *low,
140 u16 *high)
141{
Sujith2660b812009-02-09 13:27:26 +0530142 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530143
144 if (flags & CHANNEL_5GHZ) {
145 *low = pCap->low_5ghz_chan;
146 *high = pCap->high_5ghz_chan;
147 return true;
148 }
149 if ((flags & CHANNEL_2GHZ)) {
150 *low = pCap->low_2ghz_chan;
151 *high = pCap->high_2ghz_chan;
152 return true;
153 }
154 return false;
155}
156
Sujithcbe61d82009-02-09 13:27:12 +0530157u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100158 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530159 u32 frameLen, u16 rateix,
160 bool shortPreamble)
161{
162 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530163
164 if (kbps == 0)
165 return 0;
166
Felix Fietkau545750d2009-11-23 22:21:01 +0100167 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530168 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530169 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100170 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime >>= 1;
172 numBits = frameLen << 3;
173 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
174 break;
Sujith46d14a52008-11-18 09:08:13 +0530175 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530176 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530177 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
178 numBits = OFDM_PLCP_BITS + (frameLen << 3);
179 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
180 txTime = OFDM_SIFS_TIME_QUARTER
181 + OFDM_PREAMBLE_TIME_QUARTER
182 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530183 } else if (ah->curchan &&
184 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530185 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
186 numBits = OFDM_PLCP_BITS + (frameLen << 3);
187 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
188 txTime = OFDM_SIFS_TIME_HALF +
189 OFDM_PREAMBLE_TIME_HALF
190 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
191 } else {
192 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
193 numBits = OFDM_PLCP_BITS + (frameLen << 3);
194 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
195 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
196 + (numSymbols * OFDM_SYMBOL_TIME);
197 }
198 break;
199 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700200 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100201 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530202 txTime = 0;
203 break;
204 }
205
206 return txTime;
207}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400208EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530209
Sujithcbe61d82009-02-09 13:27:12 +0530210void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530211 struct ath9k_channel *chan,
212 struct chan_centers *centers)
213{
214 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530215
216 if (!IS_CHAN_HT40(chan)) {
217 centers->ctl_center = centers->ext_center =
218 centers->synth_center = chan->channel;
219 return;
220 }
221
222 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
223 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
224 centers->synth_center =
225 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
226 extoff = 1;
227 } else {
228 centers->synth_center =
229 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
230 extoff = -1;
231 }
232
233 centers->ctl_center =
234 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700235 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530236 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530238}
239
240/******************/
241/* Chip Revisions */
242/******************/
243
Sujithcbe61d82009-02-09 13:27:12 +0530244static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530245{
246 u32 val;
247
248 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
249
250 if (val == 0xFF) {
251 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530252 ah->hw_version.macVersion =
253 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
254 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530255 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530256 } else {
257 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530258 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530259
Sujithd535a422009-02-09 13:27:06 +0530260 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530261
Sujithd535a422009-02-09 13:27:06 +0530262 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530263 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530264 }
265}
266
Sujithf1dc5602008-10-29 10:16:30 +0530267/************************************/
268/* HW Attach, Detach, Init Routines */
269/************************************/
270
Sujithcbe61d82009-02-09 13:27:12 +0530271static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530272{
Sujithfeed0292009-01-29 11:37:35 +0530273 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530274 return;
275
276 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285
286 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287}
288
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400289/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530290static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530291{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700292 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400293 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530294 u32 regHold[2];
295 u32 patternData[4] = { 0x55555555,
296 0xaaaaaaaa,
297 0x66666666,
298 0x99999999 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530300
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400301 if (!AR_SREV_9300_20_OR_LATER(ah)) {
302 loop_max = 2;
303 regAddr[1] = AR_PHY_BASE + (8 << 2);
304 } else
305 loop_max = 1;
306
307 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530308 u32 addr = regAddr[i];
309 u32 wrData, rdData;
310
311 regHold[i] = REG_READ(ah, addr);
312 for (j = 0; j < 0x100; j++) {
313 wrData = (j << 16) | j;
314 REG_WRITE(ah, addr, wrData);
315 rdData = REG_READ(ah, addr);
316 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700317 ath_print(common, ATH_DBG_FATAL,
318 "address test failed "
319 "addr: 0x%08x - wr:0x%08x != "
320 "rd:0x%08x\n",
321 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530322 return false;
323 }
324 }
325 for (j = 0; j < 4; j++) {
326 wrData = patternData[j];
327 REG_WRITE(ah, addr, wrData);
328 rdData = REG_READ(ah, addr);
329 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700330 ath_print(common, ATH_DBG_FATAL,
331 "address test failed "
332 "addr: 0x%08x - wr:0x%08x != "
333 "rd:0x%08x\n",
334 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530335 return false;
336 }
337 }
338 REG_WRITE(ah, regAddr[i], regHold[i]);
339 }
340 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530341
Sujithf1dc5602008-10-29 10:16:30 +0530342 return true;
343}
344
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700345static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700346{
347 int i;
348
Sujith2660b812009-02-09 13:27:26 +0530349 ah->config.dma_beacon_response_time = 2;
350 ah->config.sw_beacon_response_time = 10;
351 ah->config.additional_swba_backoff = 0;
352 ah->config.ack_6mb = 0x0;
353 ah->config.cwm_ignore_extcca = 0;
354 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530355 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.pcie_waen = 0;
357 ah->config.analog_shiftreg = 1;
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.ofdm_trig_low = 200;
359 ah->config.ofdm_trig_high = 500;
360 ah->config.cck_trig_high = 200;
361 ah->config.cck_trig_low = 100;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400362
363 /*
364 * For now ANI is disabled for AR9003, it is still
365 * being tested.
366 */
367 if (!AR_SREV_9300_20_OR_LATER(ah))
368 ah->config.enable_ani = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700369
370 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530371 ah->config.spurchans[i][0] = AR_NO_SPUR;
372 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700373 }
374
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500375 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
376 ah->config.ht_enable = 1;
377 else
378 ah->config.ht_enable = 0;
379
Sujith0ce024c2009-12-14 14:57:00 +0530380 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400381
382 /*
383 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
384 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
385 * This means we use it for all AR5416 devices, and the few
386 * minor PCI AR9280 devices out there.
387 *
388 * Serialization is required because these devices do not handle
389 * well the case of two concurrent reads/writes due to the latency
390 * involved. During one read/write another read/write can be issued
391 * on another CPU while the previous read/write may still be working
392 * on our hardware, if we hit this case the hardware poops in a loop.
393 * We prevent this by serializing reads and writes.
394 *
395 * This issue is not present on PCI-Express devices or pre-AR5416
396 * devices (legacy, 802.11abg).
397 */
398 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700399 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400}
401
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700402static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700404 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
405
406 regulatory->country_code = CTRY_DEFAULT;
407 regulatory->power_limit = MAX_RATE_POWER;
408 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
409
Sujithd535a422009-02-09 13:27:06 +0530410 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530411 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
413 ah->ah_flags = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414 if (!AR_SREV_9100(ah))
415 ah->ah_flags = AH_USE_EEPROM;
416
Sujith2660b812009-02-09 13:27:26 +0530417 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530418 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
419 ah->beacon_interval = 100;
420 ah->enable_32kHz_clock = DONT_USE_32KHZ;
421 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530422 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200423 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424}
425
Sujithcbe61d82009-02-09 13:27:12 +0530426static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700428 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530429 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530431 u16 eeval;
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400432 u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Sujithf1dc5602008-10-29 10:16:30 +0530434 sum = 0;
435 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400436 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530437 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700438 common->macaddr[2 * i] = eeval >> 8;
439 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 }
Sujithd8baa932009-03-30 15:28:25 +0530441 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530442 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444 return 0;
445}
446
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700447static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448{
449 int ecode;
450
Sujith527d4852010-03-17 14:25:16 +0530451 if (!AR_SREV_9271(ah)) {
452 if (!ath9k_hw_chip_test(ah))
453 return -ENODEV;
454 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400456 if (!AR_SREV_9300_20_OR_LATER(ah)) {
457 ecode = ar9002_hw_rf_claim(ah);
458 if (ecode != 0)
459 return ecode;
460 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700462 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463 if (ecode != 0)
464 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530465
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700466 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
467 "Eeprom VER: %d, REV: %d\n",
468 ah->eep_ops->get_eeprom_ver(ah),
469 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530470
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400471 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
472 if (ecode) {
473 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
474 "Failed allocating banks for "
475 "external radio\n");
476 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400477 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
479 if (!AR_SREV_9100(ah)) {
480 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700481 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482 }
Sujithf1dc5602008-10-29 10:16:30 +0530483
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484 return 0;
485}
486
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400487static void ath9k_hw_attach_ops(struct ath_hw *ah)
488{
489 if (AR_SREV_9300_20_OR_LATER(ah))
490 ar9003_hw_attach_ops(ah);
491 else
492 ar9002_hw_attach_ops(ah);
493}
494
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400495/* Called for all hardware families */
496static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700498 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700499 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700500
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400501 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
502 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700503
504 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700505 ath_print(common, ATH_DBG_FATAL,
506 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700507 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700508 }
509
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400510 ath9k_hw_init_defaults(ah);
511 ath9k_hw_init_config(ah);
512
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400513 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400514
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700515 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700516 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700517 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700518 }
519
520 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
521 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
522 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
523 ah->config.serialize_regmode =
524 SER_REG_MODE_ON;
525 } else {
526 ah->config.serialize_regmode =
527 SER_REG_MODE_OFF;
528 }
529 }
530
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700531 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700532 ah->config.serialize_regmode);
533
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500534 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
535 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
536 else
537 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
538
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400539 if (!ath9k_hw_macversion_supported(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700540 ath_print(common, ATH_DBG_FATAL,
541 "Mac Chip Rev 0x%02x.%x is not supported by "
542 "this driver\n", ah->hw_version.macVersion,
543 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700544 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700545 }
546
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400547 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400548 ah->is_pciexpress = false;
549
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700550 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 ath9k_hw_init_cal_settings(ah);
552
553 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400554 if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
556
557 ath9k_hw_init_mode_regs(ah);
558
559 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530560 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 else
562 ath9k_hw_disablepcie(ah);
563
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400564 if (!AR_SREV_9300_20_OR_LATER(ah))
565 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530566
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700567 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700568 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700569 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570
571 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100572 r = ath9k_hw_fill_cap_info(ah);
573 if (r)
574 return r;
575
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700576 r = ath9k_hw_init_macaddr(ah);
577 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700578 ath_print(common, ATH_DBG_FATAL,
579 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700580 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700581 }
582
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400583 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530584 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700585 else
Sujith2660b812009-02-09 13:27:26 +0530586 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700587
Felix Fietkau641d9922010-04-15 17:38:49 -0400588 if (AR_SREV_9300_20_OR_LATER(ah))
589 ar9003_hw_set_nf_limits(ah);
590
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400593 common->state = ATH_HW_INITIALIZED;
594
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700595 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596}
597
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400598int ath9k_hw_init(struct ath_hw *ah)
599{
600 int ret;
601 struct ath_common *common = ath9k_hw_common(ah);
602
603 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
604 switch (ah->hw_version.devid) {
605 case AR5416_DEVID_PCI:
606 case AR5416_DEVID_PCIE:
607 case AR5416_AR9100_DEVID:
608 case AR9160_DEVID_PCI:
609 case AR9280_DEVID_PCI:
610 case AR9280_DEVID_PCIE:
611 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400612 case AR9287_DEVID_PCI:
613 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400615 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400616 break;
617 default:
618 if (common->bus_ops->ath_bus_type == ATH_USB)
619 break;
620 ath_print(common, ATH_DBG_FATAL,
621 "Hardware device ID 0x%04x not supported\n",
622 ah->hw_version.devid);
623 return -EOPNOTSUPP;
624 }
625
626 ret = __ath9k_hw_init(ah);
627 if (ret) {
628 ath_print(common, ATH_DBG_FATAL,
629 "Unable to initialize hardware; "
630 "initialization status: %d\n", ret);
631 return ret;
632 }
633
634 return 0;
635}
636EXPORT_SYMBOL(ath9k_hw_init);
637
Sujithcbe61d82009-02-09 13:27:12 +0530638static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530639{
640 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
641 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
642
643 REG_WRITE(ah, AR_QOS_NO_ACK,
644 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
645 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
646 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
647
648 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
649 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
650 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
651 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
652 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
653}
654
Sujithcbe61d82009-02-09 13:27:12 +0530655static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530656 struct ath9k_channel *chan)
657{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400658 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530659
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100660 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530661
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400662 /* Switch the core clock for ar9271 to 117Mhz */
663 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530664 udelay(500);
665 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400666 }
667
Sujithf1dc5602008-10-29 10:16:30 +0530668 udelay(RTC_PLL_SETTLE_DELAY);
669
670 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
671}
672
Sujithcbe61d82009-02-09 13:27:12 +0530673static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800674 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530675{
Pavel Roskin152d5302010-03-31 18:05:37 -0400676 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530677 AR_IMR_TXURN |
678 AR_IMR_RXERR |
679 AR_IMR_RXORN |
680 AR_IMR_BCNMISC;
681
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400682 if (AR_SREV_9300_20_OR_LATER(ah)) {
683 imr_reg |= AR_IMR_RXOK_HP;
684 if (ah->config.rx_intr_mitigation)
685 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
686 else
687 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530688
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400689 } else {
690 if (ah->config.rx_intr_mitigation)
691 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
692 else
693 imr_reg |= AR_IMR_RXOK;
694 }
695
696 if (ah->config.tx_intr_mitigation)
697 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
698 else
699 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530700
Colin McCabed97809d2008-12-01 13:38:55 -0800701 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400702 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530703
Pavel Roskin152d5302010-03-31 18:05:37 -0400704 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500705 ah->imrs2_reg |= AR_IMR_S2_GTT;
706 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530707
708 if (!AR_SREV_9100(ah)) {
709 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
710 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
711 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
712 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400713
714 if (AR_SREV_9300_20_OR_LATER(ah)) {
715 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
716 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
717 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
718 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
719 }
Sujithf1dc5602008-10-29 10:16:30 +0530720}
721
Felix Fietkau0005baf2010-01-15 02:33:40 +0100722static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530723{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100724 u32 val = ath9k_hw_mac_to_clks(ah, us);
725 val = min(val, (u32) 0xFFFF);
726 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530727}
728
Felix Fietkau0005baf2010-01-15 02:33:40 +0100729static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530730{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100731 u32 val = ath9k_hw_mac_to_clks(ah, us);
732 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
733 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
734}
735
736static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
737{
738 u32 val = ath9k_hw_mac_to_clks(ah, us);
739 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
740 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530741}
742
Sujithcbe61d82009-02-09 13:27:12 +0530743static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530744{
Sujithf1dc5602008-10-29 10:16:30 +0530745 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700746 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
747 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530748 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530749 return false;
750 } else {
751 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530752 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530753 return true;
754 }
755}
756
Felix Fietkau0005baf2010-01-15 02:33:40 +0100757void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530758{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100759 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
760 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100761 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100762 int sifstime;
763
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700764 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
765 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530766
Sujith2660b812009-02-09 13:27:26 +0530767 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530768 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530769 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100770
771 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
772 sifstime = 16;
773 else
774 sifstime = 10;
775
Felix Fietkaue239d852010-01-15 02:34:58 +0100776 /* As defined by IEEE 802.11-2007 17.3.8.6 */
777 slottime = ah->slottime + 3 * ah->coverage_class;
778 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100779
780 /*
781 * Workaround for early ACK timeouts, add an offset to match the
782 * initval's 64us ack timeout value.
783 * This was initially only meant to work around an issue with delayed
784 * BA frames in some implementations, but it has been found to fix ACK
785 * timeout issues in other cases as well.
786 */
787 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
788 acktimeout += 64 - sifstime - ah->slottime;
789
Felix Fietkaue239d852010-01-15 02:34:58 +0100790 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100791 ath9k_hw_set_ack_timeout(ah, acktimeout);
792 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530793 if (ah->globaltxtimeout != (u32) -1)
794 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530795}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100796EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530797
Sujith285f2dd2010-01-08 10:36:07 +0530798void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400800 struct ath_common *common = ath9k_hw_common(ah);
801
Sujith736b3a22010-03-17 14:25:24 +0530802 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400803 goto free_hw;
804
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -0700806 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700807
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700808 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400809
810free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400811 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700812}
Sujith285f2dd2010-01-08 10:36:07 +0530813EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814
Sujithf1dc5602008-10-29 10:16:30 +0530815/*******/
816/* INI */
817/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700818
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400819u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400820{
821 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
822
823 if (IS_CHAN_B(chan))
824 ctl |= CTL_11B;
825 else if (IS_CHAN_G(chan))
826 ctl |= CTL_11G;
827 else
828 ctl |= CTL_11A;
829
830 return ctl;
831}
832
Sujithf1dc5602008-10-29 10:16:30 +0530833/****************************************/
834/* Reset and Channel Switching Routines */
835/****************************************/
836
Sujithcbe61d82009-02-09 13:27:12 +0530837static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530838{
Felix Fietkau57b32222010-04-15 17:39:22 -0400839 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530840 u32 regval;
841
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400842 /*
843 * set AHB_MODE not to do cacheline prefetches
844 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400845 if (!AR_SREV_9300_20_OR_LATER(ah)) {
846 regval = REG_READ(ah, AR_AHB_MODE);
847 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
848 }
Sujithf1dc5602008-10-29 10:16:30 +0530849
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400850 /*
851 * let mac dma reads be in 128 byte chunks
852 */
Sujithf1dc5602008-10-29 10:16:30 +0530853 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
854 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
855
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400856 /*
857 * Restore TX Trigger Level to its pre-reset value.
858 * The initial value depends on whether aggregation is enabled, and is
859 * adjusted whenever underruns are detected.
860 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400861 if (!AR_SREV_9300_20_OR_LATER(ah))
862 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530863
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400864 /*
865 * let mac dma writes be in 128 byte chunks
866 */
Sujithf1dc5602008-10-29 10:16:30 +0530867 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
868 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
869
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400870 /*
871 * Setup receive FIFO threshold to hold off TX activities
872 */
Sujithf1dc5602008-10-29 10:16:30 +0530873 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
874
Felix Fietkau57b32222010-04-15 17:39:22 -0400875 if (AR_SREV_9300_20_OR_LATER(ah)) {
876 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
877 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
878
879 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
880 ah->caps.rx_status_len);
881 }
882
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400883 /*
884 * reduce the number of usable entries in PCU TXBUF to avoid
885 * wrap around issues.
886 */
Sujithf1dc5602008-10-29 10:16:30 +0530887 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400888 /* For AR9285 the number of Fifos are reduced to half.
889 * So set the usable tx buf size also to half to
890 * avoid data/delimiter underruns
891 */
Sujithf1dc5602008-10-29 10:16:30 +0530892 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
893 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400894 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530895 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
896 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
897 }
898}
899
Sujithcbe61d82009-02-09 13:27:12 +0530900static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530901{
902 u32 val;
903
904 val = REG_READ(ah, AR_STA_ID1);
905 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
906 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800907 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530908 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
909 | AR_STA_ID1_KSRCH_MODE);
910 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
911 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800912 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400913 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530914 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
915 | AR_STA_ID1_KSRCH_MODE);
916 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
917 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800918 case NL80211_IFTYPE_STATION:
919 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +0530920 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
921 break;
922 }
923}
924
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400925void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
926 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700927{
928 u32 coef_exp, coef_man;
929
930 for (coef_exp = 31; coef_exp > 0; coef_exp--)
931 if ((coef_scaled >> coef_exp) & 0x1)
932 break;
933
934 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
935
936 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
937
938 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
939 *coef_exponent = coef_exp - 16;
940}
941
Sujithcbe61d82009-02-09 13:27:12 +0530942static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530943{
944 u32 rst_flags;
945 u32 tmpReg;
946
Sujith70768492009-02-16 13:23:12 +0530947 if (AR_SREV_9100(ah)) {
948 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
949 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
950 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
951 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
952 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
953 }
954
Sujithf1dc5602008-10-29 10:16:30 +0530955 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
956 AR_RTC_FORCE_WAKE_ON_INT);
957
958 if (AR_SREV_9100(ah)) {
959 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
960 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
961 } else {
962 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
963 if (tmpReg &
964 (AR_INTR_SYNC_LOCAL_TIMEOUT |
965 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400966 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +0530967 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400968
969 val = AR_RC_HOSTIF;
970 if (!AR_SREV_9300_20_OR_LATER(ah))
971 val |= AR_RC_AHB;
972 REG_WRITE(ah, AR_RC, val);
973
974 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530975 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +0530976
977 rst_flags = AR_RTC_RC_MAC_WARM;
978 if (type == ATH9K_RESET_COLD)
979 rst_flags |= AR_RTC_RC_MAC_COLD;
980 }
981
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100982 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +0530983 udelay(50);
984
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100985 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +0530986 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700987 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
988 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +0530989 return false;
990 }
991
992 if (!AR_SREV_9100(ah))
993 REG_WRITE(ah, AR_RC, 0);
994
Sujithf1dc5602008-10-29 10:16:30 +0530995 if (AR_SREV_9100(ah))
996 udelay(50);
997
998 return true;
999}
1000
Sujithcbe61d82009-02-09 13:27:12 +05301001static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301002{
1003 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1004 AR_RTC_FORCE_WAKE_ON_INT);
1005
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001006 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301007 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1008
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001009 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301010
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001011 if (!AR_SREV_9300_20_OR_LATER(ah))
1012 udelay(2);
1013
1014 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301015 REG_WRITE(ah, AR_RC, 0);
1016
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001017 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301018
1019 if (!ath9k_hw_wait(ah,
1020 AR_RTC_STATUS,
1021 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301022 AR_RTC_STATUS_ON,
1023 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001024 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1025 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301026 return false;
1027 }
1028
1029 ath9k_hw_read_revisions(ah);
1030
1031 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1032}
1033
Sujithcbe61d82009-02-09 13:27:12 +05301034static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301035{
1036 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1037 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1038
1039 switch (type) {
1040 case ATH9K_RESET_POWER_ON:
1041 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301042 case ATH9K_RESET_WARM:
1043 case ATH9K_RESET_COLD:
1044 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301045 default:
1046 return false;
1047 }
1048}
1049
Sujithcbe61d82009-02-09 13:27:12 +05301050static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301051 struct ath9k_channel *chan)
1052{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301053 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301054 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1055 return false;
1056 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301057 return false;
1058
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001059 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301060 return false;
1061
Sujith2660b812009-02-09 13:27:26 +05301062 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301063 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301064 ath9k_hw_set_rfmode(ah, chan);
1065
1066 return true;
1067}
1068
Sujithcbe61d82009-02-09 13:27:12 +05301069static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001070 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301071{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001072 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001073 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001074 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001075 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001076 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301077
1078 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1079 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001080 ath_print(common, ATH_DBG_QUEUE,
1081 "Transmit frames pending on "
1082 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301083 return false;
1084 }
1085 }
1086
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001087 if (!ath9k_hw_rfbus_req(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001088 ath_print(common, ATH_DBG_FATAL,
1089 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301090 return false;
1091 }
1092
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001093 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301094
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001095 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001096 if (r) {
1097 ath_print(common, ATH_DBG_FATAL,
1098 "Failed to set channel\n");
1099 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301100 }
1101
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001102 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001103 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301104 channel->max_antenna_gain * 2,
1105 channel->max_power * 2,
1106 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001107 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301108
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001109 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301110
1111 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1112 ath9k_hw_set_delta_slope(ah, chan);
1113
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001114 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301115
1116 if (!chan->oneTimeCalsDone)
1117 chan->oneTimeCalsDone = true;
1118
1119 return true;
1120}
1121
Sujithcbe61d82009-02-09 13:27:12 +05301122int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001123 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001124{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001125 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001126 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301127 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001128 u32 saveDefAntenna;
1129 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301130 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001131 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001132
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001133 ah->txchainmask = common->tx_chainmask;
1134 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001135
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001136 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001137 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001138
Vasanthakumar Thiagarajan9ebef7992009-09-17 09:26:44 +05301139 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001140 ath9k_hw_getnf(ah, curchan);
1141
1142 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301143 (ah->chip_fullsleep != true) &&
1144 (ah->curchan != NULL) &&
1145 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301147 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05301148 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
1149 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001150
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001151 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301152 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001153 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001154 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001155 }
1156 }
1157
1158 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1159 if (saveDefAntenna == 0)
1160 saveDefAntenna = 1;
1161
1162 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1163
Sujith46fe7822009-09-17 09:25:25 +05301164 /* For chips on which RTC reset is done, save TSF before it gets cleared */
1165 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1166 tsf = ath9k_hw_gettsf64(ah);
1167
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001168 saveLedState = REG_READ(ah, AR_CFG_LED) &
1169 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1170 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1171
1172 ath9k_hw_mark_phy_inactive(ah);
1173
Sujith05020d22010-03-17 14:25:23 +05301174 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001175 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1176 REG_WRITE(ah,
1177 AR9271_RESET_POWER_DOWN_CONTROL,
1178 AR9271_RADIO_RF_RST);
1179 udelay(50);
1180 }
1181
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001182 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001183 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001184 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001185 }
1186
Sujith05020d22010-03-17 14:25:23 +05301187 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001188 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1189 ah->htc_reset_init = false;
1190 REG_WRITE(ah,
1191 AR9271_RESET_POWER_DOWN_CONTROL,
1192 AR9271_GATE_MAC_CTL);
1193 udelay(50);
1194 }
1195
Sujith46fe7822009-09-17 09:25:25 +05301196 /* Restore TSF */
1197 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1198 ath9k_hw_settsf64(ah, tsf);
1199
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301200 if (AR_SREV_9280_10_OR_LATER(ah))
1201 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001202
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001203 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001204 if (r)
1205 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001206
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001207 /* Setup MFP options for CCMP */
1208 if (AR_SREV_9280_20_OR_LATER(ah)) {
1209 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1210 * frames when constructing CCMP AAD. */
1211 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1212 0xc7ff);
1213 ah->sw_mgmt_crypto = false;
1214 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1215 /* Disable hardware crypto for management frames */
1216 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1217 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1218 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1219 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1220 ah->sw_mgmt_crypto = true;
1221 } else
1222 ah->sw_mgmt_crypto = true;
1223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001224 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1225 ath9k_hw_set_delta_slope(ah, chan);
1226
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001227 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301228 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001229
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001230 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1231 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001232 | macStaId1
1233 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301234 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301235 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301236 | ah->sta_id1_defaults);
1237 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001238
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001239 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001240
1241 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1242
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001243 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001244
1245 REG_WRITE(ah, AR_ISR, ~0);
1246
1247 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1248
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001249 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001250 if (r)
1251 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001252
1253 for (i = 0; i < AR_NUM_DCU; i++)
1254 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1255
Sujith2660b812009-02-09 13:27:26 +05301256 ah->intr_txqs = 0;
1257 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001258 ath9k_hw_resettxqueue(ah, i);
1259
Sujith2660b812009-02-09 13:27:26 +05301260 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001261 ath9k_hw_init_qos(ah);
1262
Sujith2660b812009-02-09 13:27:26 +05301263 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301264 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301265
Felix Fietkau0005baf2010-01-15 02:33:40 +01001266 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267
Vivek Natarajan326bebb2009-08-14 11:33:36 +05301268 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301269 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
1270 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
1271 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
1272 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
1273 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
1274 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
1275
1276 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
1277 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
1278
1279 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1280 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1281 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1282 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1283 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05301284 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301285 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1286 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1287 }
1288
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289 REG_WRITE(ah, AR_STA_ID1,
1290 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1291
1292 ath9k_hw_set_dma(ah);
1293
1294 REG_WRITE(ah, AR_OBS, 8);
1295
Sujith0ce024c2009-12-14 14:57:00 +05301296 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001297 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1298 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1299 }
1300
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001301 if (ah->config.tx_intr_mitigation) {
1302 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1303 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1304 }
1305
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001306 ath9k_hw_init_bb(ah, chan);
1307
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001308 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001309 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001311 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1313
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001314 /*
1315 * For big endian systems turn on swapping for descriptors
1316 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317 if (AR_SREV_9100(ah)) {
1318 u32 mask;
1319 mask = REG_READ(ah, AR_CFG);
1320 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001321 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301322 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001323 } else {
1324 mask =
1325 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1326 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001327 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301328 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329 }
1330 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001331 /* Configure AR9271 target WLAN */
1332 if (AR_SREV_9271(ah))
1333 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001335 else
1336 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001337#endif
1338 }
1339
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001340 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301341 ath9k_hw_btcoex_enable(ah);
1342
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001343 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001344}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001345EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001346
Sujithf1dc5602008-10-29 10:16:30 +05301347/************************/
1348/* Key Cache Management */
1349/************************/
1350
Sujithcbe61d82009-02-09 13:27:12 +05301351bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001352{
Sujithf1dc5602008-10-29 10:16:30 +05301353 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354
Sujith2660b812009-02-09 13:27:26 +05301355 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001356 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1357 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001358 return false;
1359 }
1360
Sujithf1dc5602008-10-29 10:16:30 +05301361 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001362
Sujithf1dc5602008-10-29 10:16:30 +05301363 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
1364 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
1365 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
1366 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
1367 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
1368 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
1369 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
1370 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1371
1372 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1373 u16 micentry = entry + 64;
1374
1375 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
1376 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1377 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
1378 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1379
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001380 }
1381
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001382 return true;
1383}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001384EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385
Sujithcbe61d82009-02-09 13:27:12 +05301386bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001387{
Sujithf1dc5602008-10-29 10:16:30 +05301388 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389
Sujith2660b812009-02-09 13:27:26 +05301390 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001391 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1392 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001393 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001394 }
1395
Sujithf1dc5602008-10-29 10:16:30 +05301396 if (mac != NULL) {
1397 macHi = (mac[5] << 8) | mac[4];
1398 macLo = (mac[3] << 24) |
1399 (mac[2] << 16) |
1400 (mac[1] << 8) |
1401 mac[0];
1402 macLo >>= 1;
1403 macLo |= (macHi & 1) << 31;
1404 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001405 } else {
Sujithf1dc5602008-10-29 10:16:30 +05301406 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001407 }
Sujithf1dc5602008-10-29 10:16:30 +05301408 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1409 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410
1411 return true;
1412}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001413EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414
Sujithcbe61d82009-02-09 13:27:12 +05301415bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05301416 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001417 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418{
Sujith2660b812009-02-09 13:27:26 +05301419 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001420 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301421 u32 key0, key1, key2, key3, key4;
1422 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423
Sujithf1dc5602008-10-29 10:16:30 +05301424 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001425 ath_print(common, ATH_DBG_FATAL,
1426 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05301427 return false;
1428 }
1429
1430 switch (k->kv_type) {
1431 case ATH9K_CIPHER_AES_OCB:
1432 keyType = AR_KEYTABLE_TYPE_AES;
1433 break;
1434 case ATH9K_CIPHER_AES_CCM:
1435 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001436 ath_print(common, ATH_DBG_ANY,
1437 "AES-CCM not supported by mac rev 0x%x\n",
1438 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439 return false;
1440 }
Sujithf1dc5602008-10-29 10:16:30 +05301441 keyType = AR_KEYTABLE_TYPE_CCM;
1442 break;
1443 case ATH9K_CIPHER_TKIP:
1444 keyType = AR_KEYTABLE_TYPE_TKIP;
1445 if (ATH9K_IS_MIC_ENABLED(ah)
1446 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001447 ath_print(common, ATH_DBG_ANY,
1448 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001449 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001450 }
Sujithf1dc5602008-10-29 10:16:30 +05301451 break;
1452 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08001453 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001454 ath_print(common, ATH_DBG_ANY,
1455 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05301456 return false;
1457 }
Zhu Yie31a16d2009-05-21 21:47:03 +08001458 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05301459 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08001460 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301461 keyType = AR_KEYTABLE_TYPE_104;
1462 else
1463 keyType = AR_KEYTABLE_TYPE_128;
1464 break;
1465 case ATH9K_CIPHER_CLR:
1466 keyType = AR_KEYTABLE_TYPE_CLR;
1467 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001469 ath_print(common, ATH_DBG_FATAL,
1470 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 return false;
1472 }
Sujithf1dc5602008-10-29 10:16:30 +05301473
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001474 key0 = get_unaligned_le32(k->kv_val + 0);
1475 key1 = get_unaligned_le16(k->kv_val + 4);
1476 key2 = get_unaligned_le32(k->kv_val + 6);
1477 key3 = get_unaligned_le16(k->kv_val + 10);
1478 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08001479 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301480 key4 &= 0xff;
1481
Jouni Malinen672903b2009-03-02 15:06:31 +02001482 /*
1483 * Note: Key cache registers access special memory area that requires
1484 * two 32-bit writes to actually update the values in the internal
1485 * memory. Consequently, the exact order and pairs used here must be
1486 * maintained.
1487 */
1488
Sujithf1dc5602008-10-29 10:16:30 +05301489 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1490 u16 micentry = entry + 64;
1491
Jouni Malinen672903b2009-03-02 15:06:31 +02001492 /*
1493 * Write inverted key[47:0] first to avoid Michael MIC errors
1494 * on frames that could be sent or received at the same time.
1495 * The correct key will be written in the end once everything
1496 * else is ready.
1497 */
Sujithf1dc5602008-10-29 10:16:30 +05301498 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
1499 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001500
1501 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301502 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1503 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001504
1505 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301506 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1507 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02001508
1509 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301510 (void) ath9k_hw_keysetmac(ah, entry, mac);
1511
Sujith2660b812009-02-09 13:27:26 +05301512 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02001513 /*
1514 * TKIP uses two key cache entries:
1515 * Michael MIC TX/RX keys in the same key cache entry
1516 * (idx = main index + 64):
1517 * key0 [31:0] = RX key [31:0]
1518 * key1 [15:0] = TX key [31:16]
1519 * key1 [31:16] = reserved
1520 * key2 [31:0] = RX key [63:32]
1521 * key3 [15:0] = TX key [15:0]
1522 * key3 [31:16] = reserved
1523 * key4 [31:0] = TX key [63:32]
1524 */
Sujithf1dc5602008-10-29 10:16:30 +05301525 u32 mic0, mic1, mic2, mic3, mic4;
1526
1527 mic0 = get_unaligned_le32(k->kv_mic + 0);
1528 mic2 = get_unaligned_le32(k->kv_mic + 4);
1529 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
1530 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
1531 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001532
1533 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05301534 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1535 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001536
1537 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301538 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1539 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001540
1541 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301542 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
1543 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1544 AR_KEYTABLE_TYPE_CLR);
1545
1546 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001547 /*
1548 * TKIP uses four key cache entries (two for group
1549 * keys):
1550 * Michael MIC TX/RX keys are in different key cache
1551 * entries (idx = main index + 64 for TX and
1552 * main index + 32 + 96 for RX):
1553 * key0 [31:0] = TX/RX MIC key [31:0]
1554 * key1 [31:0] = reserved
1555 * key2 [31:0] = TX/RX MIC key [63:32]
1556 * key3 [31:0] = reserved
1557 * key4 [31:0] = reserved
1558 *
1559 * Upper layer code will call this function separately
1560 * for TX and RX keys when these registers offsets are
1561 * used.
1562 */
Sujithf1dc5602008-10-29 10:16:30 +05301563 u32 mic0, mic2;
1564
1565 mic0 = get_unaligned_le32(k->kv_mic + 0);
1566 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001567
1568 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301569 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1570 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001571
1572 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05301573 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1574 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001575
1576 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301577 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
1578 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1579 AR_KEYTABLE_TYPE_CLR);
1580 }
Jouni Malinen672903b2009-03-02 15:06:31 +02001581
1582 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05301583 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
1584 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001585
1586 /*
1587 * Write the correct (un-inverted) key[47:0] last to enable
1588 * TKIP now that all other registers are set with correct
1589 * values.
1590 */
Sujithf1dc5602008-10-29 10:16:30 +05301591 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1592 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1593 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001594 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301595 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1596 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001597
1598 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301599 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1600 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001601
1602 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301603 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1604 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1605
Jouni Malinen672903b2009-03-02 15:06:31 +02001606 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301607 (void) ath9k_hw_keysetmac(ah, entry, mac);
1608 }
1609
Sujithf1dc5602008-10-29 10:16:30 +05301610 return true;
1611}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001612EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05301613
Sujithcbe61d82009-02-09 13:27:12 +05301614bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05301615{
Sujith2660b812009-02-09 13:27:26 +05301616 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05301617 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
1618 if (val & AR_KEYTABLE_VALID)
1619 return true;
1620 }
1621 return false;
1622}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001623EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05301624
1625/******************************/
1626/* Power Management (Chipset) */
1627/******************************/
1628
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001629/*
1630 * Notify Power Mgt is disabled in self-generated frames.
1631 * If requested, force chip to sleep.
1632 */
Sujithcbe61d82009-02-09 13:27:12 +05301633static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301634{
1635 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1636 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001637 /*
1638 * Clear the RTC force wake bit to allow the
1639 * mac to go to sleep.
1640 */
Sujithf1dc5602008-10-29 10:16:30 +05301641 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1642 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001643 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301644 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1645
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001646 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301647 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301648 REG_CLR_BIT(ah, (AR_RTC_RESET),
1649 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301650 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001651}
1652
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001653/*
1654 * Notify Power Management is enabled in self-generating
1655 * frames. If request, set power mode of chip to
1656 * auto/normal. Duration in units of 128us (1/8 TU).
1657 */
Sujithcbe61d82009-02-09 13:27:12 +05301658static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659{
Sujithf1dc5602008-10-29 10:16:30 +05301660 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1661 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301662 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001663
Sujithf1dc5602008-10-29 10:16:30 +05301664 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001665 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301666 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1667 AR_RTC_FORCE_WAKE_ON_INT);
1668 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001669 /*
1670 * Clear the RTC force wake bit to allow the
1671 * mac to go to sleep.
1672 */
Sujithf1dc5602008-10-29 10:16:30 +05301673 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1674 AR_RTC_FORCE_WAKE_EN);
1675 }
1676 }
1677}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001678
Sujithcbe61d82009-02-09 13:27:12 +05301679static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301680{
1681 u32 val;
1682 int i;
1683
1684 if (setChip) {
1685 if ((REG_READ(ah, AR_RTC_STATUS) &
1686 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1687 if (ath9k_hw_set_reset_reg(ah,
1688 ATH9K_RESET_POWER_ON) != true) {
1689 return false;
1690 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001691 if (!AR_SREV_9300_20_OR_LATER(ah))
1692 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301693 }
1694 if (AR_SREV_9100(ah))
1695 REG_SET_BIT(ah, AR_RTC_RESET,
1696 AR_RTC_RESET_EN);
1697
1698 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1699 AR_RTC_FORCE_WAKE_EN);
1700 udelay(50);
1701
1702 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1703 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1704 if (val == AR_RTC_STATUS_ON)
1705 break;
1706 udelay(50);
1707 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1708 AR_RTC_FORCE_WAKE_EN);
1709 }
1710 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001711 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1712 "Failed to wakeup in %uus\n",
1713 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301714 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715 }
1716 }
1717
Sujithf1dc5602008-10-29 10:16:30 +05301718 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1719
1720 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721}
1722
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001723bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301724{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001725 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301726 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301727 static const char *modes[] = {
1728 "AWAKE",
1729 "FULL-SLEEP",
1730 "NETWORK SLEEP",
1731 "UNDEFINED"
1732 };
Sujithf1dc5602008-10-29 10:16:30 +05301733
Gabor Juhoscbdec972009-07-24 17:27:22 +02001734 if (ah->power_mode == mode)
1735 return status;
1736
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001737 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
1738 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301739
1740 switch (mode) {
1741 case ATH9K_PM_AWAKE:
1742 status = ath9k_hw_set_power_awake(ah, setChip);
1743 break;
1744 case ATH9K_PM_FULL_SLEEP:
1745 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301746 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301747 break;
1748 case ATH9K_PM_NETWORK_SLEEP:
1749 ath9k_set_power_network_sleep(ah, setChip);
1750 break;
1751 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001752 ath_print(common, ATH_DBG_FATAL,
1753 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301754 return false;
1755 }
Sujith2660b812009-02-09 13:27:26 +05301756 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301757
1758 return status;
1759}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001760EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301761
Sujithf1dc5602008-10-29 10:16:30 +05301762/*******************/
1763/* Beacon Handling */
1764/*******************/
1765
Sujithcbe61d82009-02-09 13:27:12 +05301766void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001767{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768 int flags = 0;
1769
Sujith2660b812009-02-09 13:27:26 +05301770 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001771
Sujith2660b812009-02-09 13:27:26 +05301772 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001773 case NL80211_IFTYPE_STATION:
1774 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1776 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1777 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1778 flags |= AR_TBTT_TIMER_EN;
1779 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001780 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001781 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 REG_SET_BIT(ah, AR_TXCFG,
1783 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1784 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1785 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301786 (ah->atim_window ? ah->
1787 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001789 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1791 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1792 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301793 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301794 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001795 REG_WRITE(ah, AR_NEXT_SWBA,
1796 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301797 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301798 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001799 flags |=
1800 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1801 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001802 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001803 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
1804 "%s: unsupported opmode: %d\n",
1805 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001806 return;
1807 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001808 }
1809
1810 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1811 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1812 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1813 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1814
1815 beacon_period &= ~ATH9K_BEACON_ENA;
1816 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001817 ath9k_hw_reset_tsf(ah);
1818 }
1819
1820 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1821}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001822EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823
Sujithcbe61d82009-02-09 13:27:12 +05301824void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301825 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826{
1827 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301828 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001829 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001830
1831 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1832
1833 REG_WRITE(ah, AR_BEACON_PERIOD,
1834 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1835 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1836 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1837
1838 REG_RMW_FIELD(ah, AR_RSSI_THR,
1839 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1840
1841 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1842
1843 if (bs->bs_sleepduration > beaconintval)
1844 beaconintval = bs->bs_sleepduration;
1845
1846 dtimperiod = bs->bs_dtimperiod;
1847 if (bs->bs_sleepduration > dtimperiod)
1848 dtimperiod = bs->bs_sleepduration;
1849
1850 if (beaconintval == dtimperiod)
1851 nextTbtt = bs->bs_nextdtim;
1852 else
1853 nextTbtt = bs->bs_nexttbtt;
1854
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001855 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1856 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1857 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1858 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859
1860 REG_WRITE(ah, AR_NEXT_DTIM,
1861 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1862 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1863
1864 REG_WRITE(ah, AR_SLEEP1,
1865 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1866 | AR_SLEEP1_ASSUME_DTIM);
1867
Sujith60b67f52008-08-07 10:52:38 +05301868 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1870 else
1871 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1872
1873 REG_WRITE(ah, AR_SLEEP2,
1874 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1875
1876 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1877 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1878
1879 REG_SET_BIT(ah, AR_TIMER_MODE,
1880 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1881 AR_DTIM_TIMER_EN);
1882
Sujith4af9cf42009-02-12 10:06:47 +05301883 /* TSF Out of Range Threshold */
1884 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001886EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887
Sujithf1dc5602008-10-29 10:16:30 +05301888/*******************/
1889/* HW Capabilities */
1890/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001892int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001893{
Sujith2660b812009-02-09 13:27:26 +05301894 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001895 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001896 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001897 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001898
Sujithf1dc5602008-10-29 10:16:30 +05301899 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900
Sujithf74df6f2009-02-09 13:27:24 +05301901 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001902 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301903
Sujithf74df6f2009-02-09 13:27:24 +05301904 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05301905 if (AR_SREV_9285_10_OR_LATER(ah))
1906 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001907 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301908
Sujithf74df6f2009-02-09 13:27:24 +05301909 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301910
Sujith2660b812009-02-09 13:27:26 +05301911 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301912 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001913 if (regulatory->current_rd == 0x64 ||
1914 regulatory->current_rd == 0x65)
1915 regulatory->current_rd += 5;
1916 else if (regulatory->current_rd == 0x41)
1917 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001918 ath_print(common, ATH_DBG_REGULATORY,
1919 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920 }
Sujithdc2222a2008-08-14 13:26:55 +05301921
Sujithf74df6f2009-02-09 13:27:24 +05301922 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001923 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1924 ath_print(common, ATH_DBG_FATAL,
1925 "no band has been marked as supported in EEPROM.\n");
1926 return -EINVAL;
1927 }
1928
Sujithf1dc5602008-10-29 10:16:30 +05301929 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930
Sujithf1dc5602008-10-29 10:16:30 +05301931 if (eeval & AR5416_OPFLAGS_11A) {
1932 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05301933 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05301934 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
1935 set_bit(ATH9K_MODE_11NA_HT20,
1936 pCap->wireless_modes);
1937 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
1938 set_bit(ATH9K_MODE_11NA_HT40PLUS,
1939 pCap->wireless_modes);
1940 set_bit(ATH9K_MODE_11NA_HT40MINUS,
1941 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942 }
1943 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945
Sujithf1dc5602008-10-29 10:16:30 +05301946 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05301947 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05301948 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05301949 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
1950 set_bit(ATH9K_MODE_11NG_HT20,
1951 pCap->wireless_modes);
1952 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
1953 set_bit(ATH9K_MODE_11NG_HT40PLUS,
1954 pCap->wireless_modes);
1955 set_bit(ATH9K_MODE_11NG_HT40MINUS,
1956 pCap->wireless_modes);
1957 }
1958 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001959 }
Sujithf1dc5602008-10-29 10:16:30 +05301960
Sujithf74df6f2009-02-09 13:27:24 +05301961 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001962 /*
1963 * For AR9271 we will temporarilly uses the rx chainmax as read from
1964 * the EEPROM.
1965 */
Sujith8147f5d2009-02-20 15:13:23 +05301966 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001967 !(eeval & AR5416_OPFLAGS_11A) &&
1968 !(AR_SREV_9271(ah)))
1969 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301970 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1971 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001972 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301973 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301974
Sujithd535a422009-02-09 13:27:06 +05301975 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05301976 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301977
1978 pCap->low_2ghz_chan = 2312;
1979 pCap->high_2ghz_chan = 2732;
1980
1981 pCap->low_5ghz_chan = 4920;
1982 pCap->high_5ghz_chan = 6100;
1983
1984 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
1985 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
1986 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1987
1988 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
1989 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
1990 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1991
Sujith2660b812009-02-09 13:27:26 +05301992 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301993 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1994 else
1995 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1996
1997 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
1998 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
1999 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
2000 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2001
2002 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
2003 pCap->total_queues =
2004 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
2005 else
2006 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2007
2008 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
2009 pCap->keycache_size =
2010 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
2011 else
2012 pCap->keycache_size = AR_KEYTABLE_SIZE;
2013
2014 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05002015
2016 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
2017 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
2018 else
2019 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05302020
Sujith5b5fa352010-03-17 14:25:15 +05302021 if (AR_SREV_9271(ah))
2022 pCap->num_gpio_pins = AR9271_NUM_GPIO;
2023 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302024 pCap->num_gpio_pins = AR9285_NUM_GPIO;
2025 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302026 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2027 else
2028 pCap->num_gpio_pins = AR_NUM_GPIO;
2029
Sujithf1dc5602008-10-29 10:16:30 +05302030 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2031 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2032 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2033 } else {
2034 pCap->rts_aggr_limit = (8 * 1024);
2035 }
2036
2037 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
2038
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302039#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302040 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2041 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2042 ah->rfkill_gpio =
2043 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2044 ah->rfkill_polarity =
2045 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302046
2047 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2048 }
2049#endif
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302050 if (AR_SREV_9271(ah))
2051 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2052 else
2053 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302054
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302055 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302056 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2057 else
2058 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2059
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002060 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05302061 pCap->reg_cap =
2062 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2063 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
2064 AR_EEPROM_EEREGCAP_EN_KK_U2 |
2065 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2066 } else {
2067 pCap->reg_cap =
2068 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2069 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2070 }
2071
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05302072 /* Advertise midband for AR5416 with FCC midband set in eeprom */
2073 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
2074 AR_SREV_5416(ah))
2075 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05302076
2077 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302078 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302079 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302080 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302081
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05302082 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07002083 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002084 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
2085 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302086
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302087 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002088 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2089 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302090 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002091 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302092 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302093 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002094 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302095 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002096
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002097 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002098 pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002099 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2100 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2101 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002102 pCap->tx_desc_len = sizeof(struct ar9003_txc);
2103 } else {
2104 pCap->tx_desc_len = sizeof(struct ath_desc);
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002105 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002106
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002107 if (AR_SREV_9300_20_OR_LATER(ah))
2108 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2109
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002110 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002111}
2112
Sujithcbe61d82009-02-09 13:27:12 +05302113bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302114 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002116 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302117 switch (type) {
2118 case ATH9K_CAP_CIPHER:
2119 switch (capability) {
2120 case ATH9K_CIPHER_AES_CCM:
2121 case ATH9K_CIPHER_AES_OCB:
2122 case ATH9K_CIPHER_TKIP:
2123 case ATH9K_CIPHER_WEP:
2124 case ATH9K_CIPHER_MIC:
2125 case ATH9K_CIPHER_CLR:
2126 return true;
2127 default:
2128 return false;
2129 }
2130 case ATH9K_CAP_TKIP_MIC:
2131 switch (capability) {
2132 case 0:
2133 return true;
2134 case 1:
Sujith2660b812009-02-09 13:27:26 +05302135 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302136 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
2137 false;
2138 }
2139 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05302140 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05302141 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302142 case ATH9K_CAP_MCAST_KEYSRCH:
2143 switch (capability) {
2144 case 0:
2145 return true;
2146 case 1:
2147 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
2148 return false;
2149 } else {
Sujith2660b812009-02-09 13:27:26 +05302150 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302151 AR_STA_ID1_MCAST_KSRCH) ? true :
2152 false;
2153 }
2154 }
2155 return false;
Sujithf1dc5602008-10-29 10:16:30 +05302156 case ATH9K_CAP_TXPOW:
2157 switch (capability) {
2158 case 0:
2159 return 0;
2160 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002161 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05302162 return 0;
2163 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002164 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05302165 return 0;
2166 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002167 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05302168 return 0;
2169 }
2170 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05302171 case ATH9K_CAP_DS:
2172 return (AR_SREV_9280_20_OR_LATER(ah) &&
2173 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
2174 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302175 default:
2176 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 }
Sujithf1dc5602008-10-29 10:16:30 +05302178}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002179EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002180
Sujithcbe61d82009-02-09 13:27:12 +05302181bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302182 u32 capability, u32 setting, int *status)
2183{
Sujithf1dc5602008-10-29 10:16:30 +05302184 switch (type) {
2185 case ATH9K_CAP_TKIP_MIC:
2186 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302187 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05302188 AR_STA_ID1_CRPT_MIC_ENABLE;
2189 else
Sujith2660b812009-02-09 13:27:26 +05302190 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05302191 ~AR_STA_ID1_CRPT_MIC_ENABLE;
2192 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302193 case ATH9K_CAP_MCAST_KEYSRCH:
2194 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302195 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302196 else
Sujith2660b812009-02-09 13:27:26 +05302197 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302198 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302199 default:
2200 return false;
2201 }
2202}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002203EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05302204
2205/****************************/
2206/* GPIO / RFKILL / Antennae */
2207/****************************/
2208
Sujithcbe61d82009-02-09 13:27:12 +05302209static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302210 u32 gpio, u32 type)
2211{
2212 int addr;
2213 u32 gpio_shift, tmp;
2214
2215 if (gpio > 11)
2216 addr = AR_GPIO_OUTPUT_MUX3;
2217 else if (gpio > 5)
2218 addr = AR_GPIO_OUTPUT_MUX2;
2219 else
2220 addr = AR_GPIO_OUTPUT_MUX1;
2221
2222 gpio_shift = (gpio % 6) * 5;
2223
2224 if (AR_SREV_9280_20_OR_LATER(ah)
2225 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2226 REG_RMW(ah, addr, (type << gpio_shift),
2227 (0x1f << gpio_shift));
2228 } else {
2229 tmp = REG_READ(ah, addr);
2230 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2231 tmp &= ~(0x1f << gpio_shift);
2232 tmp |= (type << gpio_shift);
2233 REG_WRITE(ah, addr, tmp);
2234 }
2235}
2236
Sujithcbe61d82009-02-09 13:27:12 +05302237void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302238{
2239 u32 gpio_shift;
2240
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002241 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302242
2243 gpio_shift = gpio << 1;
2244
2245 REG_RMW(ah,
2246 AR_GPIO_OE_OUT,
2247 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2248 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2249}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002250EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302251
Sujithcbe61d82009-02-09 13:27:12 +05302252u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302253{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302254#define MS_REG_READ(x, y) \
2255 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2256
Sujith2660b812009-02-09 13:27:26 +05302257 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302258 return 0xffffffff;
2259
Felix Fietkau783dfca2010-04-15 17:38:11 -04002260 if (AR_SREV_9300_20_OR_LATER(ah))
2261 return MS_REG_READ(AR9300, gpio) != 0;
2262 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302263 return MS_REG_READ(AR9271, gpio) != 0;
2264 else if (AR_SREV_9287_10_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302265 return MS_REG_READ(AR9287, gpio) != 0;
2266 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302267 return MS_REG_READ(AR9285, gpio) != 0;
2268 else if (AR_SREV_9280_10_OR_LATER(ah))
2269 return MS_REG_READ(AR928X, gpio) != 0;
2270 else
2271 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302272}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002273EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302274
Sujithcbe61d82009-02-09 13:27:12 +05302275void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302276 u32 ah_signal_type)
2277{
2278 u32 gpio_shift;
2279
2280 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2281
2282 gpio_shift = 2 * gpio;
2283
2284 REG_RMW(ah,
2285 AR_GPIO_OE_OUT,
2286 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2287 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2288}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002289EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302290
Sujithcbe61d82009-02-09 13:27:12 +05302291void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302292{
Sujith5b5fa352010-03-17 14:25:15 +05302293 if (AR_SREV_9271(ah))
2294 val = ~val;
2295
Sujithf1dc5602008-10-29 10:16:30 +05302296 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2297 AR_GPIO_BIT(gpio));
2298}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002299EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302300
Sujithcbe61d82009-02-09 13:27:12 +05302301u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302302{
2303 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2304}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002305EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302306
Sujithcbe61d82009-02-09 13:27:12 +05302307void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302308{
2309 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2310}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002311EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302312
Sujithf1dc5602008-10-29 10:16:30 +05302313/*********************/
2314/* General Operation */
2315/*********************/
2316
Sujithcbe61d82009-02-09 13:27:12 +05302317u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302318{
2319 u32 bits = REG_READ(ah, AR_RX_FILTER);
2320 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2321
2322 if (phybits & AR_PHY_ERR_RADAR)
2323 bits |= ATH9K_RX_FILTER_PHYRADAR;
2324 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2325 bits |= ATH9K_RX_FILTER_PHYERR;
2326
2327 return bits;
2328}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002329EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302330
Sujithcbe61d82009-02-09 13:27:12 +05302331void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302332{
2333 u32 phybits;
2334
Sujith7ea310b2009-09-03 12:08:43 +05302335 REG_WRITE(ah, AR_RX_FILTER, bits);
2336
Sujithf1dc5602008-10-29 10:16:30 +05302337 phybits = 0;
2338 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2339 phybits |= AR_PHY_ERR_RADAR;
2340 if (bits & ATH9K_RX_FILTER_PHYERR)
2341 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2342 REG_WRITE(ah, AR_PHY_ERR, phybits);
2343
2344 if (phybits)
2345 REG_WRITE(ah, AR_RXCFG,
2346 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2347 else
2348 REG_WRITE(ah, AR_RXCFG,
2349 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
2350}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002351EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302352
Sujithcbe61d82009-02-09 13:27:12 +05302353bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302354{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302355 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2356 return false;
2357
2358 ath9k_hw_init_pll(ah, NULL);
2359 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302360}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002361EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302362
Sujithcbe61d82009-02-09 13:27:12 +05302363bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302364{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002365 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302366 return false;
2367
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302368 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2369 return false;
2370
2371 ath9k_hw_init_pll(ah, NULL);
2372 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302373}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002374EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302375
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002376void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05302377{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002378 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302379 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002380 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302381
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002382 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302383
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002384 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002385 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002386 channel->max_antenna_gain * 2,
2387 channel->max_power * 2,
2388 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002389 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05302390}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002391EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302392
Sujithcbe61d82009-02-09 13:27:12 +05302393void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05302394{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002395 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05302396}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002397EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05302398
Sujithcbe61d82009-02-09 13:27:12 +05302399void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302400{
Sujith2660b812009-02-09 13:27:26 +05302401 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302402}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002403EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302404
Sujithcbe61d82009-02-09 13:27:12 +05302405void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302406{
2407 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2408 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2409}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002410EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302411
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002412void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302413{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002414 struct ath_common *common = ath9k_hw_common(ah);
2415
2416 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2417 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2418 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302419}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002420EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302421
Sujithcbe61d82009-02-09 13:27:12 +05302422u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302423{
2424 u64 tsf;
2425
2426 tsf = REG_READ(ah, AR_TSF_U32);
2427 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2428
2429 return tsf;
2430}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002431EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302432
Sujithcbe61d82009-02-09 13:27:12 +05302433void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002434{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002435 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002436 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002437}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002438EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002439
Sujithcbe61d82009-02-09 13:27:12 +05302440void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302441{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002442 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2443 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002444 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
2445 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002446
Sujithf1dc5602008-10-29 10:16:30 +05302447 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002448}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002449EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450
Sujith54e4cec2009-08-07 09:45:09 +05302451void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002452{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302454 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002455 else
Sujith2660b812009-02-09 13:27:26 +05302456 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002458EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002459
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -08002460/*
2461 * Extend 15-bit time stamp from rx descriptor to
2462 * a full 64-bit TSF using the current h/w TSF.
2463*/
2464u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
2465{
2466 u64 tsf;
2467
2468 tsf = ath9k_hw_gettsf64(ah);
2469 if ((tsf & 0x7fff) < rstamp)
2470 tsf -= 0x8000;
2471 return (tsf & ~0x7fff) | rstamp;
2472}
2473EXPORT_SYMBOL(ath9k_hw_extend_tsf);
2474
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002475void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002476{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002477 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302478 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002479
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002480 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302481 macmode = AR_2040_JOINED_RX_CLEAR;
2482 else
2483 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002484
Sujithf1dc5602008-10-29 10:16:30 +05302485 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002486}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302487
2488/* HW Generic timers configuration */
2489
2490static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2491{
2492 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2493 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2494 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2495 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2496 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2497 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2498 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2499 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2500 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2501 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2502 AR_NDP2_TIMER_MODE, 0x0002},
2503 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2504 AR_NDP2_TIMER_MODE, 0x0004},
2505 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2506 AR_NDP2_TIMER_MODE, 0x0008},
2507 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2508 AR_NDP2_TIMER_MODE, 0x0010},
2509 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2510 AR_NDP2_TIMER_MODE, 0x0020},
2511 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2512 AR_NDP2_TIMER_MODE, 0x0040},
2513 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2514 AR_NDP2_TIMER_MODE, 0x0080}
2515};
2516
2517/* HW generic timer primitives */
2518
2519/* compute and clear index of rightmost 1 */
2520static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2521{
2522 u32 b;
2523
2524 b = *mask;
2525 b &= (0-b);
2526 *mask &= ~b;
2527 b *= debruijn32;
2528 b >>= 27;
2529
2530 return timer_table->gen_timer_index[b];
2531}
2532
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302533u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302534{
2535 return REG_READ(ah, AR_TSF_L32);
2536}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002537EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302538
2539struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2540 void (*trigger)(void *),
2541 void (*overflow)(void *),
2542 void *arg,
2543 u8 timer_index)
2544{
2545 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2546 struct ath_gen_timer *timer;
2547
2548 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2549
2550 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002551 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2552 "Failed to allocate memory"
2553 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302554 return NULL;
2555 }
2556
2557 /* allocate a hardware generic timer slot */
2558 timer_table->timers[timer_index] = timer;
2559 timer->index = timer_index;
2560 timer->trigger = trigger;
2561 timer->overflow = overflow;
2562 timer->arg = arg;
2563
2564 return timer;
2565}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002566EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302567
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002568void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2569 struct ath_gen_timer *timer,
2570 u32 timer_next,
2571 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302572{
2573 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2574 u32 tsf;
2575
2576 BUG_ON(!timer_period);
2577
2578 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2579
2580 tsf = ath9k_hw_gettsf32(ah);
2581
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002582 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2583 "curent tsf %x period %x"
2584 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302585
2586 /*
2587 * Pull timer_next forward if the current TSF already passed it
2588 * because of software latency
2589 */
2590 if (timer_next < tsf)
2591 timer_next = tsf + timer_period;
2592
2593 /*
2594 * Program generic timer registers
2595 */
2596 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2597 timer_next);
2598 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2599 timer_period);
2600 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2601 gen_tmr_configuration[timer->index].mode_mask);
2602
2603 /* Enable both trigger and thresh interrupt masks */
2604 REG_SET_BIT(ah, AR_IMR_S5,
2605 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2606 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302607}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002608EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302609
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002610void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302611{
2612 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2613
2614 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2615 (timer->index >= ATH_MAX_GEN_TIMER)) {
2616 return;
2617 }
2618
2619 /* Clear generic timer enable bits. */
2620 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2621 gen_tmr_configuration[timer->index].mode_mask);
2622
2623 /* Disable both trigger and thresh interrupt masks */
2624 REG_CLR_BIT(ah, AR_IMR_S5,
2625 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2626 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2627
2628 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302629}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002630EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302631
2632void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2633{
2634 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2635
2636 /* free the hardware generic timer slot */
2637 timer_table->timers[timer->index] = NULL;
2638 kfree(timer);
2639}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002640EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302641
2642/*
2643 * Generic Timer Interrupts handling
2644 */
2645void ath_gen_timer_isr(struct ath_hw *ah)
2646{
2647 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2648 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002649 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302650 u32 trigger_mask, thresh_mask, index;
2651
2652 /* get hardware generic timer interrupt status */
2653 trigger_mask = ah->intr_gen_timer_trigger;
2654 thresh_mask = ah->intr_gen_timer_thresh;
2655 trigger_mask &= timer_table->timer_mask.val;
2656 thresh_mask &= timer_table->timer_mask.val;
2657
2658 trigger_mask &= ~thresh_mask;
2659
2660 while (thresh_mask) {
2661 index = rightmost_index(timer_table, &thresh_mask);
2662 timer = timer_table->timers[index];
2663 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002664 ath_print(common, ATH_DBG_HWTIMER,
2665 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302666 timer->overflow(timer->arg);
2667 }
2668
2669 while (trigger_mask) {
2670 index = rightmost_index(timer_table, &trigger_mask);
2671 timer = timer_table->timers[index];
2672 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002673 ath_print(common, ATH_DBG_HWTIMER,
2674 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302675 timer->trigger(timer->arg);
2676 }
2677}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002678EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002679
Sujith05020d22010-03-17 14:25:23 +05302680/********/
2681/* HTC */
2682/********/
2683
2684void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2685{
2686 ah->htc_reset_init = true;
2687}
2688EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2689
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002690static struct {
2691 u32 version;
2692 const char * name;
2693} ath_mac_bb_names[] = {
2694 /* Devices with external radios */
2695 { AR_SREV_VERSION_5416_PCI, "5416" },
2696 { AR_SREV_VERSION_5416_PCIE, "5418" },
2697 { AR_SREV_VERSION_9100, "9100" },
2698 { AR_SREV_VERSION_9160, "9160" },
2699 /* Single-chip solutions */
2700 { AR_SREV_VERSION_9280, "9280" },
2701 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002702 { AR_SREV_VERSION_9287, "9287" },
2703 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002704 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002705};
2706
2707/* For devices with external radios */
2708static struct {
2709 u16 version;
2710 const char * name;
2711} ath_rf_names[] = {
2712 { 0, "5133" },
2713 { AR_RAD5133_SREV_MAJOR, "5133" },
2714 { AR_RAD5122_SREV_MAJOR, "5122" },
2715 { AR_RAD2133_SREV_MAJOR, "2133" },
2716 { AR_RAD2122_SREV_MAJOR, "2122" }
2717};
2718
2719/*
2720 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2721 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002722static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002723{
2724 int i;
2725
2726 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2727 if (ath_mac_bb_names[i].version == mac_bb_version) {
2728 return ath_mac_bb_names[i].name;
2729 }
2730 }
2731
2732 return "????";
2733}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002734
2735/*
2736 * Return the RF name. "????" is returned if the RF is unknown.
2737 * Used for devices with external radios.
2738 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002739static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002740{
2741 int i;
2742
2743 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2744 if (ath_rf_names[i].version == rf_version) {
2745 return ath_rf_names[i].name;
2746 }
2747 }
2748
2749 return "????";
2750}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002751
2752void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2753{
2754 int used;
2755
2756 /* chipsets >= AR9280 are single-chip */
2757 if (AR_SREV_9280_10_OR_LATER(ah)) {
2758 used = snprintf(hw_name, len,
2759 "Atheros AR%s Rev:%x",
2760 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2761 ah->hw_version.macRev);
2762 }
2763 else {
2764 used = snprintf(hw_name, len,
2765 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2766 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2767 ah->hw_version.macRev,
2768 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2769 AR_RADIO_SREV_MAJOR)),
2770 ah->hw_version.phyRev);
2771 }
2772
2773 hw_name[used] = '\0';
2774}
2775EXPORT_SYMBOL(ath9k_hw_name);