Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Jesse Barnes <jbarnes@virtuousgeek.org> |
| 25 | * |
| 26 | * New plane/sprite handling. |
| 27 | * |
| 28 | * The older chips had a separate interface for programming plane related |
| 29 | * registers; newer ones are much simpler and we can use the new DRM plane |
| 30 | * support. |
| 31 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_fourcc.h> |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 35 | #include <drm/drm_rect.h> |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 36 | #include <drm/drm_atomic.h> |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 37 | #include <drm/drm_plane_helper.h> |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 38 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 39 | #include "intel_frontbuffer.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 40 | #include <drm/i915_drm.h> |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 41 | #include "i915_drv.h" |
| 42 | |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 43 | static bool |
| 44 | format_is_yuv(uint32_t format) |
| 45 | { |
| 46 | switch (format) { |
| 47 | case DRM_FORMAT_YUYV: |
| 48 | case DRM_FORMAT_UYVY: |
| 49 | case DRM_FORMAT_VYUY: |
| 50 | case DRM_FORMAT_YVYU: |
| 51 | return true; |
| 52 | default: |
| 53 | return false; |
| 54 | } |
| 55 | } |
| 56 | |
Ville Syrjälä | dfd2e9a | 2016-05-18 11:34:38 +0300 | [diff] [blame] | 57 | int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode, |
| 58 | int usecs) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 59 | { |
| 60 | /* paranoia */ |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 61 | if (!adjusted_mode->crtc_htotal) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 62 | return 1; |
| 63 | |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 64 | return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock, |
| 65 | 1000 * adjusted_mode->crtc_htotal); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 66 | } |
| 67 | |
Maarten Lankhorst | e1edbd4 | 2017-02-28 15:28:48 +0100 | [diff] [blame] | 68 | #define VBLANK_EVASION_TIME_US 100 |
| 69 | |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 70 | /** |
| 71 | * intel_pipe_update_start() - start update of a set of display registers |
| 72 | * @crtc: the crtc of which the registers are going to be updated |
| 73 | * @start_vbl_count: vblank counter return pointer used for error checking |
| 74 | * |
| 75 | * Mark the start of an update to pipe registers that should be updated |
| 76 | * atomically regarding vblank. If the next vblank will happens within |
| 77 | * the next 100 us, this function waits until the vblank passes. |
| 78 | * |
| 79 | * After a successful call to this function, interrupts will be disabled |
| 80 | * until a subsequent call to intel_pipe_update_end(). That is done to |
| 81 | * avoid random delays. The value written to @start_vbl_count should be |
| 82 | * supplied to intel_pipe_update_end() for error checking. |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 83 | */ |
Maarten Lankhorst | 34e0adb | 2015-08-31 13:04:25 +0200 | [diff] [blame] | 84 | void intel_pipe_update_start(struct intel_crtc *crtc) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 85 | { |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 86 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 87 | long timeout = msecs_to_jiffies_timeout(1); |
| 88 | int scanline, min, max, vblank_start; |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 89 | wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 90 | DEFINE_WAIT(wait); |
| 91 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 92 | vblank_start = adjusted_mode->crtc_vblank_start; |
| 93 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 94 | vblank_start = DIV_ROUND_UP(vblank_start, 2); |
| 95 | |
| 96 | /* FIXME needs to be calibrated sensibly */ |
Maarten Lankhorst | e1edbd4 | 2017-02-28 15:28:48 +0100 | [diff] [blame] | 97 | min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, |
| 98 | VBLANK_EVASION_TIME_US); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 99 | max = vblank_start - 1; |
| 100 | |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 101 | local_irq_disable(); |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 102 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 103 | if (min <= 0 || max <= 0) |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 104 | return; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 105 | |
Daniel Vetter | 1e3feef | 2015-02-13 21:03:45 +0100 | [diff] [blame] | 106 | if (WARN_ON(drm_crtc_vblank_get(&crtc->base))) |
Maarten Lankhorst | 8f539a8 | 2015-07-13 16:30:32 +0200 | [diff] [blame] | 107 | return; |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 108 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 109 | crtc->debug.min_vbl = min; |
| 110 | crtc->debug.max_vbl = max; |
| 111 | trace_i915_pipe_update_start(crtc); |
Ville Syrjälä | 25ef284 | 2014-04-29 13:35:48 +0300 | [diff] [blame] | 112 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 113 | for (;;) { |
| 114 | /* |
| 115 | * prepare_to_wait() has a memory barrier, which guarantees |
| 116 | * other CPUs can see the task state update by the time we |
| 117 | * read the scanline. |
| 118 | */ |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 119 | prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 120 | |
| 121 | scanline = intel_get_crtc_scanline(crtc); |
| 122 | if (scanline < min || scanline > max) |
| 123 | break; |
| 124 | |
| 125 | if (timeout <= 0) { |
| 126 | DRM_ERROR("Potential atomic update failure on pipe %c\n", |
| 127 | pipe_name(crtc->pipe)); |
| 128 | break; |
| 129 | } |
| 130 | |
| 131 | local_irq_enable(); |
| 132 | |
| 133 | timeout = schedule_timeout(timeout); |
| 134 | |
| 135 | local_irq_disable(); |
| 136 | } |
| 137 | |
Ville Syrjälä | 210871b | 2014-05-22 19:00:50 +0300 | [diff] [blame] | 138 | finish_wait(wq, &wait); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 139 | |
Daniel Vetter | 1e3feef | 2015-02-13 21:03:45 +0100 | [diff] [blame] | 140 | drm_crtc_vblank_put(&crtc->base); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 141 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 142 | crtc->debug.scanline_start = scanline; |
| 143 | crtc->debug.start_vbl_time = ktime_get(); |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 144 | crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 145 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 146 | trace_i915_pipe_update_vblank_evaded(crtc); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 147 | } |
| 148 | |
Ander Conselvan de Oliveira | 26ff276 | 2014-10-28 15:10:12 +0200 | [diff] [blame] | 149 | /** |
| 150 | * intel_pipe_update_end() - end update of a set of display registers |
| 151 | * @crtc: the crtc of which the registers were updated |
| 152 | * @start_vbl_count: start vblank counter (used for error checking) |
| 153 | * |
| 154 | * Mark the end of an update started with intel_pipe_update_start(). This |
| 155 | * re-enables interrupts and verifies the update was actually completed |
| 156 | * before a vblank using the value of @start_vbl_count. |
| 157 | */ |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 158 | void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work) |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 159 | { |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 160 | enum pipe pipe = crtc->pipe; |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 161 | int scanline_end = intel_get_crtc_scanline(crtc); |
Maarten Lankhorst | a299141 | 2016-05-17 15:07:48 +0200 | [diff] [blame] | 162 | u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc); |
Maarten Lankhorst | 85a62bf | 2015-09-01 12:15:33 +0200 | [diff] [blame] | 163 | ktime_t end_vbl_time = ktime_get(); |
Bing Niu | a94f2b9 | 2017-03-08 15:14:03 -0500 | [diff] [blame] | 164 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 165 | |
Maarten Lankhorst | 51cbaf0 | 2016-05-17 15:07:49 +0200 | [diff] [blame] | 166 | if (work) { |
| 167 | work->flip_queued_vblank = end_vbl_count; |
| 168 | smp_mb__before_atomic(); |
| 169 | atomic_set(&work->pending, 1); |
| 170 | } |
| 171 | |
Jesse Barnes | d637ce3 | 2015-09-17 08:08:32 -0700 | [diff] [blame] | 172 | trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end); |
Ville Syrjälä | 25ef284 | 2014-04-29 13:35:48 +0300 | [diff] [blame] | 173 | |
Daniel Vetter | 1f7528c | 2016-06-13 16:13:45 +0200 | [diff] [blame] | 174 | /* We're still in the vblank-evade critical section, this can't race. |
| 175 | * Would be slightly nice to just grab the vblank count and arm the |
| 176 | * event outside of the critical section - the spinlock might spin for a |
| 177 | * while ... */ |
| 178 | if (crtc->base.state->event) { |
| 179 | WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0); |
| 180 | |
| 181 | spin_lock(&crtc->base.dev->event_lock); |
| 182 | drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event); |
| 183 | spin_unlock(&crtc->base.dev->event_lock); |
| 184 | |
| 185 | crtc->base.state->event = NULL; |
| 186 | } |
| 187 | |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 188 | local_irq_enable(); |
| 189 | |
Bing Niu | a94f2b9 | 2017-03-08 15:14:03 -0500 | [diff] [blame] | 190 | if (intel_vgpu_active(dev_priv)) |
| 191 | return; |
| 192 | |
Jesse Barnes | eb120ef | 2015-09-15 14:19:32 -0700 | [diff] [blame] | 193 | if (crtc->debug.start_vbl_count && |
| 194 | crtc->debug.start_vbl_count != end_vbl_count) { |
| 195 | DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n", |
| 196 | pipe_name(pipe), crtc->debug.start_vbl_count, |
| 197 | end_vbl_count, |
| 198 | ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time), |
| 199 | crtc->debug.min_vbl, crtc->debug.max_vbl, |
| 200 | crtc->debug.scanline_start, scanline_end); |
Ville Syrjälä | 7b8cd33 | 2017-05-07 20:12:52 +0300 | [diff] [blame] | 201 | } |
| 202 | #ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE |
| 203 | else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) > |
| 204 | VBLANK_EVASION_TIME_US) |
Maarten Lankhorst | e1edbd4 | 2017-02-28 15:28:48 +0100 | [diff] [blame] | 205 | DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n", |
| 206 | pipe_name(pipe), |
| 207 | ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time), |
| 208 | VBLANK_EVASION_TIME_US); |
Ville Syrjälä | 7b8cd33 | 2017-05-07 20:12:52 +0300 | [diff] [blame] | 209 | #endif |
Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 210 | } |
| 211 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 212 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 213 | skl_update_plane(struct drm_plane *drm_plane, |
| 214 | const struct intel_crtc_state *crtc_state, |
| 215 | const struct intel_plane_state *plane_state) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 216 | { |
| 217 | struct drm_device *dev = drm_plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 218 | struct drm_i915_private *dev_priv = to_i915(dev); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 219 | struct intel_plane *intel_plane = to_intel_plane(drm_plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 220 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 221 | enum plane_id plane_id = intel_plane->id; |
| 222 | enum pipe pipe = intel_plane->pipe; |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 223 | u32 plane_ctl = plane_state->ctl; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 224 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 225 | u32 surf_addr = plane_state->main.offset; |
Ville Syrjälä | 8d0deca | 2016-02-15 22:54:41 +0200 | [diff] [blame] | 226 | unsigned int rotation = plane_state->base.rotation; |
Ville Syrjälä | d219677 | 2016-01-28 18:33:11 +0200 | [diff] [blame] | 227 | u32 stride = skl_plane_stride(fb, 0, rotation); |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 228 | int crtc_x = plane_state->base.dst.x1; |
| 229 | int crtc_y = plane_state->base.dst.y1; |
| 230 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 231 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 232 | uint32_t x = plane_state->main.x; |
| 233 | uint32_t y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 234 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 235 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 236 | unsigned long irqflags; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 237 | |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 238 | /* Sizes are 0 based */ |
| 239 | src_w--; |
| 240 | src_h--; |
| 241 | crtc_w--; |
| 242 | crtc_h--; |
| 243 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 244 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 245 | |
Ville Syrjälä | 78587de | 2017-03-09 17:44:32 +0200 | [diff] [blame] | 246 | if (IS_GEMINILAKE(dev_priv)) { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 247 | I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id), |
| 248 | PLANE_COLOR_PIPE_GAMMA_ENABLE | |
| 249 | PLANE_COLOR_PIPE_CSC_ENABLE | |
| 250 | PLANE_COLOR_PLANE_GAMMA_DISABLE); |
Ville Syrjälä | 78587de | 2017-03-09 17:44:32 +0200 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | if (key->flags) { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 254 | I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value); |
| 255 | I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value); |
| 256 | I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask); |
Ville Syrjälä | 78587de | 2017-03-09 17:44:32 +0200 | [diff] [blame] | 257 | } |
| 258 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 259 | I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x); |
| 260 | I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride); |
| 261 | I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 262 | |
| 263 | /* program plane scaler */ |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 264 | if (plane_state->scaler_id >= 0) { |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 265 | int scaler_id = plane_state->scaler_id; |
Imre Deak | 7494bcd | 2016-05-12 16:18:49 +0300 | [diff] [blame] | 266 | const struct intel_scaler *scaler; |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 267 | |
Imre Deak | 7494bcd | 2016-05-12 16:18:49 +0300 | [diff] [blame] | 268 | scaler = &crtc_state->scaler_state.scalers[scaler_id]; |
| 269 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 270 | I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), |
| 271 | PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode); |
| 272 | I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0); |
| 273 | I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y); |
| 274 | I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), |
| 275 | ((crtc_w + 1) << 16)|(crtc_h + 1)); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 276 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 277 | I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 278 | } else { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 279 | I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x); |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 280 | } |
| 281 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 282 | I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl); |
| 283 | I915_WRITE_FW(PLANE_SURF(pipe, plane_id), |
| 284 | intel_plane_ggtt_offset(plane_state) + surf_addr); |
| 285 | POSTING_READ_FW(PLANE_SURF(pipe, plane_id)); |
| 286 | |
| 287 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 288 | } |
| 289 | |
| 290 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 291 | skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 292 | { |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 293 | struct drm_device *dev = dplane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 294 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | a8ad0d8 | 2015-04-21 17:12:51 +0300 | [diff] [blame] | 295 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
Ville Syrjälä | 8e816bb | 2016-11-22 18:01:59 +0200 | [diff] [blame] | 296 | enum plane_id plane_id = intel_plane->id; |
| 297 | enum pipe pipe = intel_plane->pipe; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 298 | unsigned long irqflags; |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 299 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 300 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 301 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 302 | I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0); |
| 303 | |
| 304 | I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0); |
| 305 | POSTING_READ_FW(PLANE_SURF(pipe, plane_id)); |
| 306 | |
| 307 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 308 | } |
| 309 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 310 | static void |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 311 | chv_update_csc(struct intel_plane *intel_plane, uint32_t format) |
| 312 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 313 | struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev); |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 314 | enum plane_id plane_id = intel_plane->id; |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 315 | |
| 316 | /* Seems RGB data bypasses the CSC always */ |
| 317 | if (!format_is_yuv(format)) |
| 318 | return; |
| 319 | |
| 320 | /* |
| 321 | * BT.601 limited range YCbCr -> full range RGB |
| 322 | * |
| 323 | * |r| | 6537 4769 0| |cr | |
| 324 | * |g| = |-3330 4769 -1605| x |y-64| |
| 325 | * |b| | 0 4769 8263| |cb | |
| 326 | * |
| 327 | * Cb and Cr apparently come in as signed already, so no |
| 328 | * need for any offset. For Y we need to remove the offset. |
| 329 | */ |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 330 | I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64)); |
| 331 | I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0)); |
| 332 | I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0)); |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 333 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 334 | I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537)); |
| 335 | I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0)); |
| 336 | I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769)); |
| 337 | I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0)); |
| 338 | I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263)); |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 339 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 340 | I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64)); |
| 341 | I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448)); |
| 342 | I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448)); |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 343 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 344 | I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
| 345 | I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
| 346 | I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0)); |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 347 | } |
| 348 | |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 349 | static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state, |
| 350 | const struct intel_plane_state *plane_state) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 351 | { |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 352 | const struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 11df4d9 | 2016-11-07 22:20:55 +0200 | [diff] [blame] | 353 | unsigned int rotation = plane_state->base.rotation; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 354 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 355 | u32 sprctl; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 356 | |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 357 | sprctl = SP_ENABLE | SP_GAMMA_ENABLE; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 358 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 359 | switch (fb->format->format) { |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 360 | case DRM_FORMAT_YUYV: |
| 361 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV; |
| 362 | break; |
| 363 | case DRM_FORMAT_YVYU: |
| 364 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU; |
| 365 | break; |
| 366 | case DRM_FORMAT_UYVY: |
| 367 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY; |
| 368 | break; |
| 369 | case DRM_FORMAT_VYUY: |
| 370 | sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY; |
| 371 | break; |
| 372 | case DRM_FORMAT_RGB565: |
| 373 | sprctl |= SP_FORMAT_BGR565; |
| 374 | break; |
| 375 | case DRM_FORMAT_XRGB8888: |
| 376 | sprctl |= SP_FORMAT_BGRX8888; |
| 377 | break; |
| 378 | case DRM_FORMAT_ARGB8888: |
| 379 | sprctl |= SP_FORMAT_BGRA8888; |
| 380 | break; |
| 381 | case DRM_FORMAT_XBGR2101010: |
| 382 | sprctl |= SP_FORMAT_RGBX1010102; |
| 383 | break; |
| 384 | case DRM_FORMAT_ABGR2101010: |
| 385 | sprctl |= SP_FORMAT_RGBA1010102; |
| 386 | break; |
| 387 | case DRM_FORMAT_XBGR8888: |
| 388 | sprctl |= SP_FORMAT_RGBX8888; |
| 389 | break; |
| 390 | case DRM_FORMAT_ABGR8888: |
| 391 | sprctl |= SP_FORMAT_RGBA8888; |
| 392 | break; |
| 393 | default: |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 394 | MISSING_CASE(fb->format->format); |
| 395 | return 0; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 396 | } |
| 397 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 398 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 399 | sprctl |= SP_TILED; |
| 400 | |
Ville Syrjälä | df0cd45 | 2016-11-14 18:53:59 +0200 | [diff] [blame] | 401 | if (rotation & DRM_ROTATE_180) |
| 402 | sprctl |= SP_ROTATE_180; |
| 403 | |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 404 | if (rotation & DRM_REFLECT_X) |
| 405 | sprctl |= SP_MIRROR; |
| 406 | |
Ville Syrjälä | 78587de | 2017-03-09 17:44:32 +0200 | [diff] [blame] | 407 | if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 408 | sprctl |= SP_SOURCE_KEY; |
| 409 | |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 410 | return sprctl; |
| 411 | } |
| 412 | |
| 413 | static void |
| 414 | vlv_update_plane(struct drm_plane *dplane, |
| 415 | const struct intel_crtc_state *crtc_state, |
| 416 | const struct intel_plane_state *plane_state) |
| 417 | { |
| 418 | struct drm_device *dev = dplane->dev; |
| 419 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 420 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
| 421 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 422 | enum pipe pipe = intel_plane->pipe; |
| 423 | enum plane_id plane_id = intel_plane->id; |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 424 | u32 sprctl = plane_state->ctl; |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 425 | u32 sprsurf_offset = plane_state->main.offset; |
| 426 | u32 linear_offset; |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 427 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
| 428 | int crtc_x = plane_state->base.dst.x1; |
| 429 | int crtc_y = plane_state->base.dst.y1; |
| 430 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 431 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 432 | uint32_t x = plane_state->main.x; |
| 433 | uint32_t y = plane_state->main.y; |
Ville Syrjälä | 96ef685 | 2017-03-17 23:17:58 +0200 | [diff] [blame] | 434 | unsigned long irqflags; |
| 435 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 436 | /* Sizes are 0 based */ |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 437 | crtc_w--; |
| 438 | crtc_h--; |
| 439 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 440 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 441 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 442 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 443 | |
Ville Syrjälä | 78587de | 2017-03-09 17:44:32 +0200 | [diff] [blame] | 444 | if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) |
| 445 | chv_update_csc(intel_plane, fb->format->format); |
| 446 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 447 | if (key->flags) { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 448 | I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value); |
| 449 | I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value); |
| 450 | I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask); |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 451 | } |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 452 | I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]); |
| 453 | I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x); |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 454 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 455 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 456 | I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 457 | else |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 458 | I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 459 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 460 | I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0); |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 461 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 462 | I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w); |
| 463 | I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl); |
| 464 | I915_WRITE_FW(SPSURF(pipe, plane_id), |
| 465 | intel_plane_ggtt_offset(plane_state) + sprsurf_offset); |
| 466 | POSTING_READ_FW(SPSURF(pipe, plane_id)); |
| 467 | |
| 468 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 472 | vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 473 | { |
| 474 | struct drm_device *dev = dplane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 475 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 476 | struct intel_plane *intel_plane = to_intel_plane(dplane); |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 477 | enum pipe pipe = intel_plane->pipe; |
| 478 | enum plane_id plane_id = intel_plane->id; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 479 | unsigned long irqflags; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 480 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 481 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 482 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 483 | I915_WRITE_FW(SPCNTR(pipe, plane_id), 0); |
| 484 | |
| 485 | I915_WRITE_FW(SPSURF(pipe, plane_id), 0); |
| 486 | POSTING_READ_FW(SPSURF(pipe, plane_id)); |
| 487 | |
| 488 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 489 | } |
| 490 | |
Ville Syrjälä | 45dea7b | 2017-03-17 23:17:59 +0200 | [diff] [blame] | 491 | static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state, |
| 492 | const struct intel_plane_state *plane_state) |
| 493 | { |
| 494 | struct drm_i915_private *dev_priv = |
| 495 | to_i915(plane_state->base.plane->dev); |
| 496 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 497 | unsigned int rotation = plane_state->base.rotation; |
| 498 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
| 499 | u32 sprctl; |
| 500 | |
| 501 | sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE; |
| 502 | |
| 503 | if (IS_IVYBRIDGE(dev_priv)) |
| 504 | sprctl |= SPRITE_TRICKLE_FEED_DISABLE; |
| 505 | |
| 506 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 507 | sprctl |= SPRITE_PIPE_CSC_ENABLE; |
| 508 | |
| 509 | switch (fb->format->format) { |
| 510 | case DRM_FORMAT_XBGR8888: |
| 511 | sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX; |
| 512 | break; |
| 513 | case DRM_FORMAT_XRGB8888: |
| 514 | sprctl |= SPRITE_FORMAT_RGBX888; |
| 515 | break; |
| 516 | case DRM_FORMAT_YUYV: |
| 517 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV; |
| 518 | break; |
| 519 | case DRM_FORMAT_YVYU: |
| 520 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU; |
| 521 | break; |
| 522 | case DRM_FORMAT_UYVY: |
| 523 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY; |
| 524 | break; |
| 525 | case DRM_FORMAT_VYUY: |
| 526 | sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY; |
| 527 | break; |
| 528 | default: |
| 529 | MISSING_CASE(fb->format->format); |
| 530 | return 0; |
| 531 | } |
| 532 | |
| 533 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
| 534 | sprctl |= SPRITE_TILED; |
| 535 | |
| 536 | if (rotation & DRM_ROTATE_180) |
| 537 | sprctl |= SPRITE_ROTATE_180; |
| 538 | |
| 539 | if (key->flags & I915_SET_COLORKEY_DESTINATION) |
| 540 | sprctl |= SPRITE_DEST_KEY; |
| 541 | else if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 542 | sprctl |= SPRITE_SOURCE_KEY; |
| 543 | |
| 544 | return sprctl; |
| 545 | } |
| 546 | |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 547 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 548 | ivb_update_plane(struct drm_plane *plane, |
| 549 | const struct intel_crtc_state *crtc_state, |
| 550 | const struct intel_plane_state *plane_state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 551 | { |
| 552 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 553 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 554 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 555 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 556 | enum pipe pipe = intel_plane->pipe; |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 557 | u32 sprctl = plane_state->ctl, sprscale = 0; |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 558 | u32 sprsurf_offset = plane_state->main.offset; |
| 559 | u32 linear_offset; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 560 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 561 | int crtc_x = plane_state->base.dst.x1; |
| 562 | int crtc_y = plane_state->base.dst.y1; |
| 563 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 564 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 565 | uint32_t x = plane_state->main.x; |
| 566 | uint32_t y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 567 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 568 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 569 | unsigned long irqflags; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 570 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 571 | /* Sizes are 0 based */ |
| 572 | src_w--; |
| 573 | src_h--; |
| 574 | crtc_w--; |
| 575 | crtc_h--; |
| 576 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 577 | if (crtc_w != src_w || crtc_h != src_h) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 578 | sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 579 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 580 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 581 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 582 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 583 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 584 | if (key->flags) { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 585 | I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value); |
| 586 | I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value); |
| 587 | I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask); |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 588 | } |
| 589 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 590 | I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]); |
| 591 | I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x); |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 592 | |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 593 | /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET |
| 594 | * register */ |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 595 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 596 | I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x); |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 597 | else if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 598 | I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x); |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 599 | else |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 600 | I915_WRITE_FW(SPRLINOFF(pipe), linear_offset); |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 601 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 602 | I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w); |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 603 | if (intel_plane->can_scale) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 604 | I915_WRITE_FW(SPRSCALE(pipe), sprscale); |
| 605 | I915_WRITE_FW(SPRCTL(pipe), sprctl); |
| 606 | I915_WRITE_FW(SPRSURF(pipe), |
| 607 | intel_plane_ggtt_offset(plane_state) + sprsurf_offset); |
| 608 | POSTING_READ_FW(SPRSURF(pipe)); |
| 609 | |
| 610 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 611 | } |
| 612 | |
| 613 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 614 | ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 615 | { |
| 616 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 617 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 618 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 619 | int pipe = intel_plane->pipe; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 620 | unsigned long irqflags; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 621 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 622 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 623 | |
| 624 | I915_WRITE_FW(SPRCTL(pipe), 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 625 | /* Can't leave the scaler enabled... */ |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 626 | if (intel_plane->can_scale) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 627 | I915_WRITE_FW(SPRSCALE(pipe), 0); |
Ville Syrjälä | 5b633d6 | 2014-04-29 13:35:47 +0300 | [diff] [blame] | 628 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 629 | I915_WRITE_FW(SPRSURF(pipe), 0); |
| 630 | POSTING_READ_FW(SPRSURF(pipe)); |
| 631 | |
| 632 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 633 | } |
| 634 | |
Ville Syrjälä | 0a37514 | 2017-03-17 23:18:00 +0200 | [diff] [blame] | 635 | static u32 ilk_sprite_ctl(const struct intel_crtc_state *crtc_state, |
| 636 | const struct intel_plane_state *plane_state) |
| 637 | { |
| 638 | struct drm_i915_private *dev_priv = |
| 639 | to_i915(plane_state->base.plane->dev); |
| 640 | const struct drm_framebuffer *fb = plane_state->base.fb; |
| 641 | unsigned int rotation = plane_state->base.rotation; |
| 642 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
| 643 | u32 dvscntr; |
| 644 | |
| 645 | dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE; |
| 646 | |
| 647 | if (IS_GEN6(dev_priv)) |
| 648 | dvscntr |= DVS_TRICKLE_FEED_DISABLE; |
| 649 | |
| 650 | switch (fb->format->format) { |
| 651 | case DRM_FORMAT_XBGR8888: |
| 652 | dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR; |
| 653 | break; |
| 654 | case DRM_FORMAT_XRGB8888: |
| 655 | dvscntr |= DVS_FORMAT_RGBX888; |
| 656 | break; |
| 657 | case DRM_FORMAT_YUYV: |
| 658 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV; |
| 659 | break; |
| 660 | case DRM_FORMAT_YVYU: |
| 661 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU; |
| 662 | break; |
| 663 | case DRM_FORMAT_UYVY: |
| 664 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY; |
| 665 | break; |
| 666 | case DRM_FORMAT_VYUY: |
| 667 | dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY; |
| 668 | break; |
| 669 | default: |
| 670 | MISSING_CASE(fb->format->format); |
| 671 | return 0; |
| 672 | } |
| 673 | |
| 674 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
| 675 | dvscntr |= DVS_TILED; |
| 676 | |
| 677 | if (rotation & DRM_ROTATE_180) |
| 678 | dvscntr |= DVS_ROTATE_180; |
| 679 | |
| 680 | if (key->flags & I915_SET_COLORKEY_DESTINATION) |
| 681 | dvscntr |= DVS_DEST_KEY; |
| 682 | else if (key->flags & I915_SET_COLORKEY_SOURCE) |
| 683 | dvscntr |= DVS_SOURCE_KEY; |
| 684 | |
| 685 | return dvscntr; |
| 686 | } |
| 687 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 688 | static void |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 689 | ilk_update_plane(struct drm_plane *plane, |
| 690 | const struct intel_crtc_state *crtc_state, |
| 691 | const struct intel_plane_state *plane_state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 692 | { |
| 693 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 694 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 695 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 696 | struct drm_framebuffer *fb = plane_state->base.fb; |
Ville Syrjälä | 2bd3c3c | 2012-10-31 17:50:20 +0200 | [diff] [blame] | 697 | int pipe = intel_plane->pipe; |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 698 | u32 dvscntr = plane_state->ctl, dvsscale = 0; |
| 699 | u32 dvssurf_offset = plane_state->main.offset; |
| 700 | u32 linear_offset; |
Maarten Lankhorst | 2fde139 | 2016-01-07 11:54:06 +0100 | [diff] [blame] | 701 | const struct drm_intel_sprite_colorkey *key = &plane_state->ckey; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 702 | int crtc_x = plane_state->base.dst.x1; |
| 703 | int crtc_y = plane_state->base.dst.y1; |
| 704 | uint32_t crtc_w = drm_rect_width(&plane_state->base.dst); |
| 705 | uint32_t crtc_h = drm_rect_height(&plane_state->base.dst); |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 706 | uint32_t x = plane_state->main.x; |
| 707 | uint32_t y = plane_state->main.y; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 708 | uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 709 | uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 710 | unsigned long irqflags; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 711 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 712 | /* Sizes are 0 based */ |
| 713 | src_w--; |
| 714 | src_h--; |
| 715 | crtc_w--; |
| 716 | crtc_h--; |
| 717 | |
Ville Syrjälä | 8368f01 | 2013-12-05 15:51:31 +0200 | [diff] [blame] | 718 | if (crtc_w != src_w || crtc_h != src_h) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 719 | dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h; |
| 720 | |
Ville Syrjälä | 2949056 | 2016-01-20 18:02:50 +0200 | [diff] [blame] | 721 | linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0); |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 722 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 723 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 724 | |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 725 | if (key->flags) { |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 726 | I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value); |
| 727 | I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value); |
| 728 | I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask); |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 729 | } |
| 730 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 731 | I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]); |
| 732 | I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x); |
Ville Syrjälä | ca6ad02 | 2014-01-17 20:09:03 +0200 | [diff] [blame] | 733 | |
Ville Syrjälä | bae781b | 2016-11-16 13:33:16 +0200 | [diff] [blame] | 734 | if (fb->modifier == I915_FORMAT_MOD_X_TILED) |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 735 | I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x); |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 736 | else |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 737 | I915_WRITE_FW(DVSLINOFF(pipe), linear_offset); |
Damien Lespiau | 5a35e99 | 2012-10-26 18:20:12 +0100 | [diff] [blame] | 738 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 739 | I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w); |
| 740 | I915_WRITE_FW(DVSSCALE(pipe), dvsscale); |
| 741 | I915_WRITE_FW(DVSCNTR(pipe), dvscntr); |
| 742 | I915_WRITE_FW(DVSSURF(pipe), |
| 743 | intel_plane_ggtt_offset(plane_state) + dvssurf_offset); |
| 744 | POSTING_READ_FW(DVSSURF(pipe)); |
| 745 | |
| 746 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 747 | } |
| 748 | |
| 749 | static void |
Maarten Lankhorst | 7fabf5e | 2015-06-15 12:33:47 +0200 | [diff] [blame] | 750 | ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 751 | { |
| 752 | struct drm_device *dev = plane->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 753 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 754 | struct intel_plane *intel_plane = to_intel_plane(plane); |
| 755 | int pipe = intel_plane->pipe; |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 756 | unsigned long irqflags; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 757 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 758 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); |
| 759 | |
| 760 | I915_WRITE_FW(DVSCNTR(pipe), 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 761 | /* Disable the scaler */ |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 762 | I915_WRITE_FW(DVSSCALE(pipe), 0); |
Ville Syrjälä | 48fe469 | 2015-03-19 17:57:13 +0200 | [diff] [blame] | 763 | |
Ville Syrjälä | dd584fc | 2017-03-09 17:44:33 +0200 | [diff] [blame] | 764 | I915_WRITE_FW(DVSSURF(pipe), 0); |
| 765 | POSTING_READ_FW(DVSSURF(pipe)); |
| 766 | |
| 767 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 768 | } |
| 769 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 770 | static int |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 771 | intel_check_sprite_plane(struct drm_plane *plane, |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 772 | struct intel_crtc_state *crtc_state, |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 773 | struct intel_plane_state *state) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 774 | { |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 775 | struct drm_i915_private *dev_priv = to_i915(plane->dev); |
Maarten Lankhorst | 061e4b8 | 2015-06-15 12:33:46 +0200 | [diff] [blame] | 776 | struct drm_crtc *crtc = state->base.crtc; |
| 777 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 778 | struct intel_plane *intel_plane = to_intel_plane(plane); |
Matt Roper | 2b875c2 | 2014-12-01 15:40:13 -0800 | [diff] [blame] | 779 | struct drm_framebuffer *fb = state->base.fb; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 780 | int crtc_x, crtc_y; |
| 781 | unsigned int crtc_w, crtc_h; |
| 782 | uint32_t src_x, src_y, src_w, src_h; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 783 | struct drm_rect *src = &state->base.src; |
| 784 | struct drm_rect *dst = &state->base.dst; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 785 | const struct drm_rect *clip = &state->clip; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 786 | int hscale, vscale; |
| 787 | int max_scale, min_scale; |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 788 | bool can_scale; |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 789 | int ret; |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 790 | |
Rob Clark | 1638d30 | 2016-11-05 11:08:08 -0400 | [diff] [blame] | 791 | *src = drm_plane_state_src(&state->base); |
| 792 | *dst = drm_plane_state_dest(&state->base); |
Ville Syrjälä | f8856a4 | 2016-07-26 19:07:00 +0300 | [diff] [blame] | 793 | |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 794 | if (!fb) { |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 795 | state->base.visible = false; |
Maarten Lankhorst | da20eab | 2015-06-15 12:33:44 +0200 | [diff] [blame] | 796 | return 0; |
Matt Roper | cf4c7c1 | 2014-12-04 10:27:42 -0800 | [diff] [blame] | 797 | } |
Jesse Barnes | 5e1bac2 | 2013-03-26 09:25:43 -0700 | [diff] [blame] | 798 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 799 | /* Don't modify another pipe's plane */ |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 800 | if (intel_plane->pipe != intel_crtc->pipe) { |
| 801 | DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n"); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 802 | return -EINVAL; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 803 | } |
| 804 | |
| 805 | /* FIXME check all gen limits */ |
| 806 | if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) { |
| 807 | DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n"); |
| 808 | return -EINVAL; |
| 809 | } |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 810 | |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 811 | /* setup can_scale, min_scale, max_scale */ |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 812 | if (INTEL_GEN(dev_priv) >= 9) { |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 813 | /* use scaler when colorkey is not required */ |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 814 | if (state->ckey.flags == I915_SET_COLORKEY_NONE) { |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 815 | can_scale = 1; |
| 816 | min_scale = 1; |
| 817 | max_scale = skl_max_scale(intel_crtc, crtc_state); |
| 818 | } else { |
| 819 | can_scale = 0; |
| 820 | min_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 821 | max_scale = DRM_PLANE_HELPER_NO_SCALING; |
| 822 | } |
| 823 | } else { |
| 824 | can_scale = intel_plane->can_scale; |
| 825 | max_scale = intel_plane->max_downscale << 16; |
| 826 | min_scale = intel_plane->can_scale ? 1 : (1 << 16); |
| 827 | } |
| 828 | |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 829 | /* |
| 830 | * FIXME the following code does a bunch of fuzzy adjustments to the |
| 831 | * coordinates and sizes. We probably need some way to decide whether |
| 832 | * more strict checking should be done instead. |
| 833 | */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 834 | drm_rect_rotate(src, fb->width << 16, fb->height << 16, |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 835 | state->base.rotation); |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 836 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 837 | hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 838 | BUG_ON(hscale < 0); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 839 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 840 | vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 841 | BUG_ON(vscale < 0); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 842 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 843 | state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 844 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 845 | crtc_x = dst->x1; |
| 846 | crtc_y = dst->y1; |
| 847 | crtc_w = drm_rect_width(dst); |
| 848 | crtc_h = drm_rect_height(dst); |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 849 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 850 | if (state->base.visible) { |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 851 | /* check again in case clipping clamped the results */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 852 | hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 853 | if (hscale < 0) { |
| 854 | DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n"); |
Ville Syrjälä | c70f577 | 2015-11-16 17:02:36 +0200 | [diff] [blame] | 855 | drm_rect_debug_print("src: ", src, true); |
| 856 | drm_rect_debug_print("dst: ", dst, false); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 857 | |
| 858 | return hscale; |
| 859 | } |
| 860 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 861 | vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 862 | if (vscale < 0) { |
| 863 | DRM_DEBUG_KMS("Vertical scaling factor out of limits\n"); |
Ville Syrjälä | c70f577 | 2015-11-16 17:02:36 +0200 | [diff] [blame] | 864 | drm_rect_debug_print("src: ", src, true); |
| 865 | drm_rect_debug_print("dst: ", dst, false); |
Ville Syrjälä | 3c3686c | 2013-04-24 18:52:39 +0300 | [diff] [blame] | 866 | |
| 867 | return vscale; |
| 868 | } |
| 869 | |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 870 | /* Make the source viewport size an exact multiple of the scaling factors. */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 871 | drm_rect_adjust_size(src, |
| 872 | drm_rect_width(dst) * hscale - drm_rect_width(src), |
| 873 | drm_rect_height(dst) * vscale - drm_rect_height(src)); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 874 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 875 | drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16, |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 876 | state->base.rotation); |
Ville Syrjälä | 76eebda | 2014-08-05 11:26:52 +0530 | [diff] [blame] | 877 | |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 878 | /* sanity check to make sure the src viewport wasn't enlarged */ |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 879 | WARN_ON(src->x1 < (int) state->base.src_x || |
| 880 | src->y1 < (int) state->base.src_y || |
| 881 | src->x2 > (int) state->base.src_x + state->base.src_w || |
| 882 | src->y2 > (int) state->base.src_y + state->base.src_h); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 883 | |
| 884 | /* |
| 885 | * Hardware doesn't handle subpixel coordinates. |
| 886 | * Adjust to (macro)pixel boundary, but be careful not to |
| 887 | * increase the source viewport size, because that could |
| 888 | * push the downscaling factor out of bounds. |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 889 | */ |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 890 | src_x = src->x1 >> 16; |
| 891 | src_w = drm_rect_width(src) >> 16; |
| 892 | src_y = src->y1 >> 16; |
| 893 | src_h = drm_rect_height(src) >> 16; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 894 | |
Ville Syrjälä | 438b74a | 2016-12-14 23:32:55 +0200 | [diff] [blame] | 895 | if (format_is_yuv(fb->format->format)) { |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 896 | src_x &= ~1; |
| 897 | src_w &= ~1; |
| 898 | |
| 899 | /* |
| 900 | * Must keep src and dst the |
| 901 | * same if we can't scale. |
| 902 | */ |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 903 | if (!can_scale) |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 904 | crtc_w &= ~1; |
| 905 | |
| 906 | if (crtc_w == 0) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 907 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 908 | } |
| 909 | } |
| 910 | |
| 911 | /* Check size restrictions when scaling */ |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 912 | if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) { |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 913 | unsigned int width_bytes; |
Ville Syrjälä | 353c859 | 2016-12-14 23:30:57 +0200 | [diff] [blame] | 914 | int cpp = fb->format->cpp[0]; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 915 | |
Chandra Konduru | 225c228 | 2015-05-18 16:18:44 -0700 | [diff] [blame] | 916 | WARN_ON(!can_scale); |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 917 | |
| 918 | /* FIXME interlacing min height is 6 */ |
| 919 | |
| 920 | if (crtc_w < 3 || crtc_h < 3) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 921 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 922 | |
| 923 | if (src_w < 3 || src_h < 3) |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 924 | state->base.visible = false; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 925 | |
Ville Syrjälä | ac48496 | 2016-01-20 21:05:26 +0200 | [diff] [blame] | 926 | width_bytes = ((src_x * cpp) & 63) + src_w * cpp; |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 927 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 928 | if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 || |
Chandra Konduru | c331879 | 2015-04-15 15:15:02 -0700 | [diff] [blame] | 929 | width_bytes > 4096 || fb->pitches[0] > 4096)) { |
Ville Syrjälä | 1731693 | 2013-04-24 18:52:38 +0300 | [diff] [blame] | 930 | DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n"); |
| 931 | return -EINVAL; |
| 932 | } |
| 933 | } |
| 934 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 935 | if (state->base.visible) { |
Chandra Konduru | 0a5ae1b | 2015-04-09 16:41:54 -0700 | [diff] [blame] | 936 | src->x1 = src_x << 16; |
| 937 | src->x2 = (src_x + src_w) << 16; |
| 938 | src->y1 = src_y << 16; |
| 939 | src->y2 = (src_y + src_h) << 16; |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 940 | } |
| 941 | |
| 942 | dst->x1 = crtc_x; |
| 943 | dst->x2 = crtc_x + crtc_w; |
| 944 | dst->y1 = crtc_y; |
| 945 | dst->y2 = crtc_y + crtc_h; |
| 946 | |
Tvrtko Ursulin | 55b8f2a | 2016-10-14 09:17:22 +0100 | [diff] [blame] | 947 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 948 | ret = skl_check_plane_surface(state); |
| 949 | if (ret) |
| 950 | return ret; |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 951 | |
| 952 | state->ctl = skl_plane_ctl(crtc_state, state); |
| 953 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 954 | ret = i9xx_check_plane_surface(state); |
| 955 | if (ret) |
| 956 | return ret; |
| 957 | |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 958 | state->ctl = vlv_sprite_ctl(crtc_state, state); |
| 959 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 960 | ret = i9xx_check_plane_surface(state); |
| 961 | if (ret) |
| 962 | return ret; |
| 963 | |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 964 | state->ctl = ivb_sprite_ctl(crtc_state, state); |
| 965 | } else { |
Ville Syrjälä | f9407ae | 2017-03-23 21:27:12 +0200 | [diff] [blame] | 966 | ret = i9xx_check_plane_surface(state); |
| 967 | if (ret) |
| 968 | return ret; |
| 969 | |
Ville Syrjälä | a0864d5 | 2017-03-23 21:27:09 +0200 | [diff] [blame] | 970 | state->ctl = ilk_sprite_ctl(crtc_state, state); |
Ville Syrjälä | b63a16f | 2016-01-28 16:53:54 +0200 | [diff] [blame] | 971 | } |
| 972 | |
Gustavo Padovan | 96d61a7 | 2014-09-05 17:04:47 -0300 | [diff] [blame] | 973 | return 0; |
| 974 | } |
| 975 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 976 | int intel_sprite_set_colorkey(struct drm_device *dev, void *data, |
| 977 | struct drm_file *file_priv) |
| 978 | { |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 979 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 980 | struct drm_intel_sprite_colorkey *set = data; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 981 | struct drm_plane *plane; |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 982 | struct drm_plane_state *plane_state; |
| 983 | struct drm_atomic_state *state; |
| 984 | struct drm_modeset_acquire_ctx ctx; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 985 | int ret = 0; |
| 986 | |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 987 | /* Make sure we don't try to enable both src & dest simultaneously */ |
| 988 | if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) |
| 989 | return -EINVAL; |
| 990 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 991 | if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && |
Ville Syrjälä | 47ecbb2 | 2015-03-19 21:18:57 +0200 | [diff] [blame] | 992 | set->flags & I915_SET_COLORKEY_DESTINATION) |
| 993 | return -EINVAL; |
| 994 | |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 995 | plane = drm_plane_find(dev, set->plane_id); |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 996 | if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY) |
| 997 | return -ENOENT; |
| 998 | |
| 999 | drm_modeset_acquire_init(&ctx, 0); |
| 1000 | |
| 1001 | state = drm_atomic_state_alloc(plane->dev); |
| 1002 | if (!state) { |
| 1003 | ret = -ENOMEM; |
| 1004 | goto out; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 1005 | } |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 1006 | state->acquire_ctx = &ctx; |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 1007 | |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 1008 | while (1) { |
| 1009 | plane_state = drm_atomic_get_plane_state(state, plane); |
| 1010 | ret = PTR_ERR_OR_ZERO(plane_state); |
| 1011 | if (!ret) { |
| 1012 | to_intel_plane_state(plane_state)->ckey = *set; |
| 1013 | ret = drm_atomic_commit(state); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 1014 | } |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 1015 | |
| 1016 | if (ret != -EDEADLK) |
| 1017 | break; |
| 1018 | |
| 1019 | drm_atomic_state_clear(state); |
| 1020 | drm_modeset_backoff(&ctx); |
Chandra Konduru | 6156a45 | 2015-04-27 13:48:39 -0700 | [diff] [blame] | 1021 | } |
| 1022 | |
Chris Wilson | 0853695 | 2016-10-14 13:18:18 +0100 | [diff] [blame] | 1023 | drm_atomic_state_put(state); |
Maarten Lankhorst | 818ed96 | 2015-06-15 12:33:54 +0200 | [diff] [blame] | 1024 | out: |
| 1025 | drm_modeset_drop_locks(&ctx); |
| 1026 | drm_modeset_acquire_fini(&ctx); |
Jesse Barnes | 8ea3086 | 2012-01-03 08:05:39 -0800 | [diff] [blame] | 1027 | return ret; |
| 1028 | } |
| 1029 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 1030 | static const uint32_t ilk_plane_formats[] = { |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1031 | DRM_FORMAT_XRGB8888, |
| 1032 | DRM_FORMAT_YUYV, |
| 1033 | DRM_FORMAT_YVYU, |
| 1034 | DRM_FORMAT_UYVY, |
| 1035 | DRM_FORMAT_VYUY, |
| 1036 | }; |
| 1037 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 1038 | static const uint32_t snb_plane_formats[] = { |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1039 | DRM_FORMAT_XBGR8888, |
| 1040 | DRM_FORMAT_XRGB8888, |
| 1041 | DRM_FORMAT_YUYV, |
| 1042 | DRM_FORMAT_YVYU, |
| 1043 | DRM_FORMAT_UYVY, |
| 1044 | DRM_FORMAT_VYUY, |
| 1045 | }; |
| 1046 | |
Damien Lespiau | dada2d5 | 2015-05-12 16:13:22 +0100 | [diff] [blame] | 1047 | static const uint32_t vlv_plane_formats[] = { |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1048 | DRM_FORMAT_RGB565, |
| 1049 | DRM_FORMAT_ABGR8888, |
| 1050 | DRM_FORMAT_ARGB8888, |
| 1051 | DRM_FORMAT_XBGR8888, |
| 1052 | DRM_FORMAT_XRGB8888, |
| 1053 | DRM_FORMAT_XBGR2101010, |
| 1054 | DRM_FORMAT_ABGR2101010, |
| 1055 | DRM_FORMAT_YUYV, |
| 1056 | DRM_FORMAT_YVYU, |
| 1057 | DRM_FORMAT_UYVY, |
| 1058 | DRM_FORMAT_VYUY, |
| 1059 | }; |
| 1060 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 1061 | static uint32_t skl_plane_formats[] = { |
| 1062 | DRM_FORMAT_RGB565, |
| 1063 | DRM_FORMAT_ABGR8888, |
| 1064 | DRM_FORMAT_ARGB8888, |
| 1065 | DRM_FORMAT_XBGR8888, |
| 1066 | DRM_FORMAT_XRGB8888, |
| 1067 | DRM_FORMAT_YUYV, |
| 1068 | DRM_FORMAT_YVYU, |
| 1069 | DRM_FORMAT_UYVY, |
| 1070 | DRM_FORMAT_VYUY, |
| 1071 | }; |
| 1072 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 1073 | struct intel_plane * |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 1074 | intel_sprite_plane_create(struct drm_i915_private *dev_priv, |
| 1075 | enum pipe pipe, int plane) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1076 | { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1077 | struct intel_plane *intel_plane = NULL; |
| 1078 | struct intel_plane_state *state = NULL; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1079 | unsigned long possible_crtcs; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1080 | const uint32_t *plane_formats; |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 1081 | unsigned int supported_rotations; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1082 | int num_plane_formats; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1083 | int ret; |
| 1084 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1085 | intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1086 | if (!intel_plane) { |
| 1087 | ret = -ENOMEM; |
| 1088 | goto fail; |
| 1089 | } |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1090 | |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1091 | state = intel_create_plane_state(&intel_plane->base); |
| 1092 | if (!state) { |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1093 | ret = -ENOMEM; |
| 1094 | goto fail; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1095 | } |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 1096 | intel_plane->base.state = &state->base; |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1097 | |
Ville Syrjälä | 1890ae6 | 2016-10-25 18:58:03 +0300 | [diff] [blame] | 1098 | if (INTEL_GEN(dev_priv) >= 9) { |
| 1099 | intel_plane->can_scale = true; |
| 1100 | state->scaler_id = -1; |
| 1101 | |
| 1102 | intel_plane->update_plane = skl_update_plane; |
| 1103 | intel_plane->disable_plane = skl_disable_plane; |
| 1104 | |
| 1105 | plane_formats = skl_plane_formats; |
| 1106 | num_plane_formats = ARRAY_SIZE(skl_plane_formats); |
| 1107 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
| 1108 | intel_plane->can_scale = false; |
| 1109 | intel_plane->max_downscale = 1; |
| 1110 | |
| 1111 | intel_plane->update_plane = vlv_update_plane; |
| 1112 | intel_plane->disable_plane = vlv_disable_plane; |
| 1113 | |
| 1114 | plane_formats = vlv_plane_formats; |
| 1115 | num_plane_formats = ARRAY_SIZE(vlv_plane_formats); |
| 1116 | } else if (INTEL_GEN(dev_priv) >= 7) { |
| 1117 | if (IS_IVYBRIDGE(dev_priv)) { |
| 1118 | intel_plane->can_scale = true; |
| 1119 | intel_plane->max_downscale = 2; |
| 1120 | } else { |
| 1121 | intel_plane->can_scale = false; |
| 1122 | intel_plane->max_downscale = 1; |
| 1123 | } |
| 1124 | |
| 1125 | intel_plane->update_plane = ivb_update_plane; |
| 1126 | intel_plane->disable_plane = ivb_disable_plane; |
| 1127 | |
| 1128 | plane_formats = snb_plane_formats; |
| 1129 | num_plane_formats = ARRAY_SIZE(snb_plane_formats); |
| 1130 | } else { |
Damien Lespiau | 2d354c3 | 2012-10-22 18:19:27 +0100 | [diff] [blame] | 1131 | intel_plane->can_scale = true; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1132 | intel_plane->max_downscale = 16; |
Ville Syrjälä | 1890ae6 | 2016-10-25 18:58:03 +0300 | [diff] [blame] | 1133 | |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1134 | intel_plane->update_plane = ilk_update_plane; |
| 1135 | intel_plane->disable_plane = ilk_disable_plane; |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1136 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 1137 | if (IS_GEN6(dev_priv)) { |
Chris Wilson | d1686ae | 2012-04-10 11:41:49 +0100 | [diff] [blame] | 1138 | plane_formats = snb_plane_formats; |
| 1139 | num_plane_formats = ARRAY_SIZE(snb_plane_formats); |
| 1140 | } else { |
| 1141 | plane_formats = ilk_plane_formats; |
| 1142 | num_plane_formats = ARRAY_SIZE(ilk_plane_formats); |
| 1143 | } |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1144 | } |
| 1145 | |
Dave Airlie | 5481e27 | 2016-10-25 16:36:13 +1000 | [diff] [blame] | 1146 | if (INTEL_GEN(dev_priv) >= 9) { |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 1147 | supported_rotations = |
| 1148 | DRM_ROTATE_0 | DRM_ROTATE_90 | |
| 1149 | DRM_ROTATE_180 | DRM_ROTATE_270; |
Ville Syrjälä | 4ea7be2 | 2016-11-14 18:54:00 +0200 | [diff] [blame] | 1150 | } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) { |
| 1151 | supported_rotations = |
| 1152 | DRM_ROTATE_0 | DRM_ROTATE_180 | |
| 1153 | DRM_REFLECT_X; |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 1154 | } else { |
| 1155 | supported_rotations = |
| 1156 | DRM_ROTATE_0 | DRM_ROTATE_180; |
| 1157 | } |
| 1158 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1159 | intel_plane->pipe = pipe; |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 1160 | intel_plane->plane = plane; |
Ville Syrjälä | b14e584 | 2016-11-22 18:01:56 +0200 | [diff] [blame] | 1161 | intel_plane->id = PLANE_SPRITE0 + plane; |
Sagar Arun Kamble | d1b9d03 | 2015-09-14 21:35:42 +0530 | [diff] [blame] | 1162 | intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane); |
Matt Roper | c59cb17 | 2014-12-01 15:40:16 -0800 | [diff] [blame] | 1163 | intel_plane->check_plane = intel_check_sprite_plane; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1164 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1165 | possible_crtcs = (1 << pipe); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1166 | |
Ville Syrjälä | 1890ae6 | 2016-10-25 18:58:03 +0300 | [diff] [blame] | 1167 | if (INTEL_GEN(dev_priv) >= 9) |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 1168 | ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base, |
| 1169 | possible_crtcs, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 1170 | plane_formats, num_plane_formats, |
| 1171 | DRM_PLANE_TYPE_OVERLAY, |
| 1172 | "plane %d%c", plane + 2, pipe_name(pipe)); |
| 1173 | else |
Ville Syrjälä | 580503c | 2016-10-31 22:37:00 +0200 | [diff] [blame] | 1174 | ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base, |
| 1175 | possible_crtcs, &intel_plane_funcs, |
Ville Syrjälä | 38573dc | 2016-05-27 20:59:23 +0300 | [diff] [blame] | 1176 | plane_formats, num_plane_formats, |
| 1177 | DRM_PLANE_TYPE_OVERLAY, |
| 1178 | "sprite %c", sprite_name(pipe, plane)); |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1179 | if (ret) |
| 1180 | goto fail; |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1181 | |
Ville Syrjälä | 93ca7e0 | 2016-09-26 19:30:56 +0300 | [diff] [blame] | 1182 | drm_plane_create_rotation_property(&intel_plane->base, |
| 1183 | DRM_ROTATE_0, |
| 1184 | supported_rotations); |
Ville Syrjälä | 7ed6eee | 2014-08-05 11:26:55 +0530 | [diff] [blame] | 1185 | |
Matt Roper | ea2c67b | 2014-12-23 10:41:52 -0800 | [diff] [blame] | 1186 | drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs); |
| 1187 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 1188 | return intel_plane; |
Ville Syrjälä | fca0ce2 | 2016-03-21 14:43:22 +0000 | [diff] [blame] | 1189 | |
| 1190 | fail: |
| 1191 | kfree(state); |
| 1192 | kfree(intel_plane); |
| 1193 | |
Ville Syrjälä | b079bd17 | 2016-10-25 18:58:02 +0300 | [diff] [blame] | 1194 | return ERR_PTR(ret); |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1195 | } |