blob: 8c87c717c7cda92c4256cf277828e594f96a0ad1 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b2014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300201 }
202#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
203 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
204 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100205 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
206 pipe_name(pipe),
207 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
208 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300209#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300210}
211
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800212static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100213skl_update_plane(struct drm_plane *drm_plane,
214 const struct intel_crtc_state *crtc_state,
215 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216{
217 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100218 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000219 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100220 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200221 enum plane_id plane_id = intel_plane->id;
222 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200223 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100224 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200225 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200226 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200227 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300228 int crtc_x = plane_state->base.dst.x1;
229 int crtc_y = plane_state->base.dst.y1;
230 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
231 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200232 uint32_t x = plane_state->main.x;
233 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300234 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
235 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200236 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000237
Ville Syrjälä6687c902015-09-15 13:16:41 +0300238 /* Sizes are 0 based */
239 src_w--;
240 src_h--;
241 crtc_w--;
242 crtc_h--;
243
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200244 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
245
Ville Syrjälä78587de2017-03-09 17:44:32 +0200246 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200247 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
248 PLANE_COLOR_PIPE_GAMMA_ENABLE |
249 PLANE_COLOR_PIPE_CSC_ENABLE |
250 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200251 }
252
253 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200254 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
255 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
256 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200257 }
258
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200259 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
260 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
261 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700262
263 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100264 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100265 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300266 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700267
Imre Deak7494bcd2016-05-12 16:18:49 +0300268 scaler = &crtc_state->scaler_state.scalers[scaler_id];
269
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200270 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
271 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
272 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
273 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
274 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
275 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700276
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200277 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700278 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200279 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700280 }
281
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200282 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
283 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
284 intel_plane_ggtt_offset(plane_state) + surf_addr);
285 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
286
287 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288}
289
290static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200291skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300293 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100294 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300295 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200296 enum plane_id plane_id = intel_plane->id;
297 enum pipe pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200298 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000299
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200300 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200302 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
303
304 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
305 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
306
307 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000308}
309
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300311chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
312{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100313 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200314 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300315
316 /* Seems RGB data bypasses the CSC always */
317 if (!format_is_yuv(format))
318 return;
319
320 /*
321 * BT.601 limited range YCbCr -> full range RGB
322 *
323 * |r| | 6537 4769 0| |cr |
324 * |g| = |-3330 4769 -1605| x |y-64|
325 * |b| | 0 4769 8263| |cb |
326 *
327 * Cb and Cr apparently come in as signed already, so no
328 * need for any offset. For Y we need to remove the offset.
329 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200330 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
331 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
332 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300333
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200334 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
335 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
336 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
337 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
338 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300339
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200340 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
341 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
342 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300343
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200344 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
345 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
346 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300347}
348
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200349static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
350 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700351{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200352 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200353 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100354 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200355 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700356
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200357 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700358
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200359 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700360 case DRM_FORMAT_YUYV:
361 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
362 break;
363 case DRM_FORMAT_YVYU:
364 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
365 break;
366 case DRM_FORMAT_UYVY:
367 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
368 break;
369 case DRM_FORMAT_VYUY:
370 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
371 break;
372 case DRM_FORMAT_RGB565:
373 sprctl |= SP_FORMAT_BGR565;
374 break;
375 case DRM_FORMAT_XRGB8888:
376 sprctl |= SP_FORMAT_BGRX8888;
377 break;
378 case DRM_FORMAT_ARGB8888:
379 sprctl |= SP_FORMAT_BGRA8888;
380 break;
381 case DRM_FORMAT_XBGR2101010:
382 sprctl |= SP_FORMAT_RGBX1010102;
383 break;
384 case DRM_FORMAT_ABGR2101010:
385 sprctl |= SP_FORMAT_RGBA1010102;
386 break;
387 case DRM_FORMAT_XBGR8888:
388 sprctl |= SP_FORMAT_RGBX8888;
389 break;
390 case DRM_FORMAT_ABGR8888:
391 sprctl |= SP_FORMAT_RGBA8888;
392 break;
393 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200394 MISSING_CASE(fb->format->format);
395 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700396 }
397
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200398 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700399 sprctl |= SP_TILED;
400
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200401 if (rotation & DRM_ROTATE_180)
402 sprctl |= SP_ROTATE_180;
403
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200404 if (rotation & DRM_REFLECT_X)
405 sprctl |= SP_MIRROR;
406
Ville Syrjälä78587de2017-03-09 17:44:32 +0200407 if (key->flags & I915_SET_COLORKEY_SOURCE)
408 sprctl |= SP_SOURCE_KEY;
409
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200410 return sprctl;
411}
412
413static void
414vlv_update_plane(struct drm_plane *dplane,
415 const struct intel_crtc_state *crtc_state,
416 const struct intel_plane_state *plane_state)
417{
418 struct drm_device *dev = dplane->dev;
419 struct drm_i915_private *dev_priv = to_i915(dev);
420 struct intel_plane *intel_plane = to_intel_plane(dplane);
421 struct drm_framebuffer *fb = plane_state->base.fb;
422 enum pipe pipe = intel_plane->pipe;
423 enum plane_id plane_id = intel_plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200424 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200425 u32 sprsurf_offset = plane_state->main.offset;
426 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200427 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
428 int crtc_x = plane_state->base.dst.x1;
429 int crtc_y = plane_state->base.dst.y1;
430 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
431 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200432 uint32_t x = plane_state->main.x;
433 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200434 unsigned long irqflags;
435
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700436 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700437 crtc_w--;
438 crtc_h--;
439
Ville Syrjälä29490562016-01-20 18:02:50 +0200440 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300441
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200442 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
443
Ville Syrjälä78587de2017-03-09 17:44:32 +0200444 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
445 chv_update_csc(intel_plane, fb->format->format);
446
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200447 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200448 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
449 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
450 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200451 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200452 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
453 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200454
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200455 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200456 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700457 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200458 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700459
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200460 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300461
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200462 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
463 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
464 I915_WRITE_FW(SPSURF(pipe, plane_id),
465 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
466 POSTING_READ_FW(SPSURF(pipe, plane_id));
467
468 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700469}
470
471static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200472vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700473{
474 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100475 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700476 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200477 enum pipe pipe = intel_plane->pipe;
478 enum plane_id plane_id = intel_plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200479 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700480
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200481 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200482
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200483 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
484
485 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
486 POSTING_READ_FW(SPSURF(pipe, plane_id));
487
488 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700489}
490
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200491static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
492 const struct intel_plane_state *plane_state)
493{
494 struct drm_i915_private *dev_priv =
495 to_i915(plane_state->base.plane->dev);
496 const struct drm_framebuffer *fb = plane_state->base.fb;
497 unsigned int rotation = plane_state->base.rotation;
498 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
499 u32 sprctl;
500
501 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
502
503 if (IS_IVYBRIDGE(dev_priv))
504 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
505
506 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
507 sprctl |= SPRITE_PIPE_CSC_ENABLE;
508
509 switch (fb->format->format) {
510 case DRM_FORMAT_XBGR8888:
511 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
512 break;
513 case DRM_FORMAT_XRGB8888:
514 sprctl |= SPRITE_FORMAT_RGBX888;
515 break;
516 case DRM_FORMAT_YUYV:
517 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
518 break;
519 case DRM_FORMAT_YVYU:
520 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
521 break;
522 case DRM_FORMAT_UYVY:
523 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
524 break;
525 case DRM_FORMAT_VYUY:
526 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
527 break;
528 default:
529 MISSING_CASE(fb->format->format);
530 return 0;
531 }
532
533 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
534 sprctl |= SPRITE_TILED;
535
536 if (rotation & DRM_ROTATE_180)
537 sprctl |= SPRITE_ROTATE_180;
538
539 if (key->flags & I915_SET_COLORKEY_DESTINATION)
540 sprctl |= SPRITE_DEST_KEY;
541 else if (key->flags & I915_SET_COLORKEY_SOURCE)
542 sprctl |= SPRITE_SOURCE_KEY;
543
544 return sprctl;
545}
546
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700547static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100548ivb_update_plane(struct drm_plane *plane,
549 const struct intel_crtc_state *crtc_state,
550 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800551{
552 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100553 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100555 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200556 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200557 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200558 u32 sprsurf_offset = plane_state->main.offset;
559 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100560 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300561 int crtc_x = plane_state->base.dst.x1;
562 int crtc_y = plane_state->base.dst.y1;
563 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
564 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200565 uint32_t x = plane_state->main.x;
566 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300567 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
568 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200569 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800570
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800571 /* Sizes are 0 based */
572 src_w--;
573 src_h--;
574 crtc_w--;
575 crtc_h--;
576
Ville Syrjälä8553c182013-12-05 15:51:39 +0200577 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800578 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800579
Ville Syrjälä29490562016-01-20 18:02:50 +0200580 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300581
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200582 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
583
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200584 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200585 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
586 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
587 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200588 }
589
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200590 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
591 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200592
Damien Lespiau5a35e992012-10-26 18:20:12 +0100593 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
594 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100595 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200596 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200597 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200598 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100599 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200600 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100601
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200602 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100603 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200604 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
605 I915_WRITE_FW(SPRCTL(pipe), sprctl);
606 I915_WRITE_FW(SPRSURF(pipe),
607 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
608 POSTING_READ_FW(SPRSURF(pipe));
609
610 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611}
612
613static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200614ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800615{
616 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100617 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618 struct intel_plane *intel_plane = to_intel_plane(plane);
619 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200620 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800621
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200622 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
623
624 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100626 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200627 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300628
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200629 I915_WRITE_FW(SPRSURF(pipe), 0);
630 POSTING_READ_FW(SPRSURF(pipe));
631
632 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800633}
634
Ville Syrjälä0a375142017-03-17 23:18:00 +0200635static u32 ilk_sprite_ctl(const struct intel_crtc_state *crtc_state,
636 const struct intel_plane_state *plane_state)
637{
638 struct drm_i915_private *dev_priv =
639 to_i915(plane_state->base.plane->dev);
640 const struct drm_framebuffer *fb = plane_state->base.fb;
641 unsigned int rotation = plane_state->base.rotation;
642 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
643 u32 dvscntr;
644
645 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
646
647 if (IS_GEN6(dev_priv))
648 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
649
650 switch (fb->format->format) {
651 case DRM_FORMAT_XBGR8888:
652 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
653 break;
654 case DRM_FORMAT_XRGB8888:
655 dvscntr |= DVS_FORMAT_RGBX888;
656 break;
657 case DRM_FORMAT_YUYV:
658 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
659 break;
660 case DRM_FORMAT_YVYU:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
662 break;
663 case DRM_FORMAT_UYVY:
664 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
665 break;
666 case DRM_FORMAT_VYUY:
667 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
668 break;
669 default:
670 MISSING_CASE(fb->format->format);
671 return 0;
672 }
673
674 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
675 dvscntr |= DVS_TILED;
676
677 if (rotation & DRM_ROTATE_180)
678 dvscntr |= DVS_ROTATE_180;
679
680 if (key->flags & I915_SET_COLORKEY_DESTINATION)
681 dvscntr |= DVS_DEST_KEY;
682 else if (key->flags & I915_SET_COLORKEY_SOURCE)
683 dvscntr |= DVS_SOURCE_KEY;
684
685 return dvscntr;
686}
687
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800688static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100689ilk_update_plane(struct drm_plane *plane,
690 const struct intel_crtc_state *crtc_state,
691 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800692{
693 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100694 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800695 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100696 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200697 int pipe = intel_plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200698 u32 dvscntr = plane_state->ctl, dvsscale = 0;
699 u32 dvssurf_offset = plane_state->main.offset;
700 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100701 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300702 int crtc_x = plane_state->base.dst.x1;
703 int crtc_y = plane_state->base.dst.y1;
704 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
705 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200706 uint32_t x = plane_state->main.x;
707 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300708 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
709 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200710 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800711
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800712 /* Sizes are 0 based */
713 src_w--;
714 src_h--;
715 crtc_w--;
716 crtc_h--;
717
Ville Syrjälä8368f012013-12-05 15:51:31 +0200718 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800719 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
720
Ville Syrjälä29490562016-01-20 18:02:50 +0200721 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300722
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200723 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
724
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200725 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200726 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
727 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
728 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200729 }
730
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200731 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
732 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200733
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200734 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200735 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100736 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200737 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100738
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200739 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
740 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
741 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
742 I915_WRITE_FW(DVSSURF(pipe),
743 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
744 POSTING_READ_FW(DVSSURF(pipe));
745
746 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800747}
748
749static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200750ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800751{
752 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800754 struct intel_plane *intel_plane = to_intel_plane(plane);
755 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200756 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800757
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200758 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
759
760 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800761 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200762 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200763
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200764 I915_WRITE_FW(DVSSURF(pipe), 0);
765 POSTING_READ_FW(DVSSURF(pipe));
766
767 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800768}
769
Jesse Barnes8ea30862012-01-03 08:05:39 -0800770static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300771intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200772 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300773 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800774{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100775 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200776 struct drm_crtc *crtc = state->base.crtc;
777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800778 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800779 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300780 int crtc_x, crtc_y;
781 unsigned int crtc_w, crtc_h;
782 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300783 struct drm_rect *src = &state->base.src;
784 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300785 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300786 int hscale, vscale;
787 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700788 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200789 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800790
Rob Clark1638d302016-11-05 11:08:08 -0400791 *src = drm_plane_state_src(&state->base);
792 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300793
Matt Ropercf4c7c12014-12-04 10:27:42 -0800794 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300795 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200796 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800797 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700798
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800799 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300800 if (intel_plane->pipe != intel_crtc->pipe) {
801 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800802 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300803 }
804
805 /* FIXME check all gen limits */
806 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
807 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
808 return -EINVAL;
809 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800810
Chandra Konduru225c2282015-05-18 16:18:44 -0700811 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100812 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700813 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200814 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700815 can_scale = 1;
816 min_scale = 1;
817 max_scale = skl_max_scale(intel_crtc, crtc_state);
818 } else {
819 can_scale = 0;
820 min_scale = DRM_PLANE_HELPER_NO_SCALING;
821 max_scale = DRM_PLANE_HELPER_NO_SCALING;
822 }
823 } else {
824 can_scale = intel_plane->can_scale;
825 max_scale = intel_plane->max_downscale << 16;
826 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
827 }
828
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300829 /*
830 * FIXME the following code does a bunch of fuzzy adjustments to the
831 * coordinates and sizes. We probably need some way to decide whether
832 * more strict checking should be done instead.
833 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300834 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800835 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530836
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300837 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300838 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300839
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300840 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300841 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800842
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300843 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800844
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300845 crtc_x = dst->x1;
846 crtc_y = dst->y1;
847 crtc_w = drm_rect_width(dst);
848 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100849
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300850 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300851 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300852 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300853 if (hscale < 0) {
854 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200855 drm_rect_debug_print("src: ", src, true);
856 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300857
858 return hscale;
859 }
860
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300861 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300862 if (vscale < 0) {
863 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200864 drm_rect_debug_print("src: ", src, true);
865 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300866
867 return vscale;
868 }
869
Ville Syrjälä17316932013-04-24 18:52:38 +0300870 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300871 drm_rect_adjust_size(src,
872 drm_rect_width(dst) * hscale - drm_rect_width(src),
873 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300874
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300875 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800876 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530877
Ville Syrjälä17316932013-04-24 18:52:38 +0300878 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800879 WARN_ON(src->x1 < (int) state->base.src_x ||
880 src->y1 < (int) state->base.src_y ||
881 src->x2 > (int) state->base.src_x + state->base.src_w ||
882 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300883
884 /*
885 * Hardware doesn't handle subpixel coordinates.
886 * Adjust to (macro)pixel boundary, but be careful not to
887 * increase the source viewport size, because that could
888 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300889 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300890 src_x = src->x1 >> 16;
891 src_w = drm_rect_width(src) >> 16;
892 src_y = src->y1 >> 16;
893 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300894
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200895 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300896 src_x &= ~1;
897 src_w &= ~1;
898
899 /*
900 * Must keep src and dst the
901 * same if we can't scale.
902 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700903 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300904 crtc_w &= ~1;
905
906 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300907 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300908 }
909 }
910
911 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300912 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300913 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200914 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300915
Chandra Konduru225c2282015-05-18 16:18:44 -0700916 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300917
918 /* FIXME interlacing min height is 6 */
919
920 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300921 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300922
923 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300924 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300925
Ville Syrjäläac484962016-01-20 21:05:26 +0200926 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300927
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100928 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700929 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300930 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
931 return -EINVAL;
932 }
933 }
934
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300935 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700936 src->x1 = src_x << 16;
937 src->x2 = (src_x + src_w) << 16;
938 src->y1 = src_y << 16;
939 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300940 }
941
942 dst->x1 = crtc_x;
943 dst->x2 = crtc_x + crtc_w;
944 dst->y1 = crtc_y;
945 dst->y2 = crtc_y + crtc_h;
946
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100947 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200948 ret = skl_check_plane_surface(state);
949 if (ret)
950 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200951
952 state->ctl = skl_plane_ctl(crtc_state, state);
953 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200954 ret = i9xx_check_plane_surface(state);
955 if (ret)
956 return ret;
957
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200958 state->ctl = vlv_sprite_ctl(crtc_state, state);
959 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200960 ret = i9xx_check_plane_surface(state);
961 if (ret)
962 return ret;
963
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200964 state->ctl = ivb_sprite_ctl(crtc_state, state);
965 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200966 ret = i9xx_check_plane_surface(state);
967 if (ret)
968 return ret;
969
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200970 state->ctl = ilk_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200971 }
972
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300973 return 0;
974}
975
Jesse Barnes8ea30862012-01-03 08:05:39 -0800976int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
977 struct drm_file *file_priv)
978{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100979 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800980 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800981 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200982 struct drm_plane_state *plane_state;
983 struct drm_atomic_state *state;
984 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800985 int ret = 0;
986
Jesse Barnes8ea30862012-01-03 08:05:39 -0800987 /* Make sure we don't try to enable both src & dest simultaneously */
988 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
989 return -EINVAL;
990
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100991 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200992 set->flags & I915_SET_COLORKEY_DESTINATION)
993 return -EINVAL;
994
Rob Clark7707e652014-07-17 23:30:04 -0400995 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200996 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
997 return -ENOENT;
998
999 drm_modeset_acquire_init(&ctx, 0);
1000
1001 state = drm_atomic_state_alloc(plane->dev);
1002 if (!state) {
1003 ret = -ENOMEM;
1004 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001005 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001006 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001007
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001008 while (1) {
1009 plane_state = drm_atomic_get_plane_state(state, plane);
1010 ret = PTR_ERR_OR_ZERO(plane_state);
1011 if (!ret) {
1012 to_intel_plane_state(plane_state)->ckey = *set;
1013 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001014 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001015
1016 if (ret != -EDEADLK)
1017 break;
1018
1019 drm_atomic_state_clear(state);
1020 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001021 }
1022
Chris Wilson08536952016-10-14 13:18:18 +01001023 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001024out:
1025 drm_modeset_drop_locks(&ctx);
1026 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001027 return ret;
1028}
1029
Damien Lespiaudada2d52015-05-12 16:13:22 +01001030static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001031 DRM_FORMAT_XRGB8888,
1032 DRM_FORMAT_YUYV,
1033 DRM_FORMAT_YVYU,
1034 DRM_FORMAT_UYVY,
1035 DRM_FORMAT_VYUY,
1036};
1037
Damien Lespiaudada2d52015-05-12 16:13:22 +01001038static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001039 DRM_FORMAT_XBGR8888,
1040 DRM_FORMAT_XRGB8888,
1041 DRM_FORMAT_YUYV,
1042 DRM_FORMAT_YVYU,
1043 DRM_FORMAT_UYVY,
1044 DRM_FORMAT_VYUY,
1045};
1046
Damien Lespiaudada2d52015-05-12 16:13:22 +01001047static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001048 DRM_FORMAT_RGB565,
1049 DRM_FORMAT_ABGR8888,
1050 DRM_FORMAT_ARGB8888,
1051 DRM_FORMAT_XBGR8888,
1052 DRM_FORMAT_XRGB8888,
1053 DRM_FORMAT_XBGR2101010,
1054 DRM_FORMAT_ABGR2101010,
1055 DRM_FORMAT_YUYV,
1056 DRM_FORMAT_YVYU,
1057 DRM_FORMAT_UYVY,
1058 DRM_FORMAT_VYUY,
1059};
1060
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001061static uint32_t skl_plane_formats[] = {
1062 DRM_FORMAT_RGB565,
1063 DRM_FORMAT_ABGR8888,
1064 DRM_FORMAT_ARGB8888,
1065 DRM_FORMAT_XBGR8888,
1066 DRM_FORMAT_XRGB8888,
1067 DRM_FORMAT_YUYV,
1068 DRM_FORMAT_YVYU,
1069 DRM_FORMAT_UYVY,
1070 DRM_FORMAT_VYUY,
1071};
1072
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001073struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001074intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1075 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001076{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001077 struct intel_plane *intel_plane = NULL;
1078 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001079 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001080 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001081 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001082 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001083 int ret;
1084
Daniel Vetterb14c5672013-09-19 12:18:32 +02001085 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001086 if (!intel_plane) {
1087 ret = -ENOMEM;
1088 goto fail;
1089 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001090
Matt Roper8e7d6882015-01-21 16:35:41 -08001091 state = intel_create_plane_state(&intel_plane->base);
1092 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001093 ret = -ENOMEM;
1094 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001095 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001096 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001097
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001098 if (INTEL_GEN(dev_priv) >= 9) {
1099 intel_plane->can_scale = true;
1100 state->scaler_id = -1;
1101
1102 intel_plane->update_plane = skl_update_plane;
1103 intel_plane->disable_plane = skl_disable_plane;
1104
1105 plane_formats = skl_plane_formats;
1106 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1107 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1108 intel_plane->can_scale = false;
1109 intel_plane->max_downscale = 1;
1110
1111 intel_plane->update_plane = vlv_update_plane;
1112 intel_plane->disable_plane = vlv_disable_plane;
1113
1114 plane_formats = vlv_plane_formats;
1115 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1116 } else if (INTEL_GEN(dev_priv) >= 7) {
1117 if (IS_IVYBRIDGE(dev_priv)) {
1118 intel_plane->can_scale = true;
1119 intel_plane->max_downscale = 2;
1120 } else {
1121 intel_plane->can_scale = false;
1122 intel_plane->max_downscale = 1;
1123 }
1124
1125 intel_plane->update_plane = ivb_update_plane;
1126 intel_plane->disable_plane = ivb_disable_plane;
1127
1128 plane_formats = snb_plane_formats;
1129 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1130 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001131 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001132 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001133
Chris Wilsond1686ae2012-04-10 11:41:49 +01001134 intel_plane->update_plane = ilk_update_plane;
1135 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001136
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001137 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001138 plane_formats = snb_plane_formats;
1139 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1140 } else {
1141 plane_formats = ilk_plane_formats;
1142 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1143 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001144 }
1145
Dave Airlie5481e272016-10-25 16:36:13 +10001146 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001147 supported_rotations =
1148 DRM_ROTATE_0 | DRM_ROTATE_90 |
1149 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001150 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1151 supported_rotations =
1152 DRM_ROTATE_0 | DRM_ROTATE_180 |
1153 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001154 } else {
1155 supported_rotations =
1156 DRM_ROTATE_0 | DRM_ROTATE_180;
1157 }
1158
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001159 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001160 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001161 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301162 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001163 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001164
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001165 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001166
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001167 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001168 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1169 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001170 plane_formats, num_plane_formats,
1171 DRM_PLANE_TYPE_OVERLAY,
1172 "plane %d%c", plane + 2, pipe_name(pipe));
1173 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001174 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1175 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001176 plane_formats, num_plane_formats,
1177 DRM_PLANE_TYPE_OVERLAY,
1178 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001179 if (ret)
1180 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001181
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001182 drm_plane_create_rotation_property(&intel_plane->base,
1183 DRM_ROTATE_0,
1184 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301185
Matt Roperea2c67b2014-12-23 10:41:52 -08001186 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1187
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001188 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001189
1190fail:
1191 kfree(state);
1192 kfree(intel_plane);
1193
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001194 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001195}