blob: 72543ce8f616a23b84d2949117ea65d1bd29982c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100160 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530161 u32 frameLen, u16 rateix,
162 bool shortPreamble)
163{
164 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530165
166 if (kbps == 0)
167 return 0;
168
Felix Fietkau545750d2009-11-23 22:21:01 +0100169 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530170 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530173 phyTime >>= 1;
174 numBits = frameLen << 3;
175 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
176 break;
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530178 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530179 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
180 numBits = OFDM_PLCP_BITS + (frameLen << 3);
181 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
182 txTime = OFDM_SIFS_TIME_QUARTER
183 + OFDM_PREAMBLE_TIME_QUARTER
184 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530185 } else if (ah->curchan &&
186 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_HALF +
191 OFDM_PREAMBLE_TIME_HALF
192 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
193 } else {
194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
198 + (numSymbols * OFDM_SYMBOL_TIME);
199 }
200 break;
201 default:
Joe Perches38002762010-12-02 19:12:36 -0800202 ath_err(ath9k_hw_common(ah),
203 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530204 txTime = 0;
205 break;
206 }
207
208 return txTime;
209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400210EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530211
Sujithcbe61d82009-02-09 13:27:12 +0530212void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530213 struct ath9k_channel *chan,
214 struct chan_centers *centers)
215{
216 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530217
218 if (!IS_CHAN_HT40(chan)) {
219 centers->ctl_center = centers->ext_center =
220 centers->synth_center = chan->channel;
221 return;
222 }
223
224 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
225 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
226 centers->synth_center =
227 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
228 extoff = 1;
229 } else {
230 centers->synth_center =
231 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
232 extoff = -1;
233 }
234
235 centers->ctl_center =
236 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530238 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700239 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530240}
241
242/******************/
243/* Chip Revisions */
244/******************/
245
Sujithcbe61d82009-02-09 13:27:12 +0530246static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530247{
248 u32 val;
249
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530250 switch (ah->hw_version.devid) {
251 case AR5416_AR9100_DEVID:
252 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
253 break;
254 case AR9300_DEVID_AR9340:
255 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
256 val = REG_READ(ah, AR_SREV);
257 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
258 return;
259 }
260
Sujithf1dc5602008-10-29 10:16:30 +0530261 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
262
263 if (val == 0xFF) {
264 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion =
266 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
267 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530268 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530269 } else {
270 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530271 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530272
Sujithd535a422009-02-09 13:27:06 +0530273 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530274
Sujithd535a422009-02-09 13:27:06 +0530275 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530276 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530277 }
278}
279
Sujithf1dc5602008-10-29 10:16:30 +0530280/************************************/
281/* HW Attach, Detach, Init Routines */
282/************************************/
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100286 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530287 return;
288
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298
299 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
300}
301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530303static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700305 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400306 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530307 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800308 static const u32 patternData[4] = {
309 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
310 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530312
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400313 if (!AR_SREV_9300_20_OR_LATER(ah)) {
314 loop_max = 2;
315 regAddr[1] = AR_PHY_BASE + (8 << 2);
316 } else
317 loop_max = 1;
318
319 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530320 u32 addr = regAddr[i];
321 u32 wrData, rdData;
322
323 regHold[i] = REG_READ(ah, addr);
324 for (j = 0; j < 0x100; j++) {
325 wrData = (j << 16) | j;
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common,
330 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
331 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return false;
333 }
334 }
335 for (j = 0; j < 4; j++) {
336 wrData = patternData[j];
337 REG_WRITE(ah, addr, wrData);
338 rdData = REG_READ(ah, addr);
339 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800340 ath_err(common,
341 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
342 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530343 return false;
344 }
345 }
346 REG_WRITE(ah, regAddr[i], regHold[i]);
347 }
348 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530349
Sujithf1dc5602008-10-29 10:16:30 +0530350 return true;
351}
352
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700353static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700354{
355 int i;
356
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.dma_beacon_response_time = 2;
358 ah->config.sw_beacon_response_time = 10;
359 ah->config.additional_swba_backoff = 0;
360 ah->config.ack_6mb = 0x0;
361 ah->config.cwm_ignore_extcca = 0;
362 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530363 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530364 ah->config.pcie_waen = 0;
365 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400366 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700367
368 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530369 ah->config.spurchans[i][0] = AR_NO_SPUR;
370 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371 }
372
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800373 /* PAPRD needs some more work to be enabled */
374 ah->config.paprd_disable = 1;
375
Sujith0ce024c2009-12-14 14:57:00 +0530376 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400377 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400378
379 /*
380 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
381 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
382 * This means we use it for all AR5416 devices, and the few
383 * minor PCI AR9280 devices out there.
384 *
385 * Serialization is required because these devices do not handle
386 * well the case of two concurrent reads/writes due to the latency
387 * involved. During one read/write another read/write can be issued
388 * on another CPU while the previous read/write may still be working
389 * on our hardware, if we hit this case the hardware poops in a loop.
390 * We prevent this by serializing reads and writes.
391 *
392 * This issue is not present on PCI-Express devices or pre-AR5416
393 * devices (legacy, 802.11abg).
394 */
395 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700396 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397}
398
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700399static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700401 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
402
403 regulatory->country_code = CTRY_DEFAULT;
404 regulatory->power_limit = MAX_RATE_POWER;
405 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
406
Sujithd535a422009-02-09 13:27:06 +0530407 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530408 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
Sujith2660b812009-02-09 13:27:26 +0530410 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200411 ah->sta_id1_defaults =
412 AR_STA_ID1_CRPT_MIC_ENABLE |
413 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100414 if (AR_SREV_9100(ah))
415 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530416 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100417 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530418 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200419 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420}
421
Sujithcbe61d82009-02-09 13:27:12 +0530422static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700424 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530425 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530427 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800428 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429
Sujithf1dc5602008-10-29 10:16:30 +0530430 sum = 0;
431 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400432 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530433 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700434 common->macaddr[2 * i] = eeval >> 8;
435 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436 }
Sujithd8baa932009-03-30 15:28:25 +0530437 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530438 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 return 0;
441}
442
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700443static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530445 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 int ecode;
447
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530448 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530449 if (!ath9k_hw_chip_test(ah))
450 return -ENODEV;
451 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700452
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400453 if (!AR_SREV_9300_20_OR_LATER(ah)) {
454 ecode = ar9002_hw_rf_claim(ah);
455 if (ecode != 0)
456 return ecode;
457 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700459 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460 if (ecode != 0)
461 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530462
Joe Perches226afe62010-12-02 19:12:37 -0800463 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
464 "Eeprom VER: %d, REV: %d\n",
465 ah->eep_ops->get_eeprom_ver(ah),
466 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530467
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400468 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
469 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800470 ath_err(ath9k_hw_common(ah),
471 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530472 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400473 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400474 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475
Vasanthakumar Thiagarajan070c4d52011-04-19 19:29:05 +0530476 if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700478 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479 }
Sujithf1dc5602008-10-29 10:16:30 +0530480
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481 return 0;
482}
483
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400484static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700485{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400486 if (AR_SREV_9300_20_OR_LATER(ah))
487 ar9003_hw_attach_ops(ah);
488 else
489 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700490}
491
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400492/* Called for all hardware families */
493static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700494{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700495 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700496 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530498 ath9k_hw_read_revisions(ah);
499
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530500 /*
501 * Read back AR_WA into a permanent copy and set bits 14 and 17.
502 * We need to do this to avoid RMW of this register. We cannot
503 * read the reg when chip is asleep.
504 */
505 ah->WARegVal = REG_READ(ah, AR_WA);
506 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
507 AR_WA_ASPM_TIMER_BASED_DISABLE);
508
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800510 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700511 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700512 }
513
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400514 ath9k_hw_init_defaults(ah);
515 ath9k_hw_init_config(ah);
516
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400517 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400518
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700519 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800520 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700521 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522 }
523
524 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
525 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400526 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
527 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700528 ah->config.serialize_regmode =
529 SER_REG_MODE_ON;
530 } else {
531 ah->config.serialize_regmode =
532 SER_REG_MODE_OFF;
533 }
534 }
535
Joe Perches226afe62010-12-02 19:12:37 -0800536 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700537 ah->config.serialize_regmode);
538
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500539 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
540 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
541 else
542 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
543
Felix Fietkau6da5a722010-12-12 00:51:12 +0100544 switch (ah->hw_version.macVersion) {
545 case AR_SREV_VERSION_5416_PCI:
546 case AR_SREV_VERSION_5416_PCIE:
547 case AR_SREV_VERSION_9160:
548 case AR_SREV_VERSION_9100:
549 case AR_SREV_VERSION_9280:
550 case AR_SREV_VERSION_9285:
551 case AR_SREV_VERSION_9287:
552 case AR_SREV_VERSION_9271:
553 case AR_SREV_VERSION_9300:
554 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530555 case AR_SREV_VERSION_9340:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100556 break;
557 default:
Joe Perches38002762010-12-02 19:12:36 -0800558 ath_err(common,
559 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
560 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700561 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 }
563
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +0530564 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400565 ah->is_pciexpress = false;
566
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700568 ath9k_hw_init_cal_settings(ah);
569
570 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200571 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400573 if (!AR_SREV_9300_20_OR_LATER(ah))
574 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700575
576 ath9k_hw_init_mode_regs(ah);
577
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400578
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530580 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581 else
582 ath9k_hw_disablepcie(ah);
583
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400584 if (!AR_SREV_9300_20_OR_LATER(ah))
585 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530586
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700587 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700589 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700590
591 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100592 r = ath9k_hw_fill_cap_info(ah);
593 if (r)
594 return r;
595
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700596 r = ath9k_hw_init_macaddr(ah);
597 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800598 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600 }
601
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400602 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530603 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604 else
Sujith2660b812009-02-09 13:27:26 +0530605 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400607 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400609 common->state = ATH_HW_INITIALIZED;
610
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700611 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612}
613
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530615{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400616 int ret;
617 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530618
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400619 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
620 switch (ah->hw_version.devid) {
621 case AR5416_DEVID_PCI:
622 case AR5416_DEVID_PCIE:
623 case AR5416_AR9100_DEVID:
624 case AR9160_DEVID_PCI:
625 case AR9280_DEVID_PCI:
626 case AR9280_DEVID_PCIE:
627 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400628 case AR9287_DEVID_PCI:
629 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400631 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800632 case AR9300_DEVID_AR9485_PCIE:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530633 case AR9300_DEVID_AR9340:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 break;
635 default:
636 if (common->bus_ops->ath_bus_type == ATH_USB)
637 break;
Joe Perches38002762010-12-02 19:12:36 -0800638 ath_err(common, "Hardware device ID 0x%04x not supported\n",
639 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 return -EOPNOTSUPP;
641 }
Sujithf1dc5602008-10-29 10:16:30 +0530642
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643 ret = __ath9k_hw_init(ah);
644 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800645 ath_err(common,
646 "Unable to initialize hardware; initialization status: %d\n",
647 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400648 return ret;
649 }
Sujithf1dc5602008-10-29 10:16:30 +0530650
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530652}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400653EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530654
Sujithcbe61d82009-02-09 13:27:12 +0530655static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530656{
Sujith7d0d0df2010-04-16 11:53:57 +0530657 ENABLE_REGWRITE_BUFFER(ah);
658
Sujithf1dc5602008-10-29 10:16:30 +0530659 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
660 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
661
662 REG_WRITE(ah, AR_QOS_NO_ACK,
663 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
664 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
665 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
666
667 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
668 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
670 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
671 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530672
673 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530674}
675
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530676u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530677{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100678 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
679 udelay(100);
680 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
681
682 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530683 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530684
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100685 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530686}
687EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
688
Sujithcbe61d82009-02-09 13:27:12 +0530689static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530690 struct ath9k_channel *chan)
691{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800692 u32 pll;
693
Vivek Natarajan22983c32011-01-27 14:45:09 +0530694 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530695
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530696 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
697 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
698 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
699 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
700 AR_CH0_DPLL2_KD, 0x40);
701 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
702 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530703
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530704 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
705 AR_CH0_BB_DPLL1_REFDIV, 0x5);
706 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
707 AR_CH0_BB_DPLL1_NINI, 0x58);
708 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
709 AR_CH0_BB_DPLL1_NFRAC, 0x0);
710
711 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
712 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
715 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
716 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
717
718 /* program BB PLL phase_shift to 0x6 */
719 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
720 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
721
722 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
723 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530724 udelay(1000);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530725 } else if (AR_SREV_9340(ah)) {
726 u32 regval, pll2_divint, pll2_divfrac, refdiv;
727
728 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
729 udelay(1000);
730
731 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
732 udelay(100);
733
734 if (ah->is_clk_25mhz) {
735 pll2_divint = 0x54;
736 pll2_divfrac = 0x1eb85;
737 refdiv = 3;
738 } else {
739 pll2_divint = 88;
740 pll2_divfrac = 0;
741 refdiv = 5;
742 }
743
744 regval = REG_READ(ah, AR_PHY_PLL_MODE);
745 regval |= (0x1 << 16);
746 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
747 udelay(100);
748
749 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
750 (pll2_divint << 18) | pll2_divfrac);
751 udelay(100);
752
753 regval = REG_READ(ah, AR_PHY_PLL_MODE);
754 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
755 (0x4 << 26) | (0x18 << 19);
756 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
757 REG_WRITE(ah, AR_PHY_PLL_MODE,
758 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
759 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530760 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800761
762 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530763
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100764 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530765
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530766 if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530767 udelay(1000);
768
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400769 /* Switch the core clock for ar9271 to 117Mhz */
770 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530771 udelay(500);
772 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400773 }
774
Sujithf1dc5602008-10-29 10:16:30 +0530775 udelay(RTC_PLL_SETTLE_DELAY);
776
777 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530778
779 if (AR_SREV_9340(ah)) {
780 if (ah->is_clk_25mhz) {
781 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
782 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
783 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
784 } else {
785 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
786 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
787 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
788 }
789 udelay(100);
790 }
Sujithf1dc5602008-10-29 10:16:30 +0530791}
792
Sujithcbe61d82009-02-09 13:27:12 +0530793static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800794 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530795{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530796 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400797 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530798 AR_IMR_TXURN |
799 AR_IMR_RXERR |
800 AR_IMR_RXORN |
801 AR_IMR_BCNMISC;
802
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530803 if (AR_SREV_9340(ah))
804 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
805
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400806 if (AR_SREV_9300_20_OR_LATER(ah)) {
807 imr_reg |= AR_IMR_RXOK_HP;
808 if (ah->config.rx_intr_mitigation)
809 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
810 else
811 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530812
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400813 } else {
814 if (ah->config.rx_intr_mitigation)
815 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
816 else
817 imr_reg |= AR_IMR_RXOK;
818 }
819
820 if (ah->config.tx_intr_mitigation)
821 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
822 else
823 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530824
Colin McCabed97809d2008-12-01 13:38:55 -0800825 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400826 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530827
Sujith7d0d0df2010-04-16 11:53:57 +0530828 ENABLE_REGWRITE_BUFFER(ah);
829
Pavel Roskin152d5302010-03-31 18:05:37 -0400830 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500831 ah->imrs2_reg |= AR_IMR_S2_GTT;
832 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530833
834 if (!AR_SREV_9100(ah)) {
835 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530836 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530837 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
838 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400839
Sujith7d0d0df2010-04-16 11:53:57 +0530840 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530841
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400842 if (AR_SREV_9300_20_OR_LATER(ah)) {
843 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
844 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
845 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
846 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
847 }
Sujithf1dc5602008-10-29 10:16:30 +0530848}
849
Felix Fietkau0005baf2010-01-15 02:33:40 +0100850static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530851{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100852 u32 val = ath9k_hw_mac_to_clks(ah, us);
853 val = min(val, (u32) 0xFFFF);
854 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530855}
856
Felix Fietkau0005baf2010-01-15 02:33:40 +0100857static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530858{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100859 u32 val = ath9k_hw_mac_to_clks(ah, us);
860 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
861 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
862}
863
864static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
865{
866 u32 val = ath9k_hw_mac_to_clks(ah, us);
867 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
868 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530869}
870
Sujithcbe61d82009-02-09 13:27:12 +0530871static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530872{
Sujithf1dc5602008-10-29 10:16:30 +0530873 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800874 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
875 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530876 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530877 return false;
878 } else {
879 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530880 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530881 return true;
882 }
883}
884
Felix Fietkau0005baf2010-01-15 02:33:40 +0100885void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530886{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100887 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
888 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100889 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100890 int sifstime;
891
Joe Perches226afe62010-12-02 19:12:37 -0800892 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
893 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530894
Sujith2660b812009-02-09 13:27:26 +0530895 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100896 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100897
898 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
899 sifstime = 16;
900 else
901 sifstime = 10;
902
Felix Fietkaue239d852010-01-15 02:34:58 +0100903 /* As defined by IEEE 802.11-2007 17.3.8.6 */
904 slottime = ah->slottime + 3 * ah->coverage_class;
905 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100906
907 /*
908 * Workaround for early ACK timeouts, add an offset to match the
909 * initval's 64us ack timeout value.
910 * This was initially only meant to work around an issue with delayed
911 * BA frames in some implementations, but it has been found to fix ACK
912 * timeout issues in other cases as well.
913 */
914 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
915 acktimeout += 64 - sifstime - ah->slottime;
916
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100917 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100918 ath9k_hw_set_ack_timeout(ah, acktimeout);
919 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530920 if (ah->globaltxtimeout != (u32) -1)
921 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530922}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100923EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530924
Sujith285f2dd2010-01-08 10:36:07 +0530925void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700926{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400927 struct ath_common *common = ath9k_hw_common(ah);
928
Sujith736b3a22010-03-17 14:25:24 +0530929 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400930 goto free_hw;
931
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700932 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400933
934free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400935 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700936}
Sujith285f2dd2010-01-08 10:36:07 +0530937EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700938
Sujithf1dc5602008-10-29 10:16:30 +0530939/*******/
940/* INI */
941/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700942
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400943u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400944{
945 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
946
947 if (IS_CHAN_B(chan))
948 ctl |= CTL_11B;
949 else if (IS_CHAN_G(chan))
950 ctl |= CTL_11G;
951 else
952 ctl |= CTL_11A;
953
954 return ctl;
955}
956
Sujithf1dc5602008-10-29 10:16:30 +0530957/****************************************/
958/* Reset and Channel Switching Routines */
959/****************************************/
960
Sujithcbe61d82009-02-09 13:27:12 +0530961static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530962{
Felix Fietkau57b32222010-04-15 17:39:22 -0400963 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530964
Sujith7d0d0df2010-04-16 11:53:57 +0530965 ENABLE_REGWRITE_BUFFER(ah);
966
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400967 /*
968 * set AHB_MODE not to do cacheline prefetches
969 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100970 if (!AR_SREV_9300_20_OR_LATER(ah))
971 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530972
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400973 /*
974 * let mac dma reads be in 128 byte chunks
975 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100976 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530977
Sujith7d0d0df2010-04-16 11:53:57 +0530978 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530979
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400980 /*
981 * Restore TX Trigger Level to its pre-reset value.
982 * The initial value depends on whether aggregation is enabled, and is
983 * adjusted whenever underruns are detected.
984 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400985 if (!AR_SREV_9300_20_OR_LATER(ah))
986 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530987
Sujith7d0d0df2010-04-16 11:53:57 +0530988 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530989
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400990 /*
991 * let mac dma writes be in 128 byte chunks
992 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100993 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530994
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400995 /*
996 * Setup receive FIFO threshold to hold off TX activities
997 */
Sujithf1dc5602008-10-29 10:16:30 +0530998 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
999
Felix Fietkau57b32222010-04-15 17:39:22 -04001000 if (AR_SREV_9300_20_OR_LATER(ah)) {
1001 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1002 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1003
1004 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1005 ah->caps.rx_status_len);
1006 }
1007
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001008 /*
1009 * reduce the number of usable entries in PCU TXBUF to avoid
1010 * wrap around issues.
1011 */
Sujithf1dc5602008-10-29 10:16:30 +05301012 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001013 /* For AR9285 the number of Fifos are reduced to half.
1014 * So set the usable tx buf size also to half to
1015 * avoid data/delimiter underruns
1016 */
Sujithf1dc5602008-10-29 10:16:30 +05301017 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1018 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001019 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301020 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1021 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1022 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001023
Sujith7d0d0df2010-04-16 11:53:57 +05301024 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301025
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001026 if (AR_SREV_9300_20_OR_LATER(ah))
1027 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301028}
1029
Sujithcbe61d82009-02-09 13:27:12 +05301030static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301031{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001032 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1033 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301034
Sujithf1dc5602008-10-29 10:16:30 +05301035 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001036 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001037 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001038 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301039 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1040 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001041 case NL80211_IFTYPE_AP:
1042 set |= AR_STA_ID1_STA_AP;
1043 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001044 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001045 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301046 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301047 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001048 if (!ah->is_monitoring)
1049 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301050 break;
Sujithf1dc5602008-10-29 10:16:30 +05301051 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001052 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301053}
1054
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001055void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1056 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001057{
1058 u32 coef_exp, coef_man;
1059
1060 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1061 if ((coef_scaled >> coef_exp) & 0x1)
1062 break;
1063
1064 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1065
1066 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1067
1068 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1069 *coef_exponent = coef_exp - 16;
1070}
1071
Sujithcbe61d82009-02-09 13:27:12 +05301072static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301073{
1074 u32 rst_flags;
1075 u32 tmpReg;
1076
Sujith70768492009-02-16 13:23:12 +05301077 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001078 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1079 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301080 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1081 }
1082
Sujith7d0d0df2010-04-16 11:53:57 +05301083 ENABLE_REGWRITE_BUFFER(ah);
1084
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001085 if (AR_SREV_9300_20_OR_LATER(ah)) {
1086 REG_WRITE(ah, AR_WA, ah->WARegVal);
1087 udelay(10);
1088 }
1089
Sujithf1dc5602008-10-29 10:16:30 +05301090 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1091 AR_RTC_FORCE_WAKE_ON_INT);
1092
1093 if (AR_SREV_9100(ah)) {
1094 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1095 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1096 } else {
1097 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1098 if (tmpReg &
1099 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1100 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001101 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301102 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001103
1104 val = AR_RC_HOSTIF;
1105 if (!AR_SREV_9300_20_OR_LATER(ah))
1106 val |= AR_RC_AHB;
1107 REG_WRITE(ah, AR_RC, val);
1108
1109 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301110 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301111
1112 rst_flags = AR_RTC_RC_MAC_WARM;
1113 if (type == ATH9K_RESET_COLD)
1114 rst_flags |= AR_RTC_RC_MAC_COLD;
1115 }
1116
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001117 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301118
1119 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301120
Sujithf1dc5602008-10-29 10:16:30 +05301121 udelay(50);
1122
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001123 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301124 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1126 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301127 return false;
1128 }
1129
1130 if (!AR_SREV_9100(ah))
1131 REG_WRITE(ah, AR_RC, 0);
1132
Sujithf1dc5602008-10-29 10:16:30 +05301133 if (AR_SREV_9100(ah))
1134 udelay(50);
1135
1136 return true;
1137}
1138
Sujithcbe61d82009-02-09 13:27:12 +05301139static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301140{
Sujith7d0d0df2010-04-16 11:53:57 +05301141 ENABLE_REGWRITE_BUFFER(ah);
1142
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001143 if (AR_SREV_9300_20_OR_LATER(ah)) {
1144 REG_WRITE(ah, AR_WA, ah->WARegVal);
1145 udelay(10);
1146 }
1147
Sujithf1dc5602008-10-29 10:16:30 +05301148 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1149 AR_RTC_FORCE_WAKE_ON_INT);
1150
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001151 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301152 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1153
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001154 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301155
Sujith7d0d0df2010-04-16 11:53:57 +05301156 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301157
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001158 if (!AR_SREV_9300_20_OR_LATER(ah))
1159 udelay(2);
1160
1161 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301162 REG_WRITE(ah, AR_RC, 0);
1163
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001164 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301165
1166 if (!ath9k_hw_wait(ah,
1167 AR_RTC_STATUS,
1168 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301169 AR_RTC_STATUS_ON,
1170 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001171 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1172 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301173 return false;
1174 }
1175
Sujithf1dc5602008-10-29 10:16:30 +05301176 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1177}
1178
Sujithcbe61d82009-02-09 13:27:12 +05301179static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301180{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001181 if (AR_SREV_9300_20_OR_LATER(ah)) {
1182 REG_WRITE(ah, AR_WA, ah->WARegVal);
1183 udelay(10);
1184 }
1185
Sujithf1dc5602008-10-29 10:16:30 +05301186 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1187 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1188
1189 switch (type) {
1190 case ATH9K_RESET_POWER_ON:
1191 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301192 case ATH9K_RESET_WARM:
1193 case ATH9K_RESET_COLD:
1194 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301195 default:
1196 return false;
1197 }
1198}
1199
Sujithcbe61d82009-02-09 13:27:12 +05301200static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301201 struct ath9k_channel *chan)
1202{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301203 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301204 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1205 return false;
1206 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301207 return false;
1208
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001209 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301210 return false;
1211
Sujith2660b812009-02-09 13:27:26 +05301212 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301213 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301214 ath9k_hw_set_rfmode(ah, chan);
1215
1216 return true;
1217}
1218
Sujithcbe61d82009-02-09 13:27:12 +05301219static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001220 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301221{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001222 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001223 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001224 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001225 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001226 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301227
1228 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1229 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001230 ath_dbg(common, ATH_DBG_QUEUE,
1231 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301232 return false;
1233 }
1234 }
1235
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001236 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001237 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301238 return false;
1239 }
1240
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001241 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301242
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001243 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001244 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001245 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001246 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301247 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001248 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301249
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001250 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001251 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301252 channel->max_antenna_gain * 2,
1253 channel->max_power * 2,
1254 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001255 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301256
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001257 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301258
1259 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1260 ath9k_hw_set_delta_slope(ah, chan);
1261
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001262 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301263
Sujithf1dc5602008-10-29 10:16:30 +05301264 return true;
1265}
1266
Felix Fietkau691680b2011-03-19 13:55:38 +01001267static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1268{
1269 u32 gpio_mask = ah->gpio_mask;
1270 int i;
1271
1272 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1273 if (!(gpio_mask & 1))
1274 continue;
1275
1276 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1277 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1278 }
1279}
1280
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001281bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301282{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001283 int count = 50;
1284 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301285
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001286 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001287 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301288
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001289 do {
1290 reg = REG_READ(ah, AR_OBS_BUS_1);
1291
1292 if ((reg & 0x7E7FFFEF) == 0x00702400)
1293 continue;
1294
1295 switch (reg & 0x7E000B00) {
1296 case 0x1E000000:
1297 case 0x52000B00:
1298 case 0x18000B00:
1299 continue;
1300 default:
1301 return true;
1302 }
1303 } while (count-- > 0);
1304
1305 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301306}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001307EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301308
Sujithcbe61d82009-02-09 13:27:12 +05301309int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001310 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001311{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001312 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001313 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301314 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001315 u32 saveDefAntenna;
1316 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301317 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001318 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001319
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001320 ah->txchainmask = common->tx_chainmask;
1321 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001322
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001323 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001324 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001325
Felix Fietkaud9891c72010-09-29 17:15:27 +02001326 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001327 ath9k_hw_getnf(ah, curchan);
1328
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001329 ah->caldata = caldata;
1330 if (caldata &&
1331 (chan->channel != caldata->channel ||
1332 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1333 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1334 /* Operating channel changed, reset channel calibration data */
1335 memset(caldata, 0, sizeof(*caldata));
1336 ath9k_init_nfcal_hist_buffer(ah, chan);
1337 }
1338
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001339 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301340 (ah->chip_fullsleep != true) &&
1341 (ah->curchan != NULL) &&
1342 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301344 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301345 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001346
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001347 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301348 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001349 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301350 if (AR_SREV_9271(ah))
1351 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001352 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001353 }
1354 }
1355
1356 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1357 if (saveDefAntenna == 0)
1358 saveDefAntenna = 1;
1359
1360 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1361
Sujith46fe7822009-09-17 09:25:25 +05301362 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001363 if (AR_SREV_9100(ah) ||
1364 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301365 tsf = ath9k_hw_gettsf64(ah);
1366
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001367 saveLedState = REG_READ(ah, AR_CFG_LED) &
1368 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1369 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1370
1371 ath9k_hw_mark_phy_inactive(ah);
1372
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001373 ah->paprd_table_write_done = false;
1374
Sujith05020d22010-03-17 14:25:23 +05301375 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001376 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1377 REG_WRITE(ah,
1378 AR9271_RESET_POWER_DOWN_CONTROL,
1379 AR9271_RADIO_RF_RST);
1380 udelay(50);
1381 }
1382
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001383 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001384 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001385 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001386 }
1387
Sujith05020d22010-03-17 14:25:23 +05301388 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001389 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1390 ah->htc_reset_init = false;
1391 REG_WRITE(ah,
1392 AR9271_RESET_POWER_DOWN_CONTROL,
1393 AR9271_GATE_MAC_CTL);
1394 udelay(50);
1395 }
1396
Sujith46fe7822009-09-17 09:25:25 +05301397 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001398 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301399 ath9k_hw_settsf64(ah, tsf);
1400
Felix Fietkau7a370812010-09-22 12:34:52 +02001401 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301402 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403
Sujithe9141f72010-06-01 15:14:10 +05301404 if (!AR_SREV_9300_20_OR_LATER(ah))
1405 ar9002_hw_enable_async_fifo(ah);
1406
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001407 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001408 if (r)
1409 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410
Felix Fietkauf860d522010-06-30 02:07:48 +02001411 /*
1412 * Some AR91xx SoC devices frequently fail to accept TSF writes
1413 * right after the chip reset. When that happens, write a new
1414 * value after the initvals have been applied, with an offset
1415 * based on measured time difference
1416 */
1417 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1418 tsf += 1500;
1419 ath9k_hw_settsf64(ah, tsf);
1420 }
1421
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001422 /* Setup MFP options for CCMP */
1423 if (AR_SREV_9280_20_OR_LATER(ah)) {
1424 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1425 * frames when constructing CCMP AAD. */
1426 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1427 0xc7ff);
1428 ah->sw_mgmt_crypto = false;
1429 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1430 /* Disable hardware crypto for management frames */
1431 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1432 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1433 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1434 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1435 ah->sw_mgmt_crypto = true;
1436 } else
1437 ah->sw_mgmt_crypto = true;
1438
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1440 ath9k_hw_set_delta_slope(ah, chan);
1441
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001442 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301443 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001444
Sujith7d0d0df2010-04-16 11:53:57 +05301445 ENABLE_REGWRITE_BUFFER(ah);
1446
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001447 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1448 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001449 | macStaId1
1450 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301451 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301452 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301453 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001454 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001455 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001456 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001458 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1459
Sujith7d0d0df2010-04-16 11:53:57 +05301460 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301461
Sujith Manoharan00e00032011-01-26 21:59:05 +05301462 ath9k_hw_set_operating_mode(ah, ah->opmode);
1463
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001464 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001465 if (r)
1466 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001467
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001468 ath9k_hw_set_clockrate(ah);
1469
Sujith7d0d0df2010-04-16 11:53:57 +05301470 ENABLE_REGWRITE_BUFFER(ah);
1471
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001472 for (i = 0; i < AR_NUM_DCU; i++)
1473 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1474
Sujith7d0d0df2010-04-16 11:53:57 +05301475 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301476
Sujith2660b812009-02-09 13:27:26 +05301477 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001478 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479 ath9k_hw_resettxqueue(ah, i);
1480
Sujith2660b812009-02-09 13:27:26 +05301481 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001482 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 ath9k_hw_init_qos(ah);
1484
Sujith2660b812009-02-09 13:27:26 +05301485 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001486 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301487
Felix Fietkau0005baf2010-01-15 02:33:40 +01001488 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001490 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301491 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001492 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301493 }
1494
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001495 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496
1497 ath9k_hw_set_dma(ah);
1498
1499 REG_WRITE(ah, AR_OBS, 8);
1500
Sujith0ce024c2009-12-14 14:57:00 +05301501 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001502 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1503 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1504 }
1505
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001506 if (ah->config.tx_intr_mitigation) {
1507 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1508 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1509 }
1510
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001511 ath9k_hw_init_bb(ah, chan);
1512
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001513 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001514 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515
Sujith7d0d0df2010-04-16 11:53:57 +05301516 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001518 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001519 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1520
Sujith7d0d0df2010-04-16 11:53:57 +05301521 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301522
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001523 /*
1524 * For big endian systems turn on swapping for descriptors
1525 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001526 if (AR_SREV_9100(ah)) {
1527 u32 mask;
1528 mask = REG_READ(ah, AR_CFG);
1529 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001530 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301531 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001532 } else {
1533 mask =
1534 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1535 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001536 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301537 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001538 }
1539 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301540 if (common->bus_ops->ath_bus_type == ATH_USB) {
1541 /* Configure AR9271 target WLAN */
1542 if (AR_SREV_9271(ah))
1543 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1544 else
1545 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1546 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001547#ifdef __BIG_ENDIAN
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301548 else if (AR_SREV_9340(ah))
1549 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1550 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001551 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001552#endif
1553 }
1554
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001555 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301556 ath9k_hw_btcoex_enable(ah);
1557
Felix Fietkau00c86592010-07-30 21:02:09 +02001558 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001559 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001560
Felix Fietkau691680b2011-03-19 13:55:38 +01001561 ath9k_hw_apply_gpio_override(ah);
1562
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001563 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001564}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001565EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001566
Sujithf1dc5602008-10-29 10:16:30 +05301567/******************************/
1568/* Power Management (Chipset) */
1569/******************************/
1570
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001571/*
1572 * Notify Power Mgt is disabled in self-generated frames.
1573 * If requested, force chip to sleep.
1574 */
Sujithcbe61d82009-02-09 13:27:12 +05301575static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301576{
1577 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1578 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001579 /*
1580 * Clear the RTC force wake bit to allow the
1581 * mac to go to sleep.
1582 */
Sujithf1dc5602008-10-29 10:16:30 +05301583 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1584 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001585 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301586 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1587
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001588 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301589 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301590 REG_CLR_BIT(ah, (AR_RTC_RESET),
1591 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301592 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001593
1594 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1595 if (AR_SREV_9300_20_OR_LATER(ah))
1596 REG_WRITE(ah, AR_WA,
1597 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001598}
1599
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001600/*
1601 * Notify Power Management is enabled in self-generating
1602 * frames. If request, set power mode of chip to
1603 * auto/normal. Duration in units of 128us (1/8 TU).
1604 */
Sujithcbe61d82009-02-09 13:27:12 +05301605static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001606{
Sujithf1dc5602008-10-29 10:16:30 +05301607 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1608 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301609 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001610
Sujithf1dc5602008-10-29 10:16:30 +05301611 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001612 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301613 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1614 AR_RTC_FORCE_WAKE_ON_INT);
1615 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001616 /*
1617 * Clear the RTC force wake bit to allow the
1618 * mac to go to sleep.
1619 */
Sujithf1dc5602008-10-29 10:16:30 +05301620 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1621 AR_RTC_FORCE_WAKE_EN);
1622 }
1623 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001624
1625 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1626 if (AR_SREV_9300_20_OR_LATER(ah))
1627 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301628}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001629
Sujithcbe61d82009-02-09 13:27:12 +05301630static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301631{
1632 u32 val;
1633 int i;
1634
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001635 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1636 if (AR_SREV_9300_20_OR_LATER(ah)) {
1637 REG_WRITE(ah, AR_WA, ah->WARegVal);
1638 udelay(10);
1639 }
1640
Sujithf1dc5602008-10-29 10:16:30 +05301641 if (setChip) {
1642 if ((REG_READ(ah, AR_RTC_STATUS) &
1643 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1644 if (ath9k_hw_set_reset_reg(ah,
1645 ATH9K_RESET_POWER_ON) != true) {
1646 return false;
1647 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001648 if (!AR_SREV_9300_20_OR_LATER(ah))
1649 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301650 }
1651 if (AR_SREV_9100(ah))
1652 REG_SET_BIT(ah, AR_RTC_RESET,
1653 AR_RTC_RESET_EN);
1654
1655 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1656 AR_RTC_FORCE_WAKE_EN);
1657 udelay(50);
1658
1659 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1660 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1661 if (val == AR_RTC_STATUS_ON)
1662 break;
1663 udelay(50);
1664 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1665 AR_RTC_FORCE_WAKE_EN);
1666 }
1667 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001668 ath_err(ath9k_hw_common(ah),
1669 "Failed to wakeup in %uus\n",
1670 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301671 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672 }
1673 }
1674
Sujithf1dc5602008-10-29 10:16:30 +05301675 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1676
1677 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001678}
1679
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001680bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301681{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001682 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301683 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301684 static const char *modes[] = {
1685 "AWAKE",
1686 "FULL-SLEEP",
1687 "NETWORK SLEEP",
1688 "UNDEFINED"
1689 };
Sujithf1dc5602008-10-29 10:16:30 +05301690
Gabor Juhoscbdec972009-07-24 17:27:22 +02001691 if (ah->power_mode == mode)
1692 return status;
1693
Joe Perches226afe62010-12-02 19:12:37 -08001694 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1695 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301696
1697 switch (mode) {
1698 case ATH9K_PM_AWAKE:
1699 status = ath9k_hw_set_power_awake(ah, setChip);
1700 break;
1701 case ATH9K_PM_FULL_SLEEP:
1702 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301703 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301704 break;
1705 case ATH9K_PM_NETWORK_SLEEP:
1706 ath9k_set_power_network_sleep(ah, setChip);
1707 break;
1708 default:
Joe Perches38002762010-12-02 19:12:36 -08001709 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301710 return false;
1711 }
Sujith2660b812009-02-09 13:27:26 +05301712 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301713
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001714 /*
1715 * XXX: If this warning never comes up after a while then
1716 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1717 * ath9k_hw_setpower() return type void.
1718 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301719
1720 if (!(ah->ah_flags & AH_UNPLUGGED))
1721 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001722
Sujithf1dc5602008-10-29 10:16:30 +05301723 return status;
1724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001725EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301726
Sujithf1dc5602008-10-29 10:16:30 +05301727/*******************/
1728/* Beacon Handling */
1729/*******************/
1730
Sujithcbe61d82009-02-09 13:27:12 +05301731void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001732{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001733 int flags = 0;
1734
Sujith7d0d0df2010-04-16 11:53:57 +05301735 ENABLE_REGWRITE_BUFFER(ah);
1736
Sujith2660b812009-02-09 13:27:26 +05301737 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001738 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001739 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 REG_SET_BIT(ah, AR_TXCFG,
1741 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001742 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1743 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001745 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001746 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1747 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1748 TU_TO_USEC(ah->config.dma_beacon_response_time));
1749 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1750 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 flags |=
1752 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1753 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001754 default:
Joe Perches226afe62010-12-02 19:12:37 -08001755 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1756 "%s: unsupported opmode: %d\n",
1757 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001758 return;
1759 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001760 }
1761
Felix Fietkaudd347f22011-03-22 21:54:17 +01001762 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1763 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1764 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1765 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766
Sujith7d0d0df2010-04-16 11:53:57 +05301767 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301768
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1770}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001771EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001772
Sujithcbe61d82009-02-09 13:27:12 +05301773void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301774 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775{
1776 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301777 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001778 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779
Sujith7d0d0df2010-04-16 11:53:57 +05301780 ENABLE_REGWRITE_BUFFER(ah);
1781
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1783
1784 REG_WRITE(ah, AR_BEACON_PERIOD,
1785 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1786 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1787 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1788
Sujith7d0d0df2010-04-16 11:53:57 +05301789 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301790
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791 REG_RMW_FIELD(ah, AR_RSSI_THR,
1792 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1793
1794 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1795
1796 if (bs->bs_sleepduration > beaconintval)
1797 beaconintval = bs->bs_sleepduration;
1798
1799 dtimperiod = bs->bs_dtimperiod;
1800 if (bs->bs_sleepduration > dtimperiod)
1801 dtimperiod = bs->bs_sleepduration;
1802
1803 if (beaconintval == dtimperiod)
1804 nextTbtt = bs->bs_nextdtim;
1805 else
1806 nextTbtt = bs->bs_nexttbtt;
1807
Joe Perches226afe62010-12-02 19:12:37 -08001808 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1809 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1810 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1811 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001812
Sujith7d0d0df2010-04-16 11:53:57 +05301813 ENABLE_REGWRITE_BUFFER(ah);
1814
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815 REG_WRITE(ah, AR_NEXT_DTIM,
1816 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1817 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1818
1819 REG_WRITE(ah, AR_SLEEP1,
1820 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1821 | AR_SLEEP1_ASSUME_DTIM);
1822
Sujith60b67f52008-08-07 10:52:38 +05301823 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1825 else
1826 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1827
1828 REG_WRITE(ah, AR_SLEEP2,
1829 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1830
1831 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1832 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1833
Sujith7d0d0df2010-04-16 11:53:57 +05301834 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301835
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001836 REG_SET_BIT(ah, AR_TIMER_MODE,
1837 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1838 AR_DTIM_TIMER_EN);
1839
Sujith4af9cf42009-02-12 10:06:47 +05301840 /* TSF Out of Range Threshold */
1841 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001842}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001843EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844
Sujithf1dc5602008-10-29 10:16:30 +05301845/*******************/
1846/* HW Capabilities */
1847/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001848
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001849int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850{
Sujith2660b812009-02-09 13:27:26 +05301851 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001852 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001853 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001854 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001855
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05301856 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001857 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858
Sujithf74df6f2009-02-09 13:27:24 +05301859 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001860 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301861
Sujithf74df6f2009-02-09 13:27:24 +05301862 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001863 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301864 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001865 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301866
Sujith2660b812009-02-09 13:27:26 +05301867 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301868 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001869 if (regulatory->current_rd == 0x64 ||
1870 regulatory->current_rd == 0x65)
1871 regulatory->current_rd += 5;
1872 else if (regulatory->current_rd == 0x41)
1873 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001874 ath_dbg(common, ATH_DBG_REGULATORY,
1875 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876 }
Sujithdc2222a2008-08-14 13:26:55 +05301877
Sujithf74df6f2009-02-09 13:27:24 +05301878 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001879 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001880 ath_err(common,
1881 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001882 return -EINVAL;
1883 }
1884
Felix Fietkaud4659912010-10-14 16:02:39 +02001885 if (eeval & AR5416_OPFLAGS_11A)
1886 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887
Felix Fietkaud4659912010-10-14 16:02:39 +02001888 if (eeval & AR5416_OPFLAGS_11G)
1889 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301890
Sujithf74df6f2009-02-09 13:27:24 +05301891 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001892 /*
1893 * For AR9271 we will temporarilly uses the rx chainmax as read from
1894 * the EEPROM.
1895 */
Sujith8147f5d2009-02-20 15:13:23 +05301896 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001897 !(eeval & AR5416_OPFLAGS_11A) &&
1898 !(AR_SREV_9271(ah)))
1899 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301900 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001901 else if (AR_SREV_9100(ah))
1902 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301903 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001904 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301905 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301906
Felix Fietkau7a370812010-09-22 12:34:52 +02001907 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301908
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001909 /* enable key search for every frame in an aggregate */
1910 if (AR_SREV_9300_20_OR_LATER(ah))
1911 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1912
Bruno Randolfce2220d2010-09-17 11:36:25 +09001913 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1914
Felix Fietkau0db156e2011-03-23 20:57:29 +01001915 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301916 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1917 else
1918 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1919
Sujith5b5fa352010-03-17 14:25:15 +05301920 if (AR_SREV_9271(ah))
1921 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301922 else if (AR_DEVID_7010(ah))
1923 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001924 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301925 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001926 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301927 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1928 else
1929 pCap->num_gpio_pins = AR_NUM_GPIO;
1930
Sujithf1dc5602008-10-29 10:16:30 +05301931 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1932 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1933 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1934 } else {
1935 pCap->rts_aggr_limit = (8 * 1024);
1936 }
1937
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301938#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301939 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1940 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1941 ah->rfkill_gpio =
1942 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1943 ah->rfkill_polarity =
1944 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301945
1946 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1947 }
1948#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001949 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301950 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1951 else
1952 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301953
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301954 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301955 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1956 else
1957 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1958
Vivek Natarajana6ef5302011-04-26 10:39:53 +05301959 if (common->btcoex_enabled) {
1960 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001961 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
Vivek Natarajana6ef5302011-04-26 10:39:53 +05301962 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
1963 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
1964 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
1965 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
1966 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
1967 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;
1968
1969 if (AR_SREV_9285(ah)) {
1970 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1971 btcoex_hw->btpriority_gpio =
1972 ATH_BTPRIORITY_GPIO_9285;
1973 } else {
1974 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1975 }
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301976 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301977 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001978 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301979 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001980
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001981 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001982 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1983 if (!AR_SREV_9485(ah))
1984 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1985
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001986 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1987 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1988 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001989 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001990 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001991 if (!ah->config.paprd_disable &&
1992 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001993 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001994 } else {
1995 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001996 if (AR_SREV_9280_20(ah) &&
1997 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1998 AR5416_EEP_MINOR_VER_16) ||
1999 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
2000 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002001 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002002
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002003 if (AR_SREV_9300_20_OR_LATER(ah))
2004 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2005
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002006 if (AR_SREV_9300_20_OR_LATER(ah))
2007 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2008
Felix Fietkaua42acef2010-09-22 12:34:54 +02002009 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002010 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2011
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002012 if (AR_SREV_9285(ah))
2013 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2014 ant_div_ctl1 =
2015 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2016 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2017 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2018 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302019 if (AR_SREV_9300_20_OR_LATER(ah)) {
2020 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2021 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2022 }
2023
2024
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302025 if (AR_SREV_9485(ah)) {
2026 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2027 /*
2028 * enable the diversity-combining algorithm only when
2029 * both enable_lna_div and enable_fast_div are set
2030 * Table for Diversity
2031 * ant_div_alt_lnaconf bit 0-1
2032 * ant_div_main_lnaconf bit 2-3
2033 * ant_div_alt_gaintb bit 4
2034 * ant_div_main_gaintb bit 5
2035 * enable_ant_div_lnadiv bit 6
2036 * enable_ant_fast_div bit 7
2037 */
2038 if ((ant_div_ctl1 >> 0x6) == 0x3)
2039 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2040 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002041
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002042 if (AR_SREV_9485_10(ah)) {
2043 pCap->pcie_lcr_extsync_en = true;
2044 pCap->pcie_lcr_offset = 0x80;
2045 }
2046
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002047 tx_chainmask = pCap->tx_chainmask;
2048 rx_chainmask = pCap->rx_chainmask;
2049 while (tx_chainmask || rx_chainmask) {
2050 if (tx_chainmask & BIT(0))
2051 pCap->max_txchains++;
2052 if (rx_chainmask & BIT(0))
2053 pCap->max_rxchains++;
2054
2055 tx_chainmask >>= 1;
2056 rx_chainmask >>= 1;
2057 }
2058
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002059 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002060}
2061
Sujithf1dc5602008-10-29 10:16:30 +05302062/****************************/
2063/* GPIO / RFKILL / Antennae */
2064/****************************/
2065
Sujithcbe61d82009-02-09 13:27:12 +05302066static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302067 u32 gpio, u32 type)
2068{
2069 int addr;
2070 u32 gpio_shift, tmp;
2071
2072 if (gpio > 11)
2073 addr = AR_GPIO_OUTPUT_MUX3;
2074 else if (gpio > 5)
2075 addr = AR_GPIO_OUTPUT_MUX2;
2076 else
2077 addr = AR_GPIO_OUTPUT_MUX1;
2078
2079 gpio_shift = (gpio % 6) * 5;
2080
2081 if (AR_SREV_9280_20_OR_LATER(ah)
2082 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2083 REG_RMW(ah, addr, (type << gpio_shift),
2084 (0x1f << gpio_shift));
2085 } else {
2086 tmp = REG_READ(ah, addr);
2087 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2088 tmp &= ~(0x1f << gpio_shift);
2089 tmp |= (type << gpio_shift);
2090 REG_WRITE(ah, addr, tmp);
2091 }
2092}
2093
Sujithcbe61d82009-02-09 13:27:12 +05302094void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302095{
2096 u32 gpio_shift;
2097
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002098 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302099
Sujith88c1f4f2010-06-30 14:46:31 +05302100 if (AR_DEVID_7010(ah)) {
2101 gpio_shift = gpio;
2102 REG_RMW(ah, AR7010_GPIO_OE,
2103 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2104 (AR7010_GPIO_OE_MASK << gpio_shift));
2105 return;
2106 }
Sujithf1dc5602008-10-29 10:16:30 +05302107
Sujith88c1f4f2010-06-30 14:46:31 +05302108 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302109 REG_RMW(ah,
2110 AR_GPIO_OE_OUT,
2111 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2112 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2113}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002114EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302115
Sujithcbe61d82009-02-09 13:27:12 +05302116u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302117{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302118#define MS_REG_READ(x, y) \
2119 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2120
Sujith2660b812009-02-09 13:27:26 +05302121 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302122 return 0xffffffff;
2123
Sujith88c1f4f2010-06-30 14:46:31 +05302124 if (AR_DEVID_7010(ah)) {
2125 u32 val;
2126 val = REG_READ(ah, AR7010_GPIO_IN);
2127 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2128 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002129 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2130 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002131 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302132 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002133 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302134 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002135 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302136 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002137 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302138 return MS_REG_READ(AR928X, gpio) != 0;
2139 else
2140 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302141}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002142EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302143
Sujithcbe61d82009-02-09 13:27:12 +05302144void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302145 u32 ah_signal_type)
2146{
2147 u32 gpio_shift;
2148
Sujith88c1f4f2010-06-30 14:46:31 +05302149 if (AR_DEVID_7010(ah)) {
2150 gpio_shift = gpio;
2151 REG_RMW(ah, AR7010_GPIO_OE,
2152 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2153 (AR7010_GPIO_OE_MASK << gpio_shift));
2154 return;
2155 }
2156
Sujithf1dc5602008-10-29 10:16:30 +05302157 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302158 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302159 REG_RMW(ah,
2160 AR_GPIO_OE_OUT,
2161 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2162 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2163}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002164EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302165
Sujithcbe61d82009-02-09 13:27:12 +05302166void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302167{
Sujith88c1f4f2010-06-30 14:46:31 +05302168 if (AR_DEVID_7010(ah)) {
2169 val = val ? 0 : 1;
2170 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2171 AR_GPIO_BIT(gpio));
2172 return;
2173 }
2174
Sujith5b5fa352010-03-17 14:25:15 +05302175 if (AR_SREV_9271(ah))
2176 val = ~val;
2177
Sujithf1dc5602008-10-29 10:16:30 +05302178 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2179 AR_GPIO_BIT(gpio));
2180}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002181EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302182
Sujithcbe61d82009-02-09 13:27:12 +05302183u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302184{
2185 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002187EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302188
Sujithcbe61d82009-02-09 13:27:12 +05302189void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302190{
2191 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2192}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002193EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302194
Sujithf1dc5602008-10-29 10:16:30 +05302195/*********************/
2196/* General Operation */
2197/*********************/
2198
Sujithcbe61d82009-02-09 13:27:12 +05302199u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302200{
2201 u32 bits = REG_READ(ah, AR_RX_FILTER);
2202 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2203
2204 if (phybits & AR_PHY_ERR_RADAR)
2205 bits |= ATH9K_RX_FILTER_PHYRADAR;
2206 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2207 bits |= ATH9K_RX_FILTER_PHYERR;
2208
2209 return bits;
2210}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002211EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302212
Sujithcbe61d82009-02-09 13:27:12 +05302213void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302214{
2215 u32 phybits;
2216
Sujith7d0d0df2010-04-16 11:53:57 +05302217 ENABLE_REGWRITE_BUFFER(ah);
2218
Sujith7ea310b2009-09-03 12:08:43 +05302219 REG_WRITE(ah, AR_RX_FILTER, bits);
2220
Sujithf1dc5602008-10-29 10:16:30 +05302221 phybits = 0;
2222 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2223 phybits |= AR_PHY_ERR_RADAR;
2224 if (bits & ATH9K_RX_FILTER_PHYERR)
2225 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2226 REG_WRITE(ah, AR_PHY_ERR, phybits);
2227
2228 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002229 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302230 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002231 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302232
2233 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302234}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002235EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302236
Sujithcbe61d82009-02-09 13:27:12 +05302237bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302238{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302239 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2240 return false;
2241
2242 ath9k_hw_init_pll(ah, NULL);
2243 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302244}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002245EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302246
Sujithcbe61d82009-02-09 13:27:12 +05302247bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302248{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002249 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302250 return false;
2251
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302252 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2253 return false;
2254
2255 ath9k_hw_init_pll(ah, NULL);
2256 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302257}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002258EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302259
Felix Fietkaude40f312010-10-20 03:08:53 +02002260void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302261{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002262 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302263 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002264 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302265
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002266 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302267
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002268 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002269 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002270 channel->max_antenna_gain * 2,
2271 channel->max_power * 2,
2272 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002273 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302274}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002275EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302276
Sujithcbe61d82009-02-09 13:27:12 +05302277void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302278{
Sujith2660b812009-02-09 13:27:26 +05302279 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302280}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002281EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302282
Sujithcbe61d82009-02-09 13:27:12 +05302283void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302284{
2285 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2286 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2287}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002288EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302289
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002290void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302291{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002292 struct ath_common *common = ath9k_hw_common(ah);
2293
2294 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2295 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2296 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302297}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002298EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302299
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002300#define ATH9K_MAX_TSF_READ 10
2301
Sujithcbe61d82009-02-09 13:27:12 +05302302u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302303{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002304 u32 tsf_lower, tsf_upper1, tsf_upper2;
2305 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302306
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002307 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2308 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2309 tsf_lower = REG_READ(ah, AR_TSF_L32);
2310 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2311 if (tsf_upper2 == tsf_upper1)
2312 break;
2313 tsf_upper1 = tsf_upper2;
2314 }
Sujithf1dc5602008-10-29 10:16:30 +05302315
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002316 WARN_ON( i == ATH9K_MAX_TSF_READ );
2317
2318 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302319}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002320EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302321
Sujithcbe61d82009-02-09 13:27:12 +05302322void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002323{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002324 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002325 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002326}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002327EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002328
Sujithcbe61d82009-02-09 13:27:12 +05302329void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302330{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002331 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2332 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002333 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2334 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002335
Sujithf1dc5602008-10-29 10:16:30 +05302336 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002338EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339
Sujith54e4cec2009-08-07 09:45:09 +05302340void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302343 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002344 else
Sujith2660b812009-02-09 13:27:26 +05302345 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002347EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002349void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002351 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302352 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002354 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302355 macmode = AR_2040_JOINED_RX_CLEAR;
2356 else
2357 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358
Sujithf1dc5602008-10-29 10:16:30 +05302359 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302361
2362/* HW Generic timers configuration */
2363
2364static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2365{
2366 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2367 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2368 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2369 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2370 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2371 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2372 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2373 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2374 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2375 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2376 AR_NDP2_TIMER_MODE, 0x0002},
2377 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2378 AR_NDP2_TIMER_MODE, 0x0004},
2379 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2380 AR_NDP2_TIMER_MODE, 0x0008},
2381 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2382 AR_NDP2_TIMER_MODE, 0x0010},
2383 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2384 AR_NDP2_TIMER_MODE, 0x0020},
2385 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2386 AR_NDP2_TIMER_MODE, 0x0040},
2387 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2388 AR_NDP2_TIMER_MODE, 0x0080}
2389};
2390
2391/* HW generic timer primitives */
2392
2393/* compute and clear index of rightmost 1 */
2394static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2395{
2396 u32 b;
2397
2398 b = *mask;
2399 b &= (0-b);
2400 *mask &= ~b;
2401 b *= debruijn32;
2402 b >>= 27;
2403
2404 return timer_table->gen_timer_index[b];
2405}
2406
Felix Fietkaudd347f22011-03-22 21:54:17 +01002407u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302408{
2409 return REG_READ(ah, AR_TSF_L32);
2410}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002411EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302412
2413struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2414 void (*trigger)(void *),
2415 void (*overflow)(void *),
2416 void *arg,
2417 u8 timer_index)
2418{
2419 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2420 struct ath_gen_timer *timer;
2421
2422 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2423
2424 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002425 ath_err(ath9k_hw_common(ah),
2426 "Failed to allocate memory for hw timer[%d]\n",
2427 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302428 return NULL;
2429 }
2430
2431 /* allocate a hardware generic timer slot */
2432 timer_table->timers[timer_index] = timer;
2433 timer->index = timer_index;
2434 timer->trigger = trigger;
2435 timer->overflow = overflow;
2436 timer->arg = arg;
2437
2438 return timer;
2439}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002440EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302441
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002442void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2443 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302444 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002445 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302446{
2447 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302448 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302449
2450 BUG_ON(!timer_period);
2451
2452 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2453
2454 tsf = ath9k_hw_gettsf32(ah);
2455
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302456 timer_next = tsf + trig_timeout;
2457
Joe Perches226afe62010-12-02 19:12:37 -08002458 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2459 "current tsf %x period %x timer_next %x\n",
2460 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302461
2462 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302463 * Program generic timer registers
2464 */
2465 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2466 timer_next);
2467 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2468 timer_period);
2469 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2470 gen_tmr_configuration[timer->index].mode_mask);
2471
2472 /* Enable both trigger and thresh interrupt masks */
2473 REG_SET_BIT(ah, AR_IMR_S5,
2474 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2475 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302476}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002477EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302478
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002479void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302480{
2481 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2482
2483 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2484 (timer->index >= ATH_MAX_GEN_TIMER)) {
2485 return;
2486 }
2487
2488 /* Clear generic timer enable bits. */
2489 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2490 gen_tmr_configuration[timer->index].mode_mask);
2491
2492 /* Disable both trigger and thresh interrupt masks */
2493 REG_CLR_BIT(ah, AR_IMR_S5,
2494 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2495 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2496
2497 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302498}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002499EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302500
2501void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2502{
2503 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2504
2505 /* free the hardware generic timer slot */
2506 timer_table->timers[timer->index] = NULL;
2507 kfree(timer);
2508}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002509EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302510
2511/*
2512 * Generic Timer Interrupts handling
2513 */
2514void ath_gen_timer_isr(struct ath_hw *ah)
2515{
2516 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2517 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002518 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302519 u32 trigger_mask, thresh_mask, index;
2520
2521 /* get hardware generic timer interrupt status */
2522 trigger_mask = ah->intr_gen_timer_trigger;
2523 thresh_mask = ah->intr_gen_timer_thresh;
2524 trigger_mask &= timer_table->timer_mask.val;
2525 thresh_mask &= timer_table->timer_mask.val;
2526
2527 trigger_mask &= ~thresh_mask;
2528
2529 while (thresh_mask) {
2530 index = rightmost_index(timer_table, &thresh_mask);
2531 timer = timer_table->timers[index];
2532 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002533 ath_dbg(common, ATH_DBG_HWTIMER,
2534 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302535 timer->overflow(timer->arg);
2536 }
2537
2538 while (trigger_mask) {
2539 index = rightmost_index(timer_table, &trigger_mask);
2540 timer = timer_table->timers[index];
2541 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002542 ath_dbg(common, ATH_DBG_HWTIMER,
2543 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302544 timer->trigger(timer->arg);
2545 }
2546}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002547EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002548
Sujith05020d22010-03-17 14:25:23 +05302549/********/
2550/* HTC */
2551/********/
2552
2553void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2554{
2555 ah->htc_reset_init = true;
2556}
2557EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2558
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002559static struct {
2560 u32 version;
2561 const char * name;
2562} ath_mac_bb_names[] = {
2563 /* Devices with external radios */
2564 { AR_SREV_VERSION_5416_PCI, "5416" },
2565 { AR_SREV_VERSION_5416_PCIE, "5418" },
2566 { AR_SREV_VERSION_9100, "9100" },
2567 { AR_SREV_VERSION_9160, "9160" },
2568 /* Single-chip solutions */
2569 { AR_SREV_VERSION_9280, "9280" },
2570 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002571 { AR_SREV_VERSION_9287, "9287" },
2572 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002573 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302574 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002575};
2576
2577/* For devices with external radios */
2578static struct {
2579 u16 version;
2580 const char * name;
2581} ath_rf_names[] = {
2582 { 0, "5133" },
2583 { AR_RAD5133_SREV_MAJOR, "5133" },
2584 { AR_RAD5122_SREV_MAJOR, "5122" },
2585 { AR_RAD2133_SREV_MAJOR, "2133" },
2586 { AR_RAD2122_SREV_MAJOR, "2122" }
2587};
2588
2589/*
2590 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2591 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002592static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002593{
2594 int i;
2595
2596 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2597 if (ath_mac_bb_names[i].version == mac_bb_version) {
2598 return ath_mac_bb_names[i].name;
2599 }
2600 }
2601
2602 return "????";
2603}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002604
2605/*
2606 * Return the RF name. "????" is returned if the RF is unknown.
2607 * Used for devices with external radios.
2608 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002609static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002610{
2611 int i;
2612
2613 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2614 if (ath_rf_names[i].version == rf_version) {
2615 return ath_rf_names[i].name;
2616 }
2617 }
2618
2619 return "????";
2620}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002621
2622void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2623{
2624 int used;
2625
2626 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002627 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002628 used = snprintf(hw_name, len,
2629 "Atheros AR%s Rev:%x",
2630 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2631 ah->hw_version.macRev);
2632 }
2633 else {
2634 used = snprintf(hw_name, len,
2635 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2636 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2637 ah->hw_version.macRev,
2638 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2639 AR_RADIO_SREV_MAJOR)),
2640 ah->hw_version.phyRev);
2641 }
2642
2643 hw_name[used] = '\0';
2644}
2645EXPORT_SYMBOL(ath9k_hw_name);