blob: a0a647154245c88715ca40ca1aa1317cb68a6fa8 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040048#include <asm/irq.h>
49
50#include "skge.h"
51
52#define DRV_NAME "skge"
stephen hemminger5a9d6912011-07-06 19:00:08 +000053#define DRV_VERSION "1.14"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054
55#define DEFAULT_TX_RING_SIZE 128
56#define DEFAULT_RX_RING_SIZE 512
57#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070058#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070060#define RX_COPY_THRESHOLD 128
61#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040062#define PHY_RETRIES 1000
63#define ETH_JUMBO_MTU 9000
64#define TX_WATCHDOG (5 * HZ)
65#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070066#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070067#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070069#define SKGE_EEPROM_MAGIC 0x9933aabb
70
71
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040072MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080073MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040074MODULE_LICENSE("GPL");
75MODULE_VERSION(DRV_VERSION);
76
Joe Perches67777f92010-02-17 15:01:58 +000077static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
78 NETIF_MSG_LINK | NETIF_MSG_IFUP |
79 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040080
81static int debug = -1; /* defaults above */
82module_param(debug, int, 0);
83MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
84
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(skge_id_table) = {
stephen hemminger6f7d32f2011-07-06 19:00:05 +000086 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
87 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
stephen hemminger57d6fa32011-07-06 19:00:07 +000088#ifdef CONFIG_SKGE_GENESIS
89 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
90#endif
stephen hemminger6f7d32f2011-07-06 19:00:05 +000091 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
92 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
93 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
stephen hemmingerc0743042011-07-06 19:00:06 +000094 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
stephen hemminger6f7d32f2011-07-06 19:00:05 +000095 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
96 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
97 { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
98 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
99 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100 { 0 }
101};
102MODULE_DEVICE_TABLE(pci, skge_id_table);
103
104static int skge_up(struct net_device *dev);
105static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800106static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700107static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800108static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
109static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110static void genesis_get_stats(struct skge_port *skge, u64 *data);
111static void yukon_get_stats(struct skge_port *skge, u64 *data);
112static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400113static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700114static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800115static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -0400116static irqreturn_t skge_intr(int irq, void *dev_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700118/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400119static const int txqaddr[] = { Q_XA1, Q_XA2 };
120static const int rxqaddr[] = { Q_R1, Q_R2 };
121static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
122static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700123static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
124static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125
stephen hemminger57d6fa32011-07-06 19:00:07 +0000126static inline bool is_genesis(const struct skge_hw *hw)
127{
128#ifdef CONFIG_SKGE_GENESIS
129 return hw->chip_id == CHIP_ID_GENESIS;
130#else
131 return false;
132#endif
133}
134
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135static int skge_get_regs_len(struct net_device *dev)
136{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700137 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 * Returns copy of whole control register region
142 * Note: skip RAM address register because accessing it will
143 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144 */
145static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
146 void *p)
147{
148 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400149 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400150
151 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700152 memset(p, 0, regs->len);
153 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700155 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
156 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400157}
158
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800159/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400161{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000162 if (is_genesis(hw))
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700164
165 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
166 return 0;
167
168 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800169}
170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171static void skge_wol_init(struct skge_port *skge)
172{
173 struct skge_hw *hw = skge->hw;
174 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700175 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800176
Stephen Hemmingera504e642007-02-02 08:22:53 -0800177 skge_write16(hw, B0_CTST, CS_RST_CLR);
178 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
179
Stephen Hemminger692412b2007-04-09 15:32:45 -0700180 /* Turn on Vaux */
181 skge_write8(hw, B0_POWER_CTRL,
182 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
183
184 /* WA code for COMA mode -- clear PHY reset */
185 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
186 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
187 u32 reg = skge_read32(hw, B2_GP_IO);
188 reg |= GP_DIR_9;
189 reg &= ~GP_IO_9;
190 skge_write32(hw, B2_GP_IO, reg);
191 }
192
193 skge_write32(hw, SK_REG(port, GPHY_CTRL),
194 GPC_DIS_SLEEP |
195 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
196 GPC_ANEG_1 | GPC_RST_SET);
197
198 skge_write32(hw, SK_REG(port, GPHY_CTRL),
199 GPC_DIS_SLEEP |
200 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
201 GPC_ANEG_1 | GPC_RST_CLR);
202
203 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800204
205 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700206 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000207 (PHY_AN_100FULL | PHY_AN_100HALF |
208 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700209 /* no 1000 HD/FD */
210 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
211 gm_phy_write(hw, port, PHY_MARV_CTRL,
212 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
213 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800214
Stephen Hemmingera504e642007-02-02 08:22:53 -0800215
216 /* Set GMAC to no flow control and auto update for speed/duplex */
217 gma_write16(hw, port, GM_GP_CTRL,
218 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
219 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
220
221 /* Set WOL address */
222 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
223 skge->netdev->dev_addr, ETH_ALEN);
224
225 /* Turn on appropriate WOL control bits */
226 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
227 ctrl = 0;
228 if (skge->wol & WAKE_PHY)
229 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
230 else
231 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
232
233 if (skge->wol & WAKE_MAGIC)
234 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
235 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700236 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800237
238 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
239 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
240
241 /* block receiver */
242 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243}
244
245static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
246{
247 struct skge_port *skge = netdev_priv(dev);
248
Stephen Hemmingera504e642007-02-02 08:22:53 -0800249 wol->supported = wol_supported(skge->hw);
250 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400251}
252
253static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
254{
255 struct skge_port *skge = netdev_priv(dev);
256 struct skge_hw *hw = skge->hw;
257
Joe Perches8e95a202009-12-03 07:58:21 +0000258 if ((wol->wolopts & ~wol_supported(hw)) ||
259 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400260 return -EOPNOTSUPP;
261
Stephen Hemmingera504e642007-02-02 08:22:53 -0800262 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700263
264 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
265
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400266 return 0;
267}
268
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800269/* Determine supported/advertised modes based on hardware.
270 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271 */
272static u32 skge_supported_modes(const struct skge_hw *hw)
273{
274 u32 supported;
275
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700276 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000277 supported = (SUPPORTED_10baseT_Half |
278 SUPPORTED_10baseT_Full |
279 SUPPORTED_100baseT_Half |
280 SUPPORTED_100baseT_Full |
281 SUPPORTED_1000baseT_Half |
282 SUPPORTED_1000baseT_Full |
283 SUPPORTED_Autoneg |
284 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
stephen hemminger57d6fa32011-07-06 19:00:07 +0000286 if (is_genesis(hw))
Joe Perches67777f92010-02-17 15:01:58 +0000287 supported &= ~(SUPPORTED_10baseT_Half |
288 SUPPORTED_10baseT_Full |
289 SUPPORTED_100baseT_Half |
290 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700291
292 else if (hw->chip_id == CHIP_ID_YUKON)
293 supported &= ~SUPPORTED_1000baseT_Half;
294 } else
Joe Perches67777f92010-02-17 15:01:58 +0000295 supported = (SUPPORTED_1000baseT_Full |
296 SUPPORTED_1000baseT_Half |
297 SUPPORTED_FIBRE |
298 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700299
300 return supported;
301}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302
303static int skge_get_settings(struct net_device *dev,
304 struct ethtool_cmd *ecmd)
305{
306 struct skge_port *skge = netdev_priv(dev);
307 struct skge_hw *hw = skge->hw;
308
309 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700310 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700312 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400313 ecmd->port = PORT_TP;
314 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400316 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 ecmd->advertising = skge->advertising;
319 ecmd->autoneg = skge->autoneg;
David Decotigny70739492011-04-27 18:32:40 +0000320 ethtool_cmd_speed_set(ecmd, skge->speed);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400321 ecmd->duplex = skge->duplex;
322 return 0;
323}
324
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400325static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
326{
327 struct skge_port *skge = netdev_priv(dev);
328 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700329 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000330 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400331
332 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700333 ecmd->advertising = supported;
334 skge->duplex = -1;
335 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400336 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700337 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +0000338 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700339
David Decotigny25db0332011-04-27 18:32:39 +0000340 switch (speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400341 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700342 if (ecmd->duplex == DUPLEX_FULL)
343 setting = SUPPORTED_1000baseT_Full;
344 else if (ecmd->duplex == DUPLEX_HALF)
345 setting = SUPPORTED_1000baseT_Half;
346 else
347 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400348 break;
349 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700350 if (ecmd->duplex == DUPLEX_FULL)
351 setting = SUPPORTED_100baseT_Full;
352 else if (ecmd->duplex == DUPLEX_HALF)
353 setting = SUPPORTED_100baseT_Half;
354 else
355 return -EINVAL;
356 break;
357
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400358 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700359 if (ecmd->duplex == DUPLEX_FULL)
360 setting = SUPPORTED_10baseT_Full;
361 else if (ecmd->duplex == DUPLEX_HALF)
362 setting = SUPPORTED_10baseT_Half;
363 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400364 return -EINVAL;
365 break;
366 default:
367 return -EINVAL;
368 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700369
370 if ((setting & supported) == 0)
371 return -EINVAL;
372
David Decotigny25db0332011-04-27 18:32:39 +0000373 skge->speed = speed;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700374 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375 }
376
377 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400378 skge->advertising = ecmd->advertising;
379
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000380 if (netif_running(dev)) {
381 skge_down(dev);
382 err = skge_up(dev);
383 if (err) {
384 dev_close(dev);
385 return err;
386 }
387 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800388
Joe Perches67777f92010-02-17 15:01:58 +0000389 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400390}
391
392static void skge_get_drvinfo(struct net_device *dev,
393 struct ethtool_drvinfo *info)
394{
395 struct skge_port *skge = netdev_priv(dev);
396
397 strcpy(info->driver, DRV_NAME);
398 strcpy(info->version, DRV_VERSION);
399 strcpy(info->fw_version, "N/A");
400 strcpy(info->bus_info, pci_name(skge->hw->pdev));
401}
402
403static const struct skge_stat {
404 char name[ETH_GSTRING_LEN];
405 u16 xmac_offset;
406 u16 gma_offset;
407} skge_stats[] = {
408 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
409 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
410
411 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
412 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
413 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
414 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
415 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
416 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
417 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
418 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
419
420 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
421 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
422 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
423 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
424 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
425 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
426
427 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
428 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
429 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
430 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
431 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
432};
433
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700434static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400435{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700436 switch (sset) {
437 case ETH_SS_STATS:
438 return ARRAY_SIZE(skge_stats);
439 default:
440 return -EOPNOTSUPP;
441 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400442}
443
444static void skge_get_ethtool_stats(struct net_device *dev,
445 struct ethtool_stats *stats, u64 *data)
446{
447 struct skge_port *skge = netdev_priv(dev);
448
stephen hemminger57d6fa32011-07-06 19:00:07 +0000449 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400450 genesis_get_stats(skge, data);
451 else
452 yukon_get_stats(skge, data);
453}
454
455/* Use hardware MIB variables for critical path statistics and
456 * transmit feedback not reported at interrupt.
457 * Other errors are accounted for in interrupt handler.
458 */
459static struct net_device_stats *skge_get_stats(struct net_device *dev)
460{
461 struct skge_port *skge = netdev_priv(dev);
462 u64 data[ARRAY_SIZE(skge_stats)];
463
stephen hemminger57d6fa32011-07-06 19:00:07 +0000464 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400465 genesis_get_stats(skge, data);
466 else
467 yukon_get_stats(skge, data);
468
Stephen Hemmingerda007722007-10-16 12:15:52 -0700469 dev->stats.tx_bytes = data[0];
470 dev->stats.rx_bytes = data[1];
471 dev->stats.tx_packets = data[2] + data[4] + data[6];
472 dev->stats.rx_packets = data[3] + data[5] + data[7];
473 dev->stats.multicast = data[3] + data[5];
474 dev->stats.collisions = data[10];
475 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400476
Stephen Hemmingerda007722007-10-16 12:15:52 -0700477 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400478}
479
480static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
481{
482 int i;
483
Stephen Hemminger95566062005-06-27 11:33:02 -0700484 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400485 case ETH_SS_STATS:
486 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
487 memcpy(data + i * ETH_GSTRING_LEN,
488 skge_stats[i].name, ETH_GSTRING_LEN);
489 break;
490 }
491}
492
493static void skge_get_ring_param(struct net_device *dev,
494 struct ethtool_ringparam *p)
495{
496 struct skge_port *skge = netdev_priv(dev);
497
498 p->rx_max_pending = MAX_RX_RING_SIZE;
499 p->tx_max_pending = MAX_TX_RING_SIZE;
500 p->rx_mini_max_pending = 0;
501 p->rx_jumbo_max_pending = 0;
502
503 p->rx_pending = skge->rx_ring.count;
504 p->tx_pending = skge->tx_ring.count;
505 p->rx_mini_pending = 0;
506 p->rx_jumbo_pending = 0;
507}
508
509static int skge_set_ring_param(struct net_device *dev,
510 struct ethtool_ringparam *p)
511{
512 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800513 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400514
515 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700516 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400517 return -EINVAL;
518
519 skge->rx_ring.count = p->rx_pending;
520 skge->tx_ring.count = p->tx_pending;
521
522 if (netif_running(dev)) {
523 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800524 err = skge_up(dev);
525 if (err)
526 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400527 }
528
Wang Chene824b3e2008-09-26 16:20:32 +0800529 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400530}
531
532static u32 skge_get_msglevel(struct net_device *netdev)
533{
534 struct skge_port *skge = netdev_priv(netdev);
535 return skge->msg_enable;
536}
537
538static void skge_set_msglevel(struct net_device *netdev, u32 value)
539{
540 struct skge_port *skge = netdev_priv(netdev);
541 skge->msg_enable = value;
542}
543
544static int skge_nway_reset(struct net_device *dev)
545{
546 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400547
548 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
549 return -EINVAL;
550
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800551 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400552 return 0;
553}
554
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400555static void skge_get_pauseparam(struct net_device *dev,
556 struct ethtool_pauseparam *ecmd)
557{
558 struct skge_port *skge = netdev_priv(dev);
559
Joe Perches8e95a202009-12-03 07:58:21 +0000560 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
561 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
562 ecmd->tx_pause = (ecmd->rx_pause ||
563 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400564
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700565 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400566}
567
568static int skge_set_pauseparam(struct net_device *dev,
569 struct ethtool_pauseparam *ecmd)
570{
571 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700572 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000573 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700575 skge_get_pauseparam(dev, &old);
576
577 if (ecmd->autoneg != old.autoneg)
578 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
579 else {
580 if (ecmd->rx_pause && ecmd->tx_pause)
581 skge->flow_control = FLOW_MODE_SYMMETRIC;
582 else if (ecmd->rx_pause && !ecmd->tx_pause)
583 skge->flow_control = FLOW_MODE_SYM_OR_REM;
584 else if (!ecmd->rx_pause && ecmd->tx_pause)
585 skge->flow_control = FLOW_MODE_LOC_SEND;
586 else
587 skge->flow_control = FLOW_MODE_NONE;
588 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400589
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000590 if (netif_running(dev)) {
591 skge_down(dev);
592 err = skge_up(dev);
593 if (err) {
594 dev_close(dev);
595 return err;
596 }
597 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700598
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400599 return 0;
600}
601
602/* Chip internal frequency for clock calculations */
603static inline u32 hwkhz(const struct skge_hw *hw)
604{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000605 return is_genesis(hw) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400606}
607
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800608/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400609static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
610{
611 return (ticks * 1000) / hwkhz(hw);
612}
613
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800614/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400615static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
616{
617 return hwkhz(hw) * usec / 1000;
618}
619
620static int skge_get_coalesce(struct net_device *dev,
621 struct ethtool_coalesce *ecmd)
622{
623 struct skge_port *skge = netdev_priv(dev);
624 struct skge_hw *hw = skge->hw;
625 int port = skge->port;
626
627 ecmd->rx_coalesce_usecs = 0;
628 ecmd->tx_coalesce_usecs = 0;
629
630 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
631 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
632 u32 msk = skge_read32(hw, B2_IRQM_MSK);
633
634 if (msk & rxirqmask[port])
635 ecmd->rx_coalesce_usecs = delay;
636 if (msk & txirqmask[port])
637 ecmd->tx_coalesce_usecs = delay;
638 }
639
640 return 0;
641}
642
643/* Note: interrupt timer is per board, but can turn on/off per port */
644static int skge_set_coalesce(struct net_device *dev,
645 struct ethtool_coalesce *ecmd)
646{
647 struct skge_port *skge = netdev_priv(dev);
648 struct skge_hw *hw = skge->hw;
649 int port = skge->port;
650 u32 msk = skge_read32(hw, B2_IRQM_MSK);
651 u32 delay = 25;
652
653 if (ecmd->rx_coalesce_usecs == 0)
654 msk &= ~rxirqmask[port];
655 else if (ecmd->rx_coalesce_usecs < 25 ||
656 ecmd->rx_coalesce_usecs > 33333)
657 return -EINVAL;
658 else {
659 msk |= rxirqmask[port];
660 delay = ecmd->rx_coalesce_usecs;
661 }
662
663 if (ecmd->tx_coalesce_usecs == 0)
664 msk &= ~txirqmask[port];
665 else if (ecmd->tx_coalesce_usecs < 25 ||
666 ecmd->tx_coalesce_usecs > 33333)
667 return -EINVAL;
668 else {
669 msk |= txirqmask[port];
670 delay = min(delay, ecmd->rx_coalesce_usecs);
671 }
672
673 skge_write32(hw, B2_IRQM_MSK, msk);
674 if (msk == 0)
675 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
676 else {
677 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
678 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
679 }
680 return 0;
681}
682
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700683enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
684static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400685{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400686 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700687 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400688
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700689 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +0000690 if (is_genesis(hw)) {
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700691 switch (mode) {
692 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700693 if (hw->phy_type == SK_PHY_BCOM)
694 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
695 else {
696 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
697 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
698 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700699 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
700 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
701 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
702 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400703
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700704 case LED_MODE_ON:
705 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
706 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
707
708 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
709 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
710
711 break;
712
713 case LED_MODE_TST:
714 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
715 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
716 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
717
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700718 if (hw->phy_type == SK_PHY_BCOM)
719 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
720 else {
721 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
722 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
723 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
724 }
725
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700726 }
727 } else {
728 switch (mode) {
729 case LED_MODE_OFF:
730 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
731 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
732 PHY_M_LED_MO_DUP(MO_LED_OFF) |
733 PHY_M_LED_MO_10(MO_LED_OFF) |
734 PHY_M_LED_MO_100(MO_LED_OFF) |
735 PHY_M_LED_MO_1000(MO_LED_OFF) |
736 PHY_M_LED_MO_RX(MO_LED_OFF));
737 break;
738 case LED_MODE_ON:
739 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
740 PHY_M_LED_PULS_DUR(PULS_170MS) |
741 PHY_M_LED_BLINK_RT(BLINK_84MS) |
742 PHY_M_LEDC_TX_CTRL |
743 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700744
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700745 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
746 PHY_M_LED_MO_RX(MO_LED_OFF) |
747 (skge->speed == SPEED_100 ?
748 PHY_M_LED_MO_100(MO_LED_ON) : 0));
749 break;
750 case LED_MODE_TST:
751 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
752 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
753 PHY_M_LED_MO_DUP(MO_LED_ON) |
754 PHY_M_LED_MO_10(MO_LED_ON) |
755 PHY_M_LED_MO_100(MO_LED_ON) |
756 PHY_M_LED_MO_1000(MO_LED_ON) |
757 PHY_M_LED_MO_RX(MO_LED_ON));
758 }
759 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700760 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400761}
762
763/* blink LED's for finding board */
stephen hemmingera5b9f412011-04-04 08:43:42 +0000764static int skge_set_phys_id(struct net_device *dev,
765 enum ethtool_phys_id_state state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400766{
767 struct skge_port *skge = netdev_priv(dev);
768
stephen hemmingera5b9f412011-04-04 08:43:42 +0000769 switch (state) {
770 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +0000771 return 2; /* cycle on/off twice per second */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772
stephen hemmingera5b9f412011-04-04 08:43:42 +0000773 case ETHTOOL_ID_ON:
774 skge_led(skge, LED_MODE_TST);
775 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400776
stephen hemmingera5b9f412011-04-04 08:43:42 +0000777 case ETHTOOL_ID_OFF:
778 skge_led(skge, LED_MODE_OFF);
779 break;
780
781 case ETHTOOL_ID_INACTIVE:
782 /* back to regular LED state */
783 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700784 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400785
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400786 return 0;
787}
788
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700789static int skge_get_eeprom_len(struct net_device *dev)
790{
791 struct skge_port *skge = netdev_priv(dev);
792 u32 reg2;
793
794 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000795 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700796}
797
798static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
799{
800 u32 val;
801
802 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
803
804 do {
805 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
806 } while (!(offset & PCI_VPD_ADDR_F));
807
808 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
809 return val;
810}
811
812static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
813{
814 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
815 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
816 offset | PCI_VPD_ADDR_F);
817
818 do {
819 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
820 } while (offset & PCI_VPD_ADDR_F);
821}
822
823static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
824 u8 *data)
825{
826 struct skge_port *skge = netdev_priv(dev);
827 struct pci_dev *pdev = skge->hw->pdev;
828 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
829 int length = eeprom->len;
830 u16 offset = eeprom->offset;
831
832 if (!cap)
833 return -EINVAL;
834
835 eeprom->magic = SKGE_EEPROM_MAGIC;
836
837 while (length > 0) {
838 u32 val = skge_vpd_read(pdev, cap, offset);
839 int n = min_t(int, length, sizeof(val));
840
841 memcpy(data, &val, n);
842 length -= n;
843 data += n;
844 offset += n;
845 }
846 return 0;
847}
848
849static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
850 u8 *data)
851{
852 struct skge_port *skge = netdev_priv(dev);
853 struct pci_dev *pdev = skge->hw->pdev;
854 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
855 int length = eeprom->len;
856 u16 offset = eeprom->offset;
857
858 if (!cap)
859 return -EINVAL;
860
861 if (eeprom->magic != SKGE_EEPROM_MAGIC)
862 return -EINVAL;
863
864 while (length > 0) {
865 u32 val;
866 int n = min_t(int, length, sizeof(val));
867
868 if (n < sizeof(val))
869 val = skge_vpd_read(pdev, cap, offset);
870 memcpy(&val, data, n);
871
872 skge_vpd_write(pdev, cap, offset, val);
873
874 length -= n;
875 data += n;
876 offset += n;
877 }
878 return 0;
879}
880
Jeff Garzik7282d492006-09-13 14:30:00 -0400881static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400882 .get_settings = skge_get_settings,
883 .set_settings = skge_set_settings,
884 .get_drvinfo = skge_get_drvinfo,
885 .get_regs_len = skge_get_regs_len,
886 .get_regs = skge_get_regs,
887 .get_wol = skge_get_wol,
888 .set_wol = skge_set_wol,
889 .get_msglevel = skge_get_msglevel,
890 .set_msglevel = skge_set_msglevel,
891 .nway_reset = skge_nway_reset,
892 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700893 .get_eeprom_len = skge_get_eeprom_len,
894 .get_eeprom = skge_get_eeprom,
895 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400896 .get_ringparam = skge_get_ring_param,
897 .set_ringparam = skge_set_ring_param,
898 .get_pauseparam = skge_get_pauseparam,
899 .set_pauseparam = skge_set_pauseparam,
900 .get_coalesce = skge_get_coalesce,
901 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400902 .get_strings = skge_get_strings,
stephen hemmingera5b9f412011-04-04 08:43:42 +0000903 .set_phys_id = skge_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700904 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400905 .get_ethtool_stats = skge_get_ethtool_stats,
906};
907
908/*
909 * Allocate ring elements and chain them together
910 * One-to-one association of board descriptors with ring elements
911 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800912static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913{
914 struct skge_tx_desc *d;
915 struct skge_element *e;
916 int i;
917
Robert P. J. Daycd861282006-12-13 00:34:52 -0800918 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400919 if (!ring->start)
920 return -ENOMEM;
921
922 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
923 e->desc = d;
924 if (i == ring->count - 1) {
925 e->next = ring->start;
926 d->next_offset = base;
927 } else {
928 e->next = e + 1;
929 d->next_offset = base + (i+1) * sizeof(*d);
930 }
931 }
932 ring->to_use = ring->to_clean = ring->start;
933
934 return 0;
935}
936
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700937/* Allocate and setup a new buffer for receiving */
938static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
939 struct sk_buff *skb, unsigned int bufsize)
940{
941 struct skge_rx_desc *rd = e->desc;
942 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400943
944 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
945 PCI_DMA_FROMDEVICE);
946
947 rd->dma_lo = map;
948 rd->dma_hi = map >> 32;
949 e->skb = skb;
950 rd->csum1_start = ETH_HLEN;
951 rd->csum2_start = ETH_HLEN;
952 rd->csum1 = 0;
953 rd->csum2 = 0;
954
955 wmb();
956
957 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000958 dma_unmap_addr_set(e, mapaddr, map);
959 dma_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400960}
961
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700962/* Resume receiving using existing skb,
963 * Note: DMA address is not changed by chip.
964 * MTU not changed while receiver active.
965 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800966static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700967{
968 struct skge_rx_desc *rd = e->desc;
969
970 rd->csum2 = 0;
971 rd->csum2_start = ETH_HLEN;
972
973 wmb();
974
975 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
976}
977
978
979/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400980static void skge_rx_clean(struct skge_port *skge)
981{
982 struct skge_hw *hw = skge->hw;
983 struct skge_ring *ring = &skge->rx_ring;
984 struct skge_element *e;
985
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700986 e = ring->start;
987 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400988 struct skge_rx_desc *rd = e->desc;
989 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700990 if (e->skb) {
991 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000992 dma_unmap_addr(e, mapaddr),
993 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700994 PCI_DMA_FROMDEVICE);
995 dev_kfree_skb(e->skb);
996 e->skb = NULL;
997 }
998 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400999}
1000
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001001
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001002/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001003 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001004 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001005static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001006{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001007 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001008 struct skge_ring *ring = &skge->rx_ring;
1009 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001010
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001011 e = ring->start;
1012 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001013 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001014
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001015 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1016 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001017 if (!skb)
1018 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001019
Stephen Hemminger383181a2005-09-19 15:37:16 -07001020 skb_reserve(skb, NET_IP_ALIGN);
1021 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Joe Perches67777f92010-02-17 15:01:58 +00001022 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001023
1024 ring->to_clean = ring->start;
1025 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001026}
1027
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001028static const char *skge_pause(enum pause_status status)
1029{
Joe Perches67777f92010-02-17 15:01:58 +00001030 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001031 case FLOW_STAT_NONE:
1032 return "none";
1033 case FLOW_STAT_REM_SEND:
1034 return "rx only";
1035 case FLOW_STAT_LOC_SEND:
1036 return "tx_only";
1037 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1038 return "both";
1039 default:
1040 return "indeterminated";
1041 }
1042}
1043
1044
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001045static void skge_link_up(struct skge_port *skge)
1046{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001047 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001048 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1049
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001050 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001051 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001052
Joe Perchesd7072042010-02-09 11:49:53 +00001053 netif_info(skge, link, skge->netdev,
1054 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1055 skge->speed,
1056 skge->duplex == DUPLEX_FULL ? "full" : "half",
1057 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001058}
1059
1060static void skge_link_down(struct skge_port *skge)
1061{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001062 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001063 netif_carrier_off(skge->netdev);
1064 netif_stop_queue(skge->netdev);
1065
Joe Perchesd7072042010-02-09 11:49:53 +00001066 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001067}
1068
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001069static void xm_link_down(struct skge_hw *hw, int port)
1070{
1071 struct net_device *dev = hw->dev[port];
1072 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001073
Stephen Hemminger501fb722007-10-16 12:15:51 -07001074 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001075
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001076 if (netif_carrier_ok(dev))
1077 skge_link_down(skge);
1078}
1079
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001080static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001081{
1082 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001083
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001084 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001085 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001086
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001087 if (hw->phy_type == SK_PHY_XMAC)
1088 goto ready;
1089
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001090 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001091 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001092 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001093 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001094 }
1095
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001096 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001097 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001098 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001099
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001100 return 0;
1101}
1102
1103static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1104{
1105 u16 v = 0;
1106 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001107 pr_warning("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108 return v;
1109}
1110
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001111static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001112{
1113 int i;
1114
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001115 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001116 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001117 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001118 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001119 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001120 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001121 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001122
1123 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001124 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001125 for (i = 0; i < PHY_RETRIES; i++) {
1126 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1127 return 0;
1128 udelay(1);
1129 }
1130 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001131}
1132
1133static void genesis_init(struct skge_hw *hw)
1134{
1135 /* set blink source counter */
1136 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1137 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1138
1139 /* configure mac arbiter */
1140 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1141
1142 /* configure mac arbiter timeout values */
1143 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1144 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1145 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1146 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1147
1148 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1149 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1150 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1151 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1152
1153 /* configure packet arbiter timeout */
1154 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1155 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1156 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1157 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1158 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1159}
1160
1161static void genesis_reset(struct skge_hw *hw, int port)
1162{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001163 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001164 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001165
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001166 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1167
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001168 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001169 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001170 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001171 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1172 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1173 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001174
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001175 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001176 if (hw->phy_type == SK_PHY_BCOM)
1177 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001178
Stephen Hemminger45bada62005-06-27 11:33:12 -07001179 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001180
1181 /* Flush TX and RX fifo */
1182 reg = xm_read32(hw, port, XM_MODE);
1183 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1184 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001185}
1186
Stephen Hemminger45bada62005-06-27 11:33:12 -07001187/* Convert mode to MII values */
1188static const u16 phy_pause_map[] = {
1189 [FLOW_MODE_NONE] = 0,
1190 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1191 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001192 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001193};
1194
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001195/* special defines for FIBER (88E1011S only) */
1196static const u16 fiber_pause_map[] = {
1197 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1198 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1199 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001200 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001201};
1202
Stephen Hemminger45bada62005-06-27 11:33:12 -07001203
1204/* Check status of Broadcom phy link */
1205static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001206{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001207 struct net_device *dev = hw->dev[port];
1208 struct skge_port *skge = netdev_priv(dev);
1209 u16 status;
1210
1211 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001212 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001213 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1214
Stephen Hemminger45bada62005-06-27 11:33:12 -07001215 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001216 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001217 return;
1218 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001219
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001220 if (skge->autoneg == AUTONEG_ENABLE) {
1221 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001222
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001223 if (!(status & PHY_ST_AN_OVER))
1224 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001225
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001226 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1227 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001228 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001229 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001230 }
1231
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001232 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1233
1234 /* Check Duplex mismatch */
1235 switch (aux & PHY_B_AS_AN_RES_MSK) {
1236 case PHY_B_RES_1000FD:
1237 skge->duplex = DUPLEX_FULL;
1238 break;
1239 case PHY_B_RES_1000HD:
1240 skge->duplex = DUPLEX_HALF;
1241 break;
1242 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001243 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001244 return;
1245 }
1246
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001247 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1248 switch (aux & PHY_B_AS_PAUSE_MSK) {
1249 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001250 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001251 break;
1252 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001253 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001254 break;
1255 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001256 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001257 break;
1258 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001259 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001260 }
1261 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001262 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001263
1264 if (!netif_carrier_ok(dev))
1265 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001266}
1267
1268/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1269 * Phy on for 100 or 10Mbit operation
1270 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001271static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001272{
1273 struct skge_hw *hw = skge->hw;
1274 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001275 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001276 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001277
1278 /* magic workaround patterns for Broadcom */
1279 static const struct {
1280 u16 reg;
1281 u16 val;
1282 } A1hack[] = {
1283 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1284 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1285 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1286 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1287 }, C0hack[] = {
1288 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1289 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1290 };
1291
Stephen Hemminger45bada62005-06-27 11:33:12 -07001292 /* read Id from external PHY (all have the same address) */
1293 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1294
1295 /* Optimize MDIO transfer by suppressing preamble. */
1296 r = xm_read16(hw, port, XM_MMU_CMD);
1297 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001298 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001299
Stephen Hemminger2c668512005-07-22 16:26:07 -07001300 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001301 case PHY_BCOM_ID1_C0:
1302 /*
1303 * Workaround BCOM Errata for the C0 type.
1304 * Write magic patterns to reserved registers.
1305 */
1306 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1307 xm_phy_write(hw, port,
1308 C0hack[i].reg, C0hack[i].val);
1309
1310 break;
1311 case PHY_BCOM_ID1_A1:
1312 /*
1313 * Workaround BCOM Errata for the A1 type.
1314 * Write magic patterns to reserved registers.
1315 */
1316 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1317 xm_phy_write(hw, port,
1318 A1hack[i].reg, A1hack[i].val);
1319 break;
1320 }
1321
1322 /*
1323 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1324 * Disable Power Management after reset.
1325 */
1326 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1327 r |= PHY_B_AC_DIS_PM;
1328 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1329
1330 /* Dummy read */
1331 xm_read16(hw, port, XM_ISRC);
1332
1333 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1334 ctl = PHY_CT_SP1000; /* always 1000mbit */
1335
1336 if (skge->autoneg == AUTONEG_ENABLE) {
1337 /*
1338 * Workaround BCOM Errata #1 for the C5 type.
1339 * 1000Base-T Link Acquisition Failure in Slave Mode
1340 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1341 */
1342 u16 adv = PHY_B_1000C_RD;
1343 if (skge->advertising & ADVERTISED_1000baseT_Half)
1344 adv |= PHY_B_1000C_AHD;
1345 if (skge->advertising & ADVERTISED_1000baseT_Full)
1346 adv |= PHY_B_1000C_AFD;
1347 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1348
1349 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1350 } else {
1351 if (skge->duplex == DUPLEX_FULL)
1352 ctl |= PHY_CT_DUP_MD;
1353 /* Force to slave */
1354 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1355 }
1356
1357 /* Set autonegotiation pause parameters */
1358 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1359 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1360
1361 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001362 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001363 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1364 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1365
1366 ext |= PHY_B_PEC_HIGH_LA;
1367
1368 }
1369
1370 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1371 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1372
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001373 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001374 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001375}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001376
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001377static void xm_phy_init(struct skge_port *skge)
1378{
1379 struct skge_hw *hw = skge->hw;
1380 int port = skge->port;
1381 u16 ctrl = 0;
1382
1383 if (skge->autoneg == AUTONEG_ENABLE) {
1384 if (skge->advertising & ADVERTISED_1000baseT_Half)
1385 ctrl |= PHY_X_AN_HD;
1386 if (skge->advertising & ADVERTISED_1000baseT_Full)
1387 ctrl |= PHY_X_AN_FD;
1388
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001389 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001390
1391 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1392
1393 /* Restart Auto-negotiation */
1394 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1395 } else {
1396 /* Set DuplexMode in Config register */
1397 if (skge->duplex == DUPLEX_FULL)
1398 ctrl |= PHY_CT_DUP_MD;
1399 /*
1400 * Do NOT enable Auto-negotiation here. This would hold
1401 * the link down because no IDLEs are transmitted
1402 */
1403 }
1404
1405 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1406
1407 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001408 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001409}
1410
Stephen Hemminger501fb722007-10-16 12:15:51 -07001411static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001412{
1413 struct skge_port *skge = netdev_priv(dev);
1414 struct skge_hw *hw = skge->hw;
1415 int port = skge->port;
1416 u16 status;
1417
1418 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001419 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001420 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1421
1422 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001423 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001424 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001425 }
1426
1427 if (skge->autoneg == AUTONEG_ENABLE) {
1428 u16 lpa, res;
1429
1430 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001431 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001432
1433 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1434 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001435 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001436 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001437 }
1438
1439 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1440
1441 /* Check Duplex mismatch */
1442 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1443 case PHY_X_RS_FD:
1444 skge->duplex = DUPLEX_FULL;
1445 break;
1446 case PHY_X_RS_HD:
1447 skge->duplex = DUPLEX_HALF;
1448 break;
1449 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001450 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001451 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001452 }
1453
1454 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001455 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1456 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1457 (lpa & PHY_X_P_SYM_MD))
1458 skge->flow_status = FLOW_STAT_SYMMETRIC;
1459 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1460 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1461 /* Enable PAUSE receive, disable PAUSE transmit */
1462 skge->flow_status = FLOW_STAT_REM_SEND;
1463 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1464 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1465 /* Disable PAUSE receive, enable PAUSE transmit */
1466 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001467 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001468 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001469
1470 skge->speed = SPEED_1000;
1471 }
1472
1473 if (!netif_carrier_ok(dev))
1474 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001475 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001476}
1477
1478/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001479 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001480 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001481 * get an interrupt when carrier is detected, need to poll for
1482 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001483 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001484static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001485{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001486 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001487 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001488 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001489 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001490 int i;
1491 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001492
1493 if (!netif_running(dev))
1494 return;
1495
Stephen Hemminger501fb722007-10-16 12:15:51 -07001496 spin_lock_irqsave(&hw->phy_lock, flags);
1497
1498 /*
1499 * Verify that the link by checking GPIO register three times.
1500 * This pin has the signal from the link_sync pin connected to it.
1501 */
1502 for (i = 0; i < 3; i++) {
1503 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1504 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001505 }
1506
Joe Perches67777f92010-02-17 15:01:58 +00001507 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001508 if (xm_check_link(dev)) {
1509 u16 msk = xm_read16(hw, port, XM_IMSK);
1510 msk &= ~XM_IS_INP_ASS;
1511 xm_write16(hw, port, XM_IMSK, msk);
1512 xm_read16(hw, port, XM_ISRC);
1513 } else {
1514link_down:
1515 mod_timer(&skge->link_timer,
1516 round_jiffies(jiffies + LINK_HZ));
1517 }
1518 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001519}
1520
1521static void genesis_mac_init(struct skge_hw *hw, int port)
1522{
1523 struct net_device *dev = hw->dev[port];
1524 struct skge_port *skge = netdev_priv(dev);
1525 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1526 int i;
1527 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001528 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001529
Stephen Hemminger07811912006-02-22 10:28:34 -08001530 for (i = 0; i < 10; i++) {
1531 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1532 MFF_SET_MAC_RST);
1533 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1534 goto reset_ok;
1535 udelay(1);
1536 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001537
Joe Perchesf15063c2010-02-17 15:01:57 +00001538 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001539
1540 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001541 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001542 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001543
1544 /*
1545 * Perform additional initialization for external PHYs,
1546 * namely for the 1000baseTX cards that use the XMAC's
1547 * GMII mode.
1548 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001549 if (hw->phy_type != SK_PHY_XMAC) {
1550 /* Take external Phy out of reset */
1551 r = skge_read32(hw, B2_GP_IO);
1552 if (port == 0)
1553 r |= GP_DIR_0|GP_IO_0;
1554 else
1555 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001556
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001557 skge_write32(hw, B2_GP_IO, r);
1558
1559 /* Enable GMII interface */
1560 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1561 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001562
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001563
Joe Perches67777f92010-02-17 15:01:58 +00001564 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001565 case SK_PHY_XMAC:
1566 xm_phy_init(skge);
1567 break;
1568 case SK_PHY_BCOM:
1569 bcom_phy_init(skge);
1570 bcom_check_link(hw, port);
1571 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001572
Stephen Hemminger45bada62005-06-27 11:33:12 -07001573 /* Set Station Address */
1574 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
Stephen Hemminger45bada62005-06-27 11:33:12 -07001576 /* We don't use match addresses so clear */
1577 for (i = 1; i < 16; i++)
1578 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001579
Stephen Hemminger07811912006-02-22 10:28:34 -08001580 /* Clear MIB counters */
1581 xm_write16(hw, port, XM_STAT_CMD,
1582 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1583 /* Clear two times according to Errata #3 */
1584 xm_write16(hw, port, XM_STAT_CMD,
1585 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1586
Stephen Hemminger45bada62005-06-27 11:33:12 -07001587 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1588 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001589
1590 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001591 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1592 if (jumbo)
1593 r |= XM_RX_BIG_PK_OK;
1594
1595 if (skge->duplex == DUPLEX_HALF) {
1596 /*
1597 * If in manual half duplex mode the other side might be in
1598 * full duplex mode, so ignore if a carrier extension is not seen
1599 * on frames received
1600 */
1601 r |= XM_RX_DIS_CEXT;
1602 }
1603 xm_write16(hw, port, XM_RX_CMD, r);
1604
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001606 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1607
Stephen Hemminger485982a2007-11-26 11:54:52 -08001608 /* Increase threshold for jumbo frames on dual port */
1609 if (hw->ports > 1 && jumbo)
1610 xm_write16(hw, port, XM_TX_THR, 1020);
1611 else
1612 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001613
1614 /*
1615 * Enable the reception of all error frames. This is is
1616 * a necessary evil due to the design of the XMAC. The
1617 * XMAC's receive FIFO is only 8K in size, however jumbo
1618 * frames can be up to 9000 bytes in length. When bad
1619 * frame filtering is enabled, the XMAC's RX FIFO operates
1620 * in 'store and forward' mode. For this to work, the
1621 * entire frame has to fit into the FIFO, but that means
1622 * that jumbo frames larger than 8192 bytes will be
1623 * truncated. Disabling all bad frame filtering causes
1624 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001625 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626 * RX FIFO as soon as the FIFO threshold is reached.
1627 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001628 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001629
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001630
1631 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001632 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1633 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1634 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001635 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001636 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1637
1638 /*
1639 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1640 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1641 * and 'Octets Tx OK Hi Cnt Ov'.
1642 */
1643 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644
1645 /* Configure MAC arbiter */
1646 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1647
1648 /* configure timeout values */
1649 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1650 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1651 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1652 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1653
1654 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1655 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1656 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1657 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1658
1659 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001660 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1661 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1662 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001663
1664 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001665 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1666 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1667 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001668
Stephen Hemminger45bada62005-06-27 11:33:12 -07001669 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001670 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001671 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001672 } else {
1673 /* enable timeout timers if normal frames */
1674 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001675 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001676 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677}
1678
1679static void genesis_stop(struct skge_port *skge)
1680{
1681 struct skge_hw *hw = skge->hw;
1682 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001683 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001684 u16 cmd;
1685
Joe Perches67777f92010-02-17 15:01:58 +00001686 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001687 cmd = xm_read16(hw, port, XM_MMU_CMD);
1688 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1689 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001690
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001691 genesis_reset(hw, port);
1692
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001693 /* Clear Tx packet arbiter timeout IRQ */
1694 skge_write16(hw, B3_PA_CTRL,
1695 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1696
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001697 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001698 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1699 do {
1700 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1701 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1702 break;
1703 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001704
1705 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001706 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001707 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001708 if (port == 0) {
1709 reg |= GP_DIR_0;
1710 reg &= ~GP_IO_0;
1711 } else {
1712 reg |= GP_DIR_2;
1713 reg &= ~GP_IO_2;
1714 }
1715 skge_write32(hw, B2_GP_IO, reg);
1716 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001717 }
1718
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001719 xm_write16(hw, port, XM_MMU_CMD,
1720 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001721 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1722
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001723 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001724}
1725
1726
1727static void genesis_get_stats(struct skge_port *skge, u64 *data)
1728{
1729 struct skge_hw *hw = skge->hw;
1730 int port = skge->port;
1731 int i;
1732 unsigned long timeout = jiffies + HZ;
1733
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001734 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1736
1737 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001738 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001739 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1740 if (time_after(jiffies, timeout))
1741 break;
1742 udelay(10);
1743 }
1744
1745 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001746 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1747 | xm_read32(hw, port, XM_TXO_OK_LO);
1748 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1749 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750
1751 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001752 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001753}
1754
1755static void genesis_mac_intr(struct skge_hw *hw, int port)
1756{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001757 struct net_device *dev = hw->dev[port];
1758 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001759 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001760
Joe Perchesd7072042010-02-09 11:49:53 +00001761 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1762 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001763
Stephen Hemminger501fb722007-10-16 12:15:51 -07001764 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001765 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001766 mod_timer(&skge->link_timer, jiffies + 1);
1767 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001768
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001769 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001770 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001771 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001773}
1774
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001775static void genesis_link_up(struct skge_port *skge)
1776{
1777 struct skge_hw *hw = skge->hw;
1778 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001779 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001780 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001781
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001782 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001783
1784 /*
1785 * enabling pause frame reception is required for 1000BT
1786 * because the XMAC is not reset if the link is going down
1787 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001788 if (skge->flow_status == FLOW_STAT_NONE ||
1789 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001790 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001791 cmd |= XM_MMU_IGN_PF;
1792 else
1793 /* Enable Pause Frame Reception */
1794 cmd &= ~XM_MMU_IGN_PF;
1795
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001796 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001798 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001799 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001800 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801 /*
1802 * Configure Pause Frame Generation
1803 * Use internal and external Pause Frame Generation.
1804 * Sending pause frames is edge triggered.
1805 * Send a Pause frame with the maximum pause time if
1806 * internal oder external FIFO full condition occurs.
1807 * Send a zero pause time frame to re-start transmission.
1808 */
1809 /* XM_PAUSE_DA = '010000C28001' (default) */
1810 /* XM_MAC_PTIME = 0xffff (maximum) */
1811 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001812 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001813
1814 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001815 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001816 } else {
1817 /*
1818 * disable pause frame generation is required for 1000BT
1819 * because the XMAC is not reset if the link is going down
1820 */
1821 /* Disable Pause Mode in Mode Register */
1822 mode &= ~XM_PAUSE_MODE;
1823
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001824 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001825 }
1826
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001827 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001828
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001829 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001830 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001831 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001832 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001833
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001834 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001835
1836 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001837 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001838 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001839 cmd |= XM_MMU_GMII_FD;
1840
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001841 /*
1842 * Workaround BCOM Errata (#10523) for all BCom Phys
1843 * Enable Power Management after link up
1844 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001845 if (hw->phy_type == SK_PHY_BCOM) {
1846 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1847 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1848 & ~PHY_B_AC_DIS_PM);
1849 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1850 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001851
1852 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001853 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001854 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1855 skge_link_up(skge);
1856}
1857
1858
Stephen Hemminger45bada62005-06-27 11:33:12 -07001859static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001860{
1861 struct skge_hw *hw = skge->hw;
1862 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001863 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001864
Stephen Hemminger45bada62005-06-27 11:33:12 -07001865 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001866 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1867 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001868
1869 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001870 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001871 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001872
1873 /* Workaround BCom Errata:
1874 * enable and disable loopback mode if "NO HCD" occurs.
1875 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001876 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001877 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1878 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001879 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001880 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001881 ctrl & ~PHY_CT_LOOP);
1882 }
1883
Stephen Hemminger45bada62005-06-27 11:33:12 -07001884 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1885 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001886
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001887}
1888
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001889static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1890{
1891 int i;
1892
1893 gma_write16(hw, port, GM_SMI_DATA, val);
1894 gma_write16(hw, port, GM_SMI_CTRL,
1895 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1896 for (i = 0; i < PHY_RETRIES; i++) {
1897 udelay(1);
1898
1899 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1900 return 0;
1901 }
1902
Joe Perchesf15063c2010-02-17 15:01:57 +00001903 pr_warning("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001904 return -EIO;
1905}
1906
1907static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1908{
1909 int i;
1910
1911 gma_write16(hw, port, GM_SMI_CTRL,
1912 GM_SMI_CT_PHY_AD(hw->phy_addr)
1913 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1914
1915 for (i = 0; i < PHY_RETRIES; i++) {
1916 udelay(1);
1917 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1918 goto ready;
1919 }
1920
1921 return -ETIMEDOUT;
1922 ready:
1923 *val = gma_read16(hw, port, GM_SMI_DATA);
1924 return 0;
1925}
1926
1927static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1928{
1929 u16 v = 0;
1930 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesf15063c2010-02-17 15:01:57 +00001931 pr_warning("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001932 return v;
1933}
1934
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001935/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001936static void yukon_init(struct skge_hw *hw, int port)
1937{
1938 struct skge_port *skge = netdev_priv(hw->dev[port]);
1939 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001940
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001941 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001942 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001943
1944 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1945 PHY_M_EC_MAC_S_MSK);
1946 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1947
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001948 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001949
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001950 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001951 }
1952
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001953 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001954 if (skge->autoneg == AUTONEG_DISABLE)
1955 ctrl &= ~PHY_CT_ANE;
1956
1957 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001958 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001959
1960 ctrl = 0;
1961 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001962 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001963
1964 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001965 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001966 if (skge->advertising & ADVERTISED_1000baseT_Full)
1967 ct1000 |= PHY_M_1000C_AFD;
1968 if (skge->advertising & ADVERTISED_1000baseT_Half)
1969 ct1000 |= PHY_M_1000C_AHD;
1970 if (skge->advertising & ADVERTISED_100baseT_Full)
1971 adv |= PHY_M_AN_100_FD;
1972 if (skge->advertising & ADVERTISED_100baseT_Half)
1973 adv |= PHY_M_AN_100_HD;
1974 if (skge->advertising & ADVERTISED_10baseT_Full)
1975 adv |= PHY_M_AN_10_FD;
1976 if (skge->advertising & ADVERTISED_10baseT_Half)
1977 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001978
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001979 /* Set Flow-control capabilities */
1980 adv |= phy_pause_map[skge->flow_control];
1981 } else {
1982 if (skge->advertising & ADVERTISED_1000baseT_Full)
1983 adv |= PHY_M_AN_1000X_AFD;
1984 if (skge->advertising & ADVERTISED_1000baseT_Half)
1985 adv |= PHY_M_AN_1000X_AHD;
1986
1987 adv |= fiber_pause_map[skge->flow_control];
1988 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001989
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001990 /* Restart Auto-negotiation */
1991 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1992 } else {
1993 /* forced speed/duplex settings */
1994 ct1000 = PHY_M_1000C_MSE;
1995
1996 if (skge->duplex == DUPLEX_FULL)
1997 ctrl |= PHY_CT_DUP_MD;
1998
1999 switch (skge->speed) {
2000 case SPEED_1000:
2001 ctrl |= PHY_CT_SP1000;
2002 break;
2003 case SPEED_100:
2004 ctrl |= PHY_CT_SP100;
2005 break;
2006 }
2007
2008 ctrl |= PHY_CT_RESET;
2009 }
2010
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002011 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002012
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002013 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2014 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002015
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002016 /* Enable phy interrupt on autonegotiation complete (or link up) */
2017 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002018 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002019 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002020 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002021}
2022
2023static void yukon_reset(struct skge_hw *hw, int port)
2024{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002025 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2026 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2027 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2028 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2029 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002030
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002031 gma_write16(hw, port, GM_RX_CTRL,
2032 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002033 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2034}
2035
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002036/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2037static int is_yukon_lite_a0(struct skge_hw *hw)
2038{
2039 u32 reg;
2040 int ret;
2041
2042 if (hw->chip_id != CHIP_ID_YUKON)
2043 return 0;
2044
2045 reg = skge_read32(hw, B2_FAR);
2046 skge_write8(hw, B2_FAR + 3, 0xff);
2047 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2048 skge_write32(hw, B2_FAR, reg);
2049 return ret;
2050}
2051
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052static void yukon_mac_init(struct skge_hw *hw, int port)
2053{
2054 struct skge_port *skge = netdev_priv(hw->dev[port]);
2055 int i;
2056 u32 reg;
2057 const u8 *addr = hw->dev[port]->dev_addr;
2058
2059 /* WA code for COMA mode -- set PHY reset */
2060 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002061 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2062 reg = skge_read32(hw, B2_GP_IO);
2063 reg |= GP_DIR_9 | GP_IO_9;
2064 skge_write32(hw, B2_GP_IO, reg);
2065 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066
2067 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002068 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2069 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002070
2071 /* WA code for COMA mode -- clear PHY reset */
2072 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002073 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2074 reg = skge_read32(hw, B2_GP_IO);
2075 reg |= GP_DIR_9;
2076 reg &= ~GP_IO_9;
2077 skge_write32(hw, B2_GP_IO, reg);
2078 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002079
2080 /* Set hardware config mode */
2081 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2082 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002083 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002084
2085 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002086 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2087 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2088 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002089
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002090 if (skge->autoneg == AUTONEG_DISABLE) {
2091 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002092 gma_write16(hw, port, GM_GP_CTRL,
2093 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002094
2095 switch (skge->speed) {
2096 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002097 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002098 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002099 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002100 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002101 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002102 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002103 break;
2104 case SPEED_10:
2105 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2106 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002107 }
2108
2109 if (skge->duplex == DUPLEX_FULL)
2110 reg |= GM_GPCR_DUP_FULL;
2111 } else
2112 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002113
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002114 switch (skge->flow_control) {
2115 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002116 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002117 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2118 break;
2119 case FLOW_MODE_LOC_SEND:
2120 /* disable Rx flow-control */
2121 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002122 break;
2123 case FLOW_MODE_SYMMETRIC:
2124 case FLOW_MODE_SYM_OR_REM:
2125 /* enable Tx & Rx flow-control */
2126 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127 }
2128
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002129 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002130 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002132 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002133
2134 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002135 reg = gma_read16(hw, port, GM_PHY_ADDR);
2136 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002137
2138 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002139 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2140 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141
2142 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002143 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002144
2145 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002146 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002147 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2148
2149 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002150 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151
2152 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002154 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2155 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2156 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2157
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002158 /* configure the Serial Mode Register */
2159 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2160 | GM_SMOD_VLAN_ENA
2161 | IPG_DATA_VAL(IPG_DATA_DEF);
2162
2163 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164 reg |= GM_SMOD_JUMBO_ENA;
2165
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002167
2168 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002169 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002170 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002171 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002172
2173 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002174 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2175 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2176 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002177
2178 /* Initialize Mac Fifo */
2179
2180 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002181 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002182 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002183
2184 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2185 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002186 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002187
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002188 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2189 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002190 /*
2191 * because Pause Packet Truncation in GMAC is not working
2192 * we have to increase the Flush Threshold to 64 bytes
2193 * in order to flush pause packets in Rx FIFO on Yukon-1
2194 */
2195 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002196
2197 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002198 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2199 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002200}
2201
Stephen Hemminger355ec572005-11-08 10:33:43 -08002202/* Go into power down mode */
2203static void yukon_suspend(struct skge_hw *hw, int port)
2204{
2205 u16 ctrl;
2206
2207 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2208 ctrl |= PHY_M_PC_POL_R_DIS;
2209 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2210
2211 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2212 ctrl |= PHY_CT_RESET;
2213 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2214
2215 /* switch IEEE compatible power down mode on */
2216 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2217 ctrl |= PHY_CT_PDOWN;
2218 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2219}
2220
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002221static void yukon_stop(struct skge_port *skge)
2222{
2223 struct skge_hw *hw = skge->hw;
2224 int port = skge->port;
2225
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002226 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2227 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002228
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002229 gma_write16(hw, port, GM_GP_CTRL,
2230 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002231 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002232 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002233
Stephen Hemminger355ec572005-11-08 10:33:43 -08002234 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002235
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002236 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002237 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2238 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002239}
2240
2241static void yukon_get_stats(struct skge_port *skge, u64 *data)
2242{
2243 struct skge_hw *hw = skge->hw;
2244 int port = skge->port;
2245 int i;
2246
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002247 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2248 | gma_read32(hw, port, GM_TXO_OK_LO);
2249 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2250 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002251
2252 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002253 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002254 skge_stats[i].gma_offset);
2255}
2256
2257static void yukon_mac_intr(struct skge_hw *hw, int port)
2258{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002259 struct net_device *dev = hw->dev[port];
2260 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002261 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002262
Joe Perchesd7072042010-02-09 11:49:53 +00002263 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2264 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002265
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002266 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002267 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002268 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002269 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002270
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002271 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002272 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002273 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002274 }
2275
2276}
2277
2278static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2279{
Stephen Hemminger95566062005-06-27 11:33:02 -07002280 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002281 case PHY_M_PS_SPEED_1000:
2282 return SPEED_1000;
2283 case PHY_M_PS_SPEED_100:
2284 return SPEED_100;
2285 default:
2286 return SPEED_10;
2287 }
2288}
2289
2290static void yukon_link_up(struct skge_port *skge)
2291{
2292 struct skge_hw *hw = skge->hw;
2293 int port = skge->port;
2294 u16 reg;
2295
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002296 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002297 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002298
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002299 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002300 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2301 reg |= GM_GPCR_DUP_FULL;
2302
2303 /* enable Rx/Tx */
2304 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002305 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002306
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002307 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002308 skge_link_up(skge);
2309}
2310
2311static void yukon_link_down(struct skge_port *skge)
2312{
2313 struct skge_hw *hw = skge->hw;
2314 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002315 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002316
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002317 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2318 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2319 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002320
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002321 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2322 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2323 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002324 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002325 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002326 }
2327
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002328 skge_link_down(skge);
2329
2330 yukon_init(hw, port);
2331}
2332
2333static void yukon_phy_intr(struct skge_port *skge)
2334{
2335 struct skge_hw *hw = skge->hw;
2336 int port = skge->port;
2337 const char *reason = NULL;
2338 u16 istatus, phystat;
2339
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002340 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2341 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002342
Joe Perchesd7072042010-02-09 11:49:53 +00002343 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2344 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002345
2346 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002347 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002348 & PHY_M_AN_RF) {
2349 reason = "remote fault";
2350 goto failed;
2351 }
2352
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002353 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002354 reason = "master/slave fault";
2355 goto failed;
2356 }
2357
2358 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2359 reason = "speed/duplex";
2360 goto failed;
2361 }
2362
2363 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2364 ? DUPLEX_FULL : DUPLEX_HALF;
2365 skge->speed = yukon_speed(hw, phystat);
2366
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002367 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2368 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2369 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002370 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002371 break;
2372 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002373 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002374 break;
2375 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002376 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002377 break;
2378 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002379 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002380 }
2381
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002382 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002383 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002384 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002385 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002386 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002387 yukon_link_up(skge);
2388 return;
2389 }
2390
2391 if (istatus & PHY_M_IS_LSP_CHANGE)
2392 skge->speed = yukon_speed(hw, phystat);
2393
2394 if (istatus & PHY_M_IS_DUP_CHANGE)
2395 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2396 if (istatus & PHY_M_IS_LST_CHANGE) {
2397 if (phystat & PHY_M_PS_LINK_UP)
2398 yukon_link_up(skge);
2399 else
2400 yukon_link_down(skge);
2401 }
2402 return;
2403 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002404 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002405
2406 /* XXX restart autonegotiation? */
2407}
2408
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002409static void skge_phy_reset(struct skge_port *skge)
2410{
2411 struct skge_hw *hw = skge->hw;
2412 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002413 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002414
2415 netif_stop_queue(skge->netdev);
2416 netif_carrier_off(skge->netdev);
2417
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002418 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002419 if (is_genesis(hw)) {
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002420 genesis_reset(hw, port);
2421 genesis_mac_init(hw, port);
2422 } else {
2423 yukon_reset(hw, port);
2424 yukon_init(hw, port);
2425 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002426 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002427
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002428 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002429}
2430
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002431/* Basic MII support */
2432static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2433{
2434 struct mii_ioctl_data *data = if_mii(ifr);
2435 struct skge_port *skge = netdev_priv(dev);
2436 struct skge_hw *hw = skge->hw;
2437 int err = -EOPNOTSUPP;
2438
2439 if (!netif_running(dev))
2440 return -ENODEV; /* Phy still in reset */
2441
Joe Perches67777f92010-02-17 15:01:58 +00002442 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002443 case SIOCGMIIPHY:
2444 data->phy_id = hw->phy_addr;
2445
2446 /* fallthru */
2447 case SIOCGMIIREG: {
2448 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002449 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002450
2451 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002452 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2453 else
2454 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002455 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002456 data->val_out = val;
2457 break;
2458 }
2459
2460 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002461 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002462 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002463 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2464 data->val_in);
2465 else
2466 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2467 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002468 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002469 break;
2470 }
2471 return err;
2472}
2473
Linus Torvalds279e1da2007-11-15 08:44:36 -08002474static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002475{
2476 u32 end;
2477
Linus Torvalds279e1da2007-11-15 08:44:36 -08002478 start /= 8;
2479 len /= 8;
2480 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002481
2482 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2483 skge_write32(hw, RB_ADDR(q, RB_START), start);
2484 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2485 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002486 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002487
2488 if (q == Q_R1 || q == Q_R2) {
2489 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002490 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2491 start + (2*len)/3);
2492 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2493 start + (len/3));
2494 } else {
2495 /* Enable store & forward on Tx queue's because
2496 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2497 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002498 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002499 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002500
2501 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2502}
2503
2504/* Setup Bus Memory Interface */
2505static void skge_qset(struct skge_port *skge, u16 q,
2506 const struct skge_element *e)
2507{
2508 struct skge_hw *hw = skge->hw;
2509 u32 watermark = 0x600;
2510 u64 base = skge->dma + (e->desc - skge->mem);
2511
2512 /* optimization to reduce window on 32bit/33mhz */
2513 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2514 watermark /= 2;
2515
2516 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2517 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2518 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2519 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2520}
2521
2522static int skge_up(struct net_device *dev)
2523{
2524 struct skge_port *skge = netdev_priv(dev);
2525 struct skge_hw *hw = skge->hw;
2526 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002527 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002528 size_t rx_size, tx_size;
2529 int err;
2530
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002531 if (!is_valid_ether_addr(dev->dev_addr))
2532 return -EINVAL;
2533
Joe Perchesd7072042010-02-09 11:49:53 +00002534 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002535
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002536 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002537 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002538 else
2539 skge->rx_buf_size = RX_BUF_SIZE;
2540
2541
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002542 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2543 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2544 skge->mem_size = tx_size + rx_size;
2545 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2546 if (!skge->mem)
2547 return -ENOMEM;
2548
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002549 BUG_ON(skge->dma & 7);
2550
2551 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002552 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002553 err = -EINVAL;
2554 goto free_pci_mem;
2555 }
2556
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002557 memset(skge->mem, 0, skge->mem_size);
2558
Stephen Hemminger203babb2006-03-21 10:57:05 -08002559 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2560 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002561 goto free_pci_mem;
2562
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002563 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002564 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002565 goto free_rx_ring;
2566
Stephen Hemminger203babb2006-03-21 10:57:05 -08002567 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2568 skge->dma + rx_size);
2569 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002570 goto free_rx_ring;
2571
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002572 if (hw->ports == 1) {
2573 err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
2574 dev->name, hw);
2575 if (err) {
2576 netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
2577 hw->pdev->irq, err);
2578 goto free_tx_ring;
2579 }
2580 }
2581
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002582 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002583 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002584 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002585 genesis_mac_init(hw, port);
2586 else
2587 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002588 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002589
Stephen Hemminger29816d92007-11-26 11:54:48 -08002590 /* Configure RAMbuffers - equally between ports and tx/rx */
2591 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002592 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002593
Linus Torvalds279e1da2007-11-15 08:44:36 -08002594 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002595 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002596
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002597 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002598 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002599 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2600
2601 /* Start receiver BMU */
2602 wmb();
2603 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002604 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002605
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002606 spin_lock_irq(&hw->hw_lock);
2607 hw->intr_mask |= portmask[port];
2608 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002609 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002610 spin_unlock_irq(&hw->hw_lock);
2611
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002612 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613 return 0;
2614
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002615 free_tx_ring:
2616 kfree(skge->tx_ring.start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002617 free_rx_ring:
2618 skge_rx_clean(skge);
2619 kfree(skge->rx_ring.start);
2620 free_pci_mem:
2621 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002622 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623
2624 return err;
2625}
2626
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002627/* stop receiver */
2628static void skge_rx_stop(struct skge_hw *hw, int port)
2629{
2630 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2631 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2632 RB_RST_SET|RB_DIS_OP_MD);
2633 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2634}
2635
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002636static int skge_down(struct net_device *dev)
2637{
2638 struct skge_port *skge = netdev_priv(dev);
2639 struct skge_hw *hw = skge->hw;
2640 int port = skge->port;
2641
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002642 if (skge->mem == NULL)
2643 return 0;
2644
Joe Perchesd7072042010-02-09 11:49:53 +00002645 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002646
Michal Schmidtd119b392009-04-14 15:16:55 -07002647 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002648
stephen hemminger57d6fa32011-07-06 19:00:07 +00002649 if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002650 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002651
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002652 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002653 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002654
2655 spin_lock_irq(&hw->hw_lock);
2656 hw->intr_mask &= ~portmask[port];
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002657 skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
2658 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002659 spin_unlock_irq(&hw->hw_lock);
2660
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002661 if (hw->ports == 1)
2662 free_irq(hw->pdev->irq, hw);
2663
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002664 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002665 if (is_genesis(hw))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002666 genesis_stop(skge);
2667 else
2668 yukon_stop(skge);
2669
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002670 /* Stop transmitter */
2671 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2672 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2673 RB_RST_SET|RB_DIS_OP_MD);
2674
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002675
2676 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002677 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002678 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2679
2680 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002681 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2682 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002683
2684 /* Reset PCI FIFO */
2685 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2686 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2687
2688 /* Reset the RAM Buffer async Tx queue */
2689 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002690
2691 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002692
stephen hemminger57d6fa32011-07-06 19:00:07 +00002693 if (is_genesis(hw)) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002694 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2695 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002697 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2698 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699 }
2700
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002701 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002703 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002704 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002705 netif_tx_unlock_bh(dev);
2706
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707 skge_rx_clean(skge);
2708
2709 kfree(skge->rx_ring.start);
2710 kfree(skge->tx_ring.start);
2711 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002712 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002713 return 0;
2714}
2715
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002716static inline int skge_avail(const struct skge_ring *ring)
2717{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002718 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002719 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2720 + (ring->to_clean - ring->to_use) - 1;
2721}
2722
Stephen Hemminger613573252009-08-31 19:50:58 +00002723static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2724 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002725{
2726 struct skge_port *skge = netdev_priv(dev);
2727 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002728 struct skge_element *e;
2729 struct skge_tx_desc *td;
2730 int i;
2731 u32 control, len;
2732 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002733
Herbert Xu5b057c62006-06-23 02:06:41 -07002734 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002735 return NETDEV_TX_OK;
2736
Stephen Hemminger513f5332006-09-01 15:53:49 -07002737 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002738 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002739
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002740 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002741 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002742 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002743 e->skb = skb;
2744 len = skb_headlen(skb);
2745 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002746 dma_unmap_addr_set(e, mapaddr, map);
2747 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002748
2749 td->dma_lo = map;
2750 td->dma_hi = map >> 32;
2751
Patrick McHardy84fa7932006-08-29 16:44:56 -07002752 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002753 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002754
2755 /* This seems backwards, but it is what the sk98lin
2756 * does. Looks like hardware is wrong?
2757 */
Joe Perches8e95a202009-12-03 07:58:21 +00002758 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002759 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002760 control = BMU_TCP_CHECK;
2761 else
2762 control = BMU_UDP_CHECK;
2763
2764 td->csum_offs = 0;
2765 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002766 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002767 } else
2768 control = BMU_CHECK;
2769
2770 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002771 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002772 else {
2773 struct skge_tx_desc *tf = td;
2774
2775 control |= BMU_STFWD;
2776 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2777 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2778
Ian Campbell516733c2011-09-21 21:53:17 +00002779 map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
2780 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781
2782 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002783 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002785 BUG_ON(tf->control & BMU_OWN);
2786
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002787 tf->dma_lo = map;
2788 tf->dma_hi = (u64) map >> 32;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002789 dma_unmap_addr_set(e, mapaddr, map);
2790 dma_unmap_len_set(e, maplen, frag->size);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002791
2792 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2793 }
2794 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2795 }
2796 /* Make sure all the descriptors written */
2797 wmb();
2798 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2799 wmb();
2800
2801 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2802
Joe Perchesd7072042010-02-09 11:49:53 +00002803 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2804 "tx queued, slot %td, len %d\n",
2805 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002806
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002807 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002808 smp_wmb();
2809
Stephen Hemminger9db96472006-06-06 10:11:12 -07002810 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002811 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002812 netif_stop_queue(dev);
2813 }
2814
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002815 return NETDEV_TX_OK;
2816}
2817
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002818
2819/* Free resources associated with this reing element */
2820static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2821 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002822{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002823 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002824
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002825 /* skb header vs. fragment */
2826 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002827 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2828 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002829 PCI_DMA_TODEVICE);
2830 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002831 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2832 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002833 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002834
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002835 if (control & BMU_EOF) {
Joe Perchesd7072042010-02-09 11:49:53 +00002836 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
2837 "tx done slot %td\n", e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002838
Stephen Hemminger513f5332006-09-01 15:53:49 -07002839 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002840 }
2841}
2842
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002843/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002844static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002845{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002846 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002847 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002848
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002849 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2850 struct skge_tx_desc *td = e->desc;
2851 skge_tx_free(skge, e, td->control);
2852 td->control = 0;
2853 }
2854
2855 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002856}
2857
2858static void skge_tx_timeout(struct net_device *dev)
2859{
2860 struct skge_port *skge = netdev_priv(dev);
2861
Joe Perchesd7072042010-02-09 11:49:53 +00002862 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002863
2864 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002865 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002866 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002867}
2868
2869static int skge_change_mtu(struct net_device *dev, int new_mtu)
2870{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002871 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002872
Stephen Hemminger95566062005-06-27 11:33:02 -07002873 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874 return -EINVAL;
2875
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002876 if (!netif_running(dev)) {
2877 dev->mtu = new_mtu;
2878 return 0;
2879 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002880
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002881 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002882
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002883 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002884
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002885 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002886 if (err)
2887 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002888
2889 return err;
2890}
2891
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002892static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2893
2894static void genesis_add_filter(u8 filter[8], const u8 *addr)
2895{
2896 u32 crc, bit;
2897
2898 crc = ether_crc_le(ETH_ALEN, addr);
2899 bit = ~crc & 0x3f;
2900 filter[bit/8] |= 1 << (bit%8);
2901}
2902
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903static void genesis_set_multicast(struct net_device *dev)
2904{
2905 struct skge_port *skge = netdev_priv(dev);
2906 struct skge_hw *hw = skge->hw;
2907 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002908 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002909 u32 mode;
2910 u8 filter[8];
2911
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002912 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002913 mode |= XM_MD_ENA_HASH;
2914 if (dev->flags & IFF_PROMISC)
2915 mode |= XM_MD_ENA_PROM;
2916 else
2917 mode &= ~XM_MD_ENA_PROM;
2918
2919 if (dev->flags & IFF_ALLMULTI)
2920 memset(filter, 0xff, sizeof(filter));
2921 else {
2922 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002923
Joe Perches8e95a202009-12-03 07:58:21 +00002924 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2925 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002926 genesis_add_filter(filter, pause_mc_addr);
2927
Jiri Pirko22bedad32010-04-01 21:22:57 +00002928 netdev_for_each_mc_addr(ha, dev)
2929 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002930 }
2931
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002932 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002933 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002934}
2935
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002936static void yukon_add_filter(u8 filter[8], const u8 *addr)
2937{
2938 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2939 filter[bit/8] |= 1 << (bit%8);
2940}
2941
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002942static void yukon_set_multicast(struct net_device *dev)
2943{
2944 struct skge_port *skge = netdev_priv(dev);
2945 struct skge_hw *hw = skge->hw;
2946 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002947 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002948 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2949 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002950 u16 reg;
2951 u8 filter[8];
2952
2953 memset(filter, 0, sizeof(filter));
2954
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002955 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002956 reg |= GM_RXCR_UCF_ENA;
2957
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002958 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002959 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2960 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2961 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002962 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002963 reg &= ~GM_RXCR_MCF_ENA;
2964 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002965 reg |= GM_RXCR_MCF_ENA;
2966
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002967 if (rx_pause)
2968 yukon_add_filter(filter, pause_mc_addr);
2969
Jiri Pirko22bedad32010-04-01 21:22:57 +00002970 netdev_for_each_mc_addr(ha, dev)
2971 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002972 }
2973
2974
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002975 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002976 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002977 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002978 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002979 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002980 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002981 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002982 (u16)filter[6] | ((u16)filter[7] << 8));
2983
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002984 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002985}
2986
Stephen Hemminger383181a2005-09-19 15:37:16 -07002987static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2988{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002989 if (is_genesis(hw))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002990 return status >> XMR_FS_LEN_SHIFT;
2991 else
2992 return status >> GMR_FS_LEN_SHIFT;
2993}
2994
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002995static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2996{
stephen hemminger57d6fa32011-07-06 19:00:07 +00002997 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002998 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2999 else
3000 return (status & GMR_FS_ANY_ERR) ||
3001 (status & GMR_FS_RX_OK) == 0;
3002}
3003
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003004static void skge_set_multicast(struct net_device *dev)
3005{
3006 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003007
stephen hemminger57d6fa32011-07-06 19:00:07 +00003008 if (is_genesis(skge->hw))
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003009 genesis_set_multicast(dev);
3010 else
3011 yukon_set_multicast(dev);
3012
3013}
3014
Stephen Hemminger383181a2005-09-19 15:37:16 -07003015
3016/* Get receive buffer from descriptor.
3017 * Handles copy of small buffers and reallocation failures
3018 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003019static struct sk_buff *skge_rx_get(struct net_device *dev,
3020 struct skge_element *e,
3021 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003022{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003023 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003024 struct sk_buff *skb;
3025 u16 len = control & BMU_BBC;
3026
Joe Perchesd7072042010-02-09 11:49:53 +00003027 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3028 "rx slot %td status 0x%x len %d\n",
3029 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003030
3031 if (len > skge->rx_buf_size)
3032 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003033
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003034 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003035 goto error;
3036
3037 if (bad_phy_status(skge->hw, status))
3038 goto error;
3039
3040 if (phy_length(skge->hw, status) != len)
3041 goto error;
3042
3043 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003044 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003045 if (!skb)
3046 goto resubmit;
3047
Stephen Hemminger383181a2005-09-19 15:37:16 -07003048 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003049 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003050 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003051 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003052 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003053 dma_unmap_addr(e, mapaddr),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003054 len, PCI_DMA_FROMDEVICE);
3055 skge_rx_reuse(e, skge->rx_buf_size);
3056 } else {
3057 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003058
3059 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003060 if (!nskb)
3061 goto resubmit;
3062
3063 pci_unmap_single(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003064 dma_unmap_addr(e, mapaddr),
3065 dma_unmap_len(e, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003066 PCI_DMA_FROMDEVICE);
3067 skb = e->skb;
Joe Perches67777f92010-02-17 15:01:58 +00003068 prefetch(skb->data);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003069 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3070 }
3071
3072 skb_put(skb, len);
Michał Mirosławe92702b2011-03-31 01:01:35 +00003073
3074 if (dev->features & NETIF_F_RXCSUM) {
Stephen Hemminger383181a2005-09-19 15:37:16 -07003075 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003076 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003077 }
3078
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003079 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003080
3081 return skb;
3082error:
3083
Joe Perchesd7072042010-02-09 11:49:53 +00003084 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3085 "rx err, slot %td control 0x%x status 0x%x\n",
3086 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003087
stephen hemminger57d6fa32011-07-06 19:00:07 +00003088 if (is_genesis(skge->hw)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003089 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003090 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003091 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003092 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003093 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003094 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003095 } else {
3096 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003097 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003098 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003099 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003100 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003101 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003102 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003103
Stephen Hemminger383181a2005-09-19 15:37:16 -07003104resubmit:
3105 skge_rx_reuse(e, skge->rx_buf_size);
3106 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003107}
3108
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003109/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003110static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003111{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003112 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003113 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003114 struct skge_element *e;
3115
Stephen Hemminger513f5332006-09-01 15:53:49 -07003116 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003117
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003118 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003119 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003120
Stephen Hemminger992c9622007-03-16 14:01:30 -07003121 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003122 break;
3123
Stephen Hemminger992c9622007-03-16 14:01:30 -07003124 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003125 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003126 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003127
Stephen Hemminger992c9622007-03-16 14:01:30 -07003128 /* Can run lockless until we need to synchronize to restart queue. */
3129 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003130
Stephen Hemminger992c9622007-03-16 14:01:30 -07003131 if (unlikely(netif_queue_stopped(dev) &&
3132 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3133 netif_tx_lock(dev);
3134 if (unlikely(netif_queue_stopped(dev) &&
3135 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3136 netif_wake_queue(dev);
3137
3138 }
3139 netif_tx_unlock(dev);
3140 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003141}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003142
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003143static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003144{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003145 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3146 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003147 struct skge_hw *hw = skge->hw;
3148 struct skge_ring *ring = &skge->rx_ring;
3149 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003150 int work_done = 0;
3151
Stephen Hemminger513f5332006-09-01 15:53:49 -07003152 skge_tx_done(dev);
3153
3154 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3155
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003156 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003157 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003158 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003159 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003160
3161 rmb();
3162 control = rd->control;
3163 if (control & BMU_OWN)
3164 break;
3165
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003166 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003167 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003168 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003169 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003170 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003171 }
3172 ring->to_clean = e;
3173
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174 /* restart receiver */
3175 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003176 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003177
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003178 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003179 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003180
Eric Dumazet86cac582010-08-31 18:25:32 +00003181 napi_gro_flush(napi);
Marin Mitov6ef29772008-03-23 10:20:09 +02003182 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003183 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003184 hw->intr_mask |= napimask[skge->port];
3185 skge_write32(hw, B0_IMSK, hw->intr_mask);
3186 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003187 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003188 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003189
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003190 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003191}
3192
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003193/* Parity errors seem to happen when Genesis is connected to a switch
3194 * with no other ports present. Heartbeat error??
3195 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003196static void skge_mac_parity(struct skge_hw *hw, int port)
3197{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003198 struct net_device *dev = hw->dev[port];
3199
Stephen Hemmingerda007722007-10-16 12:15:52 -07003200 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003201
stephen hemminger57d6fa32011-07-06 19:00:07 +00003202 if (is_genesis(hw))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003203 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003204 MFF_CLR_PERR);
3205 else
3206 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003207 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003208 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3210}
3211
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003212static void skge_mac_intr(struct skge_hw *hw, int port)
3213{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003214 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215 genesis_mac_intr(hw, port);
3216 else
3217 yukon_mac_intr(hw, port);
3218}
3219
3220/* Handle device specific framing and timeout interrupts */
3221static void skge_error_irq(struct skge_hw *hw)
3222{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003223 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003224 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3225
stephen hemminger57d6fa32011-07-06 19:00:07 +00003226 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 /* clear xmac errors */
3228 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003229 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003230 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003231 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003232 } else {
3233 /* Timestamp (unused) overflow */
3234 if (hwstatus & IS_IRQ_TIST_OV)
3235 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003236 }
3237
3238 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003239 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003240 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3241 }
3242
3243 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003244 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003245 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3246 }
3247
3248 if (hwstatus & IS_M1_PAR_ERR)
3249 skge_mac_parity(hw, 0);
3250
3251 if (hwstatus & IS_M2_PAR_ERR)
3252 skge_mac_parity(hw, 1);
3253
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003254 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003255 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3256 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003257 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003258 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003260 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003261 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3262 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003264 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003265
3266 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003267 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268
Stephen Hemminger1479d132007-02-02 08:22:52 -08003269 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3270 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003271
Stephen Hemminger1479d132007-02-02 08:22:52 -08003272 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3273 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003274
3275 /* Write the error bits back to clear them. */
3276 pci_status &= PCI_STATUS_ERROR_BITS;
3277 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003278 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003279 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003280 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003281 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003282
Stephen Hemminger050ec182005-08-16 14:00:54 -07003283 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003284 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3285 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003286 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003287 hw->intr_mask &= ~IS_HW_ERR;
3288 }
3289 }
3290}
3291
3292/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003293 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003294 * because accessing phy registers requires spin wait which might
3295 * cause excess interrupt latency.
3296 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003297static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003298{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003299 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003300 int port;
3301
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003302 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003303 struct net_device *dev = hw->dev[port];
3304
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003305 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003306 struct skge_port *skge = netdev_priv(dev);
3307
3308 spin_lock(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003309 if (!is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003310 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003311 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003312 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003313 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003314 }
3315 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003316
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003317 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003318 hw->intr_mask |= IS_EXT_REG;
3319 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003320 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003321 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003322}
3323
David Howells7d12e782006-10-05 14:55:46 +01003324static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003325{
3326 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003327 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003328 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003329
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003330 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003331 /* Reading this register masks IRQ */
3332 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003333 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003334 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003335
Stephen Hemminger29365c92006-09-01 15:53:48 -07003336 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003337 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003338 if (status & IS_EXT_REG) {
3339 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003340 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003341 }
3342
Stephen Hemminger513f5332006-09-01 15:53:49 -07003343 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003344 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003345 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003347 }
3348
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003349 if (status & IS_PA_TO_TX1)
3350 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3351
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003352 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003353 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003354 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3355 }
3356
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003357
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003358 if (status & IS_MAC1)
3359 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003360
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003361 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003362 struct skge_port *skge = netdev_priv(hw->dev[1]);
3363
Stephen Hemminger513f5332006-09-01 15:53:49 -07003364 if (status & (IS_XA2_F|IS_R2_F)) {
3365 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003366 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003367 }
3368
3369 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003370 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003371 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3372 }
3373
3374 if (status & IS_PA_TO_TX2)
3375 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3376
3377 if (status & IS_MAC2)
3378 skge_mac_intr(hw, 1);
3379 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003380
3381 if (status & IS_HW_ERR)
3382 skge_error_irq(hw);
3383
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003384 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003385 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003386out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003387 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003388
Stephen Hemminger29365c92006-09-01 15:53:48 -07003389 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003390}
3391
3392#ifdef CONFIG_NET_POLL_CONTROLLER
3393static void skge_netpoll(struct net_device *dev)
3394{
3395 struct skge_port *skge = netdev_priv(dev);
3396
3397 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003398 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003399 enable_irq(dev->irq);
3400}
3401#endif
3402
3403static int skge_set_mac_address(struct net_device *dev, void *p)
3404{
3405 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003406 struct skge_hw *hw = skge->hw;
3407 unsigned port = skge->port;
3408 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003409 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003410
3411 if (!is_valid_ether_addr(addr->sa_data))
3412 return -EADDRNOTAVAIL;
3413
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003414 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003415
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003416 if (!netif_running(dev)) {
3417 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3418 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3419 } else {
3420 /* disable Rx */
3421 spin_lock_bh(&hw->phy_lock);
3422 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3423 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003424
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003425 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3426 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003427
stephen hemminger57d6fa32011-07-06 19:00:07 +00003428 if (is_genesis(hw))
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003429 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3430 else {
3431 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3432 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3433 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003434
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003435 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3436 spin_unlock_bh(&hw->phy_lock);
3437 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003438
3439 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440}
3441
3442static const struct {
3443 u8 id;
3444 const char *name;
3445} skge_chips[] = {
3446 { CHIP_ID_GENESIS, "Genesis" },
3447 { CHIP_ID_YUKON, "Yukon" },
3448 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3449 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003450};
3451
3452static const char *skge_board_name(const struct skge_hw *hw)
3453{
3454 int i;
3455 static char buf[16];
3456
3457 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3458 if (skge_chips[i].id == hw->chip_id)
3459 return skge_chips[i].name;
3460
3461 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3462 return buf;
3463}
3464
3465
3466/*
3467 * Setup the board data structure, but don't bring up
3468 * the port(s)
3469 */
3470static int skge_reset(struct skge_hw *hw)
3471{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003472 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003473 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003474 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003475 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003476
3477 ctst = skge_read16(hw, B0_CTST);
3478
3479 /* do a SW reset */
3480 skge_write8(hw, B0_CTST, CS_RST_SET);
3481 skge_write8(hw, B0_CTST, CS_RST_CLR);
3482
3483 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003484 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3485 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003486
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003487 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3488 pci_write_config_word(hw->pdev, PCI_STATUS,
3489 pci_status | PCI_STATUS_ERROR_BITS);
3490 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003491 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3492
3493 /* restore CLK_RUN bits (for Yukon-Lite) */
3494 skge_write16(hw, B0_CTST,
3495 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3496
3497 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003498 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003499 pmd_type = skge_read8(hw, B2_PMD_TYP);
3500 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003501
Stephen Hemminger95566062005-06-27 11:33:02 -07003502 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003503 case CHIP_ID_GENESIS:
stephen hemminger57d6fa32011-07-06 19:00:07 +00003504#ifdef CONFIG_SKGE_GENESIS
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003505 switch (hw->phy_type) {
3506 case SK_PHY_XMAC:
3507 hw->phy_addr = PHY_ADDR_XMAC;
3508 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003509 case SK_PHY_BCOM:
3510 hw->phy_addr = PHY_ADDR_BCOM;
3511 break;
3512 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003513 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3514 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003515 return -EOPNOTSUPP;
3516 }
3517 break;
stephen hemminger57d6fa32011-07-06 19:00:07 +00003518#else
3519 dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
3520 return -EOPNOTSUPP;
3521#endif
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003522
3523 case CHIP_ID_YUKON:
3524 case CHIP_ID_YUKON_LITE:
3525 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003526 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003527 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003528
3529 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003530 break;
3531
3532 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003533 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3534 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003535 return -EOPNOTSUPP;
3536 }
3537
Stephen Hemminger981d0372005-06-27 11:33:06 -07003538 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3539 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3540 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003541
3542 /* read the adapters RAM size */
3543 t8 = skge_read8(hw, B2_E_0);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003544 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003545 if (t8 == 3) {
3546 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003547 hw->ram_size = 0x100000;
3548 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003549 } else
3550 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003551 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003552 hw->ram_size = 0x20000;
3553 else
3554 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003555
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003556 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003557
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003558 /* Use PHY IRQ for all but fiber based Genesis board */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003559 if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003560 hw->intr_mask |= IS_EXT_REG;
3561
stephen hemminger57d6fa32011-07-06 19:00:07 +00003562 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003563 genesis_init(hw);
3564 else {
3565 /* switch power to VCC (WA for VAUX problem) */
3566 skge_write8(hw, B0_POWER_CTRL,
3567 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003568
Stephen Hemminger050ec182005-08-16 14:00:54 -07003569 /* avoid boards with stuck Hardware error bits */
3570 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3571 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003572 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003573 hw->intr_mask &= ~IS_HW_ERR;
3574 }
3575
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003576 /* Clear PHY COMA */
3577 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3578 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3579 reg &= ~PCI_PHY_COMA;
3580 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3581 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3582
3583
Stephen Hemminger981d0372005-06-27 11:33:06 -07003584 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003585 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3586 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003587 }
3588 }
3589
3590 /* turn off hardware timer (unused) */
3591 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3592 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3593 skge_write8(hw, B0_LED, LED_STAT_ON);
3594
3595 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003596 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003597 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003598
3599 /* Initialize ram interface */
3600 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3601
3602 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3603 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3604 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3605 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3606 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3607 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3608 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3609 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3610 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3611 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3612 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3613 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3614
3615 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3616
3617 /* Set interrupt moderation for Transmit only
3618 * Receive interrupts avoided by NAPI
3619 */
3620 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3621 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3622 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3623
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003624 /* Leave irq disabled until first port is brought up. */
3625 skge_write32(hw, B0_IMSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003626
Stephen Hemminger981d0372005-06-27 11:33:06 -07003627 for (i = 0; i < hw->ports; i++) {
stephen hemminger57d6fa32011-07-06 19:00:07 +00003628 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003629 genesis_reset(hw, i);
3630 else
3631 yukon_reset(hw, i);
3632 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003633
3634 return 0;
3635}
3636
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003637
3638#ifdef CONFIG_SKGE_DEBUG
3639
3640static struct dentry *skge_debug;
3641
3642static int skge_debug_show(struct seq_file *seq, void *v)
3643{
3644 struct net_device *dev = seq->private;
3645 const struct skge_port *skge = netdev_priv(dev);
3646 const struct skge_hw *hw = skge->hw;
3647 const struct skge_element *e;
3648
3649 if (!netif_running(dev))
3650 return -ENETDOWN;
3651
3652 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3653 skge_read32(hw, B0_IMSK));
3654
3655 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3656 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3657 const struct skge_tx_desc *t = e->desc;
3658 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3659 t->control, t->dma_hi, t->dma_lo, t->status,
3660 t->csum_offs, t->csum_write, t->csum_start);
3661 }
3662
Frans Pop2381a552010-03-24 07:57:36 +00003663 seq_printf(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003664 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3665 const struct skge_rx_desc *r = e->desc;
3666
3667 if (r->control & BMU_OWN)
3668 break;
3669
3670 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3671 r->control, r->dma_hi, r->dma_lo, r->status,
3672 r->timestamp, r->csum1, r->csum1_start);
3673 }
3674
3675 return 0;
3676}
3677
3678static int skge_debug_open(struct inode *inode, struct file *file)
3679{
3680 return single_open(file, skge_debug_show, inode->i_private);
3681}
3682
3683static const struct file_operations skge_debug_fops = {
3684 .owner = THIS_MODULE,
3685 .open = skge_debug_open,
3686 .read = seq_read,
3687 .llseek = seq_lseek,
3688 .release = single_release,
3689};
3690
3691/*
3692 * Use network device events to create/remove/rename
3693 * debugfs file entries
3694 */
3695static int skge_device_event(struct notifier_block *unused,
3696 unsigned long event, void *ptr)
3697{
3698 struct net_device *dev = ptr;
3699 struct skge_port *skge;
3700 struct dentry *d;
3701
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003702 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003703 goto done;
3704
3705 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003706 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003707 case NETDEV_CHANGENAME:
3708 if (skge->debugfs) {
3709 d = debugfs_rename(skge_debug, skge->debugfs,
3710 skge_debug, dev->name);
3711 if (d)
3712 skge->debugfs = d;
3713 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003714 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003715 debugfs_remove(skge->debugfs);
3716 }
3717 }
3718 break;
3719
3720 case NETDEV_GOING_DOWN:
3721 if (skge->debugfs) {
3722 debugfs_remove(skge->debugfs);
3723 skge->debugfs = NULL;
3724 }
3725 break;
3726
3727 case NETDEV_UP:
3728 d = debugfs_create_file(dev->name, S_IRUGO,
3729 skge_debug, dev,
3730 &skge_debug_fops);
3731 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003732 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003733 else
3734 skge->debugfs = d;
3735 break;
3736 }
3737
3738done:
3739 return NOTIFY_DONE;
3740}
3741
3742static struct notifier_block skge_notifier = {
3743 .notifier_call = skge_device_event,
3744};
3745
3746
3747static __init void skge_debug_init(void)
3748{
3749 struct dentry *ent;
3750
3751 ent = debugfs_create_dir("skge", NULL);
3752 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003753 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003754 return;
3755 }
3756
3757 skge_debug = ent;
3758 register_netdevice_notifier(&skge_notifier);
3759}
3760
3761static __exit void skge_debug_cleanup(void)
3762{
3763 if (skge_debug) {
3764 unregister_netdevice_notifier(&skge_notifier);
3765 debugfs_remove(skge_debug);
3766 skge_debug = NULL;
3767 }
3768}
3769
3770#else
3771#define skge_debug_init()
3772#define skge_debug_cleanup()
3773#endif
3774
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003775static const struct net_device_ops skge_netdev_ops = {
3776 .ndo_open = skge_up,
3777 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003778 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003779 .ndo_do_ioctl = skge_ioctl,
3780 .ndo_get_stats = skge_get_stats,
3781 .ndo_tx_timeout = skge_tx_timeout,
3782 .ndo_change_mtu = skge_change_mtu,
3783 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003784 .ndo_set_rx_mode = skge_set_multicast,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003785 .ndo_set_mac_address = skge_set_mac_address,
3786#ifdef CONFIG_NET_POLL_CONTROLLER
3787 .ndo_poll_controller = skge_netpoll,
3788#endif
3789};
3790
3791
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003792/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003793static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3794 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003795{
3796 struct skge_port *skge;
3797 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3798
3799 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003800 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003801 return NULL;
3802 }
3803
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003804 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003805 dev->netdev_ops = &skge_netdev_ops;
3806 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003807 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003808 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003809
Stephen Hemminger981d0372005-06-27 11:33:06 -07003810 if (highmem)
3811 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003812
3813 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003814 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003815 skge->netdev = dev;
3816 skge->hw = hw;
3817 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003818
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003819 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3820 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3821
3822 /* Auto speed and flow control */
3823 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003824 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003825 skge->duplex = -1;
3826 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003827 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003828
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003829 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003830 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003831 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3832 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833
3834 hw->dev[port] = dev;
3835
3836 skge->port = port;
3837
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003838 /* Only used for Genesis XMAC */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003839 if (is_genesis(hw))
3840 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
3841 else {
Michał Mirosławe92702b2011-03-31 01:01:35 +00003842 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3843 NETIF_F_RXCSUM;
3844 dev->features |= dev->hw_features;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003845 }
3846
3847 /* read the mac address */
3848 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003849 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003851 return dev;
3852}
3853
3854static void __devinit skge_show_addr(struct net_device *dev)
3855{
3856 const struct skge_port *skge = netdev_priv(dev);
3857
Joe Perchesd7072042010-02-09 11:49:53 +00003858 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003859}
3860
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003861static int only_32bit_dma;
3862
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863static int __devinit skge_probe(struct pci_dev *pdev,
3864 const struct pci_device_id *ent)
3865{
3866 struct net_device *dev, *dev1;
3867 struct skge_hw *hw;
3868 int err, using_dac = 0;
3869
Stephen Hemminger203babb2006-03-21 10:57:05 -08003870 err = pci_enable_device(pdev);
3871 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003872 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003873 goto err_out;
3874 }
3875
Stephen Hemminger203babb2006-03-21 10:57:05 -08003876 err = pci_request_regions(pdev, DRV_NAME);
3877 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003878 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003879 goto err_out_disable_pdev;
3880 }
3881
3882 pci_set_master(pdev);
3883
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003884 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003885 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003886 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003887 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003888 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003889 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003890 }
3891
3892 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003893 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003894 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003895 }
3896
3897#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003898 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003899 {
3900 u32 reg;
3901
3902 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3903 reg |= PCI_REV_DESC;
3904 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3905 }
3906#endif
3907
3908 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003909 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003910 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003911 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003912 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003913 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914 goto err_out_free_regions;
3915 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003916 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003917
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003918 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003919 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003920 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003921 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003922
3923 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3924 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003925 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003926 goto err_out_free_hw;
3927 }
3928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003929 err = skge_reset(hw);
3930 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003931 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003932
Joe Perchesf15063c2010-02-17 15:01:57 +00003933 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3934 DRV_VERSION,
3935 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3936 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003938 dev = skge_devinit(hw, 0, using_dac);
3939 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003940 goto err_out_led_off;
3941
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003942 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003943 if (!is_valid_ether_addr(dev->dev_addr))
3944 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003945
Stephen Hemminger203babb2006-03-21 10:57:05 -08003946 err = register_netdev(dev);
3947 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003948 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003949 goto err_out_free_netdev;
3950 }
3951
3952 skge_show_addr(dev);
3953
Mike McCormackf1914222009-09-23 03:50:36 +00003954 if (hw->ports > 1) {
3955 dev1 = skge_devinit(hw, 1, using_dac);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003956 if (!dev1) {
3957 err = -ENOMEM;
3958 goto err_out_unregister;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003959 }
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003960
3961 err = register_netdev(dev1);
3962 if (err) {
3963 dev_err(&pdev->dev, "cannot register second net device\n");
3964 goto err_out_free_dev1;
3965 }
3966
3967 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
3968 hw->irq_name, hw);
3969 if (err) {
3970 dev_err(&pdev->dev, "cannot assign irq %d\n",
3971 pdev->irq);
3972 goto err_out_unregister_dev1;
3973 }
3974
3975 skge_show_addr(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003976 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003977 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003978
3979 return 0;
3980
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003981err_out_unregister_dev1:
3982 unregister_netdev(dev1);
3983err_out_free_dev1:
3984 free_netdev(dev1);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003985err_out_unregister:
3986 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003987err_out_free_netdev:
3988 free_netdev(dev);
3989err_out_led_off:
3990 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003991err_out_iounmap:
3992 iounmap(hw->regs);
3993err_out_free_hw:
3994 kfree(hw);
3995err_out_free_regions:
3996 pci_release_regions(pdev);
3997err_out_disable_pdev:
3998 pci_disable_device(pdev);
3999 pci_set_drvdata(pdev, NULL);
4000err_out:
4001 return err;
4002}
4003
4004static void __devexit skge_remove(struct pci_dev *pdev)
4005{
4006 struct skge_hw *hw = pci_get_drvdata(pdev);
4007 struct net_device *dev0, *dev1;
4008
Stephen Hemminger95566062005-06-27 11:33:02 -07004009 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004010 return;
4011
Joe Perches67777f92010-02-17 15:01:58 +00004012 dev1 = hw->dev[1];
4013 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004014 unregister_netdev(dev1);
4015 dev0 = hw->dev[0];
4016 unregister_netdev(dev0);
4017
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004018 tasklet_disable(&hw->phy_task);
4019
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004020 spin_lock_irq(&hw->hw_lock);
4021 hw->intr_mask = 0;
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004022
4023 if (hw->ports > 1) {
4024 skge_write32(hw, B0_IMSK, 0);
4025 skge_read32(hw, B0_IMSK);
4026 free_irq(pdev->irq, hw);
4027 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004028 spin_unlock_irq(&hw->hw_lock);
4029
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004030 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004031 skge_write8(hw, B0_CTST, CS_RST_SET);
4032
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004033 if (hw->ports > 1)
4034 free_irq(pdev->irq, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004035 pci_release_regions(pdev);
4036 pci_disable_device(pdev);
4037 if (dev1)
4038 free_netdev(dev1);
4039 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004040
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004041 iounmap(hw->regs);
4042 kfree(hw);
4043 pci_set_drvdata(pdev, NULL);
4044}
4045
4046#ifdef CONFIG_PM
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004047static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004048{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004049 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004051 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004052
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004053 if (!hw)
4054 return 0;
4055
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004056 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004057 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004058 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004059
Stephen Hemmingera504e642007-02-02 08:22:53 -08004060 if (netif_running(dev))
4061 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004062
Stephen Hemmingera504e642007-02-02 08:22:53 -08004063 if (skge->wol)
4064 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004065 }
4066
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004067 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004068
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004069 return 0;
4070}
4071
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004072static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004073{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004074 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004075 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004076 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004077
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004078 if (!hw)
4079 return 0;
4080
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004081 err = skge_reset(hw);
4082 if (err)
4083 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004084
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004085 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004086 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004087
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004088 if (netif_running(dev)) {
4089 err = skge_up(dev);
4090
4091 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004092 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004093 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004094 goto out;
4095 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004096 }
4097 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004098out:
4099 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004100}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004101
4102static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4103#define SKGE_PM_OPS (&skge_pm_ops)
4104
4105#else
4106
4107#define SKGE_PM_OPS NULL
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004108#endif
4109
Stephen Hemminger692412b2007-04-09 15:32:45 -07004110static void skge_shutdown(struct pci_dev *pdev)
4111{
4112 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004113 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004114
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004115 if (!hw)
4116 return;
4117
Stephen Hemminger692412b2007-04-09 15:32:45 -07004118 for (i = 0; i < hw->ports; i++) {
4119 struct net_device *dev = hw->dev[i];
4120 struct skge_port *skge = netdev_priv(dev);
4121
4122 if (skge->wol)
4123 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004124 }
4125
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004126 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004127 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004128}
4129
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004130static struct pci_driver skge_driver = {
4131 .name = DRV_NAME,
4132 .id_table = skge_id_table,
4133 .probe = skge_probe,
4134 .remove = __devexit_p(skge_remove),
Stephen Hemminger692412b2007-04-09 15:32:45 -07004135 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004136 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004137};
4138
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004139static struct dmi_system_id skge_32bit_dma_boards[] = {
4140 {
4141 .ident = "Gigabyte nForce boards",
4142 .matches = {
4143 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4144 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4145 },
4146 },
4147 {}
4148};
4149
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004150static int __init skge_init_module(void)
4151{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004152 if (dmi_check_system(skge_32bit_dma_boards))
4153 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004154 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004155 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004156}
4157
4158static void __exit skge_cleanup_module(void)
4159{
4160 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004161 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004162}
4163
4164module_init(skge_init_module);
4165module_exit(skge_cleanup_module);