blob: 2fda60105b3c167ef2062be995755c59aef6050c [file] [log] [blame]
Rob Clarkf5f94542012-12-04 13:59:12 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_irq.c
Rob Clarkf5f94542012-12-04 13:59:12 -06003 *
4 * Copyright (C) 2012 Texas Instruments
5 * Author: Rob Clark <rob.clark@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "omap_drv.h"
21
22static DEFINE_SPINLOCK(list_lock);
23
Rob Clarkf5f94542012-12-04 13:59:12 -060024/* call with list_lock and dispc runtime held */
25static void omap_irq_update(struct drm_device *dev)
26{
27 struct omap_drm_private *priv = dev->dev_private;
28 struct omap_drm_irq *irq;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +030029 uint32_t irqmask = priv->irq_mask;
Rob Clarkf5f94542012-12-04 13:59:12 -060030
Tomi Valkeinen8519c622014-11-28 14:34:16 +020031 assert_spin_locked(&list_lock);
Rob Clarkf5f94542012-12-04 13:59:12 -060032
33 list_for_each_entry(irq, &priv->irq_list, node)
34 irqmask |= irq->irqmask;
35
36 DBG("irqmask=%08x", irqmask);
37
38 dispc_write_irqenable(irqmask);
39 dispc_read_irqenable(); /* flush posted write */
40}
41
Laurent Pinchartda06a922016-04-19 01:09:31 +030042static void omap_irq_register(struct drm_device *dev, struct omap_drm_irq *irq)
Rob Clarkf5f94542012-12-04 13:59:12 -060043{
44 struct omap_drm_private *priv = dev->dev_private;
45 unsigned long flags;
46
Laurent Pinchartda06a922016-04-19 01:09:31 +030047 dispc_runtime_get();
Rob Clarkf5f94542012-12-04 13:59:12 -060048 spin_lock_irqsave(&list_lock, flags);
49
50 if (!WARN_ON(irq->registered)) {
51 irq->registered = true;
52 list_add(&irq->node, &priv->irq_list);
53 omap_irq_update(dev);
54 }
55
56 spin_unlock_irqrestore(&list_lock, flags);
57 dispc_runtime_put();
58}
59
Laurent Pinchartda06a922016-04-19 01:09:31 +030060static void omap_irq_unregister(struct drm_device *dev,
61 struct omap_drm_irq *irq)
Rob Clarkf5f94542012-12-04 13:59:12 -060062{
63 unsigned long flags;
64
Laurent Pinchartda06a922016-04-19 01:09:31 +030065 dispc_runtime_get();
Rob Clarkf5f94542012-12-04 13:59:12 -060066 spin_lock_irqsave(&list_lock, flags);
67
68 if (!WARN_ON(!irq->registered)) {
69 irq->registered = false;
70 list_del(&irq->node);
71 omap_irq_update(dev);
72 }
73
74 spin_unlock_irqrestore(&list_lock, flags);
75 dispc_runtime_put();
76}
77
78struct omap_irq_wait {
79 struct omap_drm_irq irq;
80 int count;
81};
82
83static DECLARE_WAIT_QUEUE_HEAD(wait_event);
84
85static void wait_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
86{
87 struct omap_irq_wait *wait =
88 container_of(irq, struct omap_irq_wait, irq);
89 wait->count--;
90 wake_up_all(&wait_event);
91}
92
93struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
94 uint32_t irqmask, int count)
95{
96 struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
97 wait->irq.irq = wait_irq;
98 wait->irq.irqmask = irqmask;
99 wait->count = count;
100 omap_irq_register(dev, &wait->irq);
101 return wait;
102}
103
104int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
105 unsigned long timeout)
106{
107 int ret = wait_event_timeout(wait_event, (wait->count <= 0), timeout);
108 omap_irq_unregister(dev, &wait->irq);
109 kfree(wait);
110 if (ret == 0)
111 return -1;
112 return 0;
113}
114
115/**
116 * enable_vblank - enable vblank interrupt events
117 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200118 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600119 *
120 * Enable vblank interrupts for @crtc. If the device doesn't have
121 * a hardware vblank counter, this routine should be a no-op, since
122 * interrupts will have to stay on to keep the count accurate.
123 *
124 * RETURNS
125 * Zero on success, appropriate errno if the given @crtc's vblank
126 * interrupt cannot be enabled.
127 */
Thierry Reding88e72712015-09-24 18:35:31 +0200128int omap_irq_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600129{
130 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200131 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600132 unsigned long flags;
133
Thierry Reding88e72712015-09-24 18:35:31 +0200134 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600135
Rob Clarkf5f94542012-12-04 13:59:12 -0600136 spin_lock_irqsave(&list_lock, flags);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300137 priv->irq_mask |= pipe2vbl(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600138 omap_irq_update(dev);
139 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600140
141 return 0;
142}
143
144/**
145 * disable_vblank - disable vblank interrupt events
146 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200147 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600148 *
149 * Disable vblank interrupts for @crtc. If the device doesn't have
150 * a hardware vblank counter, this routine should be a no-op, since
151 * interrupts will have to stay on to keep the count accurate.
152 */
Thierry Reding88e72712015-09-24 18:35:31 +0200153void omap_irq_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600154{
155 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200156 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600157 unsigned long flags;
158
Thierry Reding88e72712015-09-24 18:35:31 +0200159 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600160
Rob Clarkf5f94542012-12-04 13:59:12 -0600161 spin_lock_irqsave(&list_lock, flags);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300162 priv->irq_mask &= ~pipe2vbl(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600163 omap_irq_update(dev);
164 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600165}
166
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300167static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
168 u32 irqstatus)
169{
170 static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
171 DEFAULT_RATELIMIT_BURST);
172 static const struct {
173 const char *name;
174 u32 mask;
175 } sources[] = {
176 { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
177 { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
178 { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
179 { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
180 };
181
182 const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
183 | DISPC_IRQ_VID1_FIFO_UNDERFLOW
184 | DISPC_IRQ_VID2_FIFO_UNDERFLOW
185 | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
186 unsigned int i;
187
188 spin_lock(&list_lock);
189 irqstatus &= priv->irq_mask & mask;
190 spin_unlock(&list_lock);
191
192 if (!irqstatus)
193 return;
194
195 if (!__ratelimit(&_rs))
196 return;
197
198 DRM_ERROR("FIFO underflow on ");
199
200 for (i = 0; i < ARRAY_SIZE(sources); ++i) {
201 if (sources[i].mask & irqstatus)
202 pr_cont("%s ", sources[i].name);
203 }
204
205 pr_cont("(0x%08x)\n", irqstatus);
206}
207
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300208static void omap_irq_ocp_error_handler(u32 irqstatus)
209{
210 if (!(irqstatus & DISPC_IRQ_OCP_ERR))
211 return;
212
213 DRM_ERROR("OCP error\n");
214}
215
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200216static irqreturn_t omap_irq_handler(int irq, void *arg)
Rob Clarkf5f94542012-12-04 13:59:12 -0600217{
218 struct drm_device *dev = (struct drm_device *) arg;
219 struct omap_drm_private *priv = dev->dev_private;
220 struct omap_drm_irq *handler, *n;
221 unsigned long flags;
222 unsigned int id;
223 u32 irqstatus;
224
225 irqstatus = dispc_read_irqstatus();
226 dispc_clear_irqstatus(irqstatus);
227 dispc_read_irqstatus(); /* flush posted write */
228
229 VERB("irqs: %08x", irqstatus);
230
Archit Taneja0d8f3712013-03-26 19:15:19 +0530231 for (id = 0; id < priv->num_crtcs; id++) {
232 struct drm_crtc *crtc = priv->crtcs[id];
Laurent Pincharte0519af2015-05-28 00:21:29 +0300233 enum omap_channel channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530234
Laurent Pinchart14389a32016-04-19 01:43:03 +0300235 if (irqstatus & pipe2vbl(crtc)) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600236 drm_handle_vblank(dev, id);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300237 omap_crtc_vblank_irq(crtc);
238 }
Laurent Pincharte0519af2015-05-28 00:21:29 +0300239
240 if (irqstatus & dispc_mgr_get_sync_lost_irq(channel))
241 omap_crtc_error_irq(crtc, irqstatus);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530242 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600243
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300244 omap_irq_ocp_error_handler(irqstatus);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300245 omap_irq_fifo_underflow(priv, irqstatus);
246
Rob Clarkf5f94542012-12-04 13:59:12 -0600247 spin_lock_irqsave(&list_lock, flags);
248 list_for_each_entry_safe(handler, n, &priv->irq_list, node) {
249 if (handler->irqmask & irqstatus) {
250 spin_unlock_irqrestore(&list_lock, flags);
251 handler->irq(handler, handler->irqmask & irqstatus);
252 spin_lock_irqsave(&list_lock, flags);
253 }
254 }
255 spin_unlock_irqrestore(&list_lock, flags);
256
257 return IRQ_HANDLED;
258}
259
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300260static const u32 omap_underflow_irqs[] = {
261 [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
262 [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
263 [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
264 [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
265};
266
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200267/*
268 * We need a special version, instead of just using drm_irq_install(),
269 * because we need to register the irq via omapdss. Once omapdss and
270 * omapdrm are merged together we can assign the dispc hwmod data to
271 * ourselves and drop these and just use drm_irq_{install,uninstall}()
272 */
Rob Clarkf5f94542012-12-04 13:59:12 -0600273
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200274int omap_drm_irq_install(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600275{
276 struct omap_drm_private *priv = dev->dev_private;
Laurent Pincharte0519af2015-05-28 00:21:29 +0300277 unsigned int num_mgrs = dss_feat_get_num_mgrs();
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300278 unsigned int max_planes;
279 unsigned int i;
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200280 int ret;
Rob Clarkf5f94542012-12-04 13:59:12 -0600281
282 INIT_LIST_HEAD(&priv->irq_list);
283
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300284 priv->irq_mask = DISPC_IRQ_OCP_ERR;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300285
286 max_planes = min(ARRAY_SIZE(priv->planes),
287 ARRAY_SIZE(omap_underflow_irqs));
288 for (i = 0; i < max_planes; ++i) {
289 if (priv->planes[i])
290 priv->irq_mask |= omap_underflow_irqs[i];
291 }
292
Laurent Pincharte0519af2015-05-28 00:21:29 +0300293 for (i = 0; i < num_mgrs; ++i)
294 priv->irq_mask |= dispc_mgr_get_sync_lost_irq(i);
295
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200296 dispc_runtime_get();
297 dispc_clear_irqstatus(0xffffffff);
298 dispc_runtime_put();
299
300 ret = dispc_request_irq(omap_irq_handler, dev);
301 if (ret < 0)
302 return ret;
303
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200304 dev->irq_enabled = true;
305
Rob Clarkf5f94542012-12-04 13:59:12 -0600306 return 0;
307}
308
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200309void omap_drm_irq_uninstall(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600310{
311 unsigned long irqflags;
Ville Syrjälä44238432013-10-04 14:53:37 +0300312 int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600313
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200314 if (!dev->irq_enabled)
315 return;
Rob Clarkf5f94542012-12-04 13:59:12 -0600316
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200317 dev->irq_enabled = false;
318
319 /* Wake up any waiters so they don't hang. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600320 if (dev->num_crtcs) {
321 spin_lock_irqsave(&dev->vbl_lock, irqflags);
322 for (i = 0; i < dev->num_crtcs; i++) {
Daniel Vetter57ed0f72013-12-11 11:34:43 +0100323 wake_up(&dev->vblank[i].queue);
Ville Syrjälä5380e922013-10-04 14:53:36 +0300324 dev->vblank[i].enabled = false;
325 dev->vblank[i].last =
Rob Clarkf5f94542012-12-04 13:59:12 -0600326 dev->driver->get_vblank_counter(dev, i);
327 }
328 spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
329 }
330
Rob Clarkf5f94542012-12-04 13:59:12 -0600331 dispc_free_irq(dev);
Rob Clarkf5f94542012-12-04 13:59:12 -0600332}