blob: 742a83f29affcb52f064aab0e8ec9bfa716a48b7 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000046#ifdef CONFIG_STMMAC_DEBUG_FS
47#include <linux/debugfs.h>
48#include <linux/seq_file.h>
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +000049#endif /* CONFIG_STMMAC_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000050#include <linux/net_tstamp.h>
51#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000052#include "stmmac.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
55#define JUMBO_LEN 9000
56
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
71#define DMA_TX_SIZE 256
72static int dma_txsize = DMA_TX_SIZE;
73module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
74MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
75
76#define DMA_RX_SIZE 256
77static int dma_rxsize = DMA_RX_SIZE;
78module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
79MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
80
81static int flow_ctrl = FLOW_OFF;
82module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
84
85static int pause = PAUSE_TIME;
86module_param(pause, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(pause, "Flow Control Pause Time");
88
89#define TC_DEFAULT 64
90static int tc = TC_DEFAULT;
91module_param(tc, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(tc, "DMA threshold control value");
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
95static int buf_sz = DMA_BUFFER_SIZE;
96module_param(buf_sz, int, S_IRUGO | S_IWUSR);
97MODULE_PARM_DESC(buf_sz, "DMA buffer size");
98
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070099static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
100 NETIF_MSG_LINK | NETIF_MSG_IFUP |
101 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
102
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103#define STMMAC_DEFAULT_LPI_TIMER 1000
104static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
105module_param(eee_timer, int, S_IRUGO | S_IWUSR);
106MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200107#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000108
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000109/* By default the driver will use the ring mode to manage tx and rx descriptors
110 * but passing this value so user can force to use the chain instead of the ring
111 */
112static unsigned int chain_mode;
113module_param(chain_mode, int, S_IRUGO);
114MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
115
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#ifdef CONFIG_STMMAC_DEBUG_FS
119static int stmmac_init_fs(struct net_device *dev);
120static void stmmac_exit_fs(void);
121#endif
122
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000123#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
124
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125/**
126 * stmmac_verify_args - verify the driver parameters.
127 * Description: it verifies if some wrong parameter is passed to the driver.
128 * Note that wrong parameters are replaced with the default values.
129 */
130static void stmmac_verify_args(void)
131{
132 if (unlikely(watchdog < 0))
133 watchdog = TX_TIMEO;
134 if (unlikely(dma_rxsize < 0))
135 dma_rxsize = DMA_RX_SIZE;
136 if (unlikely(dma_txsize < 0))
137 dma_txsize = DMA_TX_SIZE;
138 if (unlikely((buf_sz < DMA_BUFFER_SIZE) || (buf_sz > BUF_SIZE_16KiB)))
139 buf_sz = DMA_BUFFER_SIZE;
140 if (unlikely(flow_ctrl > 1))
141 flow_ctrl = FLOW_AUTO;
142 else if (likely(flow_ctrl < 0))
143 flow_ctrl = FLOW_OFF;
144 if (unlikely((pause < 0) || (pause > 0xffff)))
145 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000146 if (eee_timer < 0)
147 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700148}
149
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000150/**
151 * stmmac_clk_csr_set - dynamically set the MDC clock
152 * @priv: driver private structure
153 * Description: this is to dynamically set the MDC clock according to the csr
154 * clock input.
155 * Note:
156 * If a specific clk_csr value is passed from the platform
157 * this means that the CSR Clock Range selection cannot be
158 * changed at run-time and it is fixed (as reported in the driver
159 * documentation). Viceversa the driver will try to set the MDC
160 * clock dynamically according to the actual clock input.
161 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000162static void stmmac_clk_csr_set(struct stmmac_priv *priv)
163{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000164 u32 clk_rate;
165
166 clk_rate = clk_get_rate(priv->stmmac_clk);
167
168 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000169 * for all other cases except for the below mentioned ones.
170 * For values higher than the IEEE 802.3 specified frequency
171 * we can not estimate the proper divider as it is not known
172 * the frequency of clk_csr_i. So we do not change the default
173 * divider.
174 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000175 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
176 if (clk_rate < CSR_F_35M)
177 priv->clk_csr = STMMAC_CSR_20_35M;
178 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
179 priv->clk_csr = STMMAC_CSR_35_60M;
180 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
181 priv->clk_csr = STMMAC_CSR_60_100M;
182 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
183 priv->clk_csr = STMMAC_CSR_100_150M;
184 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
185 priv->clk_csr = STMMAC_CSR_150_250M;
186 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
187 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000188 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000189}
190
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191static void print_pkt(unsigned char *buf, int len)
192{
193 int j;
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200194 pr_debug("len = %d byte, buf addr: 0x%p", len, buf);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700195 for (j = 0; j < len; j++) {
196 if ((j % 16) == 0)
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200197 pr_debug("\n %03x:", j);
198 pr_debug(" %02x", buf[j]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700199 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200200 pr_debug("\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700201}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700202
203/* minimum number of free TX descriptors required to wake up TX process */
204#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
205
206static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
207{
208 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
209}
210
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000211/**
212 * stmmac_hw_fix_mac_speed: callback for speed selection
213 * @priv: driver private structure
214 * Description: on some platforms (e.g. ST), some HW system configuraton
215 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000216 */
217static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
218{
219 struct phy_device *phydev = priv->phydev;
220
221 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000222 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000223}
224
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000225/**
226 * stmmac_enable_eee_mode: Check and enter in LPI mode
227 * @priv: driver private structure
228 * Description: this function is to verify and enter in LPI mode for EEE.
229 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000230static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
231{
232 /* Check and enter in LPI mode */
233 if ((priv->dirty_tx == priv->cur_tx) &&
234 (priv->tx_path_in_lpi_mode == false))
235 priv->hw->mac->set_eee_mode(priv->ioaddr);
236}
237
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000238/**
239 * stmmac_disable_eee_mode: disable/exit from EEE
240 * @priv: driver private structure
241 * Description: this function is to exit and disable EEE in case of
242 * LPI state is true. This is called by the xmit.
243 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244void stmmac_disable_eee_mode(struct stmmac_priv *priv)
245{
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000246 priv->hw->mac->reset_eee_mode(priv->ioaddr);
247 del_timer_sync(&priv->eee_ctrl_timer);
248 priv->tx_path_in_lpi_mode = false;
249}
250
251/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000252 * stmmac_eee_ctrl_timer: EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 * @arg : data hook
254 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000255 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000256 * then MAC Transmitter can be moved to LPI state.
257 */
258static void stmmac_eee_ctrl_timer(unsigned long arg)
259{
260 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
261
262 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200263 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000264}
265
266/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000267 * stmmac_eee_init: init EEE
268 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000269 * Description:
270 * If the EEE support has been enabled while configuring the driver,
271 * if the GMAC actually supports the EEE (from the HW cap reg) and the
272 * phy can also manage EEE, so enable the LPI state and start the timer
273 * to verify if the tx path can enter in LPI state.
274 */
275bool stmmac_eee_init(struct stmmac_priv *priv)
276{
277 bool ret = false;
278
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200279 /* Using PCS we cannot dial with the phy registers at this stage
280 * so we do not support extra feature like EEE.
281 */
282 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
283 (priv->pcs == STMMAC_PCS_RTBI))
284 goto out;
285
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000286 /* MAC core supports the EEE feature. */
287 if (priv->dma_cap.eee) {
288 /* Check if the PHY supports EEE */
289 if (phy_init_eee(priv->phydev, 1))
290 goto out;
291
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200292 if (!priv->eee_active) {
293 priv->eee_active = 1;
294 init_timer(&priv->eee_ctrl_timer);
295 priv->eee_ctrl_timer.function = stmmac_eee_ctrl_timer;
296 priv->eee_ctrl_timer.data = (unsigned long)priv;
297 priv->eee_ctrl_timer.expires = STMMAC_LPI_T(eee_timer);
298 add_timer(&priv->eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200300 priv->hw->mac->set_eee_timer(priv->ioaddr,
301 STMMAC_DEFAULT_LIT_LS,
302 priv->tx_lpi_timer);
303 } else
304 /* Set HW EEE according to the speed */
305 priv->hw->mac->set_eee_pls(priv->ioaddr,
306 priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000307
308 pr_info("stmmac: Energy-Efficient Ethernet initialized\n");
309
310 ret = true;
311 }
312out:
313 return ret;
314}
315
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000316/* stmmac_get_tx_hwtstamp: get HW TX timestamps
317 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000318 * @entry : descriptor index to be used.
319 * @skb : the socket buffer
320 * Description :
321 * This function will read timestamp from the descriptor & pass it to stack.
322 * and also perform some sanity checks.
323 */
324static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000325 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000326{
327 struct skb_shared_hwtstamps shhwtstamp;
328 u64 ns;
329 void *desc = NULL;
330
331 if (!priv->hwts_tx_en)
332 return;
333
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000334 /* exit if skb doesn't support hw tstamp */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000335 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
336 return;
337
338 if (priv->adv_ts)
339 desc = (priv->dma_etx + entry);
340 else
341 desc = (priv->dma_tx + entry);
342
343 /* check tx tstamp status */
344 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
345 return;
346
347 /* get the valid tstamp */
348 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
349
350 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
351 shhwtstamp.hwtstamp = ns_to_ktime(ns);
352 /* pass tstamp to stack */
353 skb_tstamp_tx(skb, &shhwtstamp);
354
355 return;
356}
357
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358/* stmmac_get_rx_hwtstamp: get HW RX timestamps
359 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000360 * @entry : descriptor index to be used.
361 * @skb : the socket buffer
362 * Description :
363 * This function will read received packet's timestamp from the descriptor
364 * and pass it to stack. It also perform some sanity checks.
365 */
366static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000367 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368{
369 struct skb_shared_hwtstamps *shhwtstamp = NULL;
370 u64 ns;
371 void *desc = NULL;
372
373 if (!priv->hwts_rx_en)
374 return;
375
376 if (priv->adv_ts)
377 desc = (priv->dma_erx + entry);
378 else
379 desc = (priv->dma_rx + entry);
380
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000381 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000382 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
383 return;
384
385 /* get valid tstamp */
386 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
387 shhwtstamp = skb_hwtstamps(skb);
388 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
389 shhwtstamp->hwtstamp = ns_to_ktime(ns);
390}
391
392/**
393 * stmmac_hwtstamp_ioctl - control hardware timestamping.
394 * @dev: device pointer.
395 * @ifr: An IOCTL specefic structure, that can contain a pointer to
396 * a proprietary structure used to pass information to the driver.
397 * Description:
398 * This function configures the MAC to enable/disable both outgoing(TX)
399 * and incoming(RX) packets time stamping based on user input.
400 * Return Value:
401 * 0 on success and an appropriate -ve integer on failure.
402 */
403static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
404{
405 struct stmmac_priv *priv = netdev_priv(dev);
406 struct hwtstamp_config config;
407 struct timespec now;
408 u64 temp = 0;
409 u32 ptp_v2 = 0;
410 u32 tstamp_all = 0;
411 u32 ptp_over_ipv4_udp = 0;
412 u32 ptp_over_ipv6_udp = 0;
413 u32 ptp_over_ethernet = 0;
414 u32 snap_type_sel = 0;
415 u32 ts_master_en = 0;
416 u32 ts_event_en = 0;
417 u32 value = 0;
418
419 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
420 netdev_alert(priv->dev, "No support for HW time stamping\n");
421 priv->hwts_tx_en = 0;
422 priv->hwts_rx_en = 0;
423
424 return -EOPNOTSUPP;
425 }
426
427 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000428 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000429 return -EFAULT;
430
431 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
432 __func__, config.flags, config.tx_type, config.rx_filter);
433
434 /* reserved for future extensions */
435 if (config.flags)
436 return -EINVAL;
437
Ben Hutchings5f3da322013-11-14 00:43:41 +0000438 if (config.tx_type != HWTSTAMP_TX_OFF &&
439 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000441
442 if (priv->adv_ts) {
443 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000445 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446 config.rx_filter = HWTSTAMP_FILTER_NONE;
447 break;
448
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000450 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000451 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
452 /* take time stamp for all event messages */
453 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
454
455 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
456 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
457 break;
458
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000460 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
462 /* take time stamp for SYNC messages only */
463 ts_event_en = PTP_TCR_TSEVNTENA;
464
465 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
466 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
472 /* take time stamp for Delay_Req messages only */
473 ts_master_en = PTP_TCR_TSMSTRENA;
474 ts_event_en = PTP_TCR_TSEVNTENA;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
483 ptp_v2 = PTP_TCR_TSVER2ENA;
484 /* take time stamp for all event messages */
485 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
486
487 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
488 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
489 break;
490
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000492 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
494 ptp_v2 = PTP_TCR_TSVER2ENA;
495 /* take time stamp for SYNC messages only */
496 ts_event_en = PTP_TCR_TSEVNTENA;
497
498 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
499 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
500 break;
501
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000503 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
505 ptp_v2 = PTP_TCR_TSVER2ENA;
506 /* take time stamp for Delay_Req messages only */
507 ts_master_en = PTP_TCR_TSMSTRENA;
508 ts_event_en = PTP_TCR_TSEVNTENA;
509
510 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
511 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
512 break;
513
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000515 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
517 ptp_v2 = PTP_TCR_TSVER2ENA;
518 /* take time stamp for all event messages */
519 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
520
521 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
522 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
523 ptp_over_ethernet = PTP_TCR_TSIPENA;
524 break;
525
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000526 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000527 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
529 ptp_v2 = PTP_TCR_TSVER2ENA;
530 /* take time stamp for SYNC messages only */
531 ts_event_en = PTP_TCR_TSEVNTENA;
532
533 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
534 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
535 ptp_over_ethernet = PTP_TCR_TSIPENA;
536 break;
537
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000538 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
541 ptp_v2 = PTP_TCR_TSVER2ENA;
542 /* take time stamp for Delay_Req messages only */
543 ts_master_en = PTP_TCR_TSMSTRENA;
544 ts_event_en = PTP_TCR_TSEVNTENA;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_ALL;
554 tstamp_all = PTP_TCR_TSENALL;
555 break;
556
557 default:
558 return -ERANGE;
559 }
560 } else {
561 switch (config.rx_filter) {
562 case HWTSTAMP_FILTER_NONE:
563 config.rx_filter = HWTSTAMP_FILTER_NONE;
564 break;
565 default:
566 /* PTP v1, UDP, any kind of event packet */
567 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
568 break;
569 }
570 }
571 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000572 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573
574 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
575 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
576 else {
577 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 tstamp_all | ptp_v2 | ptp_over_ethernet |
579 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
580 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581
582 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
583
584 /* program Sub Second Increment reg */
585 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
586
587 /* calculate default added value:
588 * formula is :
589 * addend = (2^32)/freq_div_ratio;
590 * where, freq_div_ratio = STMMAC_SYSCLOCK/50MHz
591 * hence, addend = ((2^32) * 50MHz)/STMMAC_SYSCLOCK;
592 * NOTE: STMMAC_SYSCLOCK should be >= 50MHz to
593 * achive 20ns accuracy.
594 *
595 * 2^x * y == (y << x), hence
596 * 2^32 * 50000000 ==> (50000000 << 32)
597 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 temp = (u64) (50000000ULL << 32);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 priv->default_addend = div_u64(temp, STMMAC_SYSCLOCK);
600 priv->hw->ptp->config_addend(priv->ioaddr,
601 priv->default_addend);
602
603 /* initialize system time */
604 getnstimeofday(&now);
605 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
606 now.tv_nsec);
607 }
608
609 return copy_to_user(ifr->ifr_data, &config,
610 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
611}
612
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000613/**
614 * stmmac_init_ptp: init PTP
615 * @priv: driver private structure
616 * Description: this is to verify if the HW supports the PTPv1 or v2.
617 * This is done by looking at the HW cap. register.
618 * Also it registers the ptp driver.
619 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000620static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000622 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
623 return -EOPNOTSUPP;
624
Vince Bridgers7cd01392013-12-20 11:19:34 -0600625 priv->adv_ts = 0;
626 if (priv->dma_cap.atime_stamp && priv->extend_desc)
627 priv->adv_ts = 1;
628
629 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
630 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
631
632 if (netif_msg_hw(priv) && priv->adv_ts)
633 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634
635 priv->hw->ptp = &stmmac_ptp;
636 priv->hwts_tx_en = 0;
637 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000638
639 return stmmac_ptp_register(priv);
640}
641
642static void stmmac_release_ptp(struct stmmac_priv *priv)
643{
644 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645}
646
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700647/**
648 * stmmac_adjust_link
649 * @dev: net device structure
650 * Description: it adjusts the link parameters.
651 */
652static void stmmac_adjust_link(struct net_device *dev)
653{
654 struct stmmac_priv *priv = netdev_priv(dev);
655 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700656 unsigned long flags;
657 int new_state = 0;
658 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
659
660 if (phydev == NULL)
661 return;
662
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700663 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000664
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700665 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000666 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700667
668 /* Now we make sure that we can be in full duplex mode.
669 * If not, we operate in half-duplex mode. */
670 if (phydev->duplex != priv->oldduplex) {
671 new_state = 1;
672 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000673 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700674 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000675 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700676 priv->oldduplex = phydev->duplex;
677 }
678 /* Flow Control operation */
679 if (phydev->pause)
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000680 priv->hw->mac->flow_ctrl(priv->ioaddr, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000681 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682
683 if (phydev->speed != priv->speed) {
684 new_state = 1;
685 switch (phydev->speed) {
686 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000687 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000688 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000689 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 break;
691 case 100:
692 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000693 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000694 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000696 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000698 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 }
700 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000701 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000703 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 break;
705 default:
706 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000707 pr_warn("%s: Speed (%d) not 10/100\n",
708 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 break;
710 }
711
712 priv->speed = phydev->speed;
713 }
714
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000715 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716
717 if (!priv->oldlink) {
718 new_state = 1;
719 priv->oldlink = 1;
720 }
721 } else if (priv->oldlink) {
722 new_state = 1;
723 priv->oldlink = 0;
724 priv->speed = 0;
725 priv->oldduplex = -1;
726 }
727
728 if (new_state && netif_msg_link(priv))
729 phy_print_status(phydev);
730
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200731 /* At this stage, it could be needed to setup the EEE or adjust some
732 * MAC related HW registers.
733 */
734 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000735
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737}
738
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000739/**
740 * stmmac_check_pcs_mode: verify if RGMII/SGMII is supported
741 * @priv: driver private structure
742 * Description: this is to verify if the HW supports the PCS.
743 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
744 * configured for the TBI, RTBI, or SGMII PHY interface.
745 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000746static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
747{
748 int interface = priv->plat->interface;
749
750 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900751 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
752 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
753 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
754 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000755 pr_debug("STMMAC: PCS RGMII support enable\n");
756 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900757 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000758 pr_debug("STMMAC: PCS SGMII support enable\n");
759 priv->pcs = STMMAC_PCS_SGMII;
760 }
761 }
762}
763
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700764/**
765 * stmmac_init_phy - PHY initialization
766 * @dev: net device structure
767 * Description: it initializes the driver's PHY state, and attaches the PHY
768 * to the mac driver.
769 * Return value:
770 * 0 on success
771 */
772static int stmmac_init_phy(struct net_device *dev)
773{
774 struct stmmac_priv *priv = netdev_priv(dev);
775 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000776 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000777 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000778 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000779 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700780 priv->oldlink = 0;
781 priv->speed = 0;
782 priv->oldduplex = -1;
783
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000784 if (priv->plat->phy_bus_name)
785 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000786 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000787 else
788 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000789 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000790
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000791 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000792 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000793 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700794
Florian Fainellif9a8f832013-01-14 00:52:52 +0000795 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796
797 if (IS_ERR(phydev)) {
798 pr_err("%s: Could not attach to PHY\n", dev->name);
799 return PTR_ERR(phydev);
800 }
801
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000802 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000803 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000804 (interface == PHY_INTERFACE_MODE_RMII) ||
805 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000806 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
807 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000808
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 /*
810 * Broken HW is sometimes missing the pull-up resistor on the
811 * MDIO line, which results in reads to non-existent devices returning
812 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
813 * device as well.
814 * Note: phydev->phy_id is the result of reading the UID PHY registers.
815 */
816 if (phydev->phy_id == 0) {
817 phy_disconnect(phydev);
818 return -ENODEV;
819 }
820 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000821 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822
823 priv->phydev = phydev;
824
825 return 0;
826}
827
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700828/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000829 * stmmac_display_ring: display ring
830 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000832 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000833 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000835static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000838 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
839 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000840
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000842 u64 x;
843 if (extend_desc) {
844 x = *(u64 *) ep;
845 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000846 i, (unsigned int)virt_to_phys(ep),
847 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000848 ep->basic.des2, ep->basic.des3);
849 ep++;
850 } else {
851 x = *(u64 *) p;
852 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000853 i, (unsigned int)virt_to_phys(p),
854 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000855 p->des2, p->des3);
856 p++;
857 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 pr_info("\n");
859 }
860}
861
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000862static void stmmac_display_rings(struct stmmac_priv *priv)
863{
864 unsigned int txsize = priv->dma_tx_size;
865 unsigned int rxsize = priv->dma_rx_size;
866
867 if (priv->extend_desc) {
868 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000869 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000870 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000871 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000872 } else {
873 pr_info("RX descriptor ring:\n");
874 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
875 pr_info("TX descriptor ring:\n");
876 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
877 }
878}
879
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000880static int stmmac_set_bfsize(int mtu, int bufsize)
881{
882 int ret = bufsize;
883
884 if (mtu >= BUF_SIZE_4KiB)
885 ret = BUF_SIZE_8KiB;
886 else if (mtu >= BUF_SIZE_2KiB)
887 ret = BUF_SIZE_4KiB;
888 else if (mtu >= DMA_BUFFER_SIZE)
889 ret = BUF_SIZE_2KiB;
890 else
891 ret = DMA_BUFFER_SIZE;
892
893 return ret;
894}
895
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000896/**
897 * stmmac_clear_descriptors: clear descriptors
898 * @priv: driver private structure
899 * Description: this function is called to clear the tx and rx descriptors
900 * in case of both basic and extended descriptors are used.
901 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902static void stmmac_clear_descriptors(struct stmmac_priv *priv)
903{
904 int i;
905 unsigned int txsize = priv->dma_tx_size;
906 unsigned int rxsize = priv->dma_rx_size;
907
908 /* Clear the Rx/Tx descriptors */
909 for (i = 0; i < rxsize; i++)
910 if (priv->extend_desc)
911 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
912 priv->use_riwt, priv->mode,
913 (i == rxsize - 1));
914 else
915 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
916 priv->use_riwt, priv->mode,
917 (i == rxsize - 1));
918 for (i = 0; i < txsize; i++)
919 if (priv->extend_desc)
920 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
921 priv->mode,
922 (i == txsize - 1));
923 else
924 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
925 priv->mode,
926 (i == txsize - 1));
927}
928
929static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
930 int i)
931{
932 struct sk_buff *skb;
933
934 skb = __netdev_alloc_skb(priv->dev, priv->dma_buf_sz + NET_IP_ALIGN,
935 GFP_KERNEL);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200936 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200938 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939 }
940 skb_reserve(skb, NET_IP_ALIGN);
941 priv->rx_skbuff[i] = skb;
942 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
943 priv->dma_buf_sz,
944 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200945 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
946 pr_err("%s: DMA mapping error\n", __func__);
947 dev_kfree_skb_any(skb);
948 return -EINVAL;
949 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950
951 p->des2 = priv->rx_skbuff_dma[i];
952
953 if ((priv->mode == STMMAC_RING_MODE) &&
954 (priv->dma_buf_sz == BUF_SIZE_16KiB))
955 priv->hw->ring->init_desc3(p);
956
957 return 0;
958}
959
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200960static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
961{
962 if (priv->rx_skbuff[i]) {
963 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
964 priv->dma_buf_sz, DMA_FROM_DEVICE);
965 dev_kfree_skb_any(priv->rx_skbuff[i]);
966 }
967 priv->rx_skbuff[i] = NULL;
968}
969
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700970/**
971 * init_dma_desc_rings - init the RX/TX descriptor rings
972 * @dev: net device structure
973 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000974 * and allocates the socket buffers. It suppors the chained and ring
975 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976 */
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200977static int init_dma_desc_rings(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700978{
979 int i;
980 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700981 unsigned int txsize = priv->dma_tx_size;
982 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000983 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200984 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700985
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000986 /* Set the max buffer size according to the DESC mode
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000987 * and the MTU. Note that RING mode allows 16KiB bsize.
988 */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000989 if (priv->mode == STMMAC_RING_MODE)
990 bfsize = priv->hw->ring->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000991
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000992 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000993 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700994
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200995 if (netif_msg_probe(priv))
996 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
997 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700998
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +0200999 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1001 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001002
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001003 /* RX INITIALIZATION */
1004 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1005 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001006 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001007 struct dma_desc *p;
1008 if (priv->extend_desc)
1009 p = &((priv->dma_erx + i)->basic);
1010 else
1011 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001013 ret = stmmac_init_rx_buffers(priv, p, i);
1014 if (ret)
1015 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001016
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001017 if (netif_msg_probe(priv))
1018 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1019 priv->rx_skbuff[i]->data,
1020 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021 }
1022 priv->cur_rx = 0;
1023 priv->dirty_rx = (unsigned int)(i - rxsize);
1024 priv->dma_buf_sz = bfsize;
1025 buf_sz = bfsize;
1026
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001027 /* Setup the chained descriptor addresses */
1028 if (priv->mode == STMMAC_CHAIN_MODE) {
1029 if (priv->extend_desc) {
1030 priv->hw->chain->init(priv->dma_erx, priv->dma_rx_phy,
1031 rxsize, 1);
1032 priv->hw->chain->init(priv->dma_etx, priv->dma_tx_phy,
1033 txsize, 1);
1034 } else {
1035 priv->hw->chain->init(priv->dma_rx, priv->dma_rx_phy,
1036 rxsize, 0);
1037 priv->hw->chain->init(priv->dma_tx, priv->dma_tx_phy,
1038 txsize, 0);
1039 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001040 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001041
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042 /* TX INITIALIZATION */
1043 for (i = 0; i < txsize; i++) {
1044 struct dma_desc *p;
1045 if (priv->extend_desc)
1046 p = &((priv->dma_etx + i)->basic);
1047 else
1048 p = priv->dma_tx + i;
1049 p->des2 = 0;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001050 priv->tx_skbuff_dma[i] = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001051 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001052 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054 priv->dirty_tx = 0;
1055 priv->cur_tx = 0;
1056
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001057 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001058
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 if (netif_msg_hw(priv))
1060 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001061
1062 return 0;
1063err_init_rx_buffers:
1064 while (--i >= 0)
1065 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001066 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001067}
1068
1069static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1070{
1071 int i;
1072
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001073 for (i = 0; i < priv->dma_rx_size; i++)
1074 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001075}
1076
1077static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1078{
1079 int i;
1080
1081 for (i = 0; i < priv->dma_tx_size; i++) {
1082 if (priv->tx_skbuff[i] != NULL) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 struct dma_desc *p;
1084 if (priv->extend_desc)
1085 p = &((priv->dma_etx + i)->basic);
1086 else
1087 p = priv->dma_tx + i;
1088
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001089 if (priv->tx_skbuff_dma[i])
1090 dma_unmap_single(priv->device,
1091 priv->tx_skbuff_dma[i],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001092 priv->hw->desc->get_tx_len(p),
1093 DMA_TO_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001094 dev_kfree_skb_any(priv->tx_skbuff[i]);
1095 priv->tx_skbuff[i] = NULL;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001096 priv->tx_skbuff_dma[i] = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001097 }
1098 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001099}
1100
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001101static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1102{
1103 unsigned int txsize = priv->dma_tx_size;
1104 unsigned int rxsize = priv->dma_rx_size;
1105 int ret = -ENOMEM;
1106
1107 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1108 GFP_KERNEL);
1109 if (!priv->rx_skbuff_dma)
1110 return -ENOMEM;
1111
1112 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1113 GFP_KERNEL);
1114 if (!priv->rx_skbuff)
1115 goto err_rx_skbuff;
1116
1117 priv->tx_skbuff_dma = kmalloc_array(txsize, sizeof(dma_addr_t),
1118 GFP_KERNEL);
1119 if (!priv->tx_skbuff_dma)
1120 goto err_tx_skbuff_dma;
1121
1122 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1123 GFP_KERNEL);
1124 if (!priv->tx_skbuff)
1125 goto err_tx_skbuff;
1126
1127 if (priv->extend_desc) {
1128 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
1129 sizeof(struct
1130 dma_extended_desc),
1131 &priv->dma_rx_phy,
1132 GFP_KERNEL);
1133 if (!priv->dma_erx)
1134 goto err_dma;
1135
1136 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1137 sizeof(struct
1138 dma_extended_desc),
1139 &priv->dma_tx_phy,
1140 GFP_KERNEL);
1141 if (!priv->dma_etx) {
1142 dma_free_coherent(priv->device, priv->dma_rx_size *
1143 sizeof(struct dma_extended_desc),
1144 priv->dma_erx, priv->dma_rx_phy);
1145 goto err_dma;
1146 }
1147 } else {
1148 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1149 sizeof(struct dma_desc),
1150 &priv->dma_rx_phy,
1151 GFP_KERNEL);
1152 if (!priv->dma_rx)
1153 goto err_dma;
1154
1155 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1156 sizeof(struct dma_desc),
1157 &priv->dma_tx_phy,
1158 GFP_KERNEL);
1159 if (!priv->dma_tx) {
1160 dma_free_coherent(priv->device, priv->dma_rx_size *
1161 sizeof(struct dma_desc),
1162 priv->dma_rx, priv->dma_rx_phy);
1163 goto err_dma;
1164 }
1165 }
1166
1167 return 0;
1168
1169err_dma:
1170 kfree(priv->tx_skbuff);
1171err_tx_skbuff:
1172 kfree(priv->tx_skbuff_dma);
1173err_tx_skbuff_dma:
1174 kfree(priv->rx_skbuff);
1175err_rx_skbuff:
1176 kfree(priv->rx_skbuff_dma);
1177 return ret;
1178}
1179
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001180static void free_dma_desc_resources(struct stmmac_priv *priv)
1181{
1182 /* Release the DMA TX/RX socket buffers */
1183 dma_free_rx_skbufs(priv);
1184 dma_free_tx_skbufs(priv);
1185
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001186 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001187 if (!priv->extend_desc) {
1188 dma_free_coherent(priv->device,
1189 priv->dma_tx_size * sizeof(struct dma_desc),
1190 priv->dma_tx, priv->dma_tx_phy);
1191 dma_free_coherent(priv->device,
1192 priv->dma_rx_size * sizeof(struct dma_desc),
1193 priv->dma_rx, priv->dma_rx_phy);
1194 } else {
1195 dma_free_coherent(priv->device, priv->dma_tx_size *
1196 sizeof(struct dma_extended_desc),
1197 priv->dma_etx, priv->dma_tx_phy);
1198 dma_free_coherent(priv->device, priv->dma_rx_size *
1199 sizeof(struct dma_extended_desc),
1200 priv->dma_erx, priv->dma_rx_phy);
1201 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001202 kfree(priv->rx_skbuff_dma);
1203 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001204 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001205 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001206}
1207
1208/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001209 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001210 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001211 * Description: it sets the DMA operation mode: tx/rx DMA thresholds
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001212 * or Store-And-Forward capability.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001213 */
1214static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1215{
Sonic Zhange2a240c2013-08-28 18:55:39 +08001216 if (priv->plat->force_thresh_dma_mode)
1217 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc);
1218 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001219 /*
1220 * In case of GMAC, SF mode can be enabled
1221 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001222 * 1) TX COE if actually supported
1223 * 2) There is no bugged Jumbo frame support
1224 * that needs to not insert csum in the TDES.
1225 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001226 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE);
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001227 tc = SF_DMA_MODE;
1228 } else
1229 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001230}
1231
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001232/**
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001233 * stmmac_tx_clean:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001234 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001235 * Description: it reclaims resources after transmission completes.
1236 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001237static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001238{
1239 unsigned int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001240
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001241 spin_lock(&priv->tx_lock);
1242
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001243 priv->xstats.tx_clean++;
1244
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001245 while (priv->dirty_tx != priv->cur_tx) {
1246 int last;
1247 unsigned int entry = priv->dirty_tx % txsize;
1248 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001249 struct dma_desc *p;
1250
1251 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001252 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001253 else
1254 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255
1256 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001257 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001258 break;
1259
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001260 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001261 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001262 if (likely(last)) {
1263 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001264 priv->hw->desc->tx_status(&priv->dev->stats,
1265 &priv->xstats, p,
1266 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 if (likely(tx_error == 0)) {
1268 priv->dev->stats.tx_packets++;
1269 priv->xstats.tx_pkt_n++;
1270 } else
1271 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001272
1273 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001275 if (netif_msg_tx_done(priv))
1276 pr_debug("%s: curr %d, dirty %d\n", __func__,
1277 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001279 if (likely(priv->tx_skbuff_dma[entry])) {
1280 dma_unmap_single(priv->device,
1281 priv->tx_skbuff_dma[entry],
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001282 priv->hw->desc->get_tx_len(p),
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001283 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001284 priv->tx_skbuff_dma[entry] = 0;
1285 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001286 priv->hw->ring->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287
1288 if (likely(skb != NULL)) {
Eric Dumazetacb600d2012-10-05 06:23:55 +00001289 dev_kfree_skb(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 priv->tx_skbuff[entry] = NULL;
1291 }
1292
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001293 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001294
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001295 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296 }
1297 if (unlikely(netif_queue_stopped(priv->dev) &&
1298 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1299 netif_tx_lock(priv->dev);
1300 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001301 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001302 if (netif_msg_tx_done(priv))
1303 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304 netif_wake_queue(priv->dev);
1305 }
1306 netif_tx_unlock(priv->dev);
1307 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001308
1309 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1310 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001311 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001312 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001313 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001314}
1315
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001316static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001317{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001318 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001319}
1320
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001321static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001323 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324}
1325
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001326/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001327 * stmmac_tx_err: irq tx error mng function
1328 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329 * Description: it cleans the descriptors and restarts the transmission
1330 * in case of errors.
1331 */
1332static void stmmac_tx_err(struct stmmac_priv *priv)
1333{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001334 int i;
1335 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001336 netif_stop_queue(priv->dev);
1337
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001338 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001340 for (i = 0; i < txsize; i++)
1341 if (priv->extend_desc)
1342 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1343 priv->mode,
1344 (i == txsize - 1));
1345 else
1346 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1347 priv->mode,
1348 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349 priv->dirty_tx = 0;
1350 priv->cur_tx = 0;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001351 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001352
1353 priv->dev->stats.tx_errors++;
1354 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001355}
1356
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001357/**
1358 * stmmac_dma_interrupt: DMA ISR
1359 * @priv: driver private structure
1360 * Description: this is the DMA ISR. It is called by the main ISR.
1361 * It calls the dwmac dma routine to understand which type of interrupt
1362 * happened. In case of there is a Normal interrupt and either TX or RX
1363 * interrupt happened so the NAPI is scheduled.
1364 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001365static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001367 int status;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001369 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001370 if (likely((status & handle_rx)) || (status & handle_tx)) {
1371 if (likely(napi_schedule_prep(&priv->napi))) {
1372 stmmac_disable_dma_irq(priv);
1373 __napi_schedule(&priv->napi);
1374 }
1375 }
1376 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001377 /* Try to bump up the dma threshold on this failure */
1378 if (unlikely(tc != SF_DMA_MODE) && (tc <= 256)) {
1379 tc += 64;
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001380 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001381 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001382 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001383 } else if (unlikely(status == tx_hard_error))
1384 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385}
1386
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001387/**
1388 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1389 * @priv: driver private structure
1390 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1391 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001392static void stmmac_mmc_setup(struct stmmac_priv *priv)
1393{
1394 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001395 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001396
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001397 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001398
1399 if (priv->dma_cap.rmon) {
1400 dwmac_mmc_ctrl(priv->ioaddr, mode);
1401 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1402 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001403 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001404}
1405
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001406static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1407{
1408 u32 hwid = priv->hw->synopsys_uid;
1409
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001410 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001411 if (likely(hwid)) {
1412 u32 uid = ((hwid & 0x0000ff00) >> 8);
1413 u32 synid = (hwid & 0x000000ff);
1414
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001415 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001416 uid, synid);
1417
1418 return synid;
1419 }
1420 return 0;
1421}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001422
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001423/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001424 * stmmac_selec_desc_mode: to select among: normal/alternate/extend descriptors
1425 * @priv: driver private structure
1426 * Description: select the Enhanced/Alternate or Normal descriptors.
1427 * In case of Enhanced/Alternate, it looks at the extended descriptors are
1428 * supported by the HW cap. register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001429 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001430static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1431{
1432 if (priv->plat->enh_desc) {
1433 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001434
1435 /* GMAC older than 3.50 has no extended descriptors */
1436 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1437 pr_info("\tEnabled extended descriptors\n");
1438 priv->extend_desc = 1;
1439 } else
1440 pr_warn("Extended descriptors not supported\n");
1441
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001442 priv->hw->desc = &enh_desc_ops;
1443 } else {
1444 pr_info(" Normal descriptors\n");
1445 priv->hw->desc = &ndesc_ops;
1446 }
1447}
1448
1449/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001450 * stmmac_get_hw_features: get MAC capabilities from the HW cap. register.
1451 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001452 * Description:
1453 * new GMAC chip generations have a new register to indicate the
1454 * presence of the optional feature/functions.
1455 * This can be also used to override the value passed through the
1456 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001457 */
1458static int stmmac_get_hw_features(struct stmmac_priv *priv)
1459{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001460 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001461
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001462 if (priv->hw->dma->get_hw_feature) {
1463 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001464
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001465 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1466 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1467 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1468 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001469 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001470 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1471 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1472 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001473 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001474 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001475 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001476 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001477 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001478 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001479 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001480 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1481 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001482 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001483 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001484 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001485 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1486 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001487 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001488 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1489 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001490 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001491 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001492 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001493 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001494 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001495 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001496 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001497 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001498 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001499 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1500 /* Alternate (enhanced) DESC mode */
1501 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001502 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001503
1504 return hw_cap;
1505}
1506
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001507/**
1508 * stmmac_check_ether_addr: check if the MAC addr is valid
1509 * @priv: driver private structure
1510 * Description:
1511 * it is to verify if the MAC address is valid, in case of failures it
1512 * generates a random MAC address
1513 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001514static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1515{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001516 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1517 priv->hw->mac->get_umac_addr((void __iomem *)
1518 priv->dev->base_addr,
1519 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001520 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001521 eth_hw_addr_random(priv->dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001522 }
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001523 pr_warn("%s: device MAC address %pM\n", priv->dev->name,
1524 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001525}
1526
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001527/**
1528 * stmmac_init_dma_engine: DMA init.
1529 * @priv: driver private structure
1530 * Description:
1531 * It inits the DMA invoking the specific MAC/GMAC callback.
1532 * Some DMA parameters can be passed from the platform;
1533 * in case of these are not passed a default is kept for the MAC or GMAC.
1534 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001535static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1536{
1537 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001538 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001539 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001540
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001541 if (priv->plat->dma_cfg) {
1542 pbl = priv->plat->dma_cfg->pbl;
1543 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001544 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001545 burst_len = priv->plat->dma_cfg->burst_len;
1546 }
1547
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001548 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1549 atds = 1;
1550
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001551 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001552 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001553 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001554}
1555
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001556/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001557 * stmmac_tx_timer: mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001558 * @data: data pointer
1559 * Description:
1560 * This is the timer handler to directly invoke the stmmac_tx_clean.
1561 */
1562static void stmmac_tx_timer(unsigned long data)
1563{
1564 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1565
1566 stmmac_tx_clean(priv);
1567}
1568
1569/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001570 * stmmac_init_tx_coalesce: init tx mitigation options.
1571 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001572 * Description:
1573 * This inits the transmit coalesce parameters: i.e. timer rate,
1574 * timer handler and default threshold used for enabling the
1575 * interrupt on completion bit.
1576 */
1577static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1578{
1579 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1580 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1581 init_timer(&priv->txtimer);
1582 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1583 priv->txtimer.data = (unsigned long)priv;
1584 priv->txtimer.function = stmmac_tx_timer;
1585 add_timer(&priv->txtimer);
1586}
1587
1588/**
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001589 * stmmac_hw_setup: setup mac in a usable state.
1590 * @dev : pointer to the device structure.
1591 * Description:
1592 * This function sets up the ip in a usable state.
1593 * Return value:
1594 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1595 * file on failure.
1596 */
1597static int stmmac_hw_setup(struct net_device *dev)
1598{
1599 struct stmmac_priv *priv = netdev_priv(dev);
1600 int ret;
1601
1602 ret = init_dma_desc_rings(dev);
1603 if (ret < 0) {
1604 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1605 return ret;
1606 }
1607 /* DMA initialization and SW reset */
1608 ret = stmmac_init_dma_engine(priv);
1609 if (ret < 0) {
1610 pr_err("%s: DMA engine initialization failed\n", __func__);
1611 return ret;
1612 }
1613
1614 /* Copy the MAC addr into the HW */
1615 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
1616
1617 /* If required, perform hw setup of the bus. */
1618 if (priv->plat->bus_setup)
1619 priv->plat->bus_setup(priv->ioaddr);
1620
1621 /* Initialize the MAC Core */
1622 priv->hw->mac->core_init(priv->ioaddr);
1623
1624 /* Enable the MAC Rx/Tx */
1625 stmmac_set_mac(priv->ioaddr, true);
1626
1627 /* Set the HW DMA mode and the COE */
1628 stmmac_dma_operation_mode(priv);
1629
1630 stmmac_mmc_setup(priv);
1631
1632 ret = stmmac_init_ptp(priv);
1633 if (ret)
1634 pr_warn("%s: failed PTP initialisation\n", __func__);
1635
1636#ifdef CONFIG_STMMAC_DEBUG_FS
1637 ret = stmmac_init_fs(dev);
1638 if (ret < 0)
1639 pr_warn("%s: failed debugFS registration\n", __func__);
1640#endif
1641 /* Start the ball rolling... */
1642 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1643 priv->hw->dma->start_tx(priv->ioaddr);
1644 priv->hw->dma->start_rx(priv->ioaddr);
1645
1646 /* Dump DMA/MAC registers */
1647 if (netif_msg_hw(priv)) {
1648 priv->hw->mac->dump_regs(priv->ioaddr);
1649 priv->hw->dma->dump_regs(priv->ioaddr);
1650 }
1651 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1652
1653 priv->eee_enabled = stmmac_eee_init(priv);
1654
1655 stmmac_init_tx_coalesce(priv);
1656
1657 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1658 priv->rx_riwt = MAX_DMA_RIWT;
1659 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1660 }
1661
1662 if (priv->pcs && priv->hw->mac->ctrl_ane)
1663 priv->hw->mac->ctrl_ane(priv->ioaddr, 0);
1664
1665 return 0;
1666}
1667
1668/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001669 * stmmac_open - open entry point of the driver
1670 * @dev : pointer to the device structure.
1671 * Description:
1672 * This function is the open entry point of the driver.
1673 * Return value:
1674 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1675 * file on failure.
1676 */
1677static int stmmac_open(struct net_device *dev)
1678{
1679 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001680 int ret;
1681
Stefan Roesea6308442012-09-21 01:06:29 +00001682 clk_prepare_enable(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001683
1684 stmmac_check_ether_addr(priv);
1685
Byungho An4d8f0822013-04-07 17:56:16 +00001686 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1687 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001688 ret = stmmac_init_phy(dev);
1689 if (ret) {
1690 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1691 __func__, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001692 goto phy_error;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001693 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001694 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001695
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001696 /* Extra statistics */
1697 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1698 priv->xstats.threshold = tc;
1699
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001700 /* Create and initialize the TX/RX descriptors chains. */
1701 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1702 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1703 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001704
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001705 alloc_dma_desc_resources(priv);
1706 if (ret < 0) {
1707 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1708 goto dma_desc_error;
1709 }
1710
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001711 ret = stmmac_hw_setup(dev);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001712 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001713 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001714 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001715 }
1716
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717 if (priv->phydev)
1718 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001719
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001720 /* Request the IRQ lines */
1721 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001722 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001723 if (unlikely(ret < 0)) {
1724 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1725 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001726 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001727 }
1728
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001729 /* Request the Wake IRQ in case of another line is used for WoL */
1730 if (priv->wol_irq != dev->irq) {
1731 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1732 IRQF_SHARED, dev->name, dev);
1733 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001734 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1735 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001736 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001737 }
1738 }
1739
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001740 /* Request the IRQ lines */
1741 if (priv->lpi_irq != -ENXIO) {
1742 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1743 dev->name, dev);
1744 if (unlikely(ret < 0)) {
1745 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1746 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001747 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001748 }
1749 }
1750
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001751 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001752 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001753
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001754 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001755
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001756lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001757 if (priv->wol_irq != dev->irq)
1758 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001759wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001760 free_irq(dev->irq, dev);
1761
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001762init_error:
1763 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001764dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001765 if (priv->phydev)
1766 phy_disconnect(priv->phydev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001767phy_error:
Stefan Roesea6308442012-09-21 01:06:29 +00001768 clk_disable_unprepare(priv->stmmac_clk);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001769
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001770 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771}
1772
1773/**
1774 * stmmac_release - close entry point of the driver
1775 * @dev : device pointer.
1776 * Description:
1777 * This is the stop entry point of the driver.
1778 */
1779static int stmmac_release(struct net_device *dev)
1780{
1781 struct stmmac_priv *priv = netdev_priv(dev);
1782
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001783 if (priv->eee_enabled)
1784 del_timer_sync(&priv->eee_ctrl_timer);
1785
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786 /* Stop and disconnect the PHY */
1787 if (priv->phydev) {
1788 phy_stop(priv->phydev);
1789 phy_disconnect(priv->phydev);
1790 priv->phydev = NULL;
1791 }
1792
1793 netif_stop_queue(dev);
1794
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001795 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001796
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001797 del_timer_sync(&priv->txtimer);
1798
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799 /* Free the IRQ lines */
1800 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001801 if (priv->wol_irq != dev->irq)
1802 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001803 if (priv->lpi_irq != -ENXIO)
1804 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805
1806 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001807 priv->hw->dma->stop_tx(priv->ioaddr);
1808 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001809
1810 /* Release and free the Rx/Tx resources */
1811 free_dma_desc_resources(priv);
1812
avisconti19449bf2010-10-25 18:58:14 +00001813 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001814 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001815
1816 netif_carrier_off(dev);
1817
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001818#ifdef CONFIG_STMMAC_DEBUG_FS
1819 stmmac_exit_fs();
1820#endif
Stefan Roesea6308442012-09-21 01:06:29 +00001821 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001822
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001823 stmmac_release_ptp(priv);
1824
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825 return 0;
1826}
1827
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001829 * stmmac_xmit: Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830 * @skb : the socket buffer
1831 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001832 * Description : this is the tx entry point of the driver.
1833 * It programs the chain or the ring and supports oversized frames
1834 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001835 */
1836static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1837{
1838 struct stmmac_priv *priv = netdev_priv(dev);
1839 unsigned int txsize = priv->dma_tx_size;
1840 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001841 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001842 int nfrags = skb_shinfo(skb)->nr_frags;
1843 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001844 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845
1846 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1847 if (!netif_queue_stopped(dev)) {
1848 netif_stop_queue(dev);
1849 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001850 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851 }
1852 return NETDEV_TX_BUSY;
1853 }
1854
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001855 spin_lock(&priv->tx_lock);
1856
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001857 if (priv->tx_path_in_lpi_mode)
1858 stmmac_disable_eee_mode(priv);
1859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860 entry = priv->cur_tx % txsize;
1861
Michał Mirosław5e982f32011-04-09 02:46:55 +00001862 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001864 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001865 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001866 else
1867 desc = priv->dma_tx + entry;
1868
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869 first = desc;
1870
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871 priv->tx_skbuff[entry] = skb;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001872
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001873 /* To program the descriptors according to the size of the frame */
1874 if (priv->mode == STMMAC_RING_MODE) {
1875 is_jumbo = priv->hw->ring->is_jumbo_frm(skb->len,
1876 priv->plat->enh_desc);
1877 if (unlikely(is_jumbo))
1878 entry = priv->hw->ring->jumbo_frm(priv, skb,
1879 csum_insertion);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880 } else {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001881 is_jumbo = priv->hw->chain->is_jumbo_frm(skb->len,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001882 priv->plat->enh_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001883 if (unlikely(is_jumbo))
1884 entry = priv->hw->chain->jumbo_frm(priv, skb,
1885 csum_insertion);
1886 }
1887 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001889 nopaged_len, DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001890 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001891 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001892 csum_insertion, priv->mode);
1893 } else
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001894 desc = first;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
1896 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001897 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1898 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899
1900 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001901 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001902 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001903 else
1904 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905
Ian Campbellf7223802011-09-21 21:53:20 +00001906 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
1907 DMA_TO_DEVICE);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001908 priv->tx_skbuff_dma[entry] = desc->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001910 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
1911 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001912 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001913 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00001914 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915 }
1916
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001917 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001918 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00001919
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001920 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001921 /* According to the coalesce parameter the IC bit for the latest
1922 * segment could be reset and the timer re-started to invoke the
1923 * stmmac_tx function. This approach takes care about the fragments.
1924 */
1925 priv->tx_count_frames += nfrags + 1;
1926 if (priv->tx_coal_frames > priv->tx_count_frames) {
1927 priv->hw->desc->clear_tx_ic(desc);
1928 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001929 mod_timer(&priv->txtimer,
1930 STMMAC_COAL_TIMER(priv->tx_coal_timer));
1931 } else
1932 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00001933
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001935 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00001936 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001937
1938 priv->cur_tx++;
1939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001941 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001942 __func__, (priv->cur_tx % txsize),
1943 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001944
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001945 if (priv->extend_desc)
1946 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
1947 else
1948 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
1949
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001950 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951 print_pkt(skb->data, skb->len);
1952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001954 if (netif_msg_hw(priv))
1955 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956 netif_stop_queue(dev);
1957 }
1958
1959 dev->stats.tx_bytes += skb->len;
1960
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001961 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1962 priv->hwts_tx_en)) {
1963 /* declare that device is doing timestamping */
1964 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1965 priv->hw->desc->enable_tx_timestamp(first);
1966 }
1967
1968 if (!priv->hwts_tx_en)
1969 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00001970
Richard Cochran52f64fa2011-06-19 03:31:43 +00001971 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
1972
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001973 spin_unlock(&priv->tx_lock);
1974
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001975 return NETDEV_TX_OK;
1976}
1977
Vince Bridgersb9381982014-01-14 13:42:05 -06001978static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
1979{
1980 struct ethhdr *ehdr;
1981 u16 vlanid;
1982
1983 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
1984 NETIF_F_HW_VLAN_CTAG_RX &&
1985 !__vlan_get_tag(skb, &vlanid)) {
1986 /* pop the vlan tag */
1987 ehdr = (struct ethhdr *)skb->data;
1988 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
1989 skb_pull(skb, VLAN_HLEN);
1990 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
1991 }
1992}
1993
1994
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001995/**
1996 * stmmac_rx_refill: refill used skb preallocated buffers
1997 * @priv: driver private structure
1998 * Description : this is to reallocate the skb for the reception process
1999 * that is based on zero-copy.
2000 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002001static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2002{
2003 unsigned int rxsize = priv->dma_rx_size;
2004 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005
2006 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2007 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002008 struct dma_desc *p;
2009
2010 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002011 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002012 else
2013 p = priv->dma_rx + entry;
2014
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002015 if (likely(priv->rx_skbuff[entry] == NULL)) {
2016 struct sk_buff *skb;
2017
Eric Dumazetacb600d2012-10-05 06:23:55 +00002018 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002019
2020 if (unlikely(skb == NULL))
2021 break;
2022
2023 priv->rx_skbuff[entry] = skb;
2024 priv->rx_skbuff_dma[entry] =
2025 dma_map_single(priv->device, skb->data, bfsize,
2026 DMA_FROM_DEVICE);
2027
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002028 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002029
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002030 priv->hw->ring->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002031
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002032 if (netif_msg_rx_status(priv))
2033 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002034 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002035 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002036 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002037 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002038 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002039}
2040
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002041/**
2042 * stmmac_rx_refill: refill used skb preallocated buffers
2043 * @priv: driver private structure
2044 * @limit: napi bugget.
2045 * Description : this the function called by the napi poll method.
2046 * It gets all the frames inside the ring.
2047 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002048static int stmmac_rx(struct stmmac_priv *priv, int limit)
2049{
2050 unsigned int rxsize = priv->dma_rx_size;
2051 unsigned int entry = priv->cur_rx % rxsize;
2052 unsigned int next_entry;
2053 unsigned int count = 0;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002054 int coe = priv->plat->rx_coe;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002055
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002056 if (netif_msg_rx_status(priv)) {
2057 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002058 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002059 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002060 else
2061 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002062 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002063 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002064 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002065 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002066
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002067 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002068 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002069 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002070 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002071
2072 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002073 break;
2074
2075 count++;
2076
2077 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002078 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002079 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002080 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002081 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002082
2083 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002084 status = priv->hw->desc->rx_status(&priv->dev->stats,
2085 &priv->xstats, p);
2086 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2087 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2088 &priv->xstats,
2089 priv->dma_erx +
2090 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002091 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002092 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002093 if (priv->hwts_rx_en && !priv->extend_desc) {
2094 /* DESC2 & DESC3 will be overwitten by device
2095 * with timestamp value, hence reinitialize
2096 * them in stmmac_rx_refill() function so that
2097 * device can reuse it.
2098 */
2099 priv->rx_skbuff[entry] = NULL;
2100 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002101 priv->rx_skbuff_dma[entry],
2102 priv->dma_buf_sz,
2103 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002104 }
2105 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002106 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002107 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002108
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002109 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2110
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002111 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002112 * Type frames (LLC/LLC-SNAP)
2113 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002114 if (unlikely(status != llc_snap))
2115 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002116
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002117 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002118 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002119 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002120 if (frame_len > ETH_FRAME_LEN)
2121 pr_debug("\tframe size %d, COE: %d\n",
2122 frame_len, status);
2123 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002124 skb = priv->rx_skbuff[entry];
2125 if (unlikely(!skb)) {
2126 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002127 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002128 priv->dev->stats.rx_dropped++;
2129 break;
2130 }
2131 prefetch(skb->data - NET_IP_ALIGN);
2132 priv->rx_skbuff[entry] = NULL;
2133
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002134 stmmac_get_rx_hwtstamp(priv, entry, skb);
2135
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002136 skb_put(skb, frame_len);
2137 dma_unmap_single(priv->device,
2138 priv->rx_skbuff_dma[entry],
2139 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002140
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002141 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002142 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002143 print_pkt(skb->data, frame_len);
2144 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002145
Vince Bridgersb9381982014-01-14 13:42:05 -06002146 stmmac_rx_vlan(priv->dev, skb);
2147
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002148 skb->protocol = eth_type_trans(skb, priv->dev);
2149
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002150 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002151 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002152 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002153 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002154
2155 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002156
2157 priv->dev->stats.rx_packets++;
2158 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002159 }
2160 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161 }
2162
2163 stmmac_rx_refill(priv);
2164
2165 priv->xstats.rx_pkt_n += count;
2166
2167 return count;
2168}
2169
2170/**
2171 * stmmac_poll - stmmac poll method (NAPI)
2172 * @napi : pointer to the napi structure.
2173 * @budget : maximum number of packets that the current CPU can receive from
2174 * all interfaces.
2175 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002176 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 */
2178static int stmmac_poll(struct napi_struct *napi, int budget)
2179{
2180 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2181 int work_done = 0;
2182
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002183 priv->xstats.napi_poll++;
2184 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002185
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002186 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002187 if (work_done < budget) {
2188 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002189 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190 }
2191 return work_done;
2192}
2193
2194/**
2195 * stmmac_tx_timeout
2196 * @dev : Pointer to net device structure
2197 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002198 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199 * netdev structure and arrange for the device to be reset to a sane state
2200 * in order to transmit a new packet.
2201 */
2202static void stmmac_tx_timeout(struct net_device *dev)
2203{
2204 struct stmmac_priv *priv = netdev_priv(dev);
2205
2206 /* Clear Tx resources and restart transmitting again */
2207 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002208}
2209
2210/* Configuration changes (passed on by ifconfig) */
2211static int stmmac_config(struct net_device *dev, struct ifmap *map)
2212{
2213 if (dev->flags & IFF_UP) /* can't act on a running interface */
2214 return -EBUSY;
2215
2216 /* Don't allow changing the I/O address */
2217 if (map->base_addr != dev->base_addr) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002218 pr_warn("%s: can't change I/O address\n", dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219 return -EOPNOTSUPP;
2220 }
2221
2222 /* Don't allow changing the IRQ */
2223 if (map->irq != dev->irq) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002224 pr_warn("%s: not change IRQ number %d\n", dev->name, dev->irq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002225 return -EOPNOTSUPP;
2226 }
2227
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228 return 0;
2229}
2230
2231/**
Jiri Pirko01789342011-08-16 06:29:00 +00002232 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002233 * @dev : pointer to the device structure
2234 * Description:
2235 * This function is a driver entry point which gets called by the kernel
2236 * whenever multicast addresses must be enabled/disabled.
2237 * Return value:
2238 * void.
2239 */
Jiri Pirko01789342011-08-16 06:29:00 +00002240static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002241{
2242 struct stmmac_priv *priv = netdev_priv(dev);
2243
2244 spin_lock(&priv->lock);
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002245 priv->hw->mac->set_filter(dev, priv->synopsys_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002246 spin_unlock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247}
2248
2249/**
2250 * stmmac_change_mtu - entry point to change MTU size for the device.
2251 * @dev : device pointer.
2252 * @new_mtu : the new MTU size for the device.
2253 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2254 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2255 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2256 * Return value:
2257 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2258 * file on failure.
2259 */
2260static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2261{
2262 struct stmmac_priv *priv = netdev_priv(dev);
2263 int max_mtu;
2264
2265 if (netif_running(dev)) {
2266 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2267 return -EBUSY;
2268 }
2269
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002270 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002271 max_mtu = JUMBO_LEN;
2272 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002273 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002274
2275 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2276 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2277 return -EINVAL;
2278 }
2279
Michał Mirosław5e982f32011-04-09 02:46:55 +00002280 dev->mtu = new_mtu;
2281 netdev_update_features(dev);
2282
2283 return 0;
2284}
2285
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002286static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002287 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002288{
2289 struct stmmac_priv *priv = netdev_priv(dev);
2290
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002291 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002292 features &= ~NETIF_F_RXCSUM;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002293 else if (priv->plat->rx_coe == STMMAC_RX_COE_TYPE1)
2294 features &= ~NETIF_F_IPV6_CSUM;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002295 if (!priv->plat->tx_coe)
2296 features &= ~NETIF_F_ALL_CSUM;
2297
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002298 /* Some GMAC devices have a bugged Jumbo frame support that
2299 * needs to have the Tx COE disabled for oversized frames
2300 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002301 * the TX csum insertionin the TDES and not use SF.
2302 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002303 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2304 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002305
Michał Mirosław5e982f32011-04-09 02:46:55 +00002306 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002307}
2308
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002309/**
2310 * stmmac_interrupt - main ISR
2311 * @irq: interrupt number.
2312 * @dev_id: to pass the net device pointer.
2313 * Description: this is the main driver interrupt service routine.
2314 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
2315 * interrupts.
2316 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002317static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2318{
2319 struct net_device *dev = (struct net_device *)dev_id;
2320 struct stmmac_priv *priv = netdev_priv(dev);
2321
2322 if (unlikely(!dev)) {
2323 pr_err("%s: invalid dev pointer\n", __func__);
2324 return IRQ_NONE;
2325 }
2326
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002327 /* To handle GMAC own interrupts */
2328 if (priv->plat->has_gmac) {
2329 int status = priv->hw->mac->host_irq_status((void __iomem *)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002330 dev->base_addr,
2331 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002332 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002333 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002334 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002335 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002336 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002337 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002338 }
2339 }
2340
2341 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002342 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002343
2344 return IRQ_HANDLED;
2345}
2346
2347#ifdef CONFIG_NET_POLL_CONTROLLER
2348/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002349 * to allow network I/O with interrupts disabled.
2350 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002351static void stmmac_poll_controller(struct net_device *dev)
2352{
2353 disable_irq(dev->irq);
2354 stmmac_interrupt(dev->irq, dev);
2355 enable_irq(dev->irq);
2356}
2357#endif
2358
2359/**
2360 * stmmac_ioctl - Entry point for the Ioctl
2361 * @dev: Device pointer.
2362 * @rq: An IOCTL specefic structure, that can contain a pointer to
2363 * a proprietary structure used to pass information to the driver.
2364 * @cmd: IOCTL command
2365 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002366 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002367 */
2368static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2369{
2370 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002371 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002372
2373 if (!netif_running(dev))
2374 return -EINVAL;
2375
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002376 switch (cmd) {
2377 case SIOCGMIIPHY:
2378 case SIOCGMIIREG:
2379 case SIOCSMIIREG:
2380 if (!priv->phydev)
2381 return -EINVAL;
2382 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2383 break;
2384 case SIOCSHWTSTAMP:
2385 ret = stmmac_hwtstamp_ioctl(dev, rq);
2386 break;
2387 default:
2388 break;
2389 }
Richard Cochran28b04112010-07-17 08:48:55 +00002390
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002391 return ret;
2392}
2393
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002394#ifdef CONFIG_STMMAC_DEBUG_FS
2395static struct dentry *stmmac_fs_dir;
2396static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002397static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002398
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002399static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002400 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002401{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002402 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002403 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2404 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002405
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002406 for (i = 0; i < size; i++) {
2407 u64 x;
2408 if (extend_desc) {
2409 x = *(u64 *) ep;
2410 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002411 i, (unsigned int)virt_to_phys(ep),
2412 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002413 ep->basic.des2, ep->basic.des3);
2414 ep++;
2415 } else {
2416 x = *(u64 *) p;
2417 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002418 i, (unsigned int)virt_to_phys(ep),
2419 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002420 p->des2, p->des3);
2421 p++;
2422 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002423 seq_printf(seq, "\n");
2424 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002425}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002426
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002427static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2428{
2429 struct net_device *dev = seq->private;
2430 struct stmmac_priv *priv = netdev_priv(dev);
2431 unsigned int txsize = priv->dma_tx_size;
2432 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002433
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002434 if (priv->extend_desc) {
2435 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002436 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002437 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002438 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002439 } else {
2440 seq_printf(seq, "RX descriptor ring:\n");
2441 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2442 seq_printf(seq, "TX descriptor ring:\n");
2443 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002444 }
2445
2446 return 0;
2447}
2448
2449static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2450{
2451 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2452}
2453
2454static const struct file_operations stmmac_rings_status_fops = {
2455 .owner = THIS_MODULE,
2456 .open = stmmac_sysfs_ring_open,
2457 .read = seq_read,
2458 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002459 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002460};
2461
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002462static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2463{
2464 struct net_device *dev = seq->private;
2465 struct stmmac_priv *priv = netdev_priv(dev);
2466
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002467 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002468 seq_printf(seq, "DMA HW features not supported\n");
2469 return 0;
2470 }
2471
2472 seq_printf(seq, "==============================\n");
2473 seq_printf(seq, "\tDMA HW features\n");
2474 seq_printf(seq, "==============================\n");
2475
2476 seq_printf(seq, "\t10/100 Mbps %s\n",
2477 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2478 seq_printf(seq, "\t1000 Mbps %s\n",
2479 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2480 seq_printf(seq, "\tHalf duple %s\n",
2481 (priv->dma_cap.half_duplex) ? "Y" : "N");
2482 seq_printf(seq, "\tHash Filter: %s\n",
2483 (priv->dma_cap.hash_filter) ? "Y" : "N");
2484 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2485 (priv->dma_cap.multi_addr) ? "Y" : "N");
2486 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2487 (priv->dma_cap.pcs) ? "Y" : "N");
2488 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2489 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2490 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2491 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2492 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2493 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2494 seq_printf(seq, "\tRMON module: %s\n",
2495 (priv->dma_cap.rmon) ? "Y" : "N");
2496 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2497 (priv->dma_cap.time_stamp) ? "Y" : "N");
2498 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2499 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2500 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2501 (priv->dma_cap.eee) ? "Y" : "N");
2502 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2503 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2504 (priv->dma_cap.tx_coe) ? "Y" : "N");
2505 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2506 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2507 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2508 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2509 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2510 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2511 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2512 priv->dma_cap.number_rx_channel);
2513 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2514 priv->dma_cap.number_tx_channel);
2515 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2516 (priv->dma_cap.enh_desc) ? "Y" : "N");
2517
2518 return 0;
2519}
2520
2521static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2522{
2523 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2524}
2525
2526static const struct file_operations stmmac_dma_cap_fops = {
2527 .owner = THIS_MODULE,
2528 .open = stmmac_sysfs_dma_cap_open,
2529 .read = seq_read,
2530 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002531 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002532};
2533
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002534static int stmmac_init_fs(struct net_device *dev)
2535{
2536 /* Create debugfs entries */
2537 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2538
2539 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2540 pr_err("ERROR %s, debugfs create directory failed\n",
2541 STMMAC_RESOURCE_NAME);
2542
2543 return -ENOMEM;
2544 }
2545
2546 /* Entry to report DMA RX/TX rings */
2547 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002548 S_IRUGO, stmmac_fs_dir, dev,
2549 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002550
2551 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2552 pr_info("ERROR creating stmmac ring debugfs file\n");
2553 debugfs_remove(stmmac_fs_dir);
2554
2555 return -ENOMEM;
2556 }
2557
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002558 /* Entry to report the DMA HW features */
2559 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2560 dev, &stmmac_dma_cap_fops);
2561
2562 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2563 pr_info("ERROR creating stmmac MMC debugfs file\n");
2564 debugfs_remove(stmmac_rings_status);
2565 debugfs_remove(stmmac_fs_dir);
2566
2567 return -ENOMEM;
2568 }
2569
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002570 return 0;
2571}
2572
2573static void stmmac_exit_fs(void)
2574{
2575 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002576 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002577 debugfs_remove(stmmac_fs_dir);
2578}
2579#endif /* CONFIG_STMMAC_DEBUG_FS */
2580
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002581static const struct net_device_ops stmmac_netdev_ops = {
2582 .ndo_open = stmmac_open,
2583 .ndo_start_xmit = stmmac_xmit,
2584 .ndo_stop = stmmac_release,
2585 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002586 .ndo_fix_features = stmmac_fix_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002587 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002588 .ndo_tx_timeout = stmmac_tx_timeout,
2589 .ndo_do_ioctl = stmmac_ioctl,
2590 .ndo_set_config = stmmac_config,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002591#ifdef CONFIG_NET_POLL_CONTROLLER
2592 .ndo_poll_controller = stmmac_poll_controller,
2593#endif
2594 .ndo_set_mac_address = eth_mac_addr,
2595};
2596
2597/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002598 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002599 * @priv: driver private structure
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002600 * Description: this function detects which MAC device
2601 * (GMAC/MAC10-100) has to attached, checks the HW capability
2602 * (if supported) and sets the driver's features (for example
2603 * to use the ring or chaine mode or support the normal/enh
2604 * descriptor structure).
2605 */
2606static int stmmac_hw_init(struct stmmac_priv *priv)
2607{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002608 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002609 struct mac_device_info *mac;
2610
2611 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002612 if (priv->plat->has_gmac) {
2613 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002614 mac = dwmac1000_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002615 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002616 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002617 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002618 if (!mac)
2619 return -ENOMEM;
2620
2621 priv->hw = mac;
2622
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002623 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002624 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002625
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002626 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002627 if (chain_mode) {
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002628 priv->hw->chain = &chain_mode_ops;
2629 pr_info(" Chain mode enabled\n");
2630 priv->mode = STMMAC_CHAIN_MODE;
2631 } else {
2632 priv->hw->ring = &ring_mode_ops;
2633 pr_info(" Ring mode enabled\n");
2634 priv->mode = STMMAC_RING_MODE;
2635 }
2636
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002637 /* Get the HW capability (new GMAC newer than 3.50a) */
2638 priv->hw_cap_support = stmmac_get_hw_features(priv);
2639 if (priv->hw_cap_support) {
2640 pr_info(" DMA HW capability register supported");
2641
2642 /* We can override some gmac/dma configuration fields: e.g.
2643 * enh_desc, tx_coe (e.g. that are passed through the
2644 * platform) with the values from the HW capability
2645 * register (if supported).
2646 */
2647 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002648 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002649
2650 priv->plat->tx_coe = priv->dma_cap.tx_coe;
2651
2652 if (priv->dma_cap.rx_coe_type2)
2653 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2654 else if (priv->dma_cap.rx_coe_type1)
2655 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2656
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002657 } else
2658 pr_info(" No HW DMA feature register supported");
2659
Byungho An61369d02013-06-28 16:35:32 +09002660 /* To use alternate (extended) or normal descriptor structures */
2661 stmmac_selec_desc_mode(priv);
2662
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002663 ret = priv->hw->mac->rx_ipc(priv->ioaddr);
2664 if (!ret) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002665 pr_warn(" RX IPC Checksum Offload not configured.\n");
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002666 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2667 }
2668
2669 if (priv->plat->rx_coe)
2670 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2671 priv->plat->rx_coe);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002672 if (priv->plat->tx_coe)
2673 pr_info(" TX Checksum insertion supported\n");
2674
2675 if (priv->plat->pmt) {
2676 pr_info(" Wake-Up On Lan supported\n");
2677 device_set_wakeup_capable(priv->device, 1);
2678 }
2679
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002680 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002681}
2682
2683/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002684 * stmmac_dvr_probe
2685 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002686 * @plat_dat: platform data pointer
2687 * @addr: iobase memory address
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002688 * Description: this is the main probe function used to
2689 * call the alloc_etherdev, allocate the priv structure.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002690 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002691struct stmmac_priv *stmmac_dvr_probe(struct device *device,
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002692 struct plat_stmmacenet_data *plat_dat,
2693 void __iomem *addr)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694{
2695 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002696 struct net_device *ndev = NULL;
2697 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002698
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002699 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002700 if (!ndev)
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002701 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002703 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002705 priv = netdev_priv(ndev);
2706 priv->device = device;
2707 priv->dev = ndev;
2708
2709 ether_setup(ndev);
2710
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002711 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002712 priv->pause = pause;
2713 priv->plat = plat_dat;
2714 priv->ioaddr = addr;
2715 priv->dev->base_addr = (unsigned long)addr;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002716
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002717 /* Verify driver arguments */
2718 stmmac_verify_args();
2719
2720 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002721 * this needs to have multiple instances
2722 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002723 if ((phyaddr >= 0) && (phyaddr <= 31))
2724 priv->plat->phy_addr = phyaddr;
2725
2726 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002727 ret = stmmac_hw_init(priv);
2728 if (ret)
2729 goto error_free_netdev;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002730
2731 ndev->netdev_ops = &stmmac_netdev_ops;
2732
2733 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2734 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002735 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2736 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002737#ifdef STMMAC_VLAN_TAG_USED
2738 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002739 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002740#endif
2741 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2742
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002743 if (flow_ctrl)
2744 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2745
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002746 /* Rx Watchdog is available in the COREs newer than the 3.40.
2747 * In some case, for example on bugged HW this feature
2748 * has to be disable and this can be done by passing the
2749 * riwt_off field from the platform.
2750 */
2751 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2752 priv->use_riwt = 1;
2753 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2754 }
2755
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002756 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002757
Vlad Lunguf8e96162010-11-29 22:52:52 +00002758 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002759 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002760
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002761 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002762 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002763 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002764 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002765 }
2766
Kelvin Cheungae4d8cf2012-08-18 00:16:23 +00002767 priv->stmmac_clk = clk_get(priv->device, STMMAC_RESOURCE_NAME);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002768 if (IS_ERR(priv->stmmac_clk)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002769 pr_warn("%s: warning: cannot get CSR clock\n", __func__);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002770 goto error_clk_get;
2771 }
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002772
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002773 /* If a specific clk_csr value is passed from the platform
2774 * this means that the CSR Clock Range selection cannot be
2775 * changed at run-time and it is fixed. Viceversa the driver'll try to
2776 * set the MDC clock dynamically according to the csr actual
2777 * clock input.
2778 */
2779 if (!priv->plat->clk_csr)
2780 stmmac_clk_csr_set(priv);
2781 else
2782 priv->clk_csr = priv->plat->clk_csr;
2783
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002784 stmmac_check_pcs_mode(priv);
2785
Byungho An4d8f0822013-04-07 17:56:16 +00002786 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2787 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002788 /* MDIO bus Registration */
2789 ret = stmmac_mdio_register(ndev);
2790 if (ret < 0) {
2791 pr_debug("%s: MDIO bus (id: %d) registration failed",
2792 __func__, priv->plat->bus_id);
2793 goto error_mdio_register;
2794 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002795 }
2796
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002797 return priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002798
Viresh Kumar6a81c262012-07-30 14:39:41 -07002799error_mdio_register:
2800 clk_put(priv->stmmac_clk);
2801error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002802 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002803error_netdev_register:
2804 netif_napi_del(&priv->napi);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002805error_free_netdev:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002806 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002807
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002808 return NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002809}
2810
2811/**
2812 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002813 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002814 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002815 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002816 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002817int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002818{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002819 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002820
2821 pr_info("%s:\n\tremoving driver", __func__);
2822
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002823 priv->hw->dma->stop_rx(priv->ioaddr);
2824 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002825
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002826 stmmac_set_mac(priv->ioaddr, false);
Byungho An4d8f0822013-04-07 17:56:16 +00002827 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2828 priv->pcs != STMMAC_PCS_RTBI)
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002829 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002830 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831 unregister_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002832 free_netdev(ndev);
2833
2834 return 0;
2835}
2836
2837#ifdef CONFIG_PM
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002838int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002839{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002840 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002841 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002842
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002843 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844 return 0;
2845
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002846 if (priv->phydev)
2847 phy_stop(priv->phydev);
2848
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002849 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002850
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002851 netif_device_detach(ndev);
2852 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002853
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002854 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002855
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002856 /* Stop TX/RX DMA */
2857 priv->hw->dma->stop_tx(priv->ioaddr);
2858 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002859
2860 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002861
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002862 /* Enable Power down mode by programming the PMT regs */
2863 if (device_may_wakeup(priv->device))
2864 priv->hw->mac->pmt(priv->ioaddr, priv->wolopts);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002865 else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002866 stmmac_set_mac(priv->ioaddr, false);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002867 /* Disable clock in case of PWM is off */
Stefan Roesea6308442012-09-21 01:06:29 +00002868 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002869 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002870 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002871 return 0;
2872}
2873
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002874int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002875{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002876 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002877 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002878
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002879 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002880 return 0;
2881
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002882 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02002883
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002884 /* Power Down bit, into the PM register, is cleared
2885 * automatically as soon as a magic packet or a Wake-up frame
2886 * is received. Anyway, it's better to manually clear
2887 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002888 * from another devices (e.g. serial console).
2889 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002890 if (device_may_wakeup(priv->device)) {
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -07002891 priv->hw->mac->pmt(priv->ioaddr, 0);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002892 } else {
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00002893 /* enable the clk prevously disabled */
Stefan Roesea6308442012-09-21 01:06:29 +00002894 clk_prepare_enable(priv->stmmac_clk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002895 /* reset the phy so that it's ready */
2896 if (priv->mii)
2897 stmmac_mdio_reset(priv->mii);
2898 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002899
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002900 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002901
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00002902 stmmac_hw_setup(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002903
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002904 napi_enable(&priv->napi);
2905
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002906 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00002908 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00002909
2910 if (priv->phydev)
2911 phy_start(priv->phydev);
2912
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002913 return 0;
2914}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002915
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002916int stmmac_freeze(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002917{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002918 if (!ndev || !netif_running(ndev))
2919 return 0;
2920
2921 return stmmac_release(ndev);
2922}
2923
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002924int stmmac_restore(struct net_device *ndev)
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002925{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002926 if (!ndev || !netif_running(ndev))
2927 return 0;
2928
2929 return stmmac_open(ndev);
2930}
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00002931#endif /* CONFIG_PM */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002932
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002933/* Driver can be configured w/ and w/ both PCI and Platf drivers
2934 * depending on the configuration selected.
2935 */
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002936static int __init stmmac_init(void)
2937{
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002938 int ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002939
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002940 ret = stmmac_register_platform();
2941 if (ret)
2942 goto err;
2943 ret = stmmac_register_pci();
2944 if (ret)
2945 goto err_pci;
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002946 return 0;
Konstantin Khlebnikov493682b2012-12-14 01:02:51 +00002947err_pci:
2948 stmmac_unregister_platform();
2949err:
2950 pr_err("stmmac: driver registration failed\n");
2951 return ret;
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002952}
2953
2954static void __exit stmmac_exit(void)
2955{
Giuseppe CAVALLARO33d5e332012-06-07 19:25:07 +00002956 stmmac_unregister_platform();
2957 stmmac_unregister_pci();
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00002958}
2959
2960module_init(stmmac_init);
2961module_exit(stmmac_exit);
2962
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002963#ifndef MODULE
2964static int __init stmmac_cmdline_opt(char *str)
2965{
2966 char *opt;
2967
2968 if (!str || !*str)
2969 return -EINVAL;
2970 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002971 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002972 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002973 goto err;
2974 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002975 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002976 goto err;
2977 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002978 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002979 goto err;
2980 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002981 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002982 goto err;
2983 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002984 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002985 goto err;
2986 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002987 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002988 goto err;
2989 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002990 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002991 goto err;
2992 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002993 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002994 goto err;
2995 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00002996 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00002997 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00002998 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002999 if (kstrtoint(opt + 10, 0, &eee_timer))
3000 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003001 } else if (!strncmp(opt, "chain_mode:", 11)) {
3002 if (kstrtoint(opt + 11, 0, &chain_mode))
3003 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003004 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003005 }
3006 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003007
3008err:
3009 pr_err("%s: ERROR broken module parameter conversion", __func__);
3010 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011}
3012
3013__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003014#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003015
3016MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3017MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3018MODULE_LICENSE("GPL");