blob: 309a6427584ab757ecd48448c75fbd3778de1251 [file] [log] [blame]
Alan Cox5c49fd32011-11-03 18:22:04 +00001/**************************************************************************
2 * Copyright (c) 2007-2011, Intel Corporation.
3 * All Rights Reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 *
18 **************************************************************************/
19
20#ifndef _PSB_DRV_H_
21#define _PSB_DRV_H_
22
23#include <linux/kref.h>
24
25#include <drm/drmP.h>
26#include "drm_global.h"
27#include "gem_glue.h"
Alan Cox838fa582011-11-16 22:39:45 +000028#include "gma_drm.h"
Alan Cox5c49fd32011-11-03 18:22:04 +000029#include "psb_reg.h"
30#include "psb_intel_drv.h"
31#include "gtt.h"
32#include "power.h"
Alan Coxd839ede2012-05-03 15:06:18 +010033#include "opregion.h"
Alan Cox5c49fd32011-11-03 18:22:04 +000034#include "oaktrail.h"
35
36/* Append new drm mode definition here, align with libdrm definition */
37#define DRM_MODE_SCALE_NO_SCALE 2
38
39enum {
40 CHIP_PSB_8108 = 0, /* Poulsbo */
41 CHIP_PSB_8109 = 1, /* Poulsbo */
42 CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
43 CHIP_MFLD_0130 = 3, /* Medfield */
44};
45
Patrik Jakobssone036ba52011-11-29 22:20:07 +000046#define IS_PSB(dev) (((dev)->pci_device & 0xfffe) == 0x8108)
Alan Cox5c49fd32011-11-03 18:22:04 +000047#define IS_MRST(dev) (((dev)->pci_device & 0xfffc) == 0x4100)
48#define IS_MFLD(dev) (((dev)->pci_device & 0xfff8) == 0x0130)
49
50/*
51 * Driver definitions
52 */
53
54#define DRIVER_NAME "gma500"
55#define DRIVER_DESC "DRM driver for the Intel GMA500"
56
57#define PSB_DRM_DRIVER_DATE "2011-06-06"
58#define PSB_DRM_DRIVER_MAJOR 1
59#define PSB_DRM_DRIVER_MINOR 0
60#define PSB_DRM_DRIVER_PATCHLEVEL 0
61
62/*
63 * Hardware offsets
64 */
65#define PSB_VDC_OFFSET 0x00000000
66#define PSB_VDC_SIZE 0x000080000
67#define MRST_MMIO_SIZE 0x0000C0000
68#define MDFLD_MMIO_SIZE 0x000100000
69#define PSB_SGX_SIZE 0x8000
70#define PSB_SGX_OFFSET 0x00040000
71#define MRST_SGX_OFFSET 0x00080000
72/*
73 * PCI resource identifiers
74 */
75#define PSB_MMIO_RESOURCE 0
76#define PSB_GATT_RESOURCE 2
77#define PSB_GTT_RESOURCE 3
78/*
79 * PCI configuration
80 */
81#define PSB_GMCH_CTRL 0x52
82#define PSB_BSM 0x5C
83#define _PSB_GMCH_ENABLED 0x4
84#define PSB_PGETBL_CTL 0x2020
85#define _PSB_PGETBL_ENABLED 0x00000001
86#define PSB_SGX_2D_SLAVE_PORT 0x4000
87
88/* To get rid of */
89#define PSB_TT_PRIV0_LIMIT (256*1024*1024)
90#define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
91
92/*
93 * SGX side MMU definitions (these can probably go)
94 */
95
96/*
97 * Flags for external memory type field.
98 */
99#define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
100#define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
101#define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
102/*
103 * PTE's and PDE's
104 */
105#define PSB_PDE_MASK 0x003FFFFF
106#define PSB_PDE_SHIFT 22
107#define PSB_PTE_SHIFT 12
108/*
109 * Cache control
110 */
111#define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
112#define PSB_PTE_WO 0x0002 /* Write only */
113#define PSB_PTE_RO 0x0004 /* Read only */
114#define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
115
116/*
117 * VDC registers and bits
118 */
119#define PSB_MSVDX_CLOCKGATING 0x2064
120#define PSB_TOPAZ_CLOCKGATING 0x2068
121#define PSB_HWSTAM 0x2098
122#define PSB_INSTPM 0x20C0
123#define PSB_INT_IDENTITY_R 0x20A4
Alan Coxd839ede2012-05-03 15:06:18 +0100124#define _PSB_IRQ_ASLE (1<<0)
Alan Cox5c49fd32011-11-03 18:22:04 +0000125#define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
126#define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
127#define _PSB_DPST_PIPEB_FLAG (1<<4)
128#define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
129#define _PSB_VSYNC_PIPEB_FLAG (1<<5)
130#define _PSB_DPST_PIPEA_FLAG (1<<6)
131#define _PSB_PIPEA_EVENT_FLAG (1<<6)
132#define _PSB_VSYNC_PIPEA_FLAG (1<<7)
133#define _MDFLD_MIPIA_FLAG (1<<16)
134#define _MDFLD_MIPIC_FLAG (1<<17)
Alan Cox68cb6382012-04-25 14:38:20 +0100135#define _PSB_IRQ_DISP_HOTSYNC (1<<17)
Alan Cox5c49fd32011-11-03 18:22:04 +0000136#define _PSB_IRQ_SGX_FLAG (1<<18)
137#define _PSB_IRQ_MSVDX_FLAG (1<<19)
138#define _LNC_IRQ_TOPAZ_FLAG (1<<20)
139
Patrik Jakobsson700e59f2011-11-29 22:20:34 +0000140#define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
141 _PSB_VSYNC_PIPEB_FLAG)
142
Alan Cox5c49fd32011-11-03 18:22:04 +0000143/* This flag includes all the display IRQ bits excepts the vblank irqs. */
144#define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
145 _MDFLD_PIPEB_EVENT_FLAG | \
146 _PSB_PIPEA_EVENT_FLAG | \
147 _PSB_VSYNC_PIPEA_FLAG | \
148 _MDFLD_MIPIA_FLAG | \
149 _MDFLD_MIPIC_FLAG)
150#define PSB_INT_IDENTITY_R 0x20A4
151#define PSB_INT_MASK_R 0x20A8
152#define PSB_INT_ENABLE_R 0x20A0
153
154#define _PSB_MMU_ER_MASK 0x0001FF00
155#define _PSB_MMU_ER_HOST (1 << 16)
156#define GPIOA 0x5010
157#define GPIOB 0x5014
158#define GPIOC 0x5018
159#define GPIOD 0x501c
160#define GPIOE 0x5020
161#define GPIOF 0x5024
162#define GPIOG 0x5028
163#define GPIOH 0x502c
164#define GPIO_CLOCK_DIR_MASK (1 << 0)
165#define GPIO_CLOCK_DIR_IN (0 << 1)
166#define GPIO_CLOCK_DIR_OUT (1 << 1)
167#define GPIO_CLOCK_VAL_MASK (1 << 2)
168#define GPIO_CLOCK_VAL_OUT (1 << 3)
169#define GPIO_CLOCK_VAL_IN (1 << 4)
170#define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
171#define GPIO_DATA_DIR_MASK (1 << 8)
172#define GPIO_DATA_DIR_IN (0 << 9)
173#define GPIO_DATA_DIR_OUT (1 << 9)
174#define GPIO_DATA_VAL_MASK (1 << 10)
175#define GPIO_DATA_VAL_OUT (1 << 11)
176#define GPIO_DATA_VAL_IN (1 << 12)
177#define GPIO_DATA_PULLUP_DISABLE (1 << 13)
178
179#define VCLK_DIVISOR_VGA0 0x6000
180#define VCLK_DIVISOR_VGA1 0x6004
181#define VCLK_POST_DIV 0x6010
182
183#define PSB_COMM_2D (PSB_ENGINE_2D << 4)
184#define PSB_COMM_3D (PSB_ENGINE_3D << 4)
185#define PSB_COMM_TA (PSB_ENGINE_TA << 4)
186#define PSB_COMM_HP (PSB_ENGINE_HP << 4)
187#define PSB_COMM_USER_IRQ (1024 >> 2)
188#define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
189#define PSB_COMM_FW (2048 >> 2)
190
191#define PSB_UIRQ_VISTEST 1
192#define PSB_UIRQ_OOM_REPLY 2
193#define PSB_UIRQ_FIRE_TA_REPLY 3
194#define PSB_UIRQ_FIRE_RASTER_REPLY 4
195
196#define PSB_2D_SIZE (256*1024*1024)
197#define PSB_MAX_RELOC_PAGES 1024
198
199#define PSB_LOW_REG_OFFS 0x0204
200#define PSB_HIGH_REG_OFFS 0x0600
201
202#define PSB_NUM_VBLANKS 2
203
204
205#define PSB_2D_SIZE (256*1024*1024)
206#define PSB_MAX_RELOC_PAGES 1024
207
208#define PSB_LOW_REG_OFFS 0x0204
209#define PSB_HIGH_REG_OFFS 0x0600
210
211#define PSB_NUM_VBLANKS 2
212#define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
213#define PSB_LID_DELAY (DRM_HZ / 10)
214
215#define MDFLD_PNW_B0 0x04
216#define MDFLD_PNW_C0 0x08
217
218#define MDFLD_DSR_2D_3D_0 (1 << 0)
219#define MDFLD_DSR_2D_3D_2 (1 << 1)
220#define MDFLD_DSR_CURSOR_0 (1 << 2)
221#define MDFLD_DSR_CURSOR_2 (1 << 3)
222#define MDFLD_DSR_OVERLAY_0 (1 << 4)
223#define MDFLD_DSR_OVERLAY_2 (1 << 5)
224#define MDFLD_DSR_MIPI_CONTROL (1 << 6)
225#define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
226#define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
227#define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
228
229#define MDFLD_DSR_RR 45
230#define MDFLD_DPU_ENABLE (1 << 31)
231#define MDFLD_DSR_FULLSCREEN (1 << 30)
232#define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
233
234#define PSB_PWR_STATE_ON 1
235#define PSB_PWR_STATE_OFF 2
236
237#define PSB_PMPOLICY_NOPM 0
238#define PSB_PMPOLICY_CLOCKGATING 1
239#define PSB_PMPOLICY_POWERDOWN 2
240
241#define PSB_PMSTATE_POWERUP 0
242#define PSB_PMSTATE_CLOCKGATED 1
243#define PSB_PMSTATE_POWERDOWN 2
244#define PSB_PCIx_MSI_ADDR_LOC 0x94
245#define PSB_PCIx_MSI_DATA_LOC 0x98
246
247/* Medfield crystal settings */
248#define KSEL_CRYSTAL_19 1
249#define KSEL_BYPASS_19 5
250#define KSEL_BYPASS_25 6
251#define KSEL_BYPASS_83_100 7
252
253struct opregion_header;
254struct opregion_acpi;
255struct opregion_swsci;
256struct opregion_asle;
257
258struct psb_intel_opregion {
259 struct opregion_header *header;
260 struct opregion_acpi *acpi;
261 struct opregion_swsci *swsci;
262 struct opregion_asle *asle;
Alan Cox1fb28e92012-04-25 14:37:14 +0100263 void *vbt;
Alan Coxd839ede2012-05-03 15:06:18 +0100264 u32 __iomem *lid_state;
Alan Cox5c49fd32011-11-03 18:22:04 +0000265};
266
Patrik Jakobsson57369952011-12-19 21:41:10 +0000267struct sdvo_device_mapping {
268 u8 initialized;
269 u8 dvo_port;
270 u8 slave_addr;
271 u8 dvo_wiring;
272 u8 i2c_pin;
273 u8 i2c_speed;
274 u8 ddc_pin;
275};
276
Patrik Jakobsson5c0c1d52011-12-19 21:40:58 +0000277struct intel_gmbus {
278 struct i2c_adapter adapter;
279 struct i2c_adapter *force_bit;
280 u32 reg0;
281};
282
Alan Cox648a8e32012-03-08 16:00:31 +0000283/*
284 * Register save state. This is used to hold the context when the
285 * device is powered off. In the case of Oaktrail this can (but does not
286 * yet) include screen blank. Operations occuring during the save
287 * update the register cache instead.
288 */
289struct psb_state {
290 uint32_t saveDSPACNTR;
291 uint32_t saveDSPBCNTR;
292 uint32_t savePIPEACONF;
293 uint32_t savePIPEBCONF;
294 uint32_t savePIPEASRC;
295 uint32_t savePIPEBSRC;
296 uint32_t saveFPA0;
297 uint32_t saveFPA1;
298 uint32_t saveDPLL_A;
299 uint32_t saveDPLL_A_MD;
300 uint32_t saveHTOTAL_A;
301 uint32_t saveHBLANK_A;
302 uint32_t saveHSYNC_A;
303 uint32_t saveVTOTAL_A;
304 uint32_t saveVBLANK_A;
305 uint32_t saveVSYNC_A;
306 uint32_t saveDSPASTRIDE;
307 uint32_t saveDSPASIZE;
308 uint32_t saveDSPAPOS;
309 uint32_t saveDSPABASE;
310 uint32_t saveDSPASURF;
311 uint32_t saveDSPASTATUS;
312 uint32_t saveFPB0;
313 uint32_t saveFPB1;
314 uint32_t saveDPLL_B;
315 uint32_t saveDPLL_B_MD;
316 uint32_t saveHTOTAL_B;
317 uint32_t saveHBLANK_B;
318 uint32_t saveHSYNC_B;
319 uint32_t saveVTOTAL_B;
320 uint32_t saveVBLANK_B;
321 uint32_t saveVSYNC_B;
322 uint32_t saveDSPBSTRIDE;
323 uint32_t saveDSPBSIZE;
324 uint32_t saveDSPBPOS;
325 uint32_t saveDSPBBASE;
326 uint32_t saveDSPBSURF;
327 uint32_t saveDSPBSTATUS;
328 uint32_t saveVCLK_DIVISOR_VGA0;
329 uint32_t saveVCLK_DIVISOR_VGA1;
330 uint32_t saveVCLK_POST_DIV;
331 uint32_t saveVGACNTRL;
332 uint32_t saveADPA;
333 uint32_t saveLVDS;
334 uint32_t saveDVOA;
335 uint32_t saveDVOB;
336 uint32_t saveDVOC;
337 uint32_t savePP_ON;
338 uint32_t savePP_OFF;
339 uint32_t savePP_CONTROL;
340 uint32_t savePP_CYCLE;
341 uint32_t savePFIT_CONTROL;
342 uint32_t savePaletteA[256];
343 uint32_t savePaletteB[256];
Alan Cox648a8e32012-03-08 16:00:31 +0000344 uint32_t saveCLOCKGATING;
345 uint32_t saveDSPARB;
346 uint32_t saveDSPATILEOFF;
347 uint32_t saveDSPBTILEOFF;
348 uint32_t saveDSPAADDR;
349 uint32_t saveDSPBADDR;
350 uint32_t savePFIT_AUTO_RATIOS;
351 uint32_t savePFIT_PGM_RATIOS;
352 uint32_t savePP_ON_DELAYS;
353 uint32_t savePP_OFF_DELAYS;
354 uint32_t savePP_DIVISOR;
Alan Cox648a8e32012-03-08 16:00:31 +0000355 uint32_t saveBCLRPAT_A;
356 uint32_t saveBCLRPAT_B;
357 uint32_t saveDSPALINOFF;
358 uint32_t saveDSPBLINOFF;
359 uint32_t savePERF_MODE;
360 uint32_t saveDSPFW1;
361 uint32_t saveDSPFW2;
362 uint32_t saveDSPFW3;
363 uint32_t saveDSPFW4;
364 uint32_t saveDSPFW5;
365 uint32_t saveDSPFW6;
366 uint32_t saveCHICKENBIT;
367 uint32_t saveDSPACURSOR_CTRL;
368 uint32_t saveDSPBCURSOR_CTRL;
369 uint32_t saveDSPACURSOR_BASE;
370 uint32_t saveDSPBCURSOR_BASE;
371 uint32_t saveDSPACURSOR_POS;
372 uint32_t saveDSPBCURSOR_POS;
373 uint32_t save_palette_a[256];
374 uint32_t save_palette_b[256];
375 uint32_t saveOV_OVADD;
376 uint32_t saveOV_OGAMC0;
377 uint32_t saveOV_OGAMC1;
378 uint32_t saveOV_OGAMC2;
379 uint32_t saveOV_OGAMC3;
380 uint32_t saveOV_OGAMC4;
381 uint32_t saveOV_OGAMC5;
382 uint32_t saveOVC_OVADD;
383 uint32_t saveOVC_OGAMC0;
384 uint32_t saveOVC_OGAMC1;
385 uint32_t saveOVC_OGAMC2;
386 uint32_t saveOVC_OGAMC3;
387 uint32_t saveOVC_OGAMC4;
388 uint32_t saveOVC_OGAMC5;
389
390 /* DPST register save */
391 uint32_t saveHISTOGRAM_INT_CONTROL_REG;
392 uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
393 uint32_t savePWM_CONTROL_LOGIC;
394};
395
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000396struct medfield_state {
397 uint32_t saveDPLL_A;
398 uint32_t saveFPA0;
399 uint32_t savePIPEACONF;
400 uint32_t saveHTOTAL_A;
401 uint32_t saveHBLANK_A;
402 uint32_t saveHSYNC_A;
403 uint32_t saveVTOTAL_A;
404 uint32_t saveVBLANK_A;
405 uint32_t saveVSYNC_A;
406 uint32_t savePIPEASRC;
407 uint32_t saveDSPASTRIDE;
408 uint32_t saveDSPALINOFF;
409 uint32_t saveDSPATILEOFF;
410 uint32_t saveDSPASIZE;
411 uint32_t saveDSPAPOS;
412 uint32_t saveDSPASURF;
413 uint32_t saveDSPACNTR;
414 uint32_t saveDSPASTATUS;
415 uint32_t save_palette_a[256];
416 uint32_t saveMIPI;
417
418 uint32_t saveDPLL_B;
419 uint32_t saveFPB0;
420 uint32_t savePIPEBCONF;
421 uint32_t saveHTOTAL_B;
422 uint32_t saveHBLANK_B;
423 uint32_t saveHSYNC_B;
424 uint32_t saveVTOTAL_B;
425 uint32_t saveVBLANK_B;
426 uint32_t saveVSYNC_B;
427 uint32_t savePIPEBSRC;
428 uint32_t saveDSPBSTRIDE;
429 uint32_t saveDSPBLINOFF;
430 uint32_t saveDSPBTILEOFF;
431 uint32_t saveDSPBSIZE;
432 uint32_t saveDSPBPOS;
433 uint32_t saveDSPBSURF;
434 uint32_t saveDSPBCNTR;
435 uint32_t saveDSPBSTATUS;
436 uint32_t save_palette_b[256];
437
438 uint32_t savePIPECCONF;
439 uint32_t saveHTOTAL_C;
440 uint32_t saveHBLANK_C;
441 uint32_t saveHSYNC_C;
442 uint32_t saveVTOTAL_C;
443 uint32_t saveVBLANK_C;
444 uint32_t saveVSYNC_C;
445 uint32_t savePIPECSRC;
446 uint32_t saveDSPCSTRIDE;
447 uint32_t saveDSPCLINOFF;
448 uint32_t saveDSPCTILEOFF;
449 uint32_t saveDSPCSIZE;
450 uint32_t saveDSPCPOS;
451 uint32_t saveDSPCSURF;
452 uint32_t saveDSPCCNTR;
453 uint32_t saveDSPCSTATUS;
454 uint32_t save_palette_c[256];
455 uint32_t saveMIPI_C;
456
457 uint32_t savePFIT_CONTROL;
458 uint32_t savePFIT_PGM_RATIOS;
459 uint32_t saveHDMIPHYMISCCTL;
460 uint32_t saveHDMIB_CONTROL;
461};
462
Alan Cox09016a12012-03-14 12:00:29 +0000463struct cdv_state {
464 uint32_t saveDSPCLK_GATE_D;
465 uint32_t saveRAMCLK_GATE_D;
466 uint32_t saveDSPARB;
467 uint32_t saveDSPFW[6];
468 uint32_t saveADPA;
469 uint32_t savePP_CONTROL;
470 uint32_t savePFIT_PGM_RATIOS;
471 uint32_t saveLVDS;
472 uint32_t savePFIT_CONTROL;
473 uint32_t savePP_ON_DELAYS;
474 uint32_t savePP_OFF_DELAYS;
475 uint32_t savePP_CYCLE;
476 uint32_t saveVGACNTRL;
477 uint32_t saveIER;
478 uint32_t saveIMR;
479 u8 saveLBB;
480};
481
Alan Coxc6265ff2012-03-08 16:02:05 +0000482struct psb_save_area {
483 uint32_t saveBSM;
484 uint32_t saveVBT;
485 union {
486 struct psb_state psb;
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000487 struct medfield_state mdfld;
Alan Cox09016a12012-03-14 12:00:29 +0000488 struct cdv_state cdv;
Alan Coxc6265ff2012-03-08 16:02:05 +0000489 };
490 uint32_t saveBLC_PWM_CTL2;
491 uint32_t saveBLC_PWM_CTL;
492};
493
Alan Cox5c49fd32011-11-03 18:22:04 +0000494struct psb_ops;
495
Alan Cox04bd5642011-11-16 22:39:32 +0000496#define PSB_NUM_PIPE 3
497
Alan Cox5c49fd32011-11-03 18:22:04 +0000498struct drm_psb_private {
499 struct drm_device *dev;
500 const struct psb_ops *ops;
Alan Cox1fb28e92012-04-25 14:37:14 +0100501
502 struct child_device_config *child_dev;
503 int child_dev_num;
Alan Cox5c49fd32011-11-03 18:22:04 +0000504
505 struct psb_gtt gtt;
506
507 /* GTT Memory manager */
508 struct psb_gtt_mm *gtt_mm;
509 struct page *scratch_page;
Kirill A. Shutemoveab37602012-05-03 15:07:46 +0100510 u32 __iomem *gtt_map;
Alan Cox5c49fd32011-11-03 18:22:04 +0000511 uint32_t stolen_base;
Kirill A. Shutemov37214ca2012-05-03 15:08:26 +0100512 u8 __iomem *vram_addr;
Alan Cox5c49fd32011-11-03 18:22:04 +0000513 unsigned long vram_stolen_size;
514 int gtt_initialized;
515 u16 gmch_ctrl; /* Saved GTT setup */
516 u32 pge_ctl;
517
518 struct mutex gtt_mutex;
519 struct resource *gtt_mem; /* Our PCI resource */
520
521 struct psb_mmu_driver *mmu;
522 struct psb_mmu_pd *pf_pd;
523
524 /*
525 * Register base
526 */
527
Kirill A. Shutemov846a6032012-05-03 15:08:08 +0100528 uint8_t __iomem *sgx_reg;
529 uint8_t __iomem *vdc_reg;
Alan Cox5c49fd32011-11-03 18:22:04 +0000530 uint32_t gatt_free_offset;
531
532 /*
533 * Fencing / irq.
534 */
535
536 uint32_t vdc_irq_mask;
537 uint32_t pipestat[PSB_NUM_PIPE];
538
539 spinlock_t irqmask_lock;
540
541 /*
542 * Power
543 */
544
545 bool suspended;
546 bool display_power;
547 int display_count;
548
549 /*
550 * Modesetting
551 */
552 struct psb_intel_mode_device mode_dev;
553
554 struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
555 struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
556 uint32_t num_pipe;
557
558 /*
559 * OSPM info (Power management base) (can go ?)
560 */
561 uint32_t ospm_base;
562
563 /*
564 * Sizes info
565 */
566
Alan Cox5c49fd32011-11-03 18:22:04 +0000567 u32 fuse_reg_value;
568 u32 video_device_fuse;
569
570 /* PCI revision ID for B0:D2:F0 */
571 uint8_t platform_rev_id;
572
Patrik Jakobsson5c0c1d52011-12-19 21:40:58 +0000573 /* gmbus */
574 struct intel_gmbus *gmbus;
575
Patrik Jakobsson57369952011-12-19 21:41:10 +0000576 /* Used by SDVO */
577 int crt_ddc_pin;
578 /* FIXME: The mappings should be parsed from bios but for now we can
579 pretend there are no mappings available */
580 struct sdvo_device_mapping sdvo_mappings[2];
581 u32 hotplug_supported_mask;
582 struct drm_property *broadcast_rgb_property;
583 struct drm_property *force_audio_property;
584
Alan Cox5c49fd32011-11-03 18:22:04 +0000585 /*
586 * LVDS info
587 */
588 int backlight_duty_cycle; /* restore backlight to this value */
589 bool panel_wants_dither;
590 struct drm_display_mode *panel_fixed_mode;
591 struct drm_display_mode *lfp_lvds_vbt_mode;
592 struct drm_display_mode *sdvo_lvds_vbt_mode;
593
594 struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
Patrik Jakobssona12d6a02011-12-19 21:41:22 +0000595 struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
Alan Cox5c49fd32011-11-03 18:22:04 +0000596
597 /* Feature bits from the VBIOS */
598 unsigned int int_tv_support:1;
599 unsigned int lvds_dither:1;
600 unsigned int lvds_vbt:1;
601 unsigned int int_crt_support:1;
602 unsigned int lvds_use_ssc:1;
603 int lvds_ssc_freq;
604 bool is_lvds_on;
605 bool is_mipi_on;
606 u32 mipi_ctrl_display;
607
608 unsigned int core_freq;
609 uint32_t iLVDS_enable;
610
611 /* Runtime PM state */
612 int rpm_enabled;
613
614 /* MID specific */
Kirill A. Shutemov4086b1e2012-05-03 16:27:21 +0100615 bool has_gct;
Alan Cox5c49fd32011-11-03 18:22:04 +0000616 struct oaktrail_gct_data gct_data;
617
Alan Cox933315a2012-03-08 16:00:17 +0000618 /* Oaktrail HDMI state */
Alan Cox5c49fd32011-11-03 18:22:04 +0000619 struct oaktrail_hdmi_dev *hdmi_priv;
Alan Cox933315a2012-03-08 16:00:17 +0000620
Alan Cox5c49fd32011-11-03 18:22:04 +0000621 /*
622 * Register state
623 */
Alan Coxc6265ff2012-03-08 16:02:05 +0000624
625 struct psb_save_area regs;
626
Alan Cox5c49fd32011-11-03 18:22:04 +0000627 /* MSI reg save */
628 uint32_t msi_addr;
629 uint32_t msi_data;
630
Alan Coxae0a2462012-04-25 14:38:32 +0100631 /*
632 * Hotplug handling
633 */
634
635 struct work_struct hotplug_work;
Alan Cox5c49fd32011-11-03 18:22:04 +0000636
637 /*
Alan Cox5c49fd32011-11-03 18:22:04 +0000638 * LID-Switch
639 */
640 spinlock_t lid_lock;
641 struct timer_list lid_timer;
642 struct psb_intel_opregion opregion;
Alan Cox5c49fd32011-11-03 18:22:04 +0000643 u32 lid_last_state;
644
645 /*
646 * Watchdog
647 */
648
649 uint32_t apm_reg;
650 uint16_t apm_base;
651
652 /*
653 * Used for modifying backlight from
654 * xrandr -- consider removing and using HAL instead
655 */
656 struct backlight_device *backlight_device;
657 struct drm_property *backlight_property;
658 uint32_t blc_adj1;
659 uint32_t blc_adj2;
660
661 void *fbdev;
662
663 /* 2D acceleration */
Alan Cox9242fe22011-11-29 22:27:10 +0000664 spinlock_t lock_2d;
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000665
666 /*
667 * Panel brightness
668 */
669 int brightness;
670 int brightness_adjusted;
671
672 bool dsr_enable;
673 u32 dsr_fb_update;
674 bool dpi_panel_on[3];
675 void *dsi_configs[2];
676 u32 bpp;
677 u32 bpp2;
678
679 u32 pipeconf[3];
680 u32 dspcntr[3];
681
682 int mdfld_panel_id;
Alan Cox642c52f2012-04-25 14:36:34 +0100683
684 bool dplla_96mhz; /* DPLL data from the VBT */
Alan Cox5c49fd32011-11-03 18:22:04 +0000685};
686
687
688/*
689 * Operations for each board type
690 */
691
692struct psb_ops {
693 const char *name;
694 unsigned int accel_2d:1;
695 int pipes; /* Number of output pipes */
696 int crtcs; /* Number of CRTCs */
697 int sgx_offset; /* Base offset of SGX device */
Alan Coxd235e642012-04-25 14:38:07 +0100698 int hdmi_mask; /* Mask of HDMI CRTCs */
699 int lvds_mask; /* Mask of LVDS CRTCs */
Alan Cox5c49fd32011-11-03 18:22:04 +0000700
701 /* Sub functions */
702 struct drm_crtc_helper_funcs const *crtc_helper;
703 struct drm_crtc_funcs const *crtc_funcs;
704
705 /* Setup hooks */
706 int (*chip_setup)(struct drm_device *dev);
707 void (*chip_teardown)(struct drm_device *dev);
Alan Coxd235e642012-04-25 14:38:07 +0100708 /* Optional helper caller after modeset */
709 void (*errata)(struct drm_device *dev);
Alan Cox5c49fd32011-11-03 18:22:04 +0000710
711 /* Display management hooks */
712 int (*output_init)(struct drm_device *dev);
Alan Cox68cb6382012-04-25 14:38:20 +0100713 int (*hotplug)(struct drm_device *dev);
714 void (*hotplug_enable)(struct drm_device *dev, bool on);
Alan Cox5c49fd32011-11-03 18:22:04 +0000715 /* Power management hooks */
716 void (*init_pm)(struct drm_device *dev);
717 int (*save_regs)(struct drm_device *dev);
718 int (*restore_regs)(struct drm_device *dev);
719 int (*power_up)(struct drm_device *dev);
720 int (*power_down)(struct drm_device *dev);
721
722 void (*lvds_bl_power)(struct drm_device *dev, bool on);
723#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
724 /* Backlight */
725 int (*backlight_init)(struct drm_device *dev);
726#endif
727 int i2c_bus; /* I2C bus identifier for Moorestown */
728};
729
730
731
732struct psb_mmu_driver;
733
734extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
735extern int drm_pick_crtcs(struct drm_device *dev);
736
737static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
738{
739 return (struct drm_psb_private *) dev->dev_private;
740}
741
742/*
743 * MMU stuff.
744 */
745
746extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
747 int trap_pagefaults,
748 int invalid_type,
749 struct drm_psb_private *dev_priv);
750extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
751extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
752 *driver);
753extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
754 uint32_t gtt_start, uint32_t gtt_pages);
755extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
756 int trap_pagefaults,
757 int invalid_type);
758extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
759extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
760extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
761 unsigned long address,
762 uint32_t num_pages);
763extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
764 uint32_t start_pfn,
765 unsigned long address,
766 uint32_t num_pages, int type);
767extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
768 unsigned long *pfn);
769
770/*
771 * Enable / disable MMU for different requestors.
772 */
773
774
775extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
776extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
777 unsigned long address, uint32_t num_pages,
778 uint32_t desired_tile_stride,
779 uint32_t hw_tile_stride, int type);
780extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
781 unsigned long address, uint32_t num_pages,
782 uint32_t desired_tile_stride,
783 uint32_t hw_tile_stride);
784/*
785 *psb_irq.c
786 */
787
788extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
789extern int psb_irq_enable_dpst(struct drm_device *dev);
790extern int psb_irq_disable_dpst(struct drm_device *dev);
791extern void psb_irq_preinstall(struct drm_device *dev);
792extern int psb_irq_postinstall(struct drm_device *dev);
793extern void psb_irq_uninstall(struct drm_device *dev);
794extern void psb_irq_turn_on_dpst(struct drm_device *dev);
795extern void psb_irq_turn_off_dpst(struct drm_device *dev);
796
797extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
798extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
799extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
800extern int psb_enable_vblank(struct drm_device *dev, int crtc);
801extern void psb_disable_vblank(struct drm_device *dev, int crtc);
802void
803psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
804
805void
806psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
807
808extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
809
810/*
Alan Cox5c49fd32011-11-03 18:22:04 +0000811 * framebuffer.c
812 */
813extern int psbfb_probed(struct drm_device *dev);
814extern int psbfb_remove(struct drm_device *dev,
815 struct drm_framebuffer *fb);
816/*
817 * accel_2d.c
818 */
819extern void psbfb_copyarea(struct fb_info *info,
820 const struct fb_copyarea *region);
821extern int psbfb_sync(struct fb_info *info);
822extern void psb_spank(struct drm_psb_private *dev_priv);
823
824/*
825 * psb_reset.c
826 */
827
828extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
829extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
830extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
831
832/* modesetting */
833extern void psb_modeset_init(struct drm_device *dev);
834extern void psb_modeset_cleanup(struct drm_device *dev);
835extern int psb_fbdev_init(struct drm_device *dev);
836
837/* backlight.c */
838int gma_backlight_init(struct drm_device *dev);
839void gma_backlight_exit(struct drm_device *dev);
840
841/* oaktrail_crtc.c */
842extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
843
844/* oaktrail_lvds.c */
845extern void oaktrail_lvds_init(struct drm_device *dev,
846 struct psb_intel_mode_device *mode_dev);
847
848/* psb_intel_display.c */
849extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
850extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
851
852/* psb_intel_lvds.c */
853extern const struct drm_connector_helper_funcs
854 psb_intel_lvds_connector_helper_funcs;
855extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
856
857/* gem.c */
858extern int psb_gem_init_object(struct drm_gem_object *obj);
859extern void psb_gem_free_object(struct drm_gem_object *obj);
860extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
861 struct drm_file *file);
862extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
863 struct drm_mode_create_dumb *args);
864extern int psb_gem_dumb_destroy(struct drm_file *file, struct drm_device *dev,
865 uint32_t handle);
866extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
867 uint32_t handle, uint64_t *offset);
868extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
869extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
870 struct drm_file *file);
871extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
872 struct drm_file *file);
873
874/* psb_device.c */
875extern const struct psb_ops psb_chip_ops;
876
877/* oaktrail_device.c */
878extern const struct psb_ops oaktrail_chip_ops;
879
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000880/* mdlfd_device.c */
881extern const struct psb_ops mdfld_chip_ops;
882
Alan Cox5c49fd32011-11-03 18:22:04 +0000883/* cdv_device.c */
884extern const struct psb_ops cdv_chip_ops;
885
886/*
887 * Debug print bits setting
888 */
889#define PSB_D_GENERAL (1 << 0)
890#define PSB_D_INIT (1 << 1)
891#define PSB_D_IRQ (1 << 2)
892#define PSB_D_ENTRY (1 << 3)
893/* debug the get H/V BP/FP count */
894#define PSB_D_HV (1 << 4)
895#define PSB_D_DBI_BF (1 << 5)
896#define PSB_D_PM (1 << 6)
897#define PSB_D_RENDER (1 << 7)
898#define PSB_D_REG (1 << 8)
899#define PSB_D_MSVDX (1 << 9)
900#define PSB_D_TOPAZ (1 << 10)
901
902extern int drm_psb_no_fb;
903extern int drm_idle_check_interval;
904
905/*
906 * Utilities
907 */
908
909static inline u32 MRST_MSG_READ32(uint port, uint offset)
910{
911 int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
912 uint32_t ret_val = 0;
913 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
914 pci_write_config_dword(pci_root, 0xD0, mcr);
915 pci_read_config_dword(pci_root, 0xD4, &ret_val);
916 pci_dev_put(pci_root);
917 return ret_val;
918}
919static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
920{
921 int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
922 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
923 pci_write_config_dword(pci_root, 0xD4, value);
924 pci_write_config_dword(pci_root, 0xD0, mcr);
925 pci_dev_put(pci_root);
926}
927static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
928{
929 int mcr = (0x10<<24) | (port << 16) | (offset << 8);
930 uint32_t ret_val = 0;
931 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
932 pci_write_config_dword(pci_root, 0xD0, mcr);
933 pci_read_config_dword(pci_root, 0xD4, &ret_val);
934 pci_dev_put(pci_root);
935 return ret_val;
936}
937static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
938{
939 int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
940 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
941 pci_write_config_dword(pci_root, 0xD4, value);
942 pci_write_config_dword(pci_root, 0xD0, mcr);
943 pci_dev_put(pci_root);
944}
945
946static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
947{
948 struct drm_psb_private *dev_priv = dev->dev_private;
949 return ioread32(dev_priv->vdc_reg + reg);
950}
951
952#define REG_READ(reg) REGISTER_READ(dev, (reg))
953
954static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
955 uint32_t val)
956{
957 struct drm_psb_private *dev_priv = dev->dev_private;
958 iowrite32((val), dev_priv->vdc_reg + (reg));
959}
960
961#define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
962
963static inline void REGISTER_WRITE16(struct drm_device *dev,
964 uint32_t reg, uint32_t val)
965{
966 struct drm_psb_private *dev_priv = dev->dev_private;
967 iowrite16((val), dev_priv->vdc_reg + (reg));
968}
969
970#define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
971
972static inline void REGISTER_WRITE8(struct drm_device *dev,
973 uint32_t reg, uint32_t val)
974{
975 struct drm_psb_private *dev_priv = dev->dev_private;
976 iowrite8((val), dev_priv->vdc_reg + (reg));
977}
978
979#define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
980
981#define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
982#define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
983
984/* #define TRAP_SGX_PM_FAULT 1 */
985#ifdef TRAP_SGX_PM_FAULT
986#define PSB_RSGX32(_offs) \
987({ \
988 if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
989 printk(KERN_ERR \
990 "access sgx when it's off!! (READ) %s, %d\n", \
991 __FILE__, __LINE__); \
992 melay(1000); \
993 } \
994 ioread32(dev_priv->sgx_reg + (_offs)); \
995})
996#else
997#define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
998#endif
999#define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
1000
1001#define MSVDX_REG_DUMP 0
1002
1003#define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
1004#define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
1005
1006#endif