blob: 5aa6ef15f241acc0745b458e0a07a47c9af144d9 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000028#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000029#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030
31static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
32 u32 td_tag)
33{
34 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
35 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
36 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
37 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
38 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
39}
40
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000041#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000042#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000043/**
44 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000045 * @fdir_data: Packet data that will be filter parameters
46 * @raw_packet: the pre-allocated packet buffer for FDir
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000047 * @pf: The pf pointer
48 * @add: True for add/update, False for remove
49 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000050int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000051 struct i40e_pf *pf, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000054 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000055 struct i40e_tx_desc *tx_desc;
56 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000057 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000058 struct i40e_vsi *vsi;
59 struct device *dev;
60 dma_addr_t dma;
61 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000062 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000063 u16 i;
64
65 /* find existing FDIR VSI */
66 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000067 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000068 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
69 vsi = pf->vsi[i];
70 if (!vsi)
71 return -ENOENT;
72
Alexander Duyck9f65e152013-09-28 06:00:58 +000073 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000074 dev = tx_ring->dev;
75
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000076 /* we need two descriptors to add/del a filter and we can wait */
77 do {
78 if (I40E_DESC_UNUSED(tx_ring) > 1)
79 break;
80 msleep_interruptible(1);
81 delay++;
82 } while (delay < I40E_FD_CLEAN_DELAY);
83
84 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
85 return -EAGAIN;
86
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000087 dma = dma_map_single(dev, raw_packet,
88 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000089 if (dma_mapping_error(dev, dma))
90 goto dma_fail;
91
92 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000093 i = tx_ring->next_to_use;
94 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000095 first = &tx_ring->tx_bi[i];
96 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000097
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000098 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000099
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000100 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
101 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000102
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000103 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
104 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000105
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000106 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
107 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000108
109 /* Use LAN VSI Id if not programmed by user */
110 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000111 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
112 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000113 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000114 fpt |= ((u32)fdir_data->dest_vsi <<
115 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
116 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000118 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000119
120 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000121 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
122 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000123 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000124 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
125 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000126
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000127 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
128 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000129
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000130 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
131 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000132
133 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000134 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
135 dcc |= ((u32)fdir_data->cnt_index <<
136 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000137 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 }
139
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000140 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
141 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000142 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000143 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
144
145 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000146 i = tx_ring->next_to_use;
147 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000148 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000149
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000150 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
151
152 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000153
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000154 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000155 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000156 dma_unmap_addr_set(tx_buf, dma, dma);
157
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000158 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000159 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000160
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000161 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
162 tx_buf->raw_buf = (void *)raw_packet;
163
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000164 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000165 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000166
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000167 /* set the timestamp */
168 tx_buf->time_stamp = jiffies;
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000171 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172 */
173 wmb();
174
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000176 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000177
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178 writel(tx_ring->next_to_use, tx_ring->tail);
179 return 0;
180
181dma_fail:
182 return -1;
183}
184
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000185#define IP_HEADER_OFFSET 14
186#define I40E_UDPIP_DUMMY_PACKET_LEN 42
187/**
188 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
189 * @vsi: pointer to the targeted VSI
190 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000191 * @add: true adds a filter, false removes it
192 *
193 * Returns 0 if the filters were successfully added or removed
194 **/
195static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
196 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000197 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000198{
199 struct i40e_pf *pf = vsi->back;
200 struct udphdr *udp;
201 struct iphdr *ip;
202 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000203 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000204 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
206 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
207 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
208
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000209 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
210 if (!raw_packet)
211 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
213
214 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
215 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
216 + sizeof(struct iphdr));
217
218 ip->daddr = fd_data->dst_ip[0];
219 udp->dest = fd_data->dst_port;
220 ip->saddr = fd_data->src_ip[0];
221 udp->source = fd_data->src_port;
222
Kevin Scottb2d36c02014-04-09 05:58:59 +0000223 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
224 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
225 if (ret) {
226 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000227 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
228 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000229 err = true;
230 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000231 if (add)
232 dev_info(&pf->pdev->dev,
233 "Filter OK for PCTYPE %d loc = %d\n",
234 fd_data->pctype, fd_data->fd_id);
235 else
236 dev_info(&pf->pdev->dev,
237 "Filter deleted for PCTYPE %d loc = %d\n",
238 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000239 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 return err ? -EOPNOTSUPP : 0;
241}
242
243#define I40E_TCPIP_DUMMY_PACKET_LEN 54
244/**
245 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
246 * @vsi: pointer to the targeted VSI
247 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000248 * @add: true adds a filter, false removes it
249 *
250 * Returns 0 if the filters were successfully added or removed
251 **/
252static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
253 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000254 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000255{
256 struct i40e_pf *pf = vsi->back;
257 struct tcphdr *tcp;
258 struct iphdr *ip;
259 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000260 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000261 int ret;
262 /* Dummy packet */
263 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
264 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
265 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
266 0x0, 0x72, 0, 0, 0, 0};
267
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000268 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
269 if (!raw_packet)
270 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000271 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
272
273 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
274 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
275 + sizeof(struct iphdr));
276
277 ip->daddr = fd_data->dst_ip[0];
278 tcp->dest = fd_data->dst_port;
279 ip->saddr = fd_data->src_ip[0];
280 tcp->source = fd_data->src_port;
281
282 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000283 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000284 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
285 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
286 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
287 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000288 } else {
289 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
290 (pf->fd_tcp_rule - 1) : 0;
291 if (pf->fd_tcp_rule == 0) {
292 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
305 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
378 } else {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000467 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000468 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
469 (I40E_DEBUG_FD & pf->hw.debug_mask))
470 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
471 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000473 pf->fd_add_err++;
474 /* store the current atr filter count */
475 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
476
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000477 /* filter programming failed most likely due to table full */
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000478 fcnt_prog = i40e_get_cur_guaranteed_fd_count(pf);
479 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000480 /* If ATR is running fcnt_prog can quickly change,
481 * if we are very close to full, it makes sense to disable
482 * FD ATR/SB and then re-enable it when there is room.
483 */
484 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000485 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000486 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000487 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000488 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
489 pf->auto_disable_flags |=
490 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000491 }
492 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000493 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000494 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000495 }
496 } else if (error ==
497 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000498 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000499 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000500 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000501 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000502}
503
504/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000505 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000506 * @ring: the ring that owns the buffer
507 * @tx_buffer: the buffer to free
508 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000509static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
510 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000511{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000512 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000513 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
514 kfree(tx_buffer->raw_buf);
515 else
516 dev_kfree_skb_any(tx_buffer->skb);
517
Alexander Duycka5e9c572013-09-28 06:00:27 +0000518 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000519 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000520 dma_unmap_addr(tx_buffer, dma),
521 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000523 } else if (dma_unmap_len(tx_buffer, len)) {
524 dma_unmap_page(ring->dev,
525 dma_unmap_addr(tx_buffer, dma),
526 dma_unmap_len(tx_buffer, len),
527 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000529 tx_buffer->next_to_watch = NULL;
530 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000531 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000532 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533}
534
535/**
536 * i40e_clean_tx_ring - Free any empty Tx buffers
537 * @tx_ring: ring to be cleaned
538 **/
539void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
540{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000541 unsigned long bi_size;
542 u16 i;
543
544 /* ring already cleared, nothing to do */
545 if (!tx_ring->tx_bi)
546 return;
547
548 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000549 for (i = 0; i < tx_ring->count; i++)
550 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000551
552 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
553 memset(tx_ring->tx_bi, 0, bi_size);
554
555 /* Zero out the descriptor ring */
556 memset(tx_ring->desc, 0, tx_ring->size);
557
558 tx_ring->next_to_use = 0;
559 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000560
561 if (!tx_ring->netdev)
562 return;
563
564 /* cleanup Tx queue statistics */
565 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
566 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567}
568
569/**
570 * i40e_free_tx_resources - Free Tx resources per queue
571 * @tx_ring: Tx descriptor ring for a specific queue
572 *
573 * Free all transmit software resources
574 **/
575void i40e_free_tx_resources(struct i40e_ring *tx_ring)
576{
577 i40e_clean_tx_ring(tx_ring);
578 kfree(tx_ring->tx_bi);
579 tx_ring->tx_bi = NULL;
580
581 if (tx_ring->desc) {
582 dma_free_coherent(tx_ring->dev, tx_ring->size,
583 tx_ring->desc, tx_ring->dma);
584 tx_ring->desc = NULL;
585 }
586}
587
588/**
589 * i40e_get_tx_pending - how many tx descriptors not processed
590 * @tx_ring: the ring of descriptors
591 *
592 * Since there is no access to the ring head register
593 * in XL710, we need to use our local copies
594 **/
595static u32 i40e_get_tx_pending(struct i40e_ring *ring)
596{
597 u32 ntu = ((ring->next_to_clean <= ring->next_to_use)
598 ? ring->next_to_use
599 : ring->next_to_use + ring->count);
600 return ntu - ring->next_to_clean;
601}
602
603/**
604 * i40e_check_tx_hang - Is there a hang in the Tx queue
605 * @tx_ring: the ring of descriptors
606 **/
607static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
608{
609 u32 tx_pending = i40e_get_tx_pending(tx_ring);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000610 struct i40e_pf *pf = tx_ring->vsi->back;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611 bool ret = false;
612
613 clear_check_for_tx_hang(tx_ring);
614
615 /* Check for a hung queue, but be thorough. This verifies
616 * that a transmit has been completed since the previous
617 * check AND there is at least one packet pending. The
618 * ARMED bit is set to indicate a potential hang. The
619 * bit is cleared if a pause frame is received to remove
620 * false hang detection due to PFC or 802.3x frames. By
621 * requiring this to fail twice we avoid races with
622 * PFC clearing the ARMED bit and conditions where we
623 * run the check_tx_hang logic with a transmit completion
624 * pending but without time to complete it yet.
625 */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000626 if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000627 (tx_pending >= I40E_MIN_DESC_PENDING)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000628 /* make sure it is true for two checks in a row */
629 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
630 &tx_ring->state);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000631 } else if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
632 (tx_pending < I40E_MIN_DESC_PENDING) &&
633 (tx_pending > 0)) {
634 if (I40E_DEBUG_FLOW & pf->hw.debug_mask)
635 dev_info(tx_ring->dev, "HW needs some more descs to do a cacheline flush. tx_pending %d, queue %d",
636 tx_pending, tx_ring->queue_index);
637 pf->tx_sluggish_count++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 } else {
639 /* update completed stats and disarm the hang check */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000640 tx_ring->tx_stats.tx_done_old = tx_ring->stats.packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
642 }
643
644 return ret;
645}
646
647/**
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000648 * i40e_get_head - Retrieve head from head writeback
649 * @tx_ring: tx ring to fetch head of
650 *
651 * Returns value of Tx ring head based on value stored
652 * in head write-back location
653 **/
654static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
655{
656 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
657
658 return le32_to_cpu(*(volatile __le32 *)head);
659}
660
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000661#define WB_STRIDE 0x3
662
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000663/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664 * i40e_clean_tx_irq - Reclaim resources after transmit completes
665 * @tx_ring: tx ring to clean
666 * @budget: how many cleans we're allowed
667 *
668 * Returns true if there's any budget left (e.g. the clean is finished)
669 **/
670static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
671{
672 u16 i = tx_ring->next_to_clean;
673 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000674 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000675 struct i40e_tx_desc *tx_desc;
676 unsigned int total_packets = 0;
677 unsigned int total_bytes = 0;
678
679 tx_buf = &tx_ring->tx_bi[i];
680 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000681 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000682
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000683 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
684
Alexander Duycka5e9c572013-09-28 06:00:27 +0000685 do {
686 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000687
688 /* if next_to_watch is not set then there is no work pending */
689 if (!eop_desc)
690 break;
691
Alexander Duycka5e9c572013-09-28 06:00:27 +0000692 /* prevent any other reads prior to eop_desc */
693 read_barrier_depends();
694
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000695 /* we have caught up to head, no work left to do */
696 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 break;
698
Alexander Duyckc304fda2013-09-28 06:00:12 +0000699 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000700 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000701
Alexander Duycka5e9c572013-09-28 06:00:27 +0000702 /* update the statistics for this packet */
703 total_bytes += tx_buf->bytecount;
704 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000705
Alexander Duycka5e9c572013-09-28 06:00:27 +0000706 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000707 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000708
Alexander Duycka5e9c572013-09-28 06:00:27 +0000709 /* unmap skb header data */
710 dma_unmap_single(tx_ring->dev,
711 dma_unmap_addr(tx_buf, dma),
712 dma_unmap_len(tx_buf, len),
713 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000714
Alexander Duycka5e9c572013-09-28 06:00:27 +0000715 /* clear tx_buffer data */
716 tx_buf->skb = NULL;
717 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000718
Alexander Duycka5e9c572013-09-28 06:00:27 +0000719 /* unmap remaining buffers */
720 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000721
722 tx_buf++;
723 tx_desc++;
724 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000725 if (unlikely(!i)) {
726 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_buf = tx_ring->tx_bi;
728 tx_desc = I40E_TX_DESC(tx_ring, 0);
729 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000730
Alexander Duycka5e9c572013-09-28 06:00:27 +0000731 /* unmap any remaining paged data */
732 if (dma_unmap_len(tx_buf, len)) {
733 dma_unmap_page(tx_ring->dev,
734 dma_unmap_addr(tx_buf, dma),
735 dma_unmap_len(tx_buf, len),
736 DMA_TO_DEVICE);
737 dma_unmap_len_set(tx_buf, len, 0);
738 }
739 }
740
741 /* move us one more past the eop_desc for start of next pkt */
742 tx_buf++;
743 tx_desc++;
744 i++;
745 if (unlikely(!i)) {
746 i -= tx_ring->count;
747 tx_buf = tx_ring->tx_bi;
748 tx_desc = I40E_TX_DESC(tx_ring, 0);
749 }
750
751 /* update budget accounting */
752 budget--;
753 } while (likely(budget));
754
755 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000756 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000757 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000758 tx_ring->stats.bytes += total_bytes;
759 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000760 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000761 tx_ring->q_vector->tx.total_bytes += total_bytes;
762 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000763
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000764 /* check to see if there are any non-cache aligned descriptors
765 * waiting to be written back, and kick the hardware to force
766 * them to be written back in case of napi polling
767 */
768 if (budget &&
769 !((i & WB_STRIDE) == WB_STRIDE) &&
770 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
771 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
772 tx_ring->arm_wb = true;
773 else
774 tx_ring->arm_wb = false;
775
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000776 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
777 /* schedule immediate reset if we believe we hung */
778 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
779 " VSI <%d>\n"
780 " Tx Queue <%d>\n"
781 " next_to_use <%x>\n"
782 " next_to_clean <%x>\n",
783 tx_ring->vsi->seid,
784 tx_ring->queue_index,
785 tx_ring->next_to_use, i);
786 dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
787 " time_stamp <%lx>\n"
788 " jiffies <%lx>\n",
789 tx_ring->tx_bi[i].time_stamp, jiffies);
790
791 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
792
793 dev_info(tx_ring->dev,
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000794 "tx hang detected on queue %d, reset requested\n",
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000795 tx_ring->queue_index);
796
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000797 /* do not fire the reset immediately, wait for the stack to
798 * decide we are truly stuck, also prevents every queue from
799 * simultaneously requesting a reset
800 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000801
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000802 /* the adapter is about to reset, no point in enabling polling */
803 budget = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000804 }
805
Alexander Duyck7070ce02013-09-28 06:00:37 +0000806 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
807 tx_ring->queue_index),
808 total_packets, total_bytes);
809
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000810#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
811 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
812 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
813 /* Make sure that anybody stopping the queue after this
814 * sees the new next_to_clean.
815 */
816 smp_mb();
817 if (__netif_subqueue_stopped(tx_ring->netdev,
818 tx_ring->queue_index) &&
819 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
820 netif_wake_subqueue(tx_ring->netdev,
821 tx_ring->queue_index);
822 ++tx_ring->tx_stats.restart_queue;
823 }
824 }
825
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000826 return !!budget;
827}
828
829/**
830 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
831 * @vsi: the VSI we care about
832 * @q_vector: the vector on which to force writeback
833 *
834 **/
835static void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
836{
837 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
838 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000839 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
840 /* allow 00 to be written to the index */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000841
842 wr32(&vsi->back->hw,
843 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
844 val);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000845}
846
847/**
848 * i40e_set_new_dynamic_itr - Find new ITR level
849 * @rc: structure containing ring performance data
850 *
851 * Stores a new ITR value based on packets and byte counts during
852 * the last interrupt. The advantage of per interrupt computation
853 * is faster updates and more accurate ITR for the current traffic
854 * pattern. Constants in this function were computed based on
855 * theoretical maximum wire speed and thresholds were set based on
856 * testing data as well as attempting to minimize response time
857 * while increasing bulk throughput.
858 **/
859static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
860{
861 enum i40e_latency_range new_latency_range = rc->latency_range;
862 u32 new_itr = rc->itr;
863 int bytes_per_int;
864
865 if (rc->total_packets == 0 || !rc->itr)
866 return;
867
868 /* simple throttlerate management
869 * 0-10MB/s lowest (100000 ints/s)
870 * 10-20MB/s low (20000 ints/s)
871 * 20-1249MB/s bulk (8000 ints/s)
872 */
873 bytes_per_int = rc->total_bytes / rc->itr;
874 switch (rc->itr) {
875 case I40E_LOWEST_LATENCY:
876 if (bytes_per_int > 10)
877 new_latency_range = I40E_LOW_LATENCY;
878 break;
879 case I40E_LOW_LATENCY:
880 if (bytes_per_int > 20)
881 new_latency_range = I40E_BULK_LATENCY;
882 else if (bytes_per_int <= 10)
883 new_latency_range = I40E_LOWEST_LATENCY;
884 break;
885 case I40E_BULK_LATENCY:
886 if (bytes_per_int <= 20)
887 rc->latency_range = I40E_LOW_LATENCY;
888 break;
889 }
890
891 switch (new_latency_range) {
892 case I40E_LOWEST_LATENCY:
893 new_itr = I40E_ITR_100K;
894 break;
895 case I40E_LOW_LATENCY:
896 new_itr = I40E_ITR_20K;
897 break;
898 case I40E_BULK_LATENCY:
899 new_itr = I40E_ITR_8K;
900 break;
901 default:
902 break;
903 }
904
905 if (new_itr != rc->itr) {
906 /* do an exponential smoothing */
907 new_itr = (10 * new_itr * rc->itr) /
908 ((9 * new_itr) + rc->itr);
909 rc->itr = new_itr & I40E_MAX_ITR;
910 }
911
912 rc->total_bytes = 0;
913 rc->total_packets = 0;
914}
915
916/**
917 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
918 * @q_vector: the vector to adjust
919 **/
920static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
921{
922 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
923 struct i40e_hw *hw = &q_vector->vsi->back->hw;
924 u32 reg_addr;
925 u16 old_itr;
926
927 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
928 old_itr = q_vector->rx.itr;
929 i40e_set_new_dynamic_itr(&q_vector->rx);
930 if (old_itr != q_vector->rx.itr)
931 wr32(hw, reg_addr, q_vector->rx.itr);
932
933 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
934 old_itr = q_vector->tx.itr;
935 i40e_set_new_dynamic_itr(&q_vector->tx);
936 if (old_itr != q_vector->tx.itr)
937 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000938}
939
940/**
941 * i40e_clean_programming_status - clean the programming status descriptor
942 * @rx_ring: the rx ring that has this descriptor
943 * @rx_desc: the rx descriptor written back by HW
944 *
945 * Flow director should handle FD_FILTER_STATUS to check its filter programming
946 * status being successful or not and take actions accordingly. FCoE should
947 * handle its context/filter programming/invalidation status and take actions.
948 *
949 **/
950static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
951 union i40e_rx_desc *rx_desc)
952{
953 u64 qw;
954 u8 id;
955
956 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
957 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
958 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
959
960 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000961 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700962#ifdef I40E_FCOE
963 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
964 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
965 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
966#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000967}
968
969/**
970 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
971 * @tx_ring: the tx ring to set up
972 *
973 * Return 0 on success, negative on error
974 **/
975int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
976{
977 struct device *dev = tx_ring->dev;
978 int bi_size;
979
980 if (!dev)
981 return -ENOMEM;
982
983 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
984 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
985 if (!tx_ring->tx_bi)
986 goto err;
987
988 /* round up to nearest 4K */
989 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000990 /* add u32 for head writeback, align after this takes care of
991 * guaranteeing this is at least one cache line in size
992 */
993 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000994 tx_ring->size = ALIGN(tx_ring->size, 4096);
995 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
996 &tx_ring->dma, GFP_KERNEL);
997 if (!tx_ring->desc) {
998 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
999 tx_ring->size);
1000 goto err;
1001 }
1002
1003 tx_ring->next_to_use = 0;
1004 tx_ring->next_to_clean = 0;
1005 return 0;
1006
1007err:
1008 kfree(tx_ring->tx_bi);
1009 tx_ring->tx_bi = NULL;
1010 return -ENOMEM;
1011}
1012
1013/**
1014 * i40e_clean_rx_ring - Free Rx buffers
1015 * @rx_ring: ring to be cleaned
1016 **/
1017void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1018{
1019 struct device *dev = rx_ring->dev;
1020 struct i40e_rx_buffer *rx_bi;
1021 unsigned long bi_size;
1022 u16 i;
1023
1024 /* ring already cleared, nothing to do */
1025 if (!rx_ring->rx_bi)
1026 return;
1027
1028 /* Free all the Rx ring sk_buffs */
1029 for (i = 0; i < rx_ring->count; i++) {
1030 rx_bi = &rx_ring->rx_bi[i];
1031 if (rx_bi->dma) {
1032 dma_unmap_single(dev,
1033 rx_bi->dma,
1034 rx_ring->rx_buf_len,
1035 DMA_FROM_DEVICE);
1036 rx_bi->dma = 0;
1037 }
1038 if (rx_bi->skb) {
1039 dev_kfree_skb(rx_bi->skb);
1040 rx_bi->skb = NULL;
1041 }
1042 if (rx_bi->page) {
1043 if (rx_bi->page_dma) {
1044 dma_unmap_page(dev,
1045 rx_bi->page_dma,
1046 PAGE_SIZE / 2,
1047 DMA_FROM_DEVICE);
1048 rx_bi->page_dma = 0;
1049 }
1050 __free_page(rx_bi->page);
1051 rx_bi->page = NULL;
1052 rx_bi->page_offset = 0;
1053 }
1054 }
1055
1056 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1057 memset(rx_ring->rx_bi, 0, bi_size);
1058
1059 /* Zero out the descriptor ring */
1060 memset(rx_ring->desc, 0, rx_ring->size);
1061
1062 rx_ring->next_to_clean = 0;
1063 rx_ring->next_to_use = 0;
1064}
1065
1066/**
1067 * i40e_free_rx_resources - Free Rx resources
1068 * @rx_ring: ring to clean the resources from
1069 *
1070 * Free all receive software resources
1071 **/
1072void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1073{
1074 i40e_clean_rx_ring(rx_ring);
1075 kfree(rx_ring->rx_bi);
1076 rx_ring->rx_bi = NULL;
1077
1078 if (rx_ring->desc) {
1079 dma_free_coherent(rx_ring->dev, rx_ring->size,
1080 rx_ring->desc, rx_ring->dma);
1081 rx_ring->desc = NULL;
1082 }
1083}
1084
1085/**
1086 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1087 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1088 *
1089 * Returns 0 on success, negative on failure
1090 **/
1091int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1092{
1093 struct device *dev = rx_ring->dev;
1094 int bi_size;
1095
1096 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1097 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1098 if (!rx_ring->rx_bi)
1099 goto err;
1100
1101 /* Round up to nearest 4K */
1102 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1103 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1104 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1105 rx_ring->size = ALIGN(rx_ring->size, 4096);
1106 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1107 &rx_ring->dma, GFP_KERNEL);
1108
1109 if (!rx_ring->desc) {
1110 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1111 rx_ring->size);
1112 goto err;
1113 }
1114
1115 rx_ring->next_to_clean = 0;
1116 rx_ring->next_to_use = 0;
1117
1118 return 0;
1119err:
1120 kfree(rx_ring->rx_bi);
1121 rx_ring->rx_bi = NULL;
1122 return -ENOMEM;
1123}
1124
1125/**
1126 * i40e_release_rx_desc - Store the new tail and head values
1127 * @rx_ring: ring to bump
1128 * @val: new head index
1129 **/
1130static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1131{
1132 rx_ring->next_to_use = val;
1133 /* Force memory writes to complete before letting h/w
1134 * know there are new descriptors to fetch. (Only
1135 * applicable for weak-ordered memory model archs,
1136 * such as IA-64).
1137 */
1138 wmb();
1139 writel(val, rx_ring->tail);
1140}
1141
1142/**
1143 * i40e_alloc_rx_buffers - Replace used receive buffers; packet split
1144 * @rx_ring: ring to place buffers on
1145 * @cleaned_count: number of buffers to replace
1146 **/
1147void i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1148{
1149 u16 i = rx_ring->next_to_use;
1150 union i40e_rx_desc *rx_desc;
1151 struct i40e_rx_buffer *bi;
1152 struct sk_buff *skb;
1153
1154 /* do nothing if no valid netdev defined */
1155 if (!rx_ring->netdev || !cleaned_count)
1156 return;
1157
1158 while (cleaned_count--) {
1159 rx_desc = I40E_RX_DESC(rx_ring, i);
1160 bi = &rx_ring->rx_bi[i];
1161 skb = bi->skb;
1162
1163 if (!skb) {
1164 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1165 rx_ring->rx_buf_len);
1166 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001167 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001168 goto no_buffers;
1169 }
1170 /* initialize queue mapping */
1171 skb_record_rx_queue(skb, rx_ring->queue_index);
1172 bi->skb = skb;
1173 }
1174
1175 if (!bi->dma) {
1176 bi->dma = dma_map_single(rx_ring->dev,
1177 skb->data,
1178 rx_ring->rx_buf_len,
1179 DMA_FROM_DEVICE);
1180 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001181 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001182 bi->dma = 0;
1183 goto no_buffers;
1184 }
1185 }
1186
1187 if (ring_is_ps_enabled(rx_ring)) {
1188 if (!bi->page) {
1189 bi->page = alloc_page(GFP_ATOMIC);
1190 if (!bi->page) {
Mitch Williams420136c2013-12-18 13:45:59 +00001191 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001192 goto no_buffers;
1193 }
1194 }
1195
1196 if (!bi->page_dma) {
1197 /* use a half page if we're re-using */
1198 bi->page_offset ^= PAGE_SIZE / 2;
1199 bi->page_dma = dma_map_page(rx_ring->dev,
1200 bi->page,
1201 bi->page_offset,
1202 PAGE_SIZE / 2,
1203 DMA_FROM_DEVICE);
1204 if (dma_mapping_error(rx_ring->dev,
1205 bi->page_dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001206 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001207 bi->page_dma = 0;
1208 goto no_buffers;
1209 }
1210 }
1211
1212 /* Refresh the desc even if buffer_addrs didn't change
1213 * because each write-back erases this info.
1214 */
1215 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1216 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1217 } else {
1218 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1219 rx_desc->read.hdr_addr = 0;
1220 }
1221 i++;
1222 if (i == rx_ring->count)
1223 i = 0;
1224 }
1225
1226no_buffers:
1227 if (rx_ring->next_to_use != i)
1228 i40e_release_rx_desc(rx_ring, i);
1229}
1230
1231/**
1232 * i40e_receive_skb - Send a completed packet up the stack
1233 * @rx_ring: rx ring in play
1234 * @skb: packet to send up
1235 * @vlan_tag: vlan tag for packet
1236 **/
1237static void i40e_receive_skb(struct i40e_ring *rx_ring,
1238 struct sk_buff *skb, u16 vlan_tag)
1239{
1240 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1241 struct i40e_vsi *vsi = rx_ring->vsi;
1242 u64 flags = vsi->back->flags;
1243
1244 if (vlan_tag & VLAN_VID_MASK)
1245 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1246
1247 if (flags & I40E_FLAG_IN_NETPOLL)
1248 netif_rx(skb);
1249 else
1250 napi_gro_receive(&q_vector->napi, skb);
1251}
1252
1253/**
1254 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1255 * @vsi: the VSI we care about
1256 * @skb: skb currently being received and modified
1257 * @rx_status: status value of last descriptor in packet
1258 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001259 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001260 **/
1261static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1262 struct sk_buff *skb,
1263 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001264 u32 rx_error,
1265 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001266{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001267 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1268 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001269 bool ipv4_tunnel, ipv6_tunnel;
1270 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001271 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001272 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001273
1274 ipv4_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1275 (rx_ptype < I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1276 ipv6_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1277 (rx_ptype < I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
1278
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001279 skb->ip_summed = CHECKSUM_NONE;
1280
1281 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001282 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 return;
1284
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001285 /* did the hardware decode the packet and checksum? */
1286 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1287 return;
1288
1289 /* both known and outer_ip must be set for the below code to work */
1290 if (!(decoded.known && decoded.outer_ip))
1291 return;
1292
1293 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1294 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1295 ipv4 = true;
1296 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1297 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1298 ipv6 = true;
1299
1300 if (ipv4 &&
1301 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1302 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1303 goto checksum_fail;
1304
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001305 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001306 if (ipv6 &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001307 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1308 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001309 return;
1310
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001311 /* there was some L4 error, count error and punt packet to the stack */
1312 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1313 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001314
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001315 /* handle packets that were not able to be checksummed due
1316 * to arrival speed, in this case the stack can compute
1317 * the csum.
1318 */
1319 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1320 return;
1321
1322 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1323 * it in the driver, hardware does not do it for us.
1324 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1325 * so the total length of IPv4 header is IHL*4 bytes
1326 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1327 */
Anjali Singhaif6385972014-12-19 02:58:11 +00001328 if (ipv4_tunnel) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001329 skb->transport_header = skb->mac_header +
1330 sizeof(struct ethhdr) +
1331 (ip_hdr(skb)->ihl * 4);
1332
1333 /* Add 4 bytes for VLAN tagged packets */
1334 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1335 skb->protocol == htons(ETH_P_8021AD))
1336 ? VLAN_HLEN : 0;
1337
Anjali Singhaif6385972014-12-19 02:58:11 +00001338 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1339 (udp_hdr(skb)->check != 0)) {
1340 rx_udp_csum = udp_csum(skb);
1341 iph = ip_hdr(skb);
1342 csum = csum_tcpudp_magic(
1343 iph->saddr, iph->daddr,
1344 (skb->len - skb_transport_offset(skb)),
1345 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001346
Anjali Singhaif6385972014-12-19 02:58:11 +00001347 if (udp_hdr(skb)->check != csum)
1348 goto checksum_fail;
1349
1350 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001351 }
1352
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001353 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001354 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001355
1356 return;
1357
1358checksum_fail:
1359 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001360}
1361
1362/**
1363 * i40e_rx_hash - returns the hash value from the Rx descriptor
1364 * @ring: descriptor ring
1365 * @rx_desc: specific descriptor
1366 **/
1367static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1368 union i40e_rx_desc *rx_desc)
1369{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001370 const __le64 rss_mask =
1371 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1372 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1373
1374 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1375 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1376 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1377 else
1378 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001379}
1380
1381/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001382 * i40e_ptype_to_hash - get a hash type
1383 * @ptype: the ptype value from the descriptor
1384 *
1385 * Returns a hash type to be used by skb_set_hash
1386 **/
1387static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1388{
1389 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1390
1391 if (!decoded.known)
1392 return PKT_HASH_TYPE_NONE;
1393
1394 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1395 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1396 return PKT_HASH_TYPE_L4;
1397 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1398 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1399 return PKT_HASH_TYPE_L3;
1400 else
1401 return PKT_HASH_TYPE_L2;
1402}
1403
1404/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001405 * i40e_clean_rx_irq - Reclaim resources after receive completes
1406 * @rx_ring: rx ring to clean
1407 * @budget: how many cleans we're allowed
1408 *
1409 * Returns true if there's any budget left (e.g. the clean is finished)
1410 **/
1411static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
1412{
1413 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1414 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1415 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1416 const int current_node = numa_node_id();
1417 struct i40e_vsi *vsi = rx_ring->vsi;
1418 u16 i = rx_ring->next_to_clean;
1419 union i40e_rx_desc *rx_desc;
1420 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001421 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001422 u64 qword;
1423
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001424 if (budget <= 0)
1425 return 0;
1426
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001427 rx_desc = I40E_RX_DESC(rx_ring, i);
1428 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg6838b532014-01-14 00:49:52 -08001429 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1430 I40E_RXD_QW1_STATUS_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001431
1432 while (rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)) {
1433 union i40e_rx_desc *next_rxd;
1434 struct i40e_rx_buffer *rx_bi;
1435 struct sk_buff *skb;
1436 u16 vlan_tag;
1437 if (i40e_rx_is_programming_status(qword)) {
1438 i40e_clean_programming_status(rx_ring, rx_desc);
1439 I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
1440 goto next_desc;
1441 }
1442 rx_bi = &rx_ring->rx_bi[i];
1443 skb = rx_bi->skb;
1444 prefetch(skb->data);
1445
Mitch Williams829af3ac2013-12-18 13:46:00 +00001446 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1447 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1448 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1449 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1450 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1451 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001452
Mitch Williams829af3ac2013-12-18 13:46:00 +00001453 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1454 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001455 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1456 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1457
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001458 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1459 I40E_RXD_QW1_PTYPE_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001460 rx_bi->skb = NULL;
1461
1462 /* This memory barrier is needed to keep us from reading
1463 * any other fields out of the rx_desc until we know the
1464 * STATUS_DD bit is set
1465 */
1466 rmb();
1467
1468 /* Get the header and possibly the whole packet
1469 * If this is an skb from previous receive dma will be 0
1470 */
1471 if (rx_bi->dma) {
1472 u16 len;
1473
1474 if (rx_hbo)
1475 len = I40E_RX_HDR_SIZE;
1476 else if (rx_sph)
1477 len = rx_header_len;
1478 else if (rx_packet_len)
1479 len = rx_packet_len; /* 1buf/no split found */
1480 else
1481 len = rx_header_len; /* split always mode */
1482
1483 skb_put(skb, len);
1484 dma_unmap_single(rx_ring->dev,
1485 rx_bi->dma,
1486 rx_ring->rx_buf_len,
1487 DMA_FROM_DEVICE);
1488 rx_bi->dma = 0;
1489 }
1490
1491 /* Get the rest of the data if this was a header split */
1492 if (ring_is_ps_enabled(rx_ring) && rx_packet_len) {
1493
1494 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1495 rx_bi->page,
1496 rx_bi->page_offset,
1497 rx_packet_len);
1498
1499 skb->len += rx_packet_len;
1500 skb->data_len += rx_packet_len;
1501 skb->truesize += rx_packet_len;
1502
1503 if ((page_count(rx_bi->page) == 1) &&
1504 (page_to_nid(rx_bi->page) == current_node))
1505 get_page(rx_bi->page);
1506 else
1507 rx_bi->page = NULL;
1508
1509 dma_unmap_page(rx_ring->dev,
1510 rx_bi->page_dma,
1511 PAGE_SIZE / 2,
1512 DMA_FROM_DEVICE);
1513 rx_bi->page_dma = 0;
1514 }
1515 I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
1516
1517 if (unlikely(
1518 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1519 struct i40e_rx_buffer *next_buffer;
1520
1521 next_buffer = &rx_ring->rx_bi[i];
1522
1523 if (ring_is_ps_enabled(rx_ring)) {
1524 rx_bi->skb = next_buffer->skb;
1525 rx_bi->dma = next_buffer->dma;
1526 next_buffer->skb = skb;
1527 next_buffer->dma = 0;
1528 }
1529 rx_ring->rx_stats.non_eop_descs++;
1530 goto next_desc;
1531 }
1532
1533 /* ERR_MASK will only have valid bits if EOP set */
1534 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1535 dev_kfree_skb_any(skb);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001536 /* TODO: shouldn't we increment a counter indicating the
1537 * drop?
1538 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001539 goto next_desc;
1540 }
1541
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001542 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1543 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001544 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1545 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1546 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1547 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1548 rx_ring->last_rx_timestamp = jiffies;
1549 }
1550
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001551 /* probably a little skewed due to removing CRC */
1552 total_rx_bytes += skb->len;
1553 total_rx_packets++;
1554
1555 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001556
1557 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1558
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001559 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1560 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1561 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001562#ifdef I40E_FCOE
1563 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1564 dev_kfree_skb_any(skb);
1565 goto next_desc;
1566 }
1567#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001568 i40e_receive_skb(rx_ring, skb, vlan_tag);
1569
1570 rx_ring->netdev->last_rx = jiffies;
1571 budget--;
1572next_desc:
1573 rx_desc->wb.qword1.status_error_len = 0;
1574 if (!budget)
1575 break;
1576
1577 cleaned_count++;
1578 /* return some buffers to hardware, one at a time is too slow */
1579 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1580 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
1581 cleaned_count = 0;
1582 }
1583
1584 /* use prefetched values */
1585 rx_desc = next_rxd;
1586 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Mitch Williams829af3ac2013-12-18 13:46:00 +00001587 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1588 I40E_RXD_QW1_STATUS_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001589 }
1590
1591 rx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001592 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001593 rx_ring->stats.packets += total_rx_packets;
1594 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001595 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001596 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1597 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1598
1599 if (cleaned_count)
1600 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
1601
1602 return budget > 0;
1603}
1604
1605/**
1606 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1607 * @napi: napi struct with our devices info in it
1608 * @budget: amount of work driver is allowed to do this pass, in packets
1609 *
1610 * This function will clean all queues associated with a q_vector.
1611 *
1612 * Returns the amount of work done
1613 **/
1614int i40e_napi_poll(struct napi_struct *napi, int budget)
1615{
1616 struct i40e_q_vector *q_vector =
1617 container_of(napi, struct i40e_q_vector, napi);
1618 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001619 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001620 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001621 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001622 int budget_per_ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001623
1624 if (test_bit(__I40E_DOWN, &vsi->state)) {
1625 napi_complete(napi);
1626 return 0;
1627 }
1628
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001629 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001630 * budget and be more aggressive about cleaning up the Tx descriptors.
1631 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001632 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001633 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001634 arm_wb |= ring->arm_wb;
1635 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001636
1637 /* We attempt to distribute budget to each Rx queue fairly, but don't
1638 * allow the budget to go below 1 because that would exit polling early.
1639 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001640 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001641
1642 i40e_for_each_ring(ring, q_vector->rx)
1643 clean_complete &= i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001644
1645 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001646 if (!clean_complete) {
1647 if (arm_wb)
1648 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001649 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001650 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001651
1652 /* Work is done so exit the polling mode and re-enable the interrupt */
1653 napi_complete(napi);
1654 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1655 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1656 i40e_update_dynamic_itr(q_vector);
1657
1658 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1659 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1660 i40e_irq_dynamic_enable(vsi,
1661 q_vector->v_idx + vsi->base_vector);
1662 } else {
1663 struct i40e_hw *hw = &vsi->back->hw;
1664 /* We re-enable the queue 0 cause, but
1665 * don't worry about dynamic_enable
1666 * because we left it on for the other
1667 * possible interrupts during napi
1668 */
1669 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1670 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1671 wr32(hw, I40E_QINT_RQCTL(0), qval);
1672
1673 qval = rd32(hw, I40E_QINT_TQCTL(0));
1674 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1675 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001676
1677 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001678 }
1679 }
1680
1681 return 0;
1682}
1683
1684/**
1685 * i40e_atr - Add a Flow Director ATR filter
1686 * @tx_ring: ring to add programming descriptor to
1687 * @skb: send buffer
1688 * @flags: send flags
1689 * @protocol: wire protocol
1690 **/
1691static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
1692 u32 flags, __be16 protocol)
1693{
1694 struct i40e_filter_program_desc *fdir_desc;
1695 struct i40e_pf *pf = tx_ring->vsi->back;
1696 union {
1697 unsigned char *network;
1698 struct iphdr *ipv4;
1699 struct ipv6hdr *ipv6;
1700 } hdr;
1701 struct tcphdr *th;
1702 unsigned int hlen;
1703 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001704 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001705
1706 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001707 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001708 return;
1709
1710 /* if sampling is disabled do nothing */
1711 if (!tx_ring->atr_sample_rate)
1712 return;
1713
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001714 /* snag network header to get L4 type and address */
1715 hdr.network = skb_network_header(skb);
1716
1717 /* Currently only IPv4/IPv6 with TCP is supported */
1718 if (protocol == htons(ETH_P_IP)) {
1719 if (hdr.ipv4->protocol != IPPROTO_TCP)
1720 return;
1721
1722 /* access ihl as a u8 to avoid unaligned access on ia64 */
1723 hlen = (hdr.network[0] & 0x0F) << 2;
1724 } else if (protocol == htons(ETH_P_IPV6)) {
1725 if (hdr.ipv6->nexthdr != IPPROTO_TCP)
1726 return;
1727
1728 hlen = sizeof(struct ipv6hdr);
1729 } else {
1730 return;
1731 }
1732
1733 th = (struct tcphdr *)(hdr.network + hlen);
1734
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001735 /* Due to lack of space, no more new filters can be programmed */
1736 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1737 return;
1738
1739 tx_ring->atr_count++;
1740
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001741 /* sample on all syn/fin/rst packets or once every atr sample rate */
1742 if (!th->fin &&
1743 !th->syn &&
1744 !th->rst &&
1745 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001746 return;
1747
1748 tx_ring->atr_count = 0;
1749
1750 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001751 i = tx_ring->next_to_use;
1752 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1753
1754 i++;
1755 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001756
1757 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1758 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1759 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1760 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1761 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1762 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
1763 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
1764
1765 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
1766
1767 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
1768
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001769 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001770 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
1771 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
1772 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
1773 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
1774
1775 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
1776 I40E_TXD_FLTR_QW1_DEST_SHIFT;
1777
1778 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
1779 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
1780
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00001781 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
1782 dtype_cmd |=
1783 ((u32)pf->fd_atr_cnt_idx << I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
1784 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
1785
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001786 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00001787 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001788 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00001789 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001790}
1791
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001792/**
1793 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
1794 * @skb: send buffer
1795 * @tx_ring: ring to send buffer on
1796 * @flags: the tx flags to be set
1797 *
1798 * Checks the skb and set up correspondingly several generic transmit flags
1799 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1800 *
1801 * Returns error code indicate the frame should be dropped upon error and the
1802 * otherwise returns 0 to indicate the flags has been set properly.
1803 **/
Vasu Dev38e00432014-08-01 13:27:03 -07001804#ifdef I40E_FCOE
1805int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
1806 struct i40e_ring *tx_ring,
1807 u32 *flags)
1808#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001809static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
1810 struct i40e_ring *tx_ring,
1811 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07001812#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001813{
1814 __be16 protocol = skb->protocol;
1815 u32 tx_flags = 0;
1816
1817 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001818 if (skb_vlan_tag_present(skb)) {
1819 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001820 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1821 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00001822 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001823 struct vlan_hdr *vhdr, _vhdr;
1824 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1825 if (!vhdr)
1826 return -EINVAL;
1827
1828 protocol = vhdr->h_vlan_encapsulated_proto;
1829 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1830 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1831 }
1832
1833 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07001834 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
1835 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001836 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
1837 tx_flags |= (skb->priority & 0x7) <<
1838 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
1839 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
1840 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00001841 int rc;
1842
1843 rc = skb_cow_head(skb, 0);
1844 if (rc < 0)
1845 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001846 vhdr = (struct vlan_ethhdr *)skb->data;
1847 vhdr->h_vlan_TCI = htons(tx_flags >>
1848 I40E_TX_FLAGS_VLAN_SHIFT);
1849 } else {
1850 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1851 }
1852 }
1853 *flags = tx_flags;
1854 return 0;
1855}
1856
1857/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001858 * i40e_tso - set up the tso context descriptor
1859 * @tx_ring: ptr to the ring to send
1860 * @skb: ptr to the skb we're sending
1861 * @tx_flags: the collected send information
1862 * @protocol: the send protocol
1863 * @hdr_len: ptr to the size of the packet header
1864 * @cd_tunneling: ptr to context descriptor bits
1865 *
1866 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1867 **/
1868static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
1869 u32 tx_flags, __be16 protocol, u8 *hdr_len,
1870 u64 *cd_type_cmd_tso_mss, u32 *cd_tunneling)
1871{
1872 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00001873 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001874 struct tcphdr *tcph;
1875 struct iphdr *iph;
1876 u32 l4len;
1877 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001878
1879 if (!skb_is_gso(skb))
1880 return 0;
1881
Francois Romieudd225bc2014-03-30 03:14:48 +00001882 err = skb_cow_head(skb, 0);
1883 if (err < 0)
1884 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001885
Anjali Singhaidf230752014-12-19 02:58:16 +00001886 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
1887 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
1888
1889 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001890 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
1891 iph->tot_len = 0;
1892 iph->check = 0;
1893 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
1894 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00001895 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001896 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
1897 ipv6h->payload_len = 0;
1898 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
1899 0, IPPROTO_TCP, 0);
1900 }
1901
1902 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
1903 *hdr_len = (skb->encapsulation
1904 ? (skb_inner_transport_header(skb) - skb->data)
1905 : skb_transport_offset(skb)) + l4len;
1906
1907 /* find the field values */
1908 cd_cmd = I40E_TX_CTX_DESC_TSO;
1909 cd_tso_len = skb->len - *hdr_len;
1910 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3ac2013-12-18 13:46:00 +00001911 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1912 ((u64)cd_tso_len <<
1913 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1914 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001915 return 1;
1916}
1917
1918/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001919 * i40e_tsyn - set up the tsyn context descriptor
1920 * @tx_ring: ptr to the ring to send
1921 * @skb: ptr to the skb we're sending
1922 * @tx_flags: the collected send information
1923 *
1924 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
1925 **/
1926static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
1927 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
1928{
1929 struct i40e_pf *pf;
1930
1931 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
1932 return 0;
1933
1934 /* Tx timestamps cannot be sampled when doing TSO */
1935 if (tx_flags & I40E_TX_FLAGS_TSO)
1936 return 0;
1937
1938 /* only timestamp the outbound packet if the user has requested it and
1939 * we are not already transmitting a packet to be timestamped
1940 */
1941 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00001942 if (!(pf->flags & I40E_FLAG_PTP))
1943 return 0;
1944
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00001945 if (pf->ptp_tx &&
1946 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001947 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1948 pf->ptp_tx_skb = skb_get(skb);
1949 } else {
1950 return 0;
1951 }
1952
1953 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
1954 I40E_TXD_CTX_QW1_CMD_SHIFT;
1955
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001956 return 1;
1957}
1958
1959/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001960 * i40e_tx_enable_csum - Enable Tx checksum offloads
1961 * @skb: send buffer
1962 * @tx_flags: Tx flags currently set
1963 * @td_cmd: Tx descriptor command bits to set
1964 * @td_offset: Tx descriptor header offsets to set
1965 * @cd_tunneling: ptr to context desc bits
1966 **/
1967static void i40e_tx_enable_csum(struct sk_buff *skb, u32 tx_flags,
1968 u32 *td_cmd, u32 *td_offset,
1969 struct i40e_ring *tx_ring,
1970 u32 *cd_tunneling)
1971{
1972 struct ipv6hdr *this_ipv6_hdr;
1973 unsigned int this_tcp_hdrlen;
1974 struct iphdr *this_ip_hdr;
1975 u32 network_hdr_len;
1976 u8 l4_hdr = 0;
1977
1978 if (skb->encapsulation) {
1979 network_hdr_len = skb_inner_network_header_len(skb);
1980 this_ip_hdr = inner_ip_hdr(skb);
1981 this_ipv6_hdr = inner_ipv6_hdr(skb);
1982 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
1983
1984 if (tx_flags & I40E_TX_FLAGS_IPV4) {
1985
1986 if (tx_flags & I40E_TX_FLAGS_TSO) {
1987 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
1988 ip_hdr(skb)->check = 0;
1989 } else {
1990 *cd_tunneling |=
1991 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1992 }
1993 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00001994 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
1995 if (tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001996 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001997 }
1998
1999 /* Now set the ctx descriptor fields */
2000 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
2001 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2002 I40E_TXD_CTX_UDP_TUNNELING |
2003 ((skb_inner_network_offset(skb) -
2004 skb_transport_offset(skb)) >> 1) <<
2005 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002006 if (this_ip_hdr->version == 6) {
2007 tx_flags &= ~I40E_TX_FLAGS_IPV4;
2008 tx_flags |= I40E_TX_FLAGS_IPV6;
2009 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002010 } else {
2011 network_hdr_len = skb_network_header_len(skb);
2012 this_ip_hdr = ip_hdr(skb);
2013 this_ipv6_hdr = ipv6_hdr(skb);
2014 this_tcp_hdrlen = tcp_hdrlen(skb);
2015 }
2016
2017 /* Enable IP checksum offloads */
2018 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2019 l4_hdr = this_ip_hdr->protocol;
2020 /* the stack computes the IP header already, the only time we
2021 * need the hardware to recompute it is in the case of TSO.
2022 */
2023 if (tx_flags & I40E_TX_FLAGS_TSO) {
2024 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2025 this_ip_hdr->check = 0;
2026 } else {
2027 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2028 }
2029 /* Now set the td_offset for IP header length */
2030 *td_offset = (network_hdr_len >> 2) <<
2031 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2032 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
2033 l4_hdr = this_ipv6_hdr->nexthdr;
2034 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2035 /* Now set the td_offset for IP header length */
2036 *td_offset = (network_hdr_len >> 2) <<
2037 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2038 }
2039 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2040 *td_offset |= (skb_network_offset(skb) >> 1) <<
2041 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2042
2043 /* Enable L4 checksum offloads */
2044 switch (l4_hdr) {
2045 case IPPROTO_TCP:
2046 /* enable checksum offloads */
2047 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2048 *td_offset |= (this_tcp_hdrlen >> 2) <<
2049 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2050 break;
2051 case IPPROTO_SCTP:
2052 /* enable SCTP checksum offload */
2053 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2054 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2055 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2056 break;
2057 case IPPROTO_UDP:
2058 /* enable UDP checksum offload */
2059 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2060 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2061 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2062 break;
2063 default:
2064 break;
2065 }
2066}
2067
2068/**
2069 * i40e_create_tx_ctx Build the Tx context descriptor
2070 * @tx_ring: ring to create the descriptor on
2071 * @cd_type_cmd_tso_mss: Quad Word 1
2072 * @cd_tunneling: Quad Word 0 - bits 0-31
2073 * @cd_l2tag2: Quad Word 0 - bits 32-63
2074 **/
2075static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2076 const u64 cd_type_cmd_tso_mss,
2077 const u32 cd_tunneling, const u32 cd_l2tag2)
2078{
2079 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002080 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002081
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002082 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2083 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002084 return;
2085
2086 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002087 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2088
2089 i++;
2090 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002091
2092 /* cpu_to_le32 and assign to struct fields */
2093 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2094 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002095 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002096 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2097}
2098
2099/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002100 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2101 * @tx_ring: the ring to be checked
2102 * @size: the size buffer we want to assure is available
2103 *
2104 * Returns -EBUSY if a stop is needed, else 0
2105 **/
2106static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2107{
2108 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2109 /* Memory barrier before checking head and tail */
2110 smp_mb();
2111
2112 /* Check again in a case another CPU has just made room available. */
2113 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2114 return -EBUSY;
2115
2116 /* A reprieve! - use start_queue because it doesn't call schedule */
2117 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2118 ++tx_ring->tx_stats.restart_queue;
2119 return 0;
2120}
2121
2122/**
2123 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2124 * @tx_ring: the ring to be checked
2125 * @size: the size buffer we want to assure is available
2126 *
2127 * Returns 0 if stop is not needed
2128 **/
2129#ifdef I40E_FCOE
2130int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2131#else
2132static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2133#endif
2134{
2135 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2136 return 0;
2137 return __i40e_maybe_stop_tx(tx_ring, size);
2138}
2139
2140/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002141 * i40e_tx_map - Build the Tx descriptor
2142 * @tx_ring: ring to send buffer on
2143 * @skb: send buffer
2144 * @first: first buffer info buffer to use
2145 * @tx_flags: collected send information
2146 * @hdr_len: size of the packet header
2147 * @td_cmd: the command field in the descriptor
2148 * @td_offset: offset for checksum or crc
2149 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002150#ifdef I40E_FCOE
2151void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2152 struct i40e_tx_buffer *first, u32 tx_flags,
2153 const u8 hdr_len, u32 td_cmd, u32 td_offset)
2154#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002155static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2156 struct i40e_tx_buffer *first, u32 tx_flags,
2157 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002158#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002160 unsigned int data_len = skb->data_len;
2161 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002162 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002163 struct i40e_tx_buffer *tx_bi;
2164 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002165 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002166 u32 td_tag = 0;
2167 dma_addr_t dma;
2168 u16 gso_segs;
2169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002170 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2171 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2172 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2173 I40E_TX_FLAGS_VLAN_SHIFT;
2174 }
2175
Alexander Duycka5e9c572013-09-28 06:00:27 +00002176 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2177 gso_segs = skb_shinfo(skb)->gso_segs;
2178 else
2179 gso_segs = 1;
2180
2181 /* multiply data chunks by size of headers */
2182 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2183 first->gso_segs = gso_segs;
2184 first->skb = skb;
2185 first->tx_flags = tx_flags;
2186
2187 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2188
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002189 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002190 tx_bi = first;
2191
2192 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2193 if (dma_mapping_error(tx_ring->dev, dma))
2194 goto dma_error;
2195
2196 /* record length, and DMA address */
2197 dma_unmap_len_set(tx_bi, len, size);
2198 dma_unmap_addr_set(tx_bi, dma, dma);
2199
2200 tx_desc->buffer_addr = cpu_to_le64(dma);
2201
2202 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203 tx_desc->cmd_type_offset_bsz =
2204 build_ctob(td_cmd, td_offset,
2205 I40E_MAX_DATA_PER_TXD, td_tag);
2206
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002207 tx_desc++;
2208 i++;
2209 if (i == tx_ring->count) {
2210 tx_desc = I40E_TX_DESC(tx_ring, 0);
2211 i = 0;
2212 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002213
2214 dma += I40E_MAX_DATA_PER_TXD;
2215 size -= I40E_MAX_DATA_PER_TXD;
2216
2217 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002218 }
2219
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002220 if (likely(!data_len))
2221 break;
2222
Alexander Duycka5e9c572013-09-28 06:00:27 +00002223 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2224 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002225
2226 tx_desc++;
2227 i++;
2228 if (i == tx_ring->count) {
2229 tx_desc = I40E_TX_DESC(tx_ring, 0);
2230 i = 0;
2231 }
2232
Alexander Duycka5e9c572013-09-28 06:00:27 +00002233 size = skb_frag_size(frag);
2234 data_len -= size;
2235
2236 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2237 DMA_TO_DEVICE);
2238
2239 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002240 }
2241
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002242 /* Place RS bit on last descriptor of any packet that spans across the
2243 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2244 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002245 if (((i & WB_STRIDE) != WB_STRIDE) &&
2246 (first <= &tx_ring->tx_bi[i]) &&
2247 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2248 tx_desc->cmd_type_offset_bsz =
2249 build_ctob(td_cmd, td_offset, size, td_tag) |
2250 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2251 I40E_TXD_QW1_CMD_SHIFT);
2252 } else {
2253 tx_desc->cmd_type_offset_bsz =
2254 build_ctob(td_cmd, td_offset, size, td_tag) |
2255 cpu_to_le64((u64)I40E_TXD_CMD <<
2256 I40E_TXD_QW1_CMD_SHIFT);
2257 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002258
Alexander Duyck7070ce02013-09-28 06:00:37 +00002259 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2260 tx_ring->queue_index),
2261 first->bytecount);
2262
Alexander Duycka5e9c572013-09-28 06:00:27 +00002263 /* set the timestamp */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002264 first->time_stamp = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265
2266 /* Force memory writes to complete before letting h/w
2267 * know there are new descriptors to fetch. (Only
2268 * applicable for weak-ordered memory model archs,
2269 * such as IA-64).
2270 */
2271 wmb();
2272
Alexander Duycka5e9c572013-09-28 06:00:27 +00002273 /* set next_to_watch value indicating a packet is present */
2274 first->next_to_watch = tx_desc;
2275
2276 i++;
2277 if (i == tx_ring->count)
2278 i = 0;
2279
2280 tx_ring->next_to_use = i;
2281
Eric Dumazet4567dc12014-10-07 13:30:23 -07002282 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002283 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002284 if (!skb->xmit_more ||
2285 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2286 tx_ring->queue_index)))
2287 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002288
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002289 return;
2290
2291dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002292 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002293
2294 /* clear dma mappings for failed tx_bi map */
2295 for (;;) {
2296 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002297 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002298 if (tx_bi == first)
2299 break;
2300 if (i == 0)
2301 i = tx_ring->count;
2302 i--;
2303 }
2304
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002305 tx_ring->next_to_use = i;
2306}
2307
2308/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002309 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2310 * @skb: send buffer
2311 * @tx_ring: ring to send buffer on
2312 *
2313 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2314 * there is not enough descriptors available in this ring since we need at least
2315 * one descriptor.
2316 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002317#ifdef I40E_FCOE
2318int i40e_xmit_descriptor_count(struct sk_buff *skb,
2319 struct i40e_ring *tx_ring)
2320#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002321static int i40e_xmit_descriptor_count(struct sk_buff *skb,
2322 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002323#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002324{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002325 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326 int count = 0;
2327
2328 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2329 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002330 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002331 * + 1 desc for context descriptor,
2332 * otherwise try next time
2333 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002334 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2335 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002336
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002337 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002338 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002339 tx_ring->tx_stats.tx_busy++;
2340 return 0;
2341 }
2342 return count;
2343}
2344
2345/**
2346 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2347 * @skb: send buffer
2348 * @tx_ring: ring to send buffer on
2349 *
2350 * Returns NETDEV_TX_OK if sent, else an error code
2351 **/
2352static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2353 struct i40e_ring *tx_ring)
2354{
2355 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2356 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2357 struct i40e_tx_buffer *first;
2358 u32 td_offset = 0;
2359 u32 tx_flags = 0;
2360 __be16 protocol;
2361 u32 td_cmd = 0;
2362 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002363 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002364 int tso;
2365 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2366 return NETDEV_TX_BUSY;
2367
2368 /* prepare the xmit flags */
2369 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2370 goto out_drop;
2371
2372 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002373 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002374
2375 /* record the location of the first descriptor for this packet */
2376 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2377
2378 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002379 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002380 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002381 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002382 tx_flags |= I40E_TX_FLAGS_IPV6;
2383
2384 tso = i40e_tso(tx_ring, skb, tx_flags, protocol, &hdr_len,
2385 &cd_type_cmd_tso_mss, &cd_tunneling);
2386
2387 if (tso < 0)
2388 goto out_drop;
2389 else if (tso)
2390 tx_flags |= I40E_TX_FLAGS_TSO;
2391
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002392 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2393
2394 if (tsyn)
2395 tx_flags |= I40E_TX_FLAGS_TSYN;
2396
Jakub Kicinski259afec2014-03-15 14:55:37 +00002397 skb_tx_timestamp(skb);
2398
Alexander Duyckb1941302013-09-28 06:00:32 +00002399 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002400 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2401
Alexander Duyckb1941302013-09-28 06:00:32 +00002402 /* Always offload the checksum, since it's in the data descriptor */
2403 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2404 tx_flags |= I40E_TX_FLAGS_CSUM;
2405
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002406 i40e_tx_enable_csum(skb, tx_flags, &td_cmd, &td_offset,
2407 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002408 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002409
2410 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2411 cd_tunneling, cd_l2tag2);
2412
2413 /* Add Flow Director ATR if it's enabled.
2414 *
2415 * NOTE: this must always be directly before the data descriptor.
2416 */
2417 i40e_atr(tx_ring, skb, tx_flags, protocol);
2418
2419 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2420 td_cmd, td_offset);
2421
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002422 return NETDEV_TX_OK;
2423
2424out_drop:
2425 dev_kfree_skb_any(skb);
2426 return NETDEV_TX_OK;
2427}
2428
2429/**
2430 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2431 * @skb: send buffer
2432 * @netdev: network interface device structure
2433 *
2434 * Returns NETDEV_TX_OK if sent, else an error code
2435 **/
2436netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2437{
2438 struct i40e_netdev_priv *np = netdev_priv(netdev);
2439 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002440 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002441
2442 /* hardware can't handle really short frames, hardware padding works
2443 * beyond this point
2444 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002445 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2446 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002447
2448 return i40e_xmit_frame_ring(skb, tx_ring);
2449}