blob: a3f7abd2f13f7a0793ce4e2bdb00855f9724d108 [file] [log] [blame]
Michael Ellermane05b9b92013-04-25 19:28:28 +00001/*
2 * Performance counter support for POWER8 processors.
3 *
4 * Copyright 2009 Paul Mackerras, IBM Corporation.
5 * Copyright 2013 Michael Ellerman, IBM Corporation.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
13#include <linux/kernel.h>
14#include <linux/perf_event.h>
15#include <asm/firmware.h>
16
17
18/*
19 * Some power8 event codes.
20 */
21#define PM_CYC 0x0001e
22#define PM_GCT_NOSLOT_CYC 0x100f8
23#define PM_CMPLU_STALL 0x4000a
24#define PM_INST_CMPL 0x00002
25#define PM_BRU_FIN 0x10068
26#define PM_BR_MPRED_CMPL 0x400f6
27
28
29/*
30 * Raw event encoding for POWER8:
31 *
32 * 60 56 52 48 44 40 36 32
33 * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
Michael Ellerman4df48992013-06-28 18:15:17 +100034 * | [ thresh_cmp ] [ thresh_ctl ]
35 * | |
36 * *- EBB (Linux) thresh start/stop OR FAB match -*
Michael Ellermane05b9b92013-04-25 19:28:28 +000037 *
38 * 28 24 20 16 12 8 4 0
39 * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
40 * [ ] [ sample ] [cache] [ pmc ] [unit ] c m [ pmcxsel ]
41 * | | | | |
42 * | | | | *- mark
43 * | | *- L1/L2/L3 cache_sel |
44 * | | |
45 * | *- sampling mode for marked events *- combine
46 * |
47 * *- thresh_sel
48 *
49 * Below uses IBM bit numbering.
50 *
51 * MMCR1[x:y] = unit (PMCxUNIT)
52 * MMCR1[x] = combine (PMCxCOMB)
53 *
54 * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
55 * # PM_MRK_FAB_RSP_MATCH
56 * MMCR1[20:27] = thresh_ctl (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
57 * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
58 * # PM_MRK_FAB_RSP_MATCH_CYC
59 * MMCR1[20:27] = thresh_ctl (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
60 * else
61 * MMCRA[48:55] = thresh_ctl (THRESH START/END)
62 *
63 * if thresh_sel:
64 * MMCRA[45:47] = thresh_sel
65 *
66 * if thresh_cmp:
67 * MMCRA[22:24] = thresh_cmp[0:2]
68 * MMCRA[25:31] = thresh_cmp[3:9]
69 *
70 * if unit == 6 or unit == 7
71 * MMCRC[53:55] = cache_sel[1:3] (L2EVENT_SEL)
72 * else if unit == 8 or unit == 9:
73 * if cache_sel[0] == 0: # L3 bank
74 * MMCRC[47:49] = cache_sel[1:3] (L3EVENT_SEL0)
75 * else if cache_sel[0] == 1:
76 * MMCRC[50:51] = cache_sel[2:3] (L3EVENT_SEL1)
77 * else if cache_sel[1]: # L1 event
78 * MMCR1[16] = cache_sel[2]
79 * MMCR1[17] = cache_sel[3]
80 *
81 * if mark:
82 * MMCRA[63] = 1 (SAMPLE_ENABLE)
83 * MMCRA[57:59] = sample[0:2] (RAND_SAMP_ELIG)
84 * MMCRA[61:62] = sample[3:4] (RAND_SAMP_MODE)
85 *
86 */
87
Michael Ellerman4df48992013-06-28 18:15:17 +100088#define EVENT_EBB_MASK 1ull
Michael Ellermane05b9b92013-04-25 19:28:28 +000089#define EVENT_THR_CMP_SHIFT 40 /* Threshold CMP value */
90#define EVENT_THR_CMP_MASK 0x3ff
91#define EVENT_THR_CTL_SHIFT 32 /* Threshold control value (start/stop) */
92#define EVENT_THR_CTL_MASK 0xffull
93#define EVENT_THR_SEL_SHIFT 29 /* Threshold select value */
94#define EVENT_THR_SEL_MASK 0x7
95#define EVENT_THRESH_SHIFT 29 /* All threshold bits */
96#define EVENT_THRESH_MASK 0x1fffffull
97#define EVENT_SAMPLE_SHIFT 24 /* Sampling mode & eligibility */
98#define EVENT_SAMPLE_MASK 0x1f
99#define EVENT_CACHE_SEL_SHIFT 20 /* L2/L3 cache select */
100#define EVENT_CACHE_SEL_MASK 0xf
101#define EVENT_IS_L1 (4 << EVENT_CACHE_SEL_SHIFT)
102#define EVENT_PMC_SHIFT 16 /* PMC number (1-based) */
103#define EVENT_PMC_MASK 0xf
104#define EVENT_UNIT_SHIFT 12 /* Unit */
105#define EVENT_UNIT_MASK 0xf
106#define EVENT_COMBINE_SHIFT 11 /* Combine bit */
107#define EVENT_COMBINE_MASK 0x1
108#define EVENT_MARKED_SHIFT 8 /* Marked bit */
109#define EVENT_MARKED_MASK 0x1
110#define EVENT_IS_MARKED (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT)
111#define EVENT_PSEL_MASK 0xff /* PMCxSEL value */
112
Michael Ellermand8bec4c2013-06-28 18:15:10 +1000113#define EVENT_VALID_MASK \
114 ((EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
115 (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
116 (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
117 (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
118 (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
119 (EVENT_COMBINE_MASK << EVENT_COMBINE_SHIFT) | \
120 (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
Michael Ellerman8d7c55d2013-07-23 18:07:45 +1000121 (EVENT_EBB_MASK << PERF_EVENT_CONFIG_EBB_SHIFT) | \
Michael Ellermand8bec4c2013-06-28 18:15:10 +1000122 EVENT_PSEL_MASK)
123
Anshuman Khandualb1113552013-04-22 19:42:43 +0000124/* MMCRA IFM bits - POWER8 */
125#define POWER8_MMCRA_IFM1 0x0000000040000000UL
126#define POWER8_MMCRA_IFM2 0x0000000080000000UL
127#define POWER8_MMCRA_IFM3 0x00000000C0000000UL
128
129#define ONLY_PLM \
130 (PERF_SAMPLE_BRANCH_USER |\
131 PERF_SAMPLE_BRANCH_KERNEL |\
132 PERF_SAMPLE_BRANCH_HV)
133
Michael Ellermane05b9b92013-04-25 19:28:28 +0000134/*
135 * Layout of constraint bits:
136 *
137 * 60 56 52 48 44 40 36 32
138 * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
139 * [ fab_match ] [ thresh_cmp ] [ thresh_ctl ] [ ]
140 * |
141 * thresh_sel -*
142 *
143 * 28 24 20 16 12 8 4 0
144 * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
Michael Ellerman4df48992013-06-28 18:15:17 +1000145 * | [ ] [ sample ] [ ] [6] [5] [4] [3] [2] [1]
146 * EBB -* | |
147 * | | Count of events for each PMC.
148 * L1 I/D qualifier -* | p1, p2, p3, p4, p5, p6.
Michael Ellermane05b9b92013-04-25 19:28:28 +0000149 * nc - number of counters -*
150 *
151 * The PMC fields P1..P6, and NC, are adder fields. As we accumulate constraints
152 * we want the low bit of each field to be added to any existing value.
153 *
154 * Everything else is a value field.
155 */
156
157#define CNST_FAB_MATCH_VAL(v) (((v) & EVENT_THR_CTL_MASK) << 56)
158#define CNST_FAB_MATCH_MASK CNST_FAB_MATCH_VAL(EVENT_THR_CTL_MASK)
159
160/* We just throw all the threshold bits into the constraint */
161#define CNST_THRESH_VAL(v) (((v) & EVENT_THRESH_MASK) << 32)
162#define CNST_THRESH_MASK CNST_THRESH_VAL(EVENT_THRESH_MASK)
163
Michael Ellerman4df48992013-06-28 18:15:17 +1000164#define CNST_EBB_VAL(v) (((v) & EVENT_EBB_MASK) << 24)
165#define CNST_EBB_MASK CNST_EBB_VAL(EVENT_EBB_MASK)
166
Michael Ellermane05b9b92013-04-25 19:28:28 +0000167#define CNST_L1_QUAL_VAL(v) (((v) & 3) << 22)
168#define CNST_L1_QUAL_MASK CNST_L1_QUAL_VAL(3)
169
170#define CNST_SAMPLE_VAL(v) (((v) & EVENT_SAMPLE_MASK) << 16)
171#define CNST_SAMPLE_MASK CNST_SAMPLE_VAL(EVENT_SAMPLE_MASK)
172
173/*
174 * For NC we are counting up to 4 events. This requires three bits, and we need
175 * the fifth event to overflow and set the 4th bit. To achieve that we bias the
176 * fields by 3 in test_adder.
177 */
178#define CNST_NC_SHIFT 12
179#define CNST_NC_VAL (1 << CNST_NC_SHIFT)
180#define CNST_NC_MASK (8 << CNST_NC_SHIFT)
181#define POWER8_TEST_ADDER (3 << CNST_NC_SHIFT)
182
183/*
184 * For the per-PMC fields we have two bits. The low bit is added, so if two
185 * events ask for the same PMC the sum will overflow, setting the high bit,
186 * indicating an error. So our mask sets the high bit.
187 */
188#define CNST_PMC_SHIFT(pmc) ((pmc - 1) * 2)
189#define CNST_PMC_VAL(pmc) (1 << CNST_PMC_SHIFT(pmc))
190#define CNST_PMC_MASK(pmc) (2 << CNST_PMC_SHIFT(pmc))
191
192/* Our add_fields is defined as: */
193#define POWER8_ADD_FIELDS \
194 CNST_PMC_VAL(1) | CNST_PMC_VAL(2) | CNST_PMC_VAL(3) | \
195 CNST_PMC_VAL(4) | CNST_PMC_VAL(5) | CNST_PMC_VAL(6) | CNST_NC_VAL
196
197
198/* Bits in MMCR1 for POWER8 */
199#define MMCR1_UNIT_SHIFT(pmc) (60 - (4 * ((pmc) - 1)))
200#define MMCR1_COMBINE_SHIFT(pmc) (35 - ((pmc) - 1))
201#define MMCR1_PMCSEL_SHIFT(pmc) (24 - (((pmc) - 1)) * 8)
Michael Ellermana53b27b2013-10-02 18:04:06 +1000202#define MMCR1_FAB_SHIFT 36
Michael Ellermane05b9b92013-04-25 19:28:28 +0000203#define MMCR1_DC_QUAL_SHIFT 47
204#define MMCR1_IC_QUAL_SHIFT 46
205
206/* Bits in MMCRA for POWER8 */
207#define MMCRA_SAMP_MODE_SHIFT 1
208#define MMCRA_SAMP_ELIG_SHIFT 4
209#define MMCRA_THR_CTL_SHIFT 8
210#define MMCRA_THR_SEL_SHIFT 16
211#define MMCRA_THR_CMP_SHIFT 32
212#define MMCRA_SDAR_MODE_TLB (1ull << 42)
213
214
215static inline bool event_is_fab_match(u64 event)
216{
217 /* Only check pmc, unit and pmcxsel, ignore the edge bit (0) */
218 event &= 0xff0fe;
219
220 /* PM_MRK_FAB_RSP_MATCH & PM_MRK_FAB_RSP_MATCH_CYC */
221 return (event == 0x30056 || event == 0x4f052);
222}
223
224static int power8_get_constraint(u64 event, unsigned long *maskp, unsigned long *valp)
225{
Michael Ellerman4df48992013-06-28 18:15:17 +1000226 unsigned int unit, pmc, cache, ebb;
Michael Ellermane05b9b92013-04-25 19:28:28 +0000227 unsigned long mask, value;
228
229 mask = value = 0;
230
Michael Ellermand8bec4c2013-06-28 18:15:10 +1000231 if (event & ~EVENT_VALID_MASK)
232 return -1;
233
Michael Ellerman4df48992013-06-28 18:15:17 +1000234 pmc = (event >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
235 unit = (event >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
236 cache = (event >> EVENT_CACHE_SEL_SHIFT) & EVENT_CACHE_SEL_MASK;
Michael Ellerman8d7c55d2013-07-23 18:07:45 +1000237 ebb = (event >> PERF_EVENT_CONFIG_EBB_SHIFT) & EVENT_EBB_MASK;
Michael Ellerman4df48992013-06-28 18:15:17 +1000238
239 /* Clear the EBB bit in the event, so event checks work below */
Michael Ellerman8d7c55d2013-07-23 18:07:45 +1000240 event &= ~(EVENT_EBB_MASK << PERF_EVENT_CONFIG_EBB_SHIFT);
Michael Ellermane05b9b92013-04-25 19:28:28 +0000241
242 if (pmc) {
243 if (pmc > 6)
244 return -1;
245
246 mask |= CNST_PMC_MASK(pmc);
247 value |= CNST_PMC_VAL(pmc);
248
249 if (pmc >= 5 && event != 0x500fa && event != 0x600f4)
250 return -1;
251 }
252
253 if (pmc <= 4) {
254 /*
255 * Add to number of counters in use. Note this includes events with
256 * a PMC of 0 - they still need a PMC, it's just assigned later.
257 * Don't count events on PMC 5 & 6, there is only one valid event
258 * on each of those counters, and they are handled above.
259 */
260 mask |= CNST_NC_MASK;
261 value |= CNST_NC_VAL;
262 }
263
264 if (unit >= 6 && unit <= 9) {
265 /*
266 * L2/L3 events contain a cache selector field, which is
267 * supposed to be programmed into MMCRC. However MMCRC is only
268 * HV writable, and there is no API for guest kernels to modify
269 * it. The solution is for the hypervisor to initialise the
270 * field to zeroes, and for us to only ever allow events that
271 * have a cache selector of zero.
272 */
273 if (cache)
274 return -1;
275
276 } else if (event & EVENT_IS_L1) {
277 mask |= CNST_L1_QUAL_MASK;
278 value |= CNST_L1_QUAL_VAL(cache);
279 }
280
281 if (event & EVENT_IS_MARKED) {
282 mask |= CNST_SAMPLE_MASK;
283 value |= CNST_SAMPLE_VAL(event >> EVENT_SAMPLE_SHIFT);
284 }
285
286 /*
287 * Special case for PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
288 * the threshold control bits are used for the match value.
289 */
290 if (event_is_fab_match(event)) {
291 mask |= CNST_FAB_MATCH_MASK;
292 value |= CNST_FAB_MATCH_VAL(event >> EVENT_THR_CTL_SHIFT);
293 } else {
294 /*
295 * Check the mantissa upper two bits are not zero, unless the
296 * exponent is also zero. See the THRESH_CMP_MANTISSA doc.
297 */
298 unsigned int cmp, exp;
299
300 cmp = (event >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
301 exp = cmp >> 7;
302
303 if (exp && (cmp & 0x60) == 0)
304 return -1;
305
306 mask |= CNST_THRESH_MASK;
307 value |= CNST_THRESH_VAL(event >> EVENT_THRESH_SHIFT);
308 }
309
Michael Ellerman4df48992013-06-28 18:15:17 +1000310 if (!pmc && ebb)
311 /* EBB events must specify the PMC */
312 return -1;
313
314 /*
315 * All events must agree on EBB, either all request it or none.
316 * EBB events are pinned & exclusive, so this should never actually
317 * hit, but we leave it as a fallback in case.
318 */
319 mask |= CNST_EBB_VAL(ebb);
320 value |= CNST_EBB_MASK;
321
Michael Ellermane05b9b92013-04-25 19:28:28 +0000322 *maskp = mask;
323 *valp = value;
324
325 return 0;
326}
327
328static int power8_compute_mmcr(u64 event[], int n_ev,
329 unsigned int hwc[], unsigned long mmcr[])
330{
331 unsigned long mmcra, mmcr1, unit, combine, psel, cache, val;
332 unsigned int pmc, pmc_inuse;
333 int i;
334
335 pmc_inuse = 0;
336
337 /* First pass to count resource use */
338 for (i = 0; i < n_ev; ++i) {
339 pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
340 if (pmc)
341 pmc_inuse |= 1 << pmc;
342 }
343
344 /* In continous sampling mode, update SDAR on TLB miss */
345 mmcra = MMCRA_SDAR_MODE_TLB;
346 mmcr1 = 0;
347
348 /* Second pass: assign PMCs, set all MMCR1 fields */
349 for (i = 0; i < n_ev; ++i) {
350 pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
351 unit = (event[i] >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
352 combine = (event[i] >> EVENT_COMBINE_SHIFT) & EVENT_COMBINE_MASK;
353 psel = event[i] & EVENT_PSEL_MASK;
354
355 if (!pmc) {
356 for (pmc = 1; pmc <= 4; ++pmc) {
357 if (!(pmc_inuse & (1 << pmc)))
358 break;
359 }
360
361 pmc_inuse |= 1 << pmc;
362 }
363
364 if (pmc <= 4) {
365 mmcr1 |= unit << MMCR1_UNIT_SHIFT(pmc);
366 mmcr1 |= combine << MMCR1_COMBINE_SHIFT(pmc);
367 mmcr1 |= psel << MMCR1_PMCSEL_SHIFT(pmc);
368 }
369
370 if (event[i] & EVENT_IS_L1) {
371 cache = event[i] >> EVENT_CACHE_SEL_SHIFT;
372 mmcr1 |= (cache & 1) << MMCR1_IC_QUAL_SHIFT;
373 cache >>= 1;
374 mmcr1 |= (cache & 1) << MMCR1_DC_QUAL_SHIFT;
375 }
376
377 if (event[i] & EVENT_IS_MARKED) {
378 mmcra |= MMCRA_SAMPLE_ENABLE;
379
380 val = (event[i] >> EVENT_SAMPLE_SHIFT) & EVENT_SAMPLE_MASK;
381 if (val) {
382 mmcra |= (val & 3) << MMCRA_SAMP_MODE_SHIFT;
383 mmcra |= (val >> 2) << MMCRA_SAMP_ELIG_SHIFT;
384 }
385 }
386
387 /*
388 * PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
389 * the threshold bits are used for the match value.
390 */
391 if (event_is_fab_match(event[i])) {
Michael Ellermana53b27b2013-10-02 18:04:06 +1000392 mmcr1 |= ((event[i] >> EVENT_THR_CTL_SHIFT) &
393 EVENT_THR_CTL_MASK) << MMCR1_FAB_SHIFT;
Michael Ellermane05b9b92013-04-25 19:28:28 +0000394 } else {
395 val = (event[i] >> EVENT_THR_CTL_SHIFT) & EVENT_THR_CTL_MASK;
396 mmcra |= val << MMCRA_THR_CTL_SHIFT;
397 val = (event[i] >> EVENT_THR_SEL_SHIFT) & EVENT_THR_SEL_MASK;
398 mmcra |= val << MMCRA_THR_SEL_SHIFT;
399 val = (event[i] >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
400 mmcra |= val << MMCRA_THR_CMP_SHIFT;
401 }
402
403 hwc[i] = pmc - 1;
404 }
405
406 /* Return MMCRx values */
407 mmcr[0] = 0;
408
409 /* pmc_inuse is 1-based */
410 if (pmc_inuse & 2)
411 mmcr[0] = MMCR0_PMC1CE;
412
413 if (pmc_inuse & 0x7c)
414 mmcr[0] |= MMCR0_PMCjCE;
415
Michael Ellerman7a7a41f2013-06-28 18:15:12 +1000416 /* If we're not using PMC 5 or 6, freeze them */
417 if (!(pmc_inuse & 0x60))
418 mmcr[0] |= MMCR0_FC56;
419
Michael Ellermane05b9b92013-04-25 19:28:28 +0000420 mmcr[1] = mmcr1;
421 mmcr[2] = mmcra;
422
423 return 0;
424}
425
426#define MAX_ALT 2
427
428/* Table of alternatives, sorted by column 0 */
429static const unsigned int event_alternatives[][MAX_ALT] = {
430 { 0x10134, 0x301e2 }, /* PM_MRK_ST_CMPL */
431 { 0x10138, 0x40138 }, /* PM_BR_MRK_2PATH */
432 { 0x18082, 0x3e05e }, /* PM_L3_CO_MEPF */
433 { 0x1d14e, 0x401e8 }, /* PM_MRK_DATA_FROM_L2MISS */
434 { 0x1e054, 0x4000a }, /* PM_CMPLU_STALL */
435 { 0x20036, 0x40036 }, /* PM_BR_2PATH */
436 { 0x200f2, 0x300f2 }, /* PM_INST_DISP */
437 { 0x200f4, 0x600f4 }, /* PM_RUN_CYC */
438 { 0x2013c, 0x3012e }, /* PM_MRK_FILT_MATCH */
439 { 0x3e054, 0x400f0 }, /* PM_LD_MISS_L1 */
440 { 0x400fa, 0x500fa }, /* PM_RUN_INST_CMPL */
441};
442
443/*
444 * Scan the alternatives table for a match and return the
445 * index into the alternatives table if found, else -1.
446 */
447static int find_alternative(u64 event)
448{
449 int i, j;
450
451 for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
452 if (event < event_alternatives[i][0])
453 break;
454
455 for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
456 if (event == event_alternatives[i][j])
457 return i;
458 }
459
460 return -1;
461}
462
463static int power8_get_alternatives(u64 event, unsigned int flags, u64 alt[])
464{
465 int i, j, num_alt = 0;
466 u64 alt_event;
467
468 alt[num_alt++] = event;
469
470 i = find_alternative(event);
471 if (i >= 0) {
472 /* Filter out the original event, it's already in alt[0] */
473 for (j = 0; j < MAX_ALT; ++j) {
474 alt_event = event_alternatives[i][j];
475 if (alt_event && alt_event != event)
476 alt[num_alt++] = alt_event;
477 }
478 }
479
480 if (flags & PPMU_ONLY_COUNT_RUN) {
481 /*
482 * We're only counting in RUN state, so PM_CYC is equivalent to
483 * PM_RUN_CYC and PM_INST_CMPL === PM_RUN_INST_CMPL.
484 */
485 j = num_alt;
486 for (i = 0; i < num_alt; ++i) {
487 switch (alt[i]) {
488 case 0x1e: /* PM_CYC */
489 alt[j++] = 0x600f4; /* PM_RUN_CYC */
490 break;
491 case 0x600f4: /* PM_RUN_CYC */
492 alt[j++] = 0x1e;
493 break;
494 case 0x2: /* PM_PPC_CMPL */
495 alt[j++] = 0x500fa; /* PM_RUN_INST_CMPL */
496 break;
497 case 0x500fa: /* PM_RUN_INST_CMPL */
498 alt[j++] = 0x2; /* PM_PPC_CMPL */
499 break;
500 }
501 }
502 num_alt = j;
503 }
504
505 return num_alt;
506}
507
508static void power8_disable_pmc(unsigned int pmc, unsigned long mmcr[])
509{
510 if (pmc <= 3)
511 mmcr[1] &= ~(0xffUL << MMCR1_PMCSEL_SHIFT(pmc + 1));
512}
513
514PMU_FORMAT_ATTR(event, "config:0-49");
515PMU_FORMAT_ATTR(pmcxsel, "config:0-7");
516PMU_FORMAT_ATTR(mark, "config:8");
517PMU_FORMAT_ATTR(combine, "config:11");
518PMU_FORMAT_ATTR(unit, "config:12-15");
519PMU_FORMAT_ATTR(pmc, "config:16-19");
520PMU_FORMAT_ATTR(cache_sel, "config:20-23");
521PMU_FORMAT_ATTR(sample_mode, "config:24-28");
522PMU_FORMAT_ATTR(thresh_sel, "config:29-31");
523PMU_FORMAT_ATTR(thresh_stop, "config:32-35");
524PMU_FORMAT_ATTR(thresh_start, "config:36-39");
525PMU_FORMAT_ATTR(thresh_cmp, "config:40-49");
526
527static struct attribute *power8_pmu_format_attr[] = {
528 &format_attr_event.attr,
529 &format_attr_pmcxsel.attr,
530 &format_attr_mark.attr,
531 &format_attr_combine.attr,
532 &format_attr_unit.attr,
533 &format_attr_pmc.attr,
534 &format_attr_cache_sel.attr,
535 &format_attr_sample_mode.attr,
536 &format_attr_thresh_sel.attr,
537 &format_attr_thresh_stop.attr,
538 &format_attr_thresh_start.attr,
539 &format_attr_thresh_cmp.attr,
540 NULL,
541};
542
543struct attribute_group power8_pmu_format_group = {
544 .name = "format",
545 .attrs = power8_pmu_format_attr,
546};
547
548static const struct attribute_group *power8_pmu_attr_groups[] = {
549 &power8_pmu_format_group,
550 NULL,
551};
552
553static int power8_generic_events[] = {
554 [PERF_COUNT_HW_CPU_CYCLES] = PM_CYC,
555 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = PM_GCT_NOSLOT_CYC,
556 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = PM_CMPLU_STALL,
557 [PERF_COUNT_HW_INSTRUCTIONS] = PM_INST_CMPL,
558 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = PM_BRU_FIN,
559 [PERF_COUNT_HW_BRANCH_MISSES] = PM_BR_MPRED_CMPL,
560};
561
Anshuman Khandualb1113552013-04-22 19:42:43 +0000562static u64 power8_bhrb_filter_map(u64 branch_sample_type)
563{
564 u64 pmu_bhrb_filter = 0;
Anshuman Khandualb1113552013-04-22 19:42:43 +0000565
Anshuman Khandual7689bdc2013-06-10 11:23:28 +0530566 /* BHRB and regular PMU events share the same privilege state
Anshuman Khandualb1113552013-04-22 19:42:43 +0000567 * filter configuration. BHRB is always recorded along with a
Anshuman Khandual7689bdc2013-06-10 11:23:28 +0530568 * regular PMU event. As the privilege state filter is handled
569 * in the basic PMC configuration of the accompanying regular
570 * PMU event, we ignore any separate BHRB specific request.
Anshuman Khandualb1113552013-04-22 19:42:43 +0000571 */
Anshuman Khandualb1113552013-04-22 19:42:43 +0000572
573 /* No branch filter requested */
574 if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
575 return pmu_bhrb_filter;
576
577 /* Invalid branch filter options - HW does not support */
578 if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
579 return -1;
580
581 if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL)
582 return -1;
583
584 if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
585 pmu_bhrb_filter |= POWER8_MMCRA_IFM1;
586 return pmu_bhrb_filter;
587 }
588
589 /* Every thing else is unsupported */
590 return -1;
591}
592
593static void power8_config_bhrb(u64 pmu_bhrb_filter)
594{
595 /* Enable BHRB filter in PMU */
596 mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
597}
598
Michael Ellermane05b9b92013-04-25 19:28:28 +0000599static struct power_pmu power8_pmu = {
600 .name = "POWER8",
601 .n_counter = 6,
602 .max_alternatives = MAX_ALT + 1,
603 .add_fields = POWER8_ADD_FIELDS,
604 .test_adder = POWER8_TEST_ADDER,
605 .compute_mmcr = power8_compute_mmcr,
Anshuman Khandualb1113552013-04-22 19:42:43 +0000606 .config_bhrb = power8_config_bhrb,
607 .bhrb_filter_map = power8_bhrb_filter_map,
Michael Ellermane05b9b92013-04-25 19:28:28 +0000608 .get_constraint = power8_get_constraint,
609 .get_alternatives = power8_get_alternatives,
610 .disable_pmc = power8_disable_pmc,
Michael Ellerman4df48992013-06-28 18:15:17 +1000611 .flags = PPMU_HAS_SSLOT | PPMU_HAS_SIER | PPMU_BHRB | PPMU_EBB,
Michael Ellermane05b9b92013-04-25 19:28:28 +0000612 .n_generic = ARRAY_SIZE(power8_generic_events),
613 .generic_events = power8_generic_events,
614 .attr_groups = power8_pmu_attr_groups,
Anshuman Khandualb1113552013-04-22 19:42:43 +0000615 .bhrb_nr = 32,
Michael Ellermane05b9b92013-04-25 19:28:28 +0000616};
617
618static int __init init_power8_pmu(void)
619{
Michael Ellerman5d7ead02013-07-13 12:53:40 +1000620 int rc;
621
Michael Ellermane05b9b92013-04-25 19:28:28 +0000622 if (!cur_cpu_spec->oprofile_cpu_type ||
623 strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power8"))
624 return -ENODEV;
625
Michael Ellerman5d7ead02013-07-13 12:53:40 +1000626 rc = register_power_pmu(&power8_pmu);
627 if (rc)
628 return rc;
629
630 /* Tell userspace that EBB is supported */
631 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
632
633 return 0;
Michael Ellermane05b9b92013-04-25 19:28:28 +0000634}
635early_initcall(init_power8_pmu);