blob: a4cab12fc3b4cfd9934590b9efadd1f32464a5e0 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
Don Brace1358f6d2015-07-18 11:12:38 -05003 * Copyright 2014-2015 PMC-Sierra, Inc.
4 * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
Stephen M. Cameronedd16362009-12-08 14:09:11 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13 * NON INFRINGEMENT. See the GNU General Public License for more details.
14 *
Don Brace1358f6d2015-07-18 11:12:38 -050015 * Questions/Comments/Bugfixes to storagedev@pmcs.com
Stephen M. Cameronedd16362009-12-08 14:09:11 -080016 *
17 */
18#ifndef HPSA_H
19#define HPSA_H
20
21#include <scsi/scsicam.h>
22
23#define IO_OK 0
24#define IO_ERROR 1
25
26struct ctlr_info;
27
28struct access_method {
29 void (*submit_command)(struct ctlr_info *h,
30 struct CommandList *c);
31 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060032 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050033 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080034};
35
36struct hpsa_scsi_dev_t {
Don Brace3ad7de62015-11-04 15:50:19 -060037 unsigned int devtype;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080038 int bus, target, lun; /* as presented to the OS */
39 unsigned char scsi3addr[8]; /* as presented to the HW */
Kevin Barnett04fa2f42015-11-04 15:51:27 -060040 u8 physical_device : 1;
Kevin Barnett2a168202015-11-04 15:51:21 -060041 u8 expose_device;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080042#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
43 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
44 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
45 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080046 unsigned char raid_level; /* from inquiry page 0xC1 */
Stephen M. Cameron98465902014-02-21 16:25:00 -060047 unsigned char volume_offline; /* discovered via TUR or VPD */
Don Brace03383732015-01-23 16:43:30 -060048 u16 queue_depth; /* max queue_depth for this device */
Webb Scalesd604f532015-04-23 09:35:22 -050049 atomic_t reset_cmds_out; /* Count of commands to-be affected */
Don Brace03383732015-01-23 16:43:30 -060050 atomic_t ioaccel_cmds_out; /* Only used for physical devices
51 * counts commands sent to physical
52 * device via "ioaccel" path.
53 */
Matt Gatese1f7de02014-02-18 13:55:17 -060054 u32 ioaccel_handle;
Joe Handzik8270b862015-07-18 11:12:43 -050055 u8 active_path_index;
56 u8 path_map;
57 u8 bay;
58 u8 box[8];
59 u16 phys_connector[8];
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060060 int offload_config; /* I/O accel RAID offload configured */
61 int offload_enabled; /* I/O accel RAID offload enabled */
Stephen Cameron41ce4c32015-04-23 09:31:47 -050062 int offload_to_be_enabled;
Joe Handzika3144e02015-04-23 09:32:59 -050063 int hba_ioaccel_enabled;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060064 int offload_to_mirror; /* Send next I/O accelerator RAID
65 * offload request to mirror drive
66 */
67 struct raid_map_data raid_map; /* I/O accelerator RAID map */
68
Don Brace03383732015-01-23 16:43:30 -060069 /*
70 * Pointers from logical drive map indices to the phys drives that
71 * make those logical drives. Note, multiple logical drives may
72 * share physical drives. You can have for instance 5 physical
73 * drives with 3 logical drives each using those same 5 physical
74 * disks. We need these pointers for counting i/o's out to physical
75 * devices in order to honor physical device queue depth limits.
76 */
77 struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
Webb Scalesd604f532015-04-23 09:35:22 -050078 int nphysical_disks;
Stephen Cameron9b5c48c2015-04-23 09:32:06 -050079 int supports_aborts;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080080};
81
Stephen M. Cameron072b0512014-05-29 10:53:07 -050082struct reply_queue_buffer {
Matt Gates254f7962012-05-01 11:43:06 -050083 u64 *head;
84 size_t size;
85 u8 wraparound;
86 u32 current_entry;
Stephen M. Cameron072b0512014-05-29 10:53:07 -050087 dma_addr_t busaddr;
Matt Gates254f7962012-05-01 11:43:06 -050088};
89
Stephen M. Cameron316b2212014-02-21 16:25:15 -060090#pragma pack(1)
91struct bmic_controller_parameters {
92 u8 led_flags;
93 u8 enable_command_list_verification;
94 u8 backed_out_write_drives;
95 u16 stripes_for_parity;
96 u8 parity_distribution_mode_flags;
97 u16 max_driver_requests;
98 u16 elevator_trend_count;
99 u8 disable_elevator;
100 u8 force_scan_complete;
101 u8 scsi_transfer_mode;
102 u8 force_narrow;
103 u8 rebuild_priority;
104 u8 expand_priority;
105 u8 host_sdb_asic_fix;
106 u8 pdpi_burst_from_host_disabled;
107 char software_name[64];
108 char hardware_name[32];
109 u8 bridge_revision;
110 u8 snapshot_priority;
111 u32 os_specific;
112 u8 post_prompt_timeout;
113 u8 automatic_drive_slamming;
114 u8 reserved1;
115 u8 nvram_flags;
116 u8 cache_nvram_flags;
117 u8 drive_config_flags;
118 u16 reserved2;
119 u8 temp_warning_level;
120 u8 temp_shutdown_level;
121 u8 temp_condition_reset;
122 u8 max_coalesce_commands;
123 u32 max_coalesce_delay;
124 u8 orca_password[4];
125 u8 access_id[16];
126 u8 reserved[356];
127};
128#pragma pack()
129
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800130struct ctlr_info {
131 int ctlr;
132 char devname[8];
133 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800134 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600135 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800136 void __iomem *vaddr;
137 unsigned long paddr;
138 int nr_cmds; /* Number of commands allowed on this controller */
Stephen Camerond54c5c22015-01-23 16:42:59 -0600139#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
140#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800141 struct CfgTable __iomem *cfgtable;
142 int interrupts_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800143 int max_commands;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600144 atomic_t commands_outstanding;
Don Brace303932f2010-02-04 08:42:40 -0600145# define PERF_MODE_INT 0
146# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800147# define SIMPLE_MODE_INT 2
148# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -0500149 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800150 unsigned int msix_vector;
151 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -0600152 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800153 struct access_method access;
154
155 /* queue and queue Info */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800156 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800157 unsigned int maxSG;
158 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -0600159 int maxsgentries;
160 u8 max_cmd_sg_entries;
161 int chainsize;
162 struct SGDescriptor **cmd_sg_list;
Webb Scalesd9a729f2015-04-23 09:33:27 -0500163 struct ioaccel2_sg_element **ioaccel2_cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800164
165 /* pointers to command and error info pool */
166 struct CommandList *cmd_pool;
167 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -0600168 struct io_accel1_cmd *ioaccel_cmd_pool;
169 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600170 struct io_accel2_cmd *ioaccel2_cmd_pool;
171 dma_addr_t ioaccel2_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800172 struct ErrorInfo *errinfo_pool;
173 dma_addr_t errinfo_pool_dhandle;
174 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600175 int scan_finished;
176 spinlock_t scan_lock;
177 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800178
179 struct Scsi_Host *scsi_host;
180 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
181 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500182 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600183 /*
184 * Performant mode tables.
185 */
186 u32 trans_support;
187 u32 trans_offset;
Don Brace42a91642014-11-14 17:26:27 -0600188 struct TransTable_struct __iomem *transtable;
Don Brace303932f2010-02-04 08:42:40 -0600189 unsigned long transMethod;
190
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500191 /* cap concurrent passthrus at some reasonable maximum */
Stephen Cameron45fcb862015-01-23 16:43:04 -0600192#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
Don Brace34f0c622015-01-23 16:43:46 -0600193 atomic_t passthru_cmds_avail;
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500194
Don Brace303932f2010-02-04 08:42:40 -0600195 /*
Matt Gates254f7962012-05-01 11:43:06 -0500196 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600197 */
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500198 size_t reply_queue_size;
199 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
Matt Gates254f7962012-05-01 11:43:06 -0500200 u8 nreply_queues;
Don Brace303932f2010-02-04 08:42:40 -0600201 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600202 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600203 u32 *ioaccel2_blockFetchTable;
Don Brace42a91642014-11-14 17:26:27 -0600204 u32 __iomem *ioaccel2_bft2_regs;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600205 unsigned char *hba_inquiry_data;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600206 u32 driver_support;
207 u32 fw_support;
208 int ioaccel_support;
209 int ioaccel_maxsg;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500210 u64 last_intr_timestamp;
211 u32 last_heartbeat;
212 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500213 u32 heartbeat_sample_interval;
214 atomic_t firmware_flash_in_progress;
Don Brace42a91642014-11-14 17:26:27 -0600215 u32 __percpu *lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600216 struct delayed_work monitor_ctlr_work;
Don Brace6636e7f2015-01-23 16:45:17 -0600217 struct delayed_work rescan_ctlr_work;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600218 int remove_in_progress;
Matt Gates254f7962012-05-01 11:43:06 -0500219 /* Address of h->q[x] is passed to intr handler to know which queue */
220 u8 q[MAX_REPLY_QUEUES];
Robert Elliott8b470042015-04-23 09:34:58 -0500221 char intrname[MAX_REPLY_QUEUES][16]; /* "hpsa0-msix00" names */
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500222 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
223#define HPSATMF_BITS_SUPPORTED (1 << 0)
224#define HPSATMF_PHYS_LUN_RESET (1 << 1)
225#define HPSATMF_PHYS_NEX_RESET (1 << 2)
226#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
227#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
228#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
229#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
230#define HPSATMF_PHYS_QRY_TASK (1 << 7)
231#define HPSATMF_PHYS_QRY_TSET (1 << 8)
232#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
Stephen Cameron8be986c2015-04-23 09:34:06 -0500233#define HPSATMF_IOACCEL_ENABLED (1 << 15)
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500234#define HPSATMF_MASK_SUPPORTED (1 << 16)
235#define HPSATMF_LOG_LUN_RESET (1 << 17)
236#define HPSATMF_LOG_NEX_RESET (1 << 18)
237#define HPSATMF_LOG_TASK_ABORT (1 << 19)
238#define HPSATMF_LOG_TSET_ABORT (1 << 20)
239#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
240#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
241#define HPSATMF_LOG_QRY_TASK (1 << 23)
242#define HPSATMF_LOG_QRY_TSET (1 << 24)
243#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600244 u32 events;
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600245#define CTLR_STATE_CHANGE_EVENT (1 << 0)
246#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
247#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
248#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
249#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
250#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
251#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
252
253#define RESCAN_REQUIRED_EVENT_BITS \
Stephen M. Cameron7b2c46e2014-05-29 10:53:44 -0500254 (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600255 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
256 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600257 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
258 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
Stephen M. Cameron98465902014-02-21 16:25:00 -0600259 spinlock_t offline_device_lock;
260 struct list_head offline_device_list;
Scott Teelda0697b2014-02-18 13:57:00 -0600261 int acciopath_status;
Don Brace853633e2015-11-04 15:50:37 -0600262 int drv_req_rescan;
Stephen M. Cameron2ba8bfc2014-02-18 13:57:52 -0600263 int raid_offload_debug;
Stephen Cameron9b5c48c2015-04-23 09:32:06 -0500264 int needs_abort_tags_swizzled;
Don Brace080ef1c2015-01-23 16:43:25 -0600265 struct workqueue_struct *resubmit_wq;
Don Brace6636e7f2015-01-23 16:45:17 -0600266 struct workqueue_struct *rescan_ctlr_wq;
Stephen Cameron9b5c48c2015-04-23 09:32:06 -0500267 atomic_t abort_cmds_available;
268 wait_queue_head_t abort_cmd_wait_queue;
Webb Scalesd604f532015-04-23 09:35:22 -0500269 wait_queue_head_t event_sync_wait_queue;
270 struct mutex reset_mutex;
Don Braceda03ded2015-11-04 15:50:56 -0600271 u8 reset_in_progress;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800272};
Stephen M. Cameron98465902014-02-21 16:25:00 -0600273
274struct offline_device_entry {
275 unsigned char scsi3addr[8];
276 struct list_head offline_list;
277};
278
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800279#define HPSA_ABORT_MSG 0
280#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500281#define HPSA_RESET_TYPE_CONTROLLER 0x00
282#define HPSA_RESET_TYPE_BUS 0x01
283#define HPSA_RESET_TYPE_TARGET 0x03
284#define HPSA_RESET_TYPE_LUN 0x04
Scott Teel0b9b7b62015-11-04 15:51:02 -0600285#define HPSA_PHYS_TARGET_RESET 0x99 /* not defined by cciss spec */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800286#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500287#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800288
289/* Maximum time in seconds driver will wait for command completions
290 * when polling before giving up.
291 */
292#define HPSA_MAX_POLL_TIME_SECS (20)
293
294/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
295 * how many times to retry TEST UNIT READY on a device
296 * while waiting for it to become ready before giving up.
297 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
298 * between sending TURs while waiting for a device
299 * to become ready.
300 */
301#define HPSA_TUR_RETRY_LIMIT (20)
302#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
303
304/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
305 * to become ready, in seconds, before giving up on it.
306 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
307 * between polling the board to see if it is ready, in
308 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
309 * HPSA_BOARD_READY_ITERATIONS are derived from those.
310 */
311#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500312#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800313#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
314#define HPSA_BOARD_READY_POLL_INTERVAL \
315 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
316#define HPSA_BOARD_READY_ITERATIONS \
317 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
318 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600319#define HPSA_BOARD_NOT_READY_ITERATIONS \
320 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
321 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800322#define HPSA_POST_RESET_PAUSE_MSECS (3000)
323#define HPSA_POST_RESET_NOOP_RETRIES (12)
324
325/* Defining the diffent access_menthods */
326/*
327 * Memory mapped FIFO interface (SMART 53xx cards)
328 */
329#define SA5_DOORBELL 0x20
330#define SA5_REQUEST_PORT_OFFSET 0x40
Webb Scales281a7fd2015-01-23 16:43:35 -0600331#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
332#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800333#define SA5_REPLY_INTR_MASK_OFFSET 0x34
334#define SA5_REPLY_PORT_OFFSET 0x44
335#define SA5_INTR_STATUS 0x30
336#define SA5_SCRATCHPAD_OFFSET 0xB0
337
338#define SA5_CTCFG_OFFSET 0xB4
339#define SA5_CTMEM_OFFSET 0xB8
340
341#define SA5_INTR_OFF 0x08
342#define SA5B_INTR_OFF 0x04
343#define SA5_INTR_PENDING 0x08
344#define SA5B_INTR_PENDING 0x04
345#define FIFO_EMPTY 0xffffffff
346#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
347
348#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800349
Don Brace303932f2010-02-04 08:42:40 -0600350/* Performant mode flags */
351#define SA5_PERF_INTR_PENDING 0x04
352#define SA5_PERF_INTR_OFF 0x05
353#define SA5_OUTDB_STATUS_PERF_BIT 0x01
354#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
355#define SA5_OUTDB_CLEAR 0xA0
356#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
357#define SA5_OUTDB_STATUS 0x9C
358
359
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800360#define HPSA_INTR_ON 1
361#define HPSA_INTR_OFF 0
Mike Millerb66cc252014-02-18 13:56:04 -0600362
363/*
364 * Inbound Post Queue offsets for IO Accelerator Mode 2
365 */
366#define IOACCEL2_INBOUND_POSTQ_32 0x48
367#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
368#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
369
Kevin Barnettc7955052015-11-04 15:51:45 -0600370#define HPSA_PHYSICAL_DEVICE_BUS 0
371#define HPSA_RAID_VOLUME_BUS 1
372#define HPSA_EXTERNAL_RAID_VOLUME_BUS 2
373#define HPSA_HBA_BUS 3
374
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800375/*
376 Send the command to the hardware
377*/
378static void SA5_submit_command(struct ctlr_info *h,
379 struct CommandList *c)
380{
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800381 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500382 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800383}
384
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500385static void SA5_submit_command_no_read(struct ctlr_info *h,
386 struct CommandList *c)
387{
388 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
389}
390
Scott Teelc3497752014-02-18 13:56:34 -0600391static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
392 struct CommandList *c)
393{
Stephen Cameronc05e8862015-01-23 16:44:40 -0600394 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Scott Teelc3497752014-02-18 13:56:34 -0600395}
396
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800397/*
398 * This card is the opposite of the other cards.
399 * 0 turns interrupts on...
400 * 0x08 turns them off...
401 */
402static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
403{
404 if (val) { /* Turn interrupts on */
405 h->interrupts_enabled = 1;
406 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500407 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800408 } else { /* Turn them off */
409 h->interrupts_enabled = 0;
410 writel(SA5_INTR_OFF,
411 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500412 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800413 }
414}
Don Brace303932f2010-02-04 08:42:40 -0600415
416static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
417{
418 if (val) { /* turn on interrupts */
419 h->interrupts_enabled = 1;
420 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500421 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600422 } else {
423 h->interrupts_enabled = 0;
424 writel(SA5_PERF_INTR_OFF,
425 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500426 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600427 }
428}
429
Matt Gates254f7962012-05-01 11:43:06 -0500430static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600431{
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500432 struct reply_queue_buffer *rq = &h->reply_queue[q];
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600433 unsigned long register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600434
Don Brace303932f2010-02-04 08:42:40 -0600435 /* msi auto clears the interrupt pending bit. */
Don Bracebee266a2015-01-23 16:43:51 -0600436 if (unlikely(!(h->msi_vector || h->msix_vector))) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500437 /* flush the controller write of the reply queue by reading
438 * outbound doorbell status register.
439 */
Don Bracebee266a2015-01-23 16:43:51 -0600440 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600441 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
442 /* Do a read in order to flush the write to the controller
443 * (as per spec.)
444 */
Don Bracebee266a2015-01-23 16:43:51 -0600445 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600446 }
447
Don Bracebee266a2015-01-23 16:43:51 -0600448 if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
Matt Gates254f7962012-05-01 11:43:06 -0500449 register_value = rq->head[rq->current_entry];
450 rq->current_entry++;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600451 atomic_dec(&h->commands_outstanding);
Don Brace303932f2010-02-04 08:42:40 -0600452 } else {
453 register_value = FIFO_EMPTY;
454 }
455 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500456 if (rq->current_entry == h->max_commands) {
457 rq->current_entry = 0;
458 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600459 }
Don Brace303932f2010-02-04 08:42:40 -0600460 return register_value;
461}
462
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800463/*
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800464 * returns value read from hardware.
465 * returns FIFO_EMPTY if there is nothing to read
466 */
Matt Gates254f7962012-05-01 11:43:06 -0500467static unsigned long SA5_completed(struct ctlr_info *h,
468 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800469{
470 unsigned long register_value
471 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
472
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600473 if (register_value != FIFO_EMPTY)
474 atomic_dec(&h->commands_outstanding);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800475
476#ifdef HPSA_DEBUG
477 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600478 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800479 register_value);
480 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600481 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800482#endif
483
484 return register_value;
485}
486/*
487 * Returns true if an interrupt is pending..
488 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600489static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800490{
491 unsigned long register_value =
492 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600493 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800494}
495
Don Brace303932f2010-02-04 08:42:40 -0600496static bool SA5_performant_intr_pending(struct ctlr_info *h)
497{
498 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
499
500 if (!register_value)
501 return false;
502
Don Brace303932f2010-02-04 08:42:40 -0600503 /* Read outbound doorbell to flush */
504 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
505 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
506}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800507
Matt Gatese1f7de02014-02-18 13:55:17 -0600508#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
509
510static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
511{
512 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
513
514 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
515 true : false;
516}
517
518#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
519#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
520#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
521#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
522
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600523static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
Matt Gatese1f7de02014-02-18 13:55:17 -0600524{
525 u64 register_value;
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500526 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese1f7de02014-02-18 13:55:17 -0600527
528 BUG_ON(q >= h->nreply_queues);
529
530 register_value = rq->head[rq->current_entry];
531 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
532 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
533 if (++rq->current_entry == rq->size)
534 rq->current_entry = 0;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600535 /*
536 * @todo
537 *
538 * Don't really need to write the new index after each command,
539 * but with current driver design this is easiest.
540 */
541 wmb();
542 writel((q << 24) | rq->current_entry, h->vaddr +
543 IOACCEL_MODE1_CONSUMER_INDEX);
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600544 atomic_dec(&h->commands_outstanding);
Matt Gatese1f7de02014-02-18 13:55:17 -0600545 }
546 return (unsigned long) register_value;
547}
548
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800549static struct access_method SA5_access = {
550 SA5_submit_command,
551 SA5_intr_mask,
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800552 SA5_intr_pending,
553 SA5_completed,
554};
555
Matt Gatese1f7de02014-02-18 13:55:17 -0600556static struct access_method SA5_ioaccel_mode1_access = {
557 SA5_submit_command,
558 SA5_performant_intr_mask,
Matt Gatese1f7de02014-02-18 13:55:17 -0600559 SA5_ioaccel_mode1_intr_pending,
560 SA5_ioaccel_mode1_completed,
561};
562
Scott Teelc3497752014-02-18 13:56:34 -0600563static struct access_method SA5_ioaccel_mode2_access = {
564 SA5_submit_command_ioaccel2,
565 SA5_performant_intr_mask,
Scott Teelc3497752014-02-18 13:56:34 -0600566 SA5_performant_intr_pending,
567 SA5_performant_completed,
568};
569
Don Brace303932f2010-02-04 08:42:40 -0600570static struct access_method SA5_performant_access = {
571 SA5_submit_command,
572 SA5_performant_intr_mask,
Don Brace303932f2010-02-04 08:42:40 -0600573 SA5_performant_intr_pending,
574 SA5_performant_completed,
575};
576
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500577static struct access_method SA5_performant_access_no_read = {
578 SA5_submit_command_no_read,
579 SA5_performant_intr_mask,
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500580 SA5_performant_intr_pending,
581 SA5_performant_completed,
582};
583
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800584struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600585 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800586 char *product_name;
587 struct access_method *access;
588};
589
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800590#endif /* HPSA_H */
591