blob: 268ca169ae5a3663c8fdd90533cf3f58307ed7aa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040067#include <linux/prefetch.h>
Szymon Janc5504e132010-11-27 08:39:45 +000068#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <asm/system.h>
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070090#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000094#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000298#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300444/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
david decotigny674aee32011-11-16 12:15:07 +0000612 { "tx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
david decotigny674aee32011-11-16 12:15:07 +0000640 { "rx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
david decotigny674aee32011-11-16 12:15:07 +0000652 u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
david decotigny674aee32011-11-16 12:15:07 +0000673 u64 rx_packets; /* should be ifconfig->rx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
david decotigny674aee32011-11-16 12:15:07 +0000679 u64 tx_packets; /* should be ifconfig->tx_packets */
680 u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000718 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500823 /* msi/msi-x fields */
824 u32 msi_flags;
825 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400826
827 /* flow control */
828 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200829
830 /* power saved state */
831 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800832
833 /* for different msi-x irq type */
834 char name_rx[IFNAMSIZ + 3]; /* -rx */
835 char name_tx[IFNAMSIZ + 3]; /* -tx */
836 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837};
838
839/*
840 * Maximum number of loops until we assume that a bit in the irq mask
841 * is stuck. Overridable with module param.
842 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000843static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500845/*
846 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400847 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848 * Throughput Mode: Every tx and rx packet will generate an interrupt.
849 * CPU Mode: Interrupts are controlled by a timer.
850 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400851enum {
852 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000853 NV_OPTIMIZATION_MODE_CPU,
854 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400855};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500857
858/*
859 * Poll interval for timer irq
860 *
861 * This interval determines how frequent an interrupt is generated.
862 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
863 * Min = 0, and Max = 65535
864 */
865static int poll_interval = -1;
866
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500867/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400868 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500869 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400870enum {
871 NV_MSI_INT_DISABLED,
872 NV_MSI_INT_ENABLED
873};
874static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500875
876/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400879enum {
880 NV_MSIX_INT_DISABLED,
881 NV_MSIX_INT_ENABLED
882};
Yinghai Lu39482792009-02-06 01:31:12 -0800883static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400884
885/*
886 * DMA 64bit
887 */
888enum {
889 NV_DMA_64BIT_DISABLED,
890 NV_DMA_64BIT_ENABLED
891};
892static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500893
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400894/*
895 * Crossover Detection
896 * Realtek 8201 phy + some OEM boards do not work properly.
897 */
898enum {
899 NV_CROSSOVER_DETECTION_DISABLED,
900 NV_CROSSOVER_DETECTION_ENABLED
901};
902static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
903
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700904/*
905 * Power down phy when interface is down (persists through reboot;
906 * older Linux and other OSes may not power it up again)
907 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000908static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910static inline struct fe_priv *get_nvpriv(struct net_device *dev)
911{
912 return netdev_priv(dev);
913}
914
915static inline u8 __iomem *get_hwbase(struct net_device *dev)
916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400917 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
920static inline void pci_push(u8 __iomem *base)
921{
922 /* force out pending posted writes */
923 readl(base);
924}
925
926static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
927{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700928 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
930}
931
Manfred Spraulee733622005-07-31 18:32:26 +0200932static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
933{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700934 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200935}
936
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400937static bool nv_optimized(struct fe_priv *np)
938{
939 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
940 return false;
941 return true;
942}
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000945 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
947 u8 __iomem *base = get_hwbase(dev);
948
949 pci_push(base);
950 do {
951 udelay(delay);
952 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000953 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } while ((readl(base + offset) & mask) != target);
956 return 0;
957}
958
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500959#define NV_SETUP_RX_RING 0x01
960#define NV_SETUP_TX_RING 0x02
961
Al Viro5bb7ea22007-12-09 16:06:41 +0000962static inline u32 dma_low(dma_addr_t addr)
963{
964 return addr;
965}
966
967static inline u32 dma_high(dma_addr_t addr)
968{
969 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
970}
971
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500972static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
973{
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
976
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400977 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000978 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000980 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000981 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500982 } else {
983 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
985 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986 }
987 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000988 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
989 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500990 }
991 }
992}
993
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400994static void free_rings(struct net_device *dev)
995{
996 struct fe_priv *np = get_nvpriv(dev);
997
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400998 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700999 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001000 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1001 np->rx_ring.orig, np->ring_addr);
1002 } else {
1003 if (np->rx_ring.ex)
1004 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1005 np->rx_ring.ex, np->ring_addr);
1006 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001007 kfree(np->rx_skb);
1008 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009}
1010
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001011static int using_multi_irqs(struct net_device *dev)
1012{
1013 struct fe_priv *np = get_nvpriv(dev);
1014
1015 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1016 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1017 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1018 return 0;
1019 else
1020 return 1;
1021}
1022
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001023static void nv_txrx_gate(struct net_device *dev, bool gate)
1024{
1025 struct fe_priv *np = get_nvpriv(dev);
1026 u8 __iomem *base = get_hwbase(dev);
1027 u32 powerstate;
1028
1029 if (!np->mac_in_use &&
1030 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1031 powerstate = readl(base + NvRegPowerState2);
1032 if (gate)
1033 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1034 else
1035 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1036 writel(powerstate, base + NvRegPowerState2);
1037 }
1038}
1039
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001040static void nv_enable_irq(struct net_device *dev)
1041{
1042 struct fe_priv *np = get_nvpriv(dev);
1043
1044 if (!using_multi_irqs(dev)) {
1045 if (np->msi_flags & NV_MSI_X_ENABLED)
1046 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1047 else
Manfred Spraula7475902007-10-17 21:52:33 +02001048 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001049 } else {
1050 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1051 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1053 }
1054}
1055
1056static void nv_disable_irq(struct net_device *dev)
1057{
1058 struct fe_priv *np = get_nvpriv(dev);
1059
1060 if (!using_multi_irqs(dev)) {
1061 if (np->msi_flags & NV_MSI_X_ENABLED)
1062 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1063 else
Manfred Spraula7475902007-10-17 21:52:33 +02001064 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001065 } else {
1066 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1067 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1069 }
1070}
1071
1072/* In MSIX mode, a write to irqmask behaves as XOR */
1073static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1074{
1075 u8 __iomem *base = get_hwbase(dev);
1076
1077 writel(mask, base + NvRegIrqMask);
1078}
1079
1080static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1081{
1082 struct fe_priv *np = get_nvpriv(dev);
1083 u8 __iomem *base = get_hwbase(dev);
1084
1085 if (np->msi_flags & NV_MSI_X_ENABLED) {
1086 writel(mask, base + NvRegIrqMask);
1087 } else {
1088 if (np->msi_flags & NV_MSI_ENABLED)
1089 writel(0, base + NvRegMSIIrqMask);
1090 writel(0, base + NvRegIrqMask);
1091 }
1092}
1093
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001094static void nv_napi_enable(struct net_device *dev)
1095{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001096 struct fe_priv *np = get_nvpriv(dev);
1097
1098 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099}
1100
1101static void nv_napi_disable(struct net_device *dev)
1102{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001103 struct fe_priv *np = get_nvpriv(dev);
1104
1105 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106}
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108#define MII_READ (-1)
1109/* mii_rw: read/write a register on the PHY.
1110 *
1111 * Caller must guarantee serialization
1112 */
1113static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1114{
1115 u8 __iomem *base = get_hwbase(dev);
1116 u32 reg;
1117 int retval;
1118
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001119 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 reg = readl(base + NvRegMIIControl);
1122 if (reg & NVREG_MIICTL_INUSE) {
1123 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1124 udelay(NV_MIIBUSY_DELAY);
1125 }
1126
1127 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1128 if (value != MII_READ) {
1129 writel(value, base + NvRegMIIData);
1130 reg |= NVREG_MIICTL_WRITE;
1131 }
1132 writel(reg, base + NvRegMIIControl);
1133
1134 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001135 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 retval = -1;
1137 } else if (value != MII_READ) {
1138 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = 0;
1140 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else {
1143 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145
1146 return retval;
1147}
1148
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001149static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001151 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 u32 miicontrol;
1153 unsigned int tries = 0;
1154
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001155 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001156 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 /* wait for 500ms */
1160 msleep(500);
1161
1162 /* must wait till reset is deasserted */
1163 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001164 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1166 /* FIXME: 100 tries seem excessive */
1167 if (tries++ > 100)
1168 return -1;
1169 }
1170 return 0;
1171}
1172
Joe Perchesc41d41e2010-11-29 07:41:58 +00001173static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1174{
1175 static const struct {
1176 int reg;
1177 int init;
1178 } ri[] = {
1179 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1180 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1181 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1182 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1183 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1184 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1185 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1186 };
1187 int i;
1188
1189 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001190 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001191 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001192 }
1193
1194 return 0;
1195}
1196
Joe Perchescd663282010-11-29 07:41:59 +00001197static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1198{
1199 u32 reg;
1200 u8 __iomem *base = get_hwbase(dev);
1201 u32 powerstate = readl(base + NvRegPowerState2);
1202
1203 /* need to perform hw phy reset */
1204 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1205 writel(powerstate, base + NvRegPowerState2);
1206 msleep(25);
1207
1208 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1209 writel(powerstate, base + NvRegPowerState2);
1210 msleep(25);
1211
1212 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1213 reg |= PHY_REALTEK_INIT9;
1214 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1215 return PHY_ERROR;
1216 if (mii_rw(dev, np->phyaddr,
1217 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1218 return PHY_ERROR;
1219 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1220 if (!(reg & PHY_REALTEK_INIT11)) {
1221 reg |= PHY_REALTEK_INIT11;
1222 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr,
1226 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1227 return PHY_ERROR;
1228
1229 return 0;
1230}
1231
1232static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1233{
1234 u32 phy_reserved;
1235
1236 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1237 phy_reserved = mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG6, MII_READ);
1239 phy_reserved |= PHY_REALTEK_INIT7;
1240 if (mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, phy_reserved))
1242 return PHY_ERROR;
1243 }
1244
1245 return 0;
1246}
1247
1248static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1249{
1250 u32 phy_reserved;
1251
1252 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1253 if (mii_rw(dev, np->phyaddr,
1254 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1255 return PHY_ERROR;
1256 phy_reserved = mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG2, MII_READ);
1258 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1259 phy_reserved |= PHY_REALTEK_INIT3;
1260 if (mii_rw(dev, np->phyaddr,
1261 PHY_REALTEK_INIT_REG2, phy_reserved))
1262 return PHY_ERROR;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1265 return PHY_ERROR;
1266 }
1267
1268 return 0;
1269}
1270
1271static int init_cicada(struct net_device *dev, struct fe_priv *np,
1272 u32 phyinterface)
1273{
1274 u32 phy_reserved;
1275
1276 if (phyinterface & PHY_RGMII) {
1277 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1278 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1279 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1280 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1281 return PHY_ERROR;
1282 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1283 phy_reserved |= PHY_CICADA_INIT5;
1284 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1285 return PHY_ERROR;
1286 }
1287 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1288 phy_reserved |= PHY_CICADA_INIT6;
1289 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1290 return PHY_ERROR;
1291
1292 return 0;
1293}
1294
1295static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1296{
1297 u32 phy_reserved;
1298
1299 if (mii_rw(dev, np->phyaddr,
1300 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1301 return PHY_ERROR;
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1304 return PHY_ERROR;
1305 phy_reserved = mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG4, MII_READ);
1307 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr,
1310 PHY_VITESSE_INIT_REG3, MII_READ);
1311 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1312 phy_reserved |= PHY_VITESSE_INIT3;
1313 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1314 return PHY_ERROR;
1315 if (mii_rw(dev, np->phyaddr,
1316 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1320 return PHY_ERROR;
1321 phy_reserved = mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG4, MII_READ);
1323 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1324 phy_reserved |= PHY_VITESSE_INIT3;
1325 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1326 return PHY_ERROR;
1327 phy_reserved = mii_rw(dev, np->phyaddr,
1328 PHY_VITESSE_INIT_REG3, MII_READ);
1329 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1330 return PHY_ERROR;
1331 if (mii_rw(dev, np->phyaddr,
1332 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1336 return PHY_ERROR;
1337 phy_reserved = mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG4, MII_READ);
1339 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1340 return PHY_ERROR;
1341 phy_reserved = mii_rw(dev, np->phyaddr,
1342 PHY_VITESSE_INIT_REG3, MII_READ);
1343 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1344 phy_reserved |= PHY_VITESSE_INIT8;
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1346 return PHY_ERROR;
1347 if (mii_rw(dev, np->phyaddr,
1348 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1352 return PHY_ERROR;
1353
1354 return 0;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357static int phy_init(struct net_device *dev)
1358{
1359 struct fe_priv *np = get_nvpriv(dev);
1360 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001361 u32 phyinterface;
1362 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001364 /* phy errata for E3016 phy */
1365 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1366 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1367 reg &= ~PHY_MARVELL_E3016_INITMASK;
1368 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001369 netdev_info(dev, "%s: phy write to errata reg failed\n",
1370 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001371 return PHY_ERROR;
1372 }
1373 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001374 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001375 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1376 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001377 if (init_realtek_8211b(dev, np)) {
1378 netdev_info(dev, "%s: phy init failed\n",
1379 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001380 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001381 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001382 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1383 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001384 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001385 netdev_info(dev, "%s: phy init failed\n",
1386 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001387 return PHY_ERROR;
1388 }
Joe Perchescd663282010-11-29 07:41:59 +00001389 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1390 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001391 netdev_info(dev, "%s: phy init failed\n",
1392 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001393 return PHY_ERROR;
1394 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001395 }
1396 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /* set advertise register */
1399 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001400 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1401 ADVERTISE_100HALF | ADVERTISE_100FULL |
1402 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001404 netdev_info(dev, "%s: phy write to advertise failed\n",
1405 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 return PHY_ERROR;
1407 }
1408
1409 /* get phy interface type */
1410 phyinterface = readl(base + NvRegPhyInterface);
1411
1412 /* see if gigabit phy */
1413 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1414 if (mii_status & PHY_GIGABIT) {
1415 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001416 mii_control_1000 = mii_rw(dev, np->phyaddr,
1417 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 mii_control_1000 &= ~ADVERTISE_1000HALF;
1419 if (phyinterface & PHY_RGMII)
1420 mii_control_1000 |= ADVERTISE_1000FULL;
1421 else
1422 mii_control_1000 &= ~ADVERTISE_1000FULL;
1423
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001424 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001425 netdev_info(dev, "%s: phy init failed\n",
1426 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 return PHY_ERROR;
1428 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001429 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 np->gigabit = 0;
1431
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001432 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1433 mii_control |= BMCR_ANENABLE;
1434
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001435 if (np->phy_oui == PHY_OUI_REALTEK &&
1436 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1437 np->phy_rev == PHY_REV_REALTEK_8211C) {
1438 /* start autoneg since we already performed hw reset above */
1439 mii_control |= BMCR_ANRESTART;
1440 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001441 netdev_info(dev, "%s: phy init failed\n",
1442 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001443 return PHY_ERROR;
1444 }
1445 } else {
1446 /* reset the phy
1447 * (certain phys need bmcr to be setup with reset)
1448 */
1449 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001450 netdev_info(dev, "%s: phy reset failed\n",
1451 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001452 return PHY_ERROR;
1453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 }
1455
1456 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001457 if ((np->phy_oui == PHY_OUI_CICADA)) {
1458 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001459 netdev_info(dev, "%s: phy init failed\n",
1460 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return PHY_ERROR;
1462 }
Joe Perchescd663282010-11-29 07:41:59 +00001463 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1464 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001465 netdev_info(dev, "%s: phy init failed\n",
1466 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 return PHY_ERROR;
1468 }
Joe Perchescd663282010-11-29 07:41:59 +00001469 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1471 np->phy_rev == PHY_REV_REALTEK_8211B) {
1472 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001473 if (init_realtek_8211b(dev, np)) {
1474 netdev_info(dev, "%s: phy init failed\n",
1475 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001476 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001477 }
Joe Perchescd663282010-11-29 07:41:59 +00001478 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1479 if (init_realtek_8201(dev, np) ||
1480 init_realtek_8201_cross(dev, np)) {
1481 netdev_info(dev, "%s: phy init failed\n",
1482 pci_name(np->pci_dev));
1483 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001484 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001485 }
1486 }
1487
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001488 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001489 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Ed Swierkcb52deb2008-12-01 12:24:43 +00001491 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001493 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001494 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001495 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001496 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
1499 return 0;
1500}
1501
1502static void nv_start_rx(struct net_device *dev)
1503{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001504 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1510 rx_ctrl &= ~NVREG_RCVCTL_START;
1511 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 pci_push(base);
1513 }
1514 writel(np->linkspeed, base + NvRegLinkSpeed);
1515 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001516 rx_ctrl |= NVREG_RCVCTL_START;
1517 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001518 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1519 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 pci_push(base);
1521}
1522
1523static void nv_stop_rx(struct net_device *dev)
1524{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001525 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 if (!np->mac_in_use)
1530 rx_ctrl &= ~NVREG_RCVCTL_START;
1531 else
1532 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1533 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001534 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1535 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001536 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1537 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 if (!np->mac_in_use)
1541 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
1544static void nv_start_tx(struct net_device *dev)
1545{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001546 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001548 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 tx_ctrl |= NVREG_XMITCTL_START;
1551 if (np->mac_in_use)
1552 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1553 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 pci_push(base);
1555}
1556
1557static void nv_stop_tx(struct net_device *dev)
1558{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001559 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001563 if (!np->mac_in_use)
1564 tx_ctrl &= ~NVREG_XMITCTL_START;
1565 else
1566 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001568 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1569 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001570 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1571 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001574 if (!np->mac_in_use)
1575 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1576 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
1578
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001579static void nv_start_rxtx(struct net_device *dev)
1580{
1581 nv_start_rx(dev);
1582 nv_start_tx(dev);
1583}
1584
1585static void nv_stop_rxtx(struct net_device *dev)
1586{
1587 nv_stop_rx(dev);
1588 nv_stop_tx(dev);
1589}
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591static void nv_txrx_reset(struct net_device *dev)
1592{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001593 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 u8 __iomem *base = get_hwbase(dev);
1595
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001596 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 pci_push(base);
1598 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601}
1602
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001603static void nv_mac_reset(struct net_device *dev)
1604{
1605 struct fe_priv *np = netdev_priv(dev);
1606 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001607 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001685 np->estats.rx_errors_total += np->estats.rx_drop_frame;
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001686 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001687
1688 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1689 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1690 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1691 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1692 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001693}
1694
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695/*
1696 * nv_get_stats: dev->get_stats function
1697 * Get latest stats value from the nic.
1698 * Called with read_lock(&dev_base_lock) held for read -
1699 * only synchronized against unregister_netdevice.
1700 */
1701static struct net_device_stats *nv_get_stats(struct net_device *dev)
1702{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001703 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
Ayaz Abdulla21828162007-01-23 12:27:21 -05001705 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001706 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001707 nv_get_hw_stats(dev);
1708
david decotigny674aee32011-11-16 12:15:07 +00001709 /*
1710 * Note: because HW stats are not always available and
1711 * for consistency reasons, the following ifconfig
1712 * stats are managed by software: rx_bytes, tx_bytes,
1713 * rx_packets and tx_packets. The related hardware
1714 * stats reported by ethtool should be equivalent to
1715 * these ifconfig stats, with 4 additional bytes per
1716 * packet (Ethernet FCS CRC).
1717 */
1718
Ayaz Abdulla21828162007-01-23 12:27:21 -05001719 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001720 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1721 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1722 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1723 dev->stats.rx_over_errors = np->estats.rx_over_errors;
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001724 dev->stats.rx_fifo_errors = np->estats.rx_drop_frame;
Jeff Garzik8148ff42007-10-16 20:56:09 -04001725 dev->stats.rx_errors = np->estats.rx_errors_total;
1726 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001727 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001728
1729 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730}
1731
1732/*
1733 * nv_alloc_rx: fill rx ring entries.
1734 * Return 1 if the allocations for the skbs failed and the
1735 * rx engine is without Available descriptors
1736 */
1737static int nv_alloc_rx(struct net_device *dev)
1738{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001739 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001740 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001742 less_rx = np->get_rx.orig;
1743 if (less_rx-- == np->first_rx.orig)
1744 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001745
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001746 while (np->put_rx.orig != less_rx) {
1747 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001748 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001749 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001750 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1751 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001752 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001753 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001754 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001755 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1756 wmb();
1757 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001758 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001759 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001760 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001762 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001763 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001764 }
1765 return 0;
1766}
1767
1768static int nv_alloc_rx_optimized(struct net_device *dev)
1769{
1770 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001771 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001772
1773 less_rx = np->get_rx.ex;
1774 if (less_rx-- == np->first_rx.ex)
1775 less_rx = np->last_rx.ex;
1776
1777 while (np->put_rx.ex != less_rx) {
1778 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1779 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001781 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1782 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001783 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001784 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001785 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001786 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1787 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001788 wmb();
1789 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001790 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001791 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001792 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001793 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001794 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001795 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 return 0;
1798}
1799
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001800/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001801static void nv_do_rx_refill(unsigned long data)
1802{
1803 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001804 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001805
1806 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001807 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001808}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001810static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001811{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001812 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001813 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001814
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001815 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001816
1817 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001818 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1819 else
1820 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1821 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1822 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001823
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001824 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001825 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001826 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001827 np->rx_ring.orig[i].buf = 0;
1828 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001829 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001830 np->rx_ring.ex[i].txvlan = 0;
1831 np->rx_ring.ex[i].bufhigh = 0;
1832 np->rx_ring.ex[i].buflow = 0;
1833 }
1834 np->rx_skb[i].skb = NULL;
1835 np->rx_skb[i].dma = 0;
1836 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001837}
1838
1839static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001841 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001843
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001844 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001845
1846 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001847 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1848 else
1849 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1850 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1851 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001852 np->tx_pkts_in_progress = 0;
1853 np->tx_change_owner = NULL;
1854 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001855 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001857 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001858 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001859 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001860 np->tx_ring.orig[i].buf = 0;
1861 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001862 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001863 np->tx_ring.ex[i].txvlan = 0;
1864 np->tx_ring.ex[i].bufhigh = 0;
1865 np->tx_ring.ex[i].buflow = 0;
1866 }
1867 np->tx_skb[i].skb = NULL;
1868 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001869 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001870 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001871 np->tx_skb[i].first_tx_desc = NULL;
1872 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001873 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001874}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Manfred Sprauld81c0982005-07-31 18:20:30 +02001876static int nv_init_ring(struct net_device *dev)
1877{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001878 struct fe_priv *np = netdev_priv(dev);
1879
Manfred Sprauld81c0982005-07-31 18:20:30 +02001880 nv_init_tx(dev);
1881 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001882
1883 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001884 return nv_alloc_rx(dev);
1885 else
1886 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887}
1888
Eric Dumazet73a37072009-06-17 21:17:59 +00001889static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001890{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001891 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001892 if (tx_skb->dma_single)
1893 pci_unmap_single(np->pci_dev, tx_skb->dma,
1894 tx_skb->dma_len,
1895 PCI_DMA_TODEVICE);
1896 else
1897 pci_unmap_page(np->pci_dev, tx_skb->dma,
1898 tx_skb->dma_len,
1899 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001900 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001901 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001902}
1903
1904static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1905{
1906 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001907 if (tx_skb->skb) {
1908 dev_kfree_skb_any(tx_skb->skb);
1909 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001910 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001911 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001912 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001913}
1914
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915static void nv_drain_tx(struct net_device *dev)
1916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001917 struct fe_priv *np = netdev_priv(dev);
1918 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001919
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001920 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001921 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001922 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001923 np->tx_ring.orig[i].buf = 0;
1924 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001925 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001926 np->tx_ring.ex[i].txvlan = 0;
1927 np->tx_ring.ex[i].bufhigh = 0;
1928 np->tx_ring.ex[i].buflow = 0;
1929 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001930 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001931 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001932 np->tx_skb[i].dma = 0;
1933 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001934 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001935 np->tx_skb[i].first_tx_desc = NULL;
1936 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001938 np->tx_pkts_in_progress = 0;
1939 np->tx_change_owner = NULL;
1940 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941}
1942
1943static void nv_drain_rx(struct net_device *dev)
1944{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001945 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001947
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001948 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001949 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001950 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001951 np->rx_ring.orig[i].buf = 0;
1952 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001953 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001954 np->rx_ring.ex[i].txvlan = 0;
1955 np->rx_ring.ex[i].bufhigh = 0;
1956 np->rx_ring.ex[i].buflow = 0;
1957 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001959 if (np->rx_skb[i].skb) {
1960 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001961 (skb_end_pointer(np->rx_skb[i].skb) -
1962 np->rx_skb[i].skb->data),
1963 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001964 dev_kfree_skb(np->rx_skb[i].skb);
1965 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 }
1967 }
1968}
1969
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001970static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971{
1972 nv_drain_tx(dev);
1973 nv_drain_rx(dev);
1974}
1975
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001976static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1977{
1978 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1979}
1980
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001981static void nv_legacybackoff_reseed(struct net_device *dev)
1982{
1983 u8 __iomem *base = get_hwbase(dev);
1984 u32 reg;
1985 u32 low;
1986 int tx_status = 0;
1987
1988 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1989 get_random_bytes(&low, sizeof(low));
1990 reg |= low & NVREG_SLOTTIME_MASK;
1991
1992 /* Need to stop tx before change takes effect.
1993 * Caller has already gained np->lock.
1994 */
1995 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1996 if (tx_status)
1997 nv_stop_tx(dev);
1998 nv_stop_rx(dev);
1999 writel(reg, base + NvRegSlotTime);
2000 if (tx_status)
2001 nv_start_tx(dev);
2002 nv_start_rx(dev);
2003}
2004
2005/* Gear Backoff Seeds */
2006#define BACKOFF_SEEDSET_ROWS 8
2007#define BACKOFF_SEEDSET_LFSRS 15
2008
2009/* Known Good seed sets */
2010static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002011 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2012 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2013 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2014 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2015 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2016 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2017 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2018 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002019
2020static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002021 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2022 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2023 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2024 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2025 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2026 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2027 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2028 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002029
2030static void nv_gear_backoff_reseed(struct net_device *dev)
2031{
2032 u8 __iomem *base = get_hwbase(dev);
2033 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2034 u32 temp, seedset, combinedSeed;
2035 int i;
2036
2037 /* Setup seed for free running LFSR */
2038 /* We are going to read the time stamp counter 3 times
2039 and swizzle bits around to increase randomness */
2040 get_random_bytes(&miniseed1, sizeof(miniseed1));
2041 miniseed1 &= 0x0fff;
2042 if (miniseed1 == 0)
2043 miniseed1 = 0xabc;
2044
2045 get_random_bytes(&miniseed2, sizeof(miniseed2));
2046 miniseed2 &= 0x0fff;
2047 if (miniseed2 == 0)
2048 miniseed2 = 0xabc;
2049 miniseed2_reversed =
2050 ((miniseed2 & 0xF00) >> 8) |
2051 (miniseed2 & 0x0F0) |
2052 ((miniseed2 & 0x00F) << 8);
2053
2054 get_random_bytes(&miniseed3, sizeof(miniseed3));
2055 miniseed3 &= 0x0fff;
2056 if (miniseed3 == 0)
2057 miniseed3 = 0xabc;
2058 miniseed3_reversed =
2059 ((miniseed3 & 0xF00) >> 8) |
2060 (miniseed3 & 0x0F0) |
2061 ((miniseed3 & 0x00F) << 8);
2062
2063 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2064 (miniseed2 ^ miniseed3_reversed);
2065
2066 /* Seeds can not be zero */
2067 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2068 combinedSeed |= 0x08;
2069 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2070 combinedSeed |= 0x8000;
2071
2072 /* No need to disable tx here */
2073 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2074 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2075 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002076 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002077
Szymon Janc78aea4f2010-11-27 08:39:43 +00002078 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002079 get_random_bytes(&seedset, sizeof(seedset));
2080 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002081 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002082 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2083 temp |= main_seedset[seedset][i-1] & 0x3ff;
2084 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2085 writel(temp, base + NvRegBackOffControl);
2086 }
2087}
2088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089/*
2090 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002091 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002093static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002095 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002096 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002097 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2098 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002099 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002100 u32 offset = 0;
2101 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002102 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002103 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002104 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002105 struct ring_desc *put_tx;
2106 struct ring_desc *start_tx;
2107 struct ring_desc *prev_tx;
2108 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002109 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002110
2111 /* add fragments to entries count */
2112 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002113 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002114
david decotignye45a6182011-11-05 14:38:24 +00002115 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2116 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002117 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002119 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002120 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002121 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002122 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002123 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002124 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002125 return NETDEV_TX_BUSY;
2126 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002127 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002128
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002129 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002130
Ayaz Abdullafa454592006-01-05 22:45:45 -08002131 /* setup the header buffer */
2132 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002133 prev_tx = put_tx;
2134 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002135 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002136 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002137 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002138 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002139 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002140 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2141 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002142
Ayaz Abdullafa454592006-01-05 22:45:45 -08002143 tx_flags = np->tx_flags;
2144 offset += bcnt;
2145 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002146 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002147 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002148 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002149 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002150 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002151
2152 /* setup the fragments */
2153 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002154 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002155 u32 frag_size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002156 offset = 0;
2157
2158 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002159 prev_tx = put_tx;
2160 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002161 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002162 np->put_tx_ctx->dma = skb_frag_dma_map(
2163 &np->pci_dev->dev,
2164 frag, offset,
2165 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002166 DMA_TO_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002167 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002168 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002169 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2170 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002171
Ayaz Abdullafa454592006-01-05 22:45:45 -08002172 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002173 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002174 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002175 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002176 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002177 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002178 } while (frag_size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002179 }
2180
Ayaz Abdullafa454592006-01-05 22:45:45 -08002181 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002182 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002183
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002184 /* save skb in this slot's context area */
2185 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002186
Herbert Xu89114af2006-07-08 13:34:32 -07002187 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002188 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002189 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002190 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002191 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002192
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002193 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002194
Ayaz Abdullafa454592006-01-05 22:45:45 -08002195 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002196 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2197 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002198
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002199 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002200
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002201 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002202 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203}
2204
Stephen Hemminger613573252009-08-31 19:50:58 +00002205static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2206 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002207{
2208 struct fe_priv *np = netdev_priv(dev);
2209 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002210 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002211 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2212 unsigned int i;
2213 u32 offset = 0;
2214 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002215 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002216 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2217 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002218 struct ring_desc_ex *put_tx;
2219 struct ring_desc_ex *start_tx;
2220 struct ring_desc_ex *prev_tx;
2221 struct nv_skb_map *prev_tx_ctx;
2222 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002223 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002224
2225 /* add fragments to entries count */
2226 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002227 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002228
david decotignye45a6182011-11-05 14:38:24 +00002229 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2230 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002231 }
2232
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002233 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002234 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002235 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002236 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002237 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002238 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002239 return NETDEV_TX_BUSY;
2240 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002241 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002242
2243 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002244 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002245
2246 /* setup the header buffer */
2247 do {
2248 prev_tx = put_tx;
2249 prev_tx_ctx = np->put_tx_ctx;
2250 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2251 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2252 PCI_DMA_TODEVICE);
2253 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002254 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002255 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2256 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002257 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002258
2259 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002260 offset += bcnt;
2261 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002262 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002263 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002264 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002265 np->put_tx_ctx = np->first_tx_ctx;
2266 } while (size);
2267
2268 /* setup the fragments */
2269 for (i = 0; i < fragments; i++) {
2270 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002271 u32 frag_size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002272 offset = 0;
2273
2274 do {
2275 prev_tx = put_tx;
2276 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002277 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002278 np->put_tx_ctx->dma = skb_frag_dma_map(
2279 &np->pci_dev->dev,
2280 frag, offset,
2281 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002282 DMA_TO_DEVICE);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002284 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002285 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2286 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002287 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002288
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002289 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002290 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002291 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002292 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002293 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002294 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002295 } while (frag_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002296 }
2297
2298 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002299 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002300
2301 /* save skb in this slot's context area */
2302 prev_tx_ctx->skb = skb;
2303
2304 if (skb_is_gso(skb))
2305 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2306 else
2307 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2308 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2309
2310 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002311 if (vlan_tx_tag_present(skb))
2312 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2313 vlan_tx_tag_get(skb));
2314 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002315 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002316
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002317 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002318
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002319 if (np->tx_limit) {
2320 /* Limit the number of outstanding tx. Setup all fragments, but
2321 * do not set the VALID bit on the first descriptor. Save a pointer
2322 * to that descriptor and also for next skb_map element.
2323 */
2324
2325 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2326 if (!np->tx_change_owner)
2327 np->tx_change_owner = start_tx_ctx;
2328
2329 /* remove VALID bit */
2330 tx_flags &= ~NV_TX2_VALID;
2331 start_tx_ctx->first_tx_desc = start_tx;
2332 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2333 np->tx_end_flip = np->put_tx_ctx;
2334 } else {
2335 np->tx_pkts_in_progress++;
2336 }
2337 }
2338
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002339 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002340 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2341 np->put_tx.ex = put_tx;
2342
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002343 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002344
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002345 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002346 return NETDEV_TX_OK;
2347}
2348
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002349static inline void nv_tx_flip_ownership(struct net_device *dev)
2350{
2351 struct fe_priv *np = netdev_priv(dev);
2352
2353 np->tx_pkts_in_progress--;
2354 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002355 np->tx_change_owner->first_tx_desc->flaglen |=
2356 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002357 np->tx_pkts_in_progress++;
2358
2359 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2360 if (np->tx_change_owner == np->tx_end_flip)
2361 np->tx_change_owner = NULL;
2362
2363 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2364 }
2365}
2366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367/*
2368 * nv_tx_done: check for completed packets, release the skbs.
2369 *
2370 * Caller must own np->lock.
2371 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002372static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002374 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002375 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002376 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002377 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002379 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002380 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2381 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Eric Dumazet73a37072009-06-17 21:17:59 +00002383 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002384
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002386 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002387 if (flags & NV_TX_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002388 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2389 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002390 } else {
2391 dev->stats.tx_packets++;
2392 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002393 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002394 dev_kfree_skb_any(np->get_tx_ctx->skb);
2395 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002396 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 }
2398 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002399 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002400 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002401 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2402 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002403 } else {
2404 dev->stats.tx_packets++;
2405 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002406 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002407 dev_kfree_skb_any(np->get_tx_ctx->skb);
2408 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002409 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 }
2411 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002412 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002413 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002414 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002415 np->get_tx_ctx = np->first_tx_ctx;
2416 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002417 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002418 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002419 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002420 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002421 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002422}
2423
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002424static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002425{
2426 struct fe_priv *np = netdev_priv(dev);
2427 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002428 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002429 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002430
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002431 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002432 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002433 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002434
Eric Dumazet73a37072009-06-17 21:17:59 +00002435 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002436
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002437 if (flags & NV_TX2_LASTPACKET) {
david decotigny4687f3f2011-11-05 14:38:22 +00002438 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002439 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2440 if (np->driver_data & DEV_HAS_GEAR_MODE)
2441 nv_gear_backoff_reseed(dev);
2442 else
2443 nv_legacybackoff_reseed(dev);
2444 }
david decotigny674aee32011-11-16 12:15:07 +00002445 } else {
2446 dev->stats.tx_packets++;
2447 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002448 }
2449
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002450 dev_kfree_skb_any(np->get_tx_ctx->skb);
2451 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002452 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002453
Szymon Janc78aea4f2010-11-27 08:39:43 +00002454 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002455 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002456 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002457 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002458 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002459 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002460 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002462 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002463 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002465 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002466 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467}
2468
2469/*
2470 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002471 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 */
2473static void nv_tx_timeout(struct net_device *dev)
2474{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002475 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002477 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002478 union ring_type put_tx;
2479 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002480 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002482 if (np->msi_flags & NV_MSI_X_ENABLED)
2483 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2484 else
2485 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2486
Joe Perches1d397f32010-11-29 07:41:57 +00002487 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488
Joe Perches1d397f32010-11-29 07:41:57 +00002489 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2490 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002491 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002492 netdev_info(dev,
2493 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2494 i,
2495 readl(base + i + 0), readl(base + i + 4),
2496 readl(base + i + 8), readl(base + i + 12),
2497 readl(base + i + 16), readl(base + i + 20),
2498 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002499 }
Joe Perches1d397f32010-11-29 07:41:57 +00002500 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002501 for (i = 0; i < np->tx_ring_size; i += 4) {
2502 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002503 netdev_info(dev,
2504 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2505 i,
2506 le32_to_cpu(np->tx_ring.orig[i].buf),
2507 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2508 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2509 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2510 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2511 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2512 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2513 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002514 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002515 netdev_info(dev,
2516 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2517 i,
2518 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2519 le32_to_cpu(np->tx_ring.ex[i].buflow),
2520 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2521 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2522 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2523 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2524 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2525 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2526 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2527 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2528 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2529 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002530 }
2531 }
2532
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 spin_lock_irq(&np->lock);
2534
2535 /* 1) stop tx engine */
2536 nv_stop_tx(dev);
2537
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002538 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2539 saved_tx_limit = np->tx_limit;
2540 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2541 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002542 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002543 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002544 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002545 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002547 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002548 if (np->tx_change_owner)
2549 put_tx.ex = np->tx_change_owner->first_tx_desc;
2550 else
2551 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002553 /* 3) clear all tx state */
2554 nv_drain_tx(dev);
2555 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002556
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002557 /* 4) restore state to current HW position */
2558 np->get_tx = np->put_tx = put_tx;
2559 np->tx_limit = saved_tx_limit;
2560
2561 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002563 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 spin_unlock_irq(&np->lock);
2565}
2566
Manfred Spraul22c6d142005-04-19 21:17:09 +02002567/*
2568 * Called when the nic notices a mismatch between the actual data len on the
2569 * wire and the len indicated in the 802 header
2570 */
2571static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2572{
2573 int hdrlen; /* length of the 802 header */
2574 int protolen; /* length as stored in the proto field */
2575
2576 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002577 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2578 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002579 hdrlen = VLAN_HLEN;
2580 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002581 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002582 hdrlen = ETH_HLEN;
2583 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002584 if (protolen > ETH_DATA_LEN)
2585 return datalen; /* Value in proto field not a len, no checks possible */
2586
2587 protolen += hdrlen;
2588 /* consistency checks: */
2589 if (datalen > ETH_ZLEN) {
2590 if (datalen >= protolen) {
2591 /* more data on wire than in 802 header, trim of
2592 * additional data.
2593 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002594 return protolen;
2595 } else {
2596 /* less data on wire than mentioned in header.
2597 * Discard the packet.
2598 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002599 return -1;
2600 }
2601 } else {
2602 /* short packet. Accept only if 802 values are also short */
2603 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002604 return -1;
2605 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002606 return datalen;
2607 }
2608}
2609
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002610static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002612 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002613 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002614 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002615 struct sk_buff *skb;
2616 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002617
Szymon Janc78aea4f2010-11-27 08:39:43 +00002618 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002619 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002620 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 /*
2623 * the packet is for us - immediately tear down the pci mapping.
2624 * TODO: check if a prefetch of the first cacheline improves
2625 * the performance.
2626 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002627 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2628 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002630 skb = np->get_rx_ctx->skb;
2631 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 /* look at what we actually got: */
2634 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002635 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2636 len = flags & LEN_MASK_V1;
2637 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002638 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002639 len = nv_getlen(dev, skb->data, len);
2640 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002641 dev_kfree_skb(skb);
2642 goto next_pkt;
2643 }
2644 }
2645 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002646 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002647 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002648 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002649 }
2650 /* the rest are hard errors */
2651 else {
2652 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002653 dev->stats.rx_missed_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002654 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002655 goto next_pkt;
2656 }
2657 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002658 } else {
2659 dev_kfree_skb(skb);
2660 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002661 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002663 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2664 len = flags & LEN_MASK_V2;
2665 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002666 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002667 len = nv_getlen(dev, skb->data, len);
2668 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002669 dev_kfree_skb(skb);
2670 goto next_pkt;
2671 }
2672 }
2673 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002674 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002675 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002676 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002677 }
2678 /* the rest are hard errors */
2679 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002680 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002681 goto next_pkt;
2682 }
2683 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002684 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2685 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002686 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002687 } else {
2688 dev_kfree_skb(skb);
2689 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 }
2691 }
2692 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 skb_put(skb, len);
2694 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002695 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002696 dev->stats.rx_packets++;
david decotigny674aee32011-11-16 12:15:07 +00002697 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002699 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002700 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002701 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002702 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002703
2704 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002705 }
2706
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002707 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002708}
2709
2710static int nv_rx_process_optimized(struct net_device *dev, int limit)
2711{
2712 struct fe_priv *np = netdev_priv(dev);
2713 u32 flags;
2714 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002715 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002716 struct sk_buff *skb;
2717 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002718
Szymon Janc78aea4f2010-11-27 08:39:43 +00002719 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002720 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002721 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002722
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002723 /*
2724 * the packet is for us - immediately tear down the pci mapping.
2725 * TODO: check if a prefetch of the first cacheline improves
2726 * the performance.
2727 */
2728 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2729 np->get_rx_ctx->dma_len,
2730 PCI_DMA_FROMDEVICE);
2731 skb = np->get_rx_ctx->skb;
2732 np->get_rx_ctx->skb = NULL;
2733
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002734 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002735 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2736 len = flags & LEN_MASK_V2;
2737 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002738 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002739 len = nv_getlen(dev, skb->data, len);
2740 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002741 dev_kfree_skb(skb);
2742 goto next_pkt;
2743 }
2744 }
2745 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002746 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002747 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002748 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002749 }
2750 /* the rest are hard errors */
2751 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002752 dev_kfree_skb(skb);
2753 goto next_pkt;
2754 }
2755 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002756
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002757 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2758 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002759 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002760
2761 /* got a valid packet - forward it to the network core */
2762 skb_put(skb, len);
2763 skb->protocol = eth_type_trans(skb, dev);
2764 prefetch(skb->data);
2765
Jiri Pirko3326c782011-07-20 04:54:38 +00002766 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002767
2768 /*
2769 * There's need to check for NETIF_F_HW_VLAN_RX here.
2770 * Even if vlan rx accel is disabled,
2771 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2772 */
2773 if (dev->features & NETIF_F_HW_VLAN_RX &&
2774 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002775 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2776
2777 __vlan_hwaccel_put_tag(skb, vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002778 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002779 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002780 dev->stats.rx_packets++;
david decotigny674aee32011-11-16 12:15:07 +00002781 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002782 } else {
2783 dev_kfree_skb(skb);
2784 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002785next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002786 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002787 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002788 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002789 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002790
2791 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002793
Ingo Molnarc1b71512007-10-17 12:18:23 +02002794 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795}
2796
Manfred Sprauld81c0982005-07-31 18:20:30 +02002797static void set_bufsize(struct net_device *dev)
2798{
2799 struct fe_priv *np = netdev_priv(dev);
2800
2801 if (dev->mtu <= ETH_DATA_LEN)
2802 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2803 else
2804 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2805}
2806
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807/*
2808 * nv_change_mtu: dev->change_mtu function
2809 * Called with dev_base_lock held for read.
2810 */
2811static int nv_change_mtu(struct net_device *dev, int new_mtu)
2812{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002813 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002814 int old_mtu;
2815
2816 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002818
2819 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002821
2822 /* return early if the buffer sizes will not change */
2823 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2824 return 0;
2825 if (old_mtu == new_mtu)
2826 return 0;
2827
2828 /* synchronized against open : rtnl_lock() held by caller */
2829 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002830 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002831 /*
2832 * It seems that the nic preloads valid ring entries into an
2833 * internal buffer. The procedure for flushing everything is
2834 * guessed, there is probably a simpler approach.
2835 * Changing the MTU is a rare event, it shouldn't matter.
2836 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002837 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002838 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002839 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002840 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002841 spin_lock(&np->lock);
2842 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002843 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002844 nv_txrx_reset(dev);
2845 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002846 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002847 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002848 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002849 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002850 if (!np->in_shutdown)
2851 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2852 }
2853 /* reinit nic view of the rx queue */
2854 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002855 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002856 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002857 base + NvRegRingSizes);
2858 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002859 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002860 pci_push(base);
2861
2862 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002863 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002864 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002865 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002866 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002867 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002868 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870 return 0;
2871}
2872
Manfred Spraul72b31782005-07-31 18:33:34 +02002873static void nv_copy_mac_to_hw(struct net_device *dev)
2874{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002875 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002876 u32 mac[2];
2877
2878 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2879 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2880 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2881
2882 writel(mac[0], base + NvRegMacAddrA);
2883 writel(mac[1], base + NvRegMacAddrB);
2884}
2885
2886/*
2887 * nv_set_mac_address: dev->set_mac_address function
2888 * Called with rtnl_lock() held.
2889 */
2890static int nv_set_mac_address(struct net_device *dev, void *addr)
2891{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002892 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002893 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002894
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002895 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002896 return -EADDRNOTAVAIL;
2897
2898 /* synchronized against open : rtnl_lock() held by caller */
2899 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2900
2901 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002902 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002903 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002904 spin_lock_irq(&np->lock);
2905
2906 /* stop rx engine */
2907 nv_stop_rx(dev);
2908
2909 /* set mac address */
2910 nv_copy_mac_to_hw(dev);
2911
2912 /* restart rx engine */
2913 nv_start_rx(dev);
2914 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002915 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002916 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002917 } else {
2918 nv_copy_mac_to_hw(dev);
2919 }
2920 return 0;
2921}
2922
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923/*
2924 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002925 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926 */
2927static void nv_set_multicast(struct net_device *dev)
2928{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002929 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 u8 __iomem *base = get_hwbase(dev);
2931 u32 addr[2];
2932 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002933 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
2935 memset(addr, 0, sizeof(addr));
2936 memset(mask, 0, sizeof(mask));
2937
2938 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002939 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002941 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942
Jiri Pirko48e2f182010-02-22 09:22:26 +00002943 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944 u32 alwaysOff[2];
2945 u32 alwaysOn[2];
2946
2947 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2948 if (dev->flags & IFF_ALLMULTI) {
2949 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2950 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00002951 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952
Jiri Pirko22bedad32010-04-01 21:22:57 +00002953 netdev_for_each_mc_addr(ha, dev) {
david decotignye45a6182011-11-05 14:38:24 +00002954 unsigned char *hw_addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002956
david decotignye45a6182011-11-05 14:38:24 +00002957 a = le32_to_cpu(*(__le32 *) hw_addr);
2958 b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959 alwaysOn[0] &= a;
2960 alwaysOff[0] &= ~a;
2961 alwaysOn[1] &= b;
2962 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 }
2964 }
2965 addr[0] = alwaysOn[0];
2966 addr[1] = alwaysOn[1];
2967 mask[0] = alwaysOn[0] | alwaysOff[0];
2968 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002969 } else {
2970 mask[0] = NVREG_MCASTMASKA_NONE;
2971 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972 }
2973 }
2974 addr[0] |= NVREG_MCASTADDRA_FORCE;
2975 pff |= NVREG_PFF_ALWAYS;
2976 spin_lock_irq(&np->lock);
2977 nv_stop_rx(dev);
2978 writel(addr[0], base + NvRegMulticastAddrA);
2979 writel(addr[1], base + NvRegMulticastAddrB);
2980 writel(mask[0], base + NvRegMulticastMaskA);
2981 writel(mask[1], base + NvRegMulticastMaskB);
2982 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 nv_start_rx(dev);
2984 spin_unlock_irq(&np->lock);
2985}
2986
Adrian Bunkc7985052006-06-22 12:03:29 +02002987static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002988{
2989 struct fe_priv *np = netdev_priv(dev);
2990 u8 __iomem *base = get_hwbase(dev);
2991
2992 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2993
2994 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2995 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2996 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2997 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2998 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2999 } else {
3000 writel(pff, base + NvRegPacketFilterFlags);
3001 }
3002 }
3003 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3004 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3005 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003006 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3007 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3008 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003009 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003010 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003011 /* limit the number of tx pause frames to a default of 8 */
3012 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3013 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003014 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003015 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3016 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3017 } else {
3018 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3019 writel(regmisc, base + NvRegMisc1);
3020 }
3021 }
3022}
3023
Sanjay Hortikare19df762011-11-11 16:11:21 +00003024static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3025{
3026 struct fe_priv *np = netdev_priv(dev);
3027 u8 __iomem *base = get_hwbase(dev);
3028 u32 phyreg, txreg;
3029 int mii_status;
3030
3031 np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3032 np->duplex = duplex;
3033
3034 /* see if gigabit phy */
3035 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3036 if (mii_status & PHY_GIGABIT) {
3037 np->gigabit = PHY_GIGABIT;
3038 phyreg = readl(base + NvRegSlotTime);
3039 phyreg &= ~(0x3FF00);
3040 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3041 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3042 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3043 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3044 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3045 phyreg |= NVREG_SLOTTIME_1000_FULL;
3046 writel(phyreg, base + NvRegSlotTime);
3047 }
3048
3049 phyreg = readl(base + NvRegPhyInterface);
3050 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3051 if (np->duplex == 0)
3052 phyreg |= PHY_HALF;
3053 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3054 phyreg |= PHY_100;
3055 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3056 NVREG_LINKSPEED_1000)
3057 phyreg |= PHY_1000;
3058 writel(phyreg, base + NvRegPhyInterface);
3059
3060 if (phyreg & PHY_RGMII) {
3061 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3062 NVREG_LINKSPEED_1000)
3063 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3064 else
3065 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3066 } else {
3067 txreg = NVREG_TX_DEFERRAL_DEFAULT;
3068 }
3069 writel(txreg, base + NvRegTxDeferral);
3070
3071 if (np->desc_ver == DESC_VER_1) {
3072 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3073 } else {
3074 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3075 NVREG_LINKSPEED_1000)
3076 txreg = NVREG_TX_WM_DESC2_3_1000;
3077 else
3078 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3079 }
3080 writel(txreg, base + NvRegTxWatermark);
3081
3082 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3083 base + NvRegMisc1);
3084 pci_push(base);
3085 writel(np->linkspeed, base + NvRegLinkSpeed);
3086 pci_push(base);
3087
3088 return;
3089}
3090
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003091/**
3092 * nv_update_linkspeed: Setup the MAC according to the link partner
3093 * @dev: Network device to be configured
3094 *
3095 * The function queries the PHY and checks if there is a link partner.
3096 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3097 * set to 10 MBit HD.
3098 *
3099 * The function returns 0 if there is no link partner and 1 if there is
3100 * a good link partner.
3101 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102static int nv_update_linkspeed(struct net_device *dev)
3103{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003104 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003106 int adv = 0;
3107 int lpa = 0;
3108 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 int newls = np->linkspeed;
3110 int newdup = np->duplex;
3111 int mii_status;
Sanjay Hortikare19df762011-11-11 16:11:21 +00003112 u32 bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003114 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003115 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003116 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117
Sanjay Hortikare19df762011-11-11 16:11:21 +00003118 /* If device loopback is enabled, set carrier on and enable max link
3119 * speed.
3120 */
3121 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3122 if (bmcr & BMCR_LOOPBACK) {
3123 if (netif_running(dev)) {
3124 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3125 if (!netif_carrier_ok(dev))
3126 netif_carrier_on(dev);
3127 }
3128 return 1;
3129 }
3130
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 /* BMSR_LSTATUS is latched, read it twice:
3132 * we want the current value.
3133 */
3134 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3135 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3136
3137 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3139 newdup = 0;
3140 retval = 0;
3141 goto set_speed;
3142 }
3143
3144 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 if (np->fixed_mode & LPA_100FULL) {
3146 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3147 newdup = 1;
3148 } else if (np->fixed_mode & LPA_100HALF) {
3149 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3150 newdup = 0;
3151 } else if (np->fixed_mode & LPA_10FULL) {
3152 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3153 newdup = 1;
3154 } else {
3155 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3156 newdup = 0;
3157 }
3158 retval = 1;
3159 goto set_speed;
3160 }
3161 /* check auto negotiation is complete */
3162 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3163 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3164 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3165 newdup = 0;
3166 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 goto set_speed;
3168 }
3169
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003170 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3171 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003172
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 retval = 1;
3174 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003175 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3176 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177
3178 if ((control_1000 & ADVERTISE_1000FULL) &&
3179 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003180 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3181 newdup = 1;
3182 goto set_speed;
3183 }
3184 }
3185
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003187 adv_lpa = lpa & adv;
3188 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3190 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003191 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3193 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003194 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3196 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003197 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3199 newdup = 0;
3200 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3202 newdup = 0;
3203 }
3204
3205set_speed:
3206 if (np->duplex == newdup && np->linkspeed == newls)
3207 return retval;
3208
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209 np->duplex = newdup;
3210 np->linkspeed = newls;
3211
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003212 /* The transmitter and receiver must be restarted for safe update */
3213 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3214 txrxFlags |= NV_RESTART_TX;
3215 nv_stop_tx(dev);
3216 }
3217 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3218 txrxFlags |= NV_RESTART_RX;
3219 nv_stop_rx(dev);
3220 }
3221
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003223 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003225 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3226 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3227 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003229 phyreg |= NVREG_SLOTTIME_1000_FULL;
3230 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 }
3232
3233 phyreg = readl(base + NvRegPhyInterface);
3234 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3235 if (np->duplex == 0)
3236 phyreg |= PHY_HALF;
3237 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3238 phyreg |= PHY_100;
3239 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3240 phyreg |= PHY_1000;
3241 writel(phyreg, base + NvRegPhyInterface);
3242
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003243 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003244 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003245 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003246 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003247 } else {
3248 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3249 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3250 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3251 else
3252 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3253 } else {
3254 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3255 }
3256 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003257 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003258 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3259 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3260 else
3261 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003262 }
3263 writel(txreg, base + NvRegTxDeferral);
3264
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003265 if (np->desc_ver == DESC_VER_1) {
3266 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3267 } else {
3268 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3269 txreg = NVREG_TX_WM_DESC2_3_1000;
3270 else
3271 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3272 }
3273 writel(txreg, base + NvRegTxWatermark);
3274
Szymon Janc78aea4f2010-11-27 08:39:43 +00003275 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003276 base + NvRegMisc1);
3277 pci_push(base);
3278 writel(np->linkspeed, base + NvRegLinkSpeed);
3279 pci_push(base);
3280
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003281 pause_flags = 0;
3282 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003283 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003284 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003285 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3286 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003287
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003288 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003289 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003290 if (lpa_pause & LPA_PAUSE_CAP) {
3291 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3292 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3293 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3294 }
3295 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003296 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003297 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003298 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003299 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003300 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3301 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003302 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3303 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3304 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3305 }
3306 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003307 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003308 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003309 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003310 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003311 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003312 }
3313 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003314 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003315
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003316 if (txrxFlags & NV_RESTART_TX)
3317 nv_start_tx(dev);
3318 if (txrxFlags & NV_RESTART_RX)
3319 nv_start_rx(dev);
3320
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321 return retval;
3322}
3323
3324static void nv_linkchange(struct net_device *dev)
3325{
3326 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003327 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003329 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003330 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003331 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003333 } else {
3334 if (netif_carrier_ok(dev)) {
3335 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003336 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003337 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338 nv_stop_rx(dev);
3339 }
3340 }
3341}
3342
3343static void nv_link_irq(struct net_device *dev)
3344{
3345 u8 __iomem *base = get_hwbase(dev);
3346 u32 miistat;
3347
3348 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003349 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350
3351 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3352 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003353}
3354
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003355static void nv_msi_workaround(struct fe_priv *np)
3356{
3357
3358 /* Need to toggle the msi irq mask within the ethernet device,
3359 * otherwise, future interrupts will not be detected.
3360 */
3361 if (np->msi_flags & NV_MSI_ENABLED) {
3362 u8 __iomem *base = np->base;
3363
3364 writel(0, base + NvRegMSIIrqMask);
3365 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3366 }
3367}
3368
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003369static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3370{
3371 struct fe_priv *np = netdev_priv(dev);
3372
3373 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3374 if (total_work > NV_DYNAMIC_THRESHOLD) {
3375 /* transition to poll based interrupts */
3376 np->quiet_count = 0;
3377 if (np->irqmask != NVREG_IRQMASK_CPU) {
3378 np->irqmask = NVREG_IRQMASK_CPU;
3379 return 1;
3380 }
3381 } else {
3382 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3383 np->quiet_count++;
3384 } else {
3385 /* reached a period of low activity, switch
3386 to per tx/rx packet interrupts */
3387 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3388 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3389 return 1;
3390 }
3391 }
3392 }
3393 }
3394 return 0;
3395}
3396
David Howells7d12e782006-10-05 14:55:46 +01003397static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398{
3399 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003400 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003403 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3404 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003405 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003406 } else {
3407 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003408 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003409 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003410 if (!(np->events & np->irqmask))
3411 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003413 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003414
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003415 if (napi_schedule_prep(&np->napi)) {
3416 /*
3417 * Disable further irq's (msix not enabled with napi)
3418 */
3419 writel(0, base + NvRegIrqMask);
3420 __napi_schedule(&np->napi);
3421 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003422
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003423 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424}
3425
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003426/**
3427 * All _optimized functions are used to help increase performance
3428 * (reduce CPU and increase throughput). They use descripter version 3,
3429 * compiler directives, and reduce memory accesses.
3430 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003431static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3432{
3433 struct net_device *dev = (struct net_device *) data;
3434 struct fe_priv *np = netdev_priv(dev);
3435 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003436
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003437 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3438 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003439 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003440 } else {
3441 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003442 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003443 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003444 if (!(np->events & np->irqmask))
3445 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003446
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003447 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003448
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003449 if (napi_schedule_prep(&np->napi)) {
3450 /*
3451 * Disable further irq's (msix not enabled with napi)
3452 */
3453 writel(0, base + NvRegIrqMask);
3454 __napi_schedule(&np->napi);
3455 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003456
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003457 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003458}
3459
David Howells7d12e782006-10-05 14:55:46 +01003460static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003461{
3462 struct net_device *dev = (struct net_device *) data;
3463 struct fe_priv *np = netdev_priv(dev);
3464 u8 __iomem *base = get_hwbase(dev);
3465 u32 events;
3466 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003467 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003468
Szymon Janc78aea4f2010-11-27 08:39:43 +00003469 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003470 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003471 writel(events, base + NvRegMSIXIrqStatus);
3472 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003473 if (!(events & np->irqmask))
3474 break;
3475
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003476 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003477 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003478 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003479
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003480 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003481 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003482 /* disable interrupts on the nic */
3483 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3484 pci_push(base);
3485
3486 if (!np->in_shutdown) {
3487 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3488 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3489 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003490 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003491 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3492 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003493 break;
3494 }
3495
3496 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003497
3498 return IRQ_RETVAL(i);
3499}
3500
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003501static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003502{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003503 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3504 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003505 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003506 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003507 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003508 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003509
stephen hemminger81a2e362010-04-28 08:25:28 +00003510 do {
3511 if (!nv_optimized(np)) {
3512 spin_lock_irqsave(&np->lock, flags);
3513 tx_work += nv_tx_done(dev, np->tx_ring_size);
3514 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003515
Tom Herbertd951f722010-05-05 18:15:21 +00003516 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003517 retcode = nv_alloc_rx(dev);
3518 } else {
3519 spin_lock_irqsave(&np->lock, flags);
3520 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3521 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003522
Tom Herbertd951f722010-05-05 18:15:21 +00003523 rx_count = nv_rx_process_optimized(dev,
3524 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003525 retcode = nv_alloc_rx_optimized(dev);
3526 }
3527 } while (retcode == 0 &&
3528 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003529
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003530 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003531 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003532 if (!np->in_shutdown)
3533 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003534 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003535 }
3536
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003537 nv_change_interrupt_mode(dev, tx_work + rx_work);
3538
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003539 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3540 spin_lock_irqsave(&np->lock, flags);
3541 nv_link_irq(dev);
3542 spin_unlock_irqrestore(&np->lock, flags);
3543 }
3544 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3545 spin_lock_irqsave(&np->lock, flags);
3546 nv_linkchange(dev);
3547 spin_unlock_irqrestore(&np->lock, flags);
3548 np->link_timeout = jiffies + LINK_TIMEOUT;
3549 }
3550 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3551 spin_lock_irqsave(&np->lock, flags);
3552 if (!np->in_shutdown) {
3553 np->nic_poll_irq = np->irqmask;
3554 np->recover_error = 1;
3555 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3556 }
3557 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003558 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003559 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003560 }
3561
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003562 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003563 /* re-enable interrupts
3564 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003565 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003566
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003567 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003568 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003569 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003570}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003571
David Howells7d12e782006-10-05 14:55:46 +01003572static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003573{
3574 struct net_device *dev = (struct net_device *) data;
3575 struct fe_priv *np = netdev_priv(dev);
3576 u8 __iomem *base = get_hwbase(dev);
3577 u32 events;
3578 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003579 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003580
Szymon Janc78aea4f2010-11-27 08:39:43 +00003581 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003582 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003583 writel(events, base + NvRegMSIXIrqStatus);
3584 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003585 if (!(events & np->irqmask))
3586 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003587
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003588 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003589 if (unlikely(nv_alloc_rx_optimized(dev))) {
3590 spin_lock_irqsave(&np->lock, flags);
3591 if (!np->in_shutdown)
3592 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3593 spin_unlock_irqrestore(&np->lock, flags);
3594 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003595 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003596
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003597 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003598 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003599 /* disable interrupts on the nic */
3600 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3601 pci_push(base);
3602
3603 if (!np->in_shutdown) {
3604 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3605 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3606 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003607 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003608 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3609 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003610 break;
3611 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003612 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003613
3614 return IRQ_RETVAL(i);
3615}
3616
David Howells7d12e782006-10-05 14:55:46 +01003617static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003618{
3619 struct net_device *dev = (struct net_device *) data;
3620 struct fe_priv *np = netdev_priv(dev);
3621 u8 __iomem *base = get_hwbase(dev);
3622 u32 events;
3623 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003624 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003625
Szymon Janc78aea4f2010-11-27 08:39:43 +00003626 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003627 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003628 writel(events, base + NvRegMSIXIrqStatus);
3629 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003630 if (!(events & np->irqmask))
3631 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003632
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003633 /* check tx in case we reached max loop limit in tx isr */
3634 spin_lock_irqsave(&np->lock, flags);
3635 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3636 spin_unlock_irqrestore(&np->lock, flags);
3637
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003638 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003639 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003640 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003641 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003642 }
3643 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003644 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003645 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003646 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003647 np->link_timeout = jiffies + LINK_TIMEOUT;
3648 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003649 if (events & NVREG_IRQ_RECOVER_ERROR) {
3650 spin_lock_irq(&np->lock);
3651 /* disable interrupts on the nic */
3652 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3653 pci_push(base);
3654
3655 if (!np->in_shutdown) {
3656 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3657 np->recover_error = 1;
3658 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3659 }
3660 spin_unlock_irq(&np->lock);
3661 break;
3662 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003663 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003664 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003665 /* disable interrupts on the nic */
3666 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3667 pci_push(base);
3668
3669 if (!np->in_shutdown) {
3670 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3671 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3672 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003673 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003674 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3675 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003676 break;
3677 }
3678
3679 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003680
3681 return IRQ_RETVAL(i);
3682}
3683
David Howells7d12e782006-10-05 14:55:46 +01003684static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003685{
3686 struct net_device *dev = (struct net_device *) data;
3687 struct fe_priv *np = netdev_priv(dev);
3688 u8 __iomem *base = get_hwbase(dev);
3689 u32 events;
3690
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003691 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3692 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003693 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003694 } else {
3695 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003696 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003697 }
3698 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003699 if (!(events & NVREG_IRQ_TIMER))
3700 return IRQ_RETVAL(0);
3701
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003702 nv_msi_workaround(np);
3703
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003704 spin_lock(&np->lock);
3705 np->intr_test = 1;
3706 spin_unlock(&np->lock);
3707
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003708 return IRQ_RETVAL(1);
3709}
3710
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003711static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3712{
3713 u8 __iomem *base = get_hwbase(dev);
3714 int i;
3715 u32 msixmap = 0;
3716
3717 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3718 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3719 * the remaining 8 interrupts.
3720 */
3721 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003722 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003723 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003724 }
3725 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3726
3727 msixmap = 0;
3728 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003729 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003730 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003731 }
3732 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3733}
3734
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003735static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003736{
3737 struct fe_priv *np = get_nvpriv(dev);
3738 u8 __iomem *base = get_hwbase(dev);
3739 int ret = 1;
3740 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003741 irqreturn_t (*handler)(int foo, void *data);
3742
3743 if (intr_test) {
3744 handler = nv_nic_irq_test;
3745 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003746 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003747 handler = nv_nic_irq_optimized;
3748 else
3749 handler = nv_nic_irq;
3750 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003751
3752 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003753 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003754 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003755 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3756 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003757 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003758 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003759 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003760 sprintf(np->name_rx, "%s-rx", dev->name);
3761 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003762 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003763 netdev_info(dev,
3764 "request_irq failed for rx %d\n",
3765 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003766 pci_disable_msix(np->pci_dev);
3767 np->msi_flags &= ~NV_MSI_X_ENABLED;
3768 goto out_err;
3769 }
3770 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003771 sprintf(np->name_tx, "%s-tx", dev->name);
3772 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003773 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003774 netdev_info(dev,
3775 "request_irq failed for tx %d\n",
3776 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003777 pci_disable_msix(np->pci_dev);
3778 np->msi_flags &= ~NV_MSI_X_ENABLED;
3779 goto out_free_rx;
3780 }
3781 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003782 sprintf(np->name_other, "%s-other", dev->name);
3783 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003784 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003785 netdev_info(dev,
3786 "request_irq failed for link %d\n",
3787 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003788 pci_disable_msix(np->pci_dev);
3789 np->msi_flags &= ~NV_MSI_X_ENABLED;
3790 goto out_free_tx;
3791 }
3792 /* map interrupts to their respective vector */
3793 writel(0, base + NvRegMSIXMap0);
3794 writel(0, base + NvRegMSIXMap1);
3795 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3796 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3797 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3798 } else {
3799 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003800 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003801 netdev_info(dev,
3802 "request_irq failed %d\n",
3803 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003804 pci_disable_msix(np->pci_dev);
3805 np->msi_flags &= ~NV_MSI_X_ENABLED;
3806 goto out_err;
3807 }
3808
3809 /* map interrupts to vector 0 */
3810 writel(0, base + NvRegMSIXMap0);
3811 writel(0, base + NvRegMSIXMap1);
3812 }
3813 }
3814 }
3815 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003816 ret = pci_enable_msi(np->pci_dev);
3817 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003818 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003819 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003820 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003821 netdev_info(dev, "request_irq failed %d\n",
3822 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003823 pci_disable_msi(np->pci_dev);
3824 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003825 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003826 goto out_err;
3827 }
3828
3829 /* map interrupts to vector 0 */
3830 writel(0, base + NvRegMSIMap0);
3831 writel(0, base + NvRegMSIMap1);
3832 /* enable msi vector 0 */
3833 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3834 }
3835 }
3836 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003837 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003838 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003839
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003840 }
3841
3842 return 0;
3843out_free_tx:
3844 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3845out_free_rx:
3846 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3847out_err:
3848 return 1;
3849}
3850
3851static void nv_free_irq(struct net_device *dev)
3852{
3853 struct fe_priv *np = get_nvpriv(dev);
3854 int i;
3855
3856 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003857 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003858 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003859 pci_disable_msix(np->pci_dev);
3860 np->msi_flags &= ~NV_MSI_X_ENABLED;
3861 } else {
3862 free_irq(np->pci_dev->irq, dev);
3863 if (np->msi_flags & NV_MSI_ENABLED) {
3864 pci_disable_msi(np->pci_dev);
3865 np->msi_flags &= ~NV_MSI_ENABLED;
3866 }
3867 }
3868}
3869
Linus Torvalds1da177e2005-04-16 15:20:36 -07003870static void nv_do_nic_poll(unsigned long data)
3871{
3872 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003873 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003875 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003876
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003878 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879 * reenable interrupts on the nic, we have to do this before calling
3880 * nv_nic_irq because that may decide to do otherwise
3881 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003882
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003883 if (!using_multi_irqs(dev)) {
3884 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003885 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003886 else
Manfred Spraula7475902007-10-17 21:52:33 +02003887 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003888 mask = np->irqmask;
3889 } else {
3890 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003891 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003892 mask |= NVREG_IRQ_RX_ALL;
3893 }
3894 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003895 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003896 mask |= NVREG_IRQ_TX_ALL;
3897 }
3898 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003899 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003900 mask |= NVREG_IRQ_OTHER;
3901 }
3902 }
Manfred Spraula7475902007-10-17 21:52:33 +02003903 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3904
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003905 if (np->recover_error) {
3906 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003907 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003908 if (netif_running(dev)) {
3909 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003910 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003911 spin_lock(&np->lock);
3912 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003913 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003914 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3915 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003916 nv_txrx_reset(dev);
3917 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003918 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003919 /* reinit driver view of the rx queue */
3920 set_bufsize(dev);
3921 if (nv_init_ring(dev)) {
3922 if (!np->in_shutdown)
3923 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3924 }
3925 /* reinit nic view of the rx queue */
3926 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3927 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003928 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003929 base + NvRegRingSizes);
3930 pci_push(base);
3931 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3932 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003933 /* clear interrupts */
3934 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3935 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3936 else
3937 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003938
3939 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003940 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003941 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003942 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003943 netif_tx_unlock_bh(dev);
3944 }
3945 }
3946
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003947 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003948 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003949
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003950 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003951 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003952 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003953 nv_nic_irq_optimized(0, dev);
3954 else
3955 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003956 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003957 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003958 else
Manfred Spraula7475902007-10-17 21:52:33 +02003959 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003960 } else {
3961 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003962 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003963 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003964 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003965 }
3966 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003967 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003968 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003969 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003970 }
3971 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003972 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003973 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003974 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003975 }
3976 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003977
Linus Torvalds1da177e2005-04-16 15:20:36 -07003978}
3979
Michal Schmidt2918c352005-05-12 19:42:06 -04003980#ifdef CONFIG_NET_POLL_CONTROLLER
3981static void nv_poll_controller(struct net_device *dev)
3982{
3983 nv_do_nic_poll((unsigned long) dev);
3984}
3985#endif
3986
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003987static void nv_do_stats_poll(unsigned long data)
3988{
3989 struct net_device *dev = (struct net_device *) data;
3990 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003991
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003992 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003993
3994 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003995 mod_timer(&np->stats_poll,
3996 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003997}
3998
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4000{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004001 struct fe_priv *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00004002 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
4003 strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
4004 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005}
4006
4007static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4008{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004009 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 wolinfo->supported = WAKE_MAGIC;
4011
4012 spin_lock_irq(&np->lock);
4013 if (np->wolenabled)
4014 wolinfo->wolopts = WAKE_MAGIC;
4015 spin_unlock_irq(&np->lock);
4016}
4017
4018static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4019{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004020 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004021 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004022 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023
Linus Torvalds1da177e2005-04-16 15:20:36 -07004024 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004026 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004028 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004030 if (netif_running(dev)) {
4031 spin_lock_irq(&np->lock);
4032 writel(flags, base + NvRegWakeUpFlags);
4033 spin_unlock_irq(&np->lock);
4034 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00004035 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036 return 0;
4037}
4038
4039static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4040{
4041 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00004042 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043 int adv;
4044
4045 spin_lock_irq(&np->lock);
4046 ecmd->port = PORT_MII;
4047 if (!netif_running(dev)) {
4048 /* We do not track link speed / duplex setting if the
4049 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004050 if (nv_update_linkspeed(dev)) {
4051 if (!netif_carrier_ok(dev))
4052 netif_carrier_on(dev);
4053 } else {
4054 if (netif_carrier_ok(dev))
4055 netif_carrier_off(dev);
4056 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004057 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004058
4059 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004060 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004061 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00004062 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004063 break;
4064 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00004065 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004066 break;
4067 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00004068 speed = SPEED_1000;
4069 break;
4070 default:
4071 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004073 }
4074 ecmd->duplex = DUPLEX_HALF;
4075 if (np->duplex)
4076 ecmd->duplex = DUPLEX_FULL;
4077 } else {
David Decotigny70739492011-04-27 18:32:40 +00004078 speed = -1;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004079 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004080 }
David Decotigny70739492011-04-27 18:32:40 +00004081 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004082 ecmd->autoneg = np->autoneg;
4083
4084 ecmd->advertising = ADVERTISED_MII;
4085 if (np->autoneg) {
4086 ecmd->advertising |= ADVERTISED_Autoneg;
4087 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004088 if (adv & ADVERTISE_10HALF)
4089 ecmd->advertising |= ADVERTISED_10baseT_Half;
4090 if (adv & ADVERTISE_10FULL)
4091 ecmd->advertising |= ADVERTISED_10baseT_Full;
4092 if (adv & ADVERTISE_100HALF)
4093 ecmd->advertising |= ADVERTISED_100baseT_Half;
4094 if (adv & ADVERTISE_100FULL)
4095 ecmd->advertising |= ADVERTISED_100baseT_Full;
4096 if (np->gigabit == PHY_GIGABIT) {
4097 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4098 if (adv & ADVERTISE_1000FULL)
4099 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102 ecmd->supported = (SUPPORTED_Autoneg |
4103 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4104 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4105 SUPPORTED_MII);
4106 if (np->gigabit == PHY_GIGABIT)
4107 ecmd->supported |= SUPPORTED_1000baseT_Full;
4108
4109 ecmd->phy_address = np->phyaddr;
4110 ecmd->transceiver = XCVR_EXTERNAL;
4111
4112 /* ignore maxtxpkt, maxrxpkt for now */
4113 spin_unlock_irq(&np->lock);
4114 return 0;
4115}
4116
4117static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4118{
4119 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004120 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121
4122 if (ecmd->port != PORT_MII)
4123 return -EINVAL;
4124 if (ecmd->transceiver != XCVR_EXTERNAL)
4125 return -EINVAL;
4126 if (ecmd->phy_address != np->phyaddr) {
4127 /* TODO: support switching between multiple phys. Should be
4128 * trivial, but not enabled due to lack of test hardware. */
4129 return -EINVAL;
4130 }
4131 if (ecmd->autoneg == AUTONEG_ENABLE) {
4132 u32 mask;
4133
4134 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4135 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4136 if (np->gigabit == PHY_GIGABIT)
4137 mask |= ADVERTISED_1000baseT_Full;
4138
4139 if ((ecmd->advertising & mask) == 0)
4140 return -EINVAL;
4141
4142 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4143 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004144 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145
David Decotigny25db0332011-04-27 18:32:39 +00004146 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004147 return -EINVAL;
4148 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4149 return -EINVAL;
4150 } else {
4151 return -EINVAL;
4152 }
4153
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004154 netif_carrier_off(dev);
4155 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004156 unsigned long flags;
4157
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004158 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004159 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004160 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004161 /* with plain spinlock lockdep complains */
4162 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004163 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004164 /* FIXME:
4165 * this can take some time, and interrupts are disabled
4166 * due to spin_lock_irqsave, but let's hope no daemon
4167 * is going to change the settings very often...
4168 * Worst case:
4169 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4170 * + some minor delays, which is up to a second approximately
4171 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004172 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004173 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004174 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004175 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004176 }
4177
Linus Torvalds1da177e2005-04-16 15:20:36 -07004178 if (ecmd->autoneg == AUTONEG_ENABLE) {
4179 int adv, bmcr;
4180
4181 np->autoneg = 1;
4182
4183 /* advertise only what has been requested */
4184 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004185 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4187 adv |= ADVERTISE_10HALF;
4188 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004189 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004190 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4191 adv |= ADVERTISE_100HALF;
4192 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004193 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004194 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004195 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4196 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4197 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4199
4200 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004201 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 adv &= ~ADVERTISE_1000FULL;
4203 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4204 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004205 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206 }
4207
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004208 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004209 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004210 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004211 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4212 bmcr |= BMCR_ANENABLE;
4213 /* reset the phy in order for settings to stick,
4214 * and cause autoneg to start */
4215 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004216 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004217 return -EINVAL;
4218 }
4219 } else {
4220 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4221 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004223 } else {
4224 int adv, bmcr;
4225
4226 np->autoneg = 0;
4227
4228 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004229 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004230 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004231 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004232 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004233 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004234 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004236 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004237 adv |= ADVERTISE_100FULL;
4238 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004239 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004240 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4241 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4242 }
4243 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4244 adv |= ADVERTISE_PAUSE_ASYM;
4245 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4246 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004247 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4248 np->fixed_mode = adv;
4249
4250 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004251 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004252 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004253 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004254 }
4255
4256 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004257 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4258 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004259 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004260 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004261 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004262 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004263 /* reset the phy in order for forced mode settings to stick */
4264 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004265 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004266 return -EINVAL;
4267 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004268 } else {
4269 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4270 if (netif_running(dev)) {
4271 /* Wait a bit and then reconfigure the nic. */
4272 udelay(10);
4273 nv_linkchange(dev);
4274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 }
4276 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004277
4278 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004279 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004280 nv_enable_irq(dev);
4281 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004282
4283 return 0;
4284}
4285
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004286#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004287
4288static int nv_get_regs_len(struct net_device *dev)
4289{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004290 struct fe_priv *np = netdev_priv(dev);
4291 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004292}
4293
4294static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4295{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004296 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004297 u8 __iomem *base = get_hwbase(dev);
4298 u32 *rbuf = buf;
4299 int i;
4300
4301 regs->version = FORCEDETH_REGS_VER;
4302 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004303 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004304 rbuf[i] = readl(base + i*sizeof(u32));
4305 spin_unlock_irq(&np->lock);
4306}
4307
4308static int nv_nway_reset(struct net_device *dev)
4309{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004310 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004311 int ret;
4312
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004313 if (np->autoneg) {
4314 int bmcr;
4315
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004316 netif_carrier_off(dev);
4317 if (netif_running(dev)) {
4318 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004319 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004320 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004321 spin_lock(&np->lock);
4322 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004323 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004324 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004325 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004326 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004327 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004328 }
4329
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004330 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004331 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4332 bmcr |= BMCR_ANENABLE;
4333 /* reset the phy in order for settings to stick*/
4334 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004335 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004336 return -EINVAL;
4337 }
4338 } else {
4339 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4340 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4341 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004342
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004343 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004344 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004345 nv_enable_irq(dev);
4346 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004347 ret = 0;
4348 } else {
4349 ret = -EINVAL;
4350 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004351
4352 return ret;
4353}
4354
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004355static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4356{
4357 struct fe_priv *np = netdev_priv(dev);
4358
4359 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004360 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4361
4362 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004363 ring->tx_pending = np->tx_ring_size;
4364}
4365
4366static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4367{
4368 struct fe_priv *np = netdev_priv(dev);
4369 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004370 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004371 dma_addr_t ring_addr;
4372
4373 if (ring->rx_pending < RX_RING_MIN ||
4374 ring->tx_pending < TX_RING_MIN ||
4375 ring->rx_mini_pending != 0 ||
4376 ring->rx_jumbo_pending != 0 ||
4377 (np->desc_ver == DESC_VER_1 &&
4378 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4379 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4380 (np->desc_ver != DESC_VER_1 &&
4381 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4382 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4383 return -EINVAL;
4384 }
4385
4386 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004387 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004388 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4389 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4390 &ring_addr);
4391 } else {
4392 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4393 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4394 &ring_addr);
4395 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004396 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4397 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4398 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004399 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004400 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004401 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004402 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4403 rxtx_ring, ring_addr);
4404 } else {
4405 if (rxtx_ring)
4406 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4407 rxtx_ring, ring_addr);
4408 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004409
4410 kfree(rx_skbuff);
4411 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004412 goto exit;
4413 }
4414
4415 if (netif_running(dev)) {
4416 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004417 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004418 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004419 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004420 spin_lock(&np->lock);
4421 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004422 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004423 nv_txrx_reset(dev);
4424 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004425 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004426 /* delete queues */
4427 free_rings(dev);
4428 }
4429
4430 /* set new values */
4431 np->rx_ring_size = ring->rx_pending;
4432 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004433
4434 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004435 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004436 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4437 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004438 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004439 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4440 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004441 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4442 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004443 np->ring_addr = ring_addr;
4444
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004445 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4446 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004447
4448 if (netif_running(dev)) {
4449 /* reinit driver view of the queues */
4450 set_bufsize(dev);
4451 if (nv_init_ring(dev)) {
4452 if (!np->in_shutdown)
4453 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4454 }
4455
4456 /* reinit nic view of the queues */
4457 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4458 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004459 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004460 base + NvRegRingSizes);
4461 pci_push(base);
4462 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4463 pci_push(base);
4464
4465 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004466 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004467 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004468 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004469 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004470 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004471 nv_enable_irq(dev);
4472 }
4473 return 0;
4474exit:
4475 return -ENOMEM;
4476}
4477
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004478static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4479{
4480 struct fe_priv *np = netdev_priv(dev);
4481
4482 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4483 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4484 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4485}
4486
4487static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4488{
4489 struct fe_priv *np = netdev_priv(dev);
4490 int adv, bmcr;
4491
4492 if ((!np->autoneg && np->duplex == 0) ||
4493 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004494 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004495 return -EINVAL;
4496 }
4497 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004498 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004499 return -EINVAL;
4500 }
4501
4502 netif_carrier_off(dev);
4503 if (netif_running(dev)) {
4504 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004505 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004506 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004507 spin_lock(&np->lock);
4508 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004509 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004510 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004511 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004512 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004513 }
4514
4515 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4516 if (pause->rx_pause)
4517 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4518 if (pause->tx_pause)
4519 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4520
4521 if (np->autoneg && pause->autoneg) {
4522 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4523
4524 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4525 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004526 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004527 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4528 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4529 adv |= ADVERTISE_PAUSE_ASYM;
4530 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4531
4532 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004533 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004534 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4535 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4536 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4537 } else {
4538 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4539 if (pause->rx_pause)
4540 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4541 if (pause->tx_pause)
4542 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4543
4544 if (!netif_running(dev))
4545 nv_update_linkspeed(dev);
4546 else
4547 nv_update_pause(dev, np->pause_flags);
4548 }
4549
4550 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004551 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004552 nv_enable_irq(dev);
4553 }
4554 return 0;
4555}
4556
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004557static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
Sanjay Hortikare19df762011-11-11 16:11:21 +00004558{
4559 struct fe_priv *np = netdev_priv(dev);
4560 unsigned long flags;
4561 u32 miicontrol;
4562 int err, retval = 0;
4563
4564 spin_lock_irqsave(&np->lock, flags);
4565 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4566 if (features & NETIF_F_LOOPBACK) {
4567 if (miicontrol & BMCR_LOOPBACK) {
4568 spin_unlock_irqrestore(&np->lock, flags);
4569 netdev_info(dev, "Loopback already enabled\n");
4570 return 0;
4571 }
4572 nv_disable_irq(dev);
4573 /* Turn on loopback mode */
4574 miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4575 err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4576 if (err) {
4577 retval = PHY_ERROR;
4578 spin_unlock_irqrestore(&np->lock, flags);
4579 phy_init(dev);
4580 } else {
4581 if (netif_running(dev)) {
4582 /* Force 1000 Mbps full-duplex */
4583 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4584 1);
4585 /* Force link up */
4586 netif_carrier_on(dev);
4587 }
4588 spin_unlock_irqrestore(&np->lock, flags);
4589 netdev_info(dev,
4590 "Internal PHY loopback mode enabled.\n");
4591 }
4592 } else {
4593 if (!(miicontrol & BMCR_LOOPBACK)) {
4594 spin_unlock_irqrestore(&np->lock, flags);
4595 netdev_info(dev, "Loopback already disabled\n");
4596 return 0;
4597 }
4598 nv_disable_irq(dev);
4599 /* Turn off loopback */
4600 spin_unlock_irqrestore(&np->lock, flags);
4601 netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4602 phy_init(dev);
4603 }
4604 msleep(500);
4605 spin_lock_irqsave(&np->lock, flags);
4606 nv_enable_irq(dev);
4607 spin_unlock_irqrestore(&np->lock, flags);
4608
4609 return retval;
4610}
4611
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004612static netdev_features_t nv_fix_features(struct net_device *dev,
4613 netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004614{
Michał Mirosław569e1462011-04-15 04:50:49 +00004615 /* vlan is dependent on rx checksum offload */
4616 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4617 features |= NETIF_F_RXCSUM;
4618
4619 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004620}
4621
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004622static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
Jiri Pirko3326c782011-07-20 04:54:38 +00004623{
4624 struct fe_priv *np = get_nvpriv(dev);
4625
4626 spin_lock_irq(&np->lock);
4627
4628 if (features & NETIF_F_HW_VLAN_RX)
4629 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4630 else
4631 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4632
4633 if (features & NETIF_F_HW_VLAN_TX)
4634 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4635 else
4636 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4637
4638 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4639
4640 spin_unlock_irq(&np->lock);
4641}
4642
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004643static int nv_set_features(struct net_device *dev, netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004644{
4645 struct fe_priv *np = netdev_priv(dev);
4646 u8 __iomem *base = get_hwbase(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004647 netdev_features_t changed = dev->features ^ features;
Sanjay Hortikare19df762011-11-11 16:11:21 +00004648 int retval;
4649
4650 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4651 retval = nv_set_loopback(dev, features);
4652 if (retval != 0)
4653 return retval;
4654 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004655
Michał Mirosław569e1462011-04-15 04:50:49 +00004656 if (changed & NETIF_F_RXCSUM) {
4657 spin_lock_irq(&np->lock);
4658
4659 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004660 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004661 else
4662 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4663
4664 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004665 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004666
4667 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004668 }
4669
Jiri Pirko3326c782011-07-20 04:54:38 +00004670 if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
4671 nv_vlan_mode(dev, features);
4672
Michał Mirosław569e1462011-04-15 04:50:49 +00004673 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004674}
4675
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004676static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004677{
4678 struct fe_priv *np = netdev_priv(dev);
4679
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004680 switch (sset) {
4681 case ETH_SS_TEST:
4682 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4683 return NV_TEST_COUNT_EXTENDED;
4684 else
4685 return NV_TEST_COUNT_BASE;
4686 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004687 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4688 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004689 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4690 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004691 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4692 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004693 else
4694 return 0;
4695 default:
4696 return -EOPNOTSUPP;
4697 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004698}
4699
4700static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4701{
4702 struct fe_priv *np = netdev_priv(dev);
4703
4704 /* update stats */
david decotignyf9c40822011-11-05 14:38:20 +00004705 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004706
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004707 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004708}
4709
4710static int nv_link_test(struct net_device *dev)
4711{
4712 struct fe_priv *np = netdev_priv(dev);
4713 int mii_status;
4714
4715 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4716 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4717
4718 /* check phy link status */
4719 if (!(mii_status & BMSR_LSTATUS))
4720 return 0;
4721 else
4722 return 1;
4723}
4724
4725static int nv_register_test(struct net_device *dev)
4726{
4727 u8 __iomem *base = get_hwbase(dev);
4728 int i = 0;
4729 u32 orig_read, new_read;
4730
4731 do {
4732 orig_read = readl(base + nv_registers_test[i].reg);
4733
4734 /* xor with mask to toggle bits */
4735 orig_read ^= nv_registers_test[i].mask;
4736
4737 writel(orig_read, base + nv_registers_test[i].reg);
4738
4739 new_read = readl(base + nv_registers_test[i].reg);
4740
4741 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4742 return 0;
4743
4744 /* restore original value */
4745 orig_read ^= nv_registers_test[i].mask;
4746 writel(orig_read, base + nv_registers_test[i].reg);
4747
4748 } while (nv_registers_test[++i].reg != 0);
4749
4750 return 1;
4751}
4752
4753static int nv_interrupt_test(struct net_device *dev)
4754{
4755 struct fe_priv *np = netdev_priv(dev);
4756 u8 __iomem *base = get_hwbase(dev);
4757 int ret = 1;
4758 int testcnt;
4759 u32 save_msi_flags, save_poll_interval = 0;
4760
4761 if (netif_running(dev)) {
4762 /* free current irq */
4763 nv_free_irq(dev);
4764 save_poll_interval = readl(base+NvRegPollingInterval);
4765 }
4766
4767 /* flag to test interrupt handler */
4768 np->intr_test = 0;
4769
4770 /* setup test irq */
4771 save_msi_flags = np->msi_flags;
4772 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4773 np->msi_flags |= 0x001; /* setup 1 vector */
4774 if (nv_request_irq(dev, 1))
4775 return 0;
4776
4777 /* setup timer interrupt */
4778 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4779 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4780
4781 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4782
4783 /* wait for at least one interrupt */
4784 msleep(100);
4785
4786 spin_lock_irq(&np->lock);
4787
4788 /* flag should be set within ISR */
4789 testcnt = np->intr_test;
4790 if (!testcnt)
4791 ret = 2;
4792
4793 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4794 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4795 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4796 else
4797 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4798
4799 spin_unlock_irq(&np->lock);
4800
4801 nv_free_irq(dev);
4802
4803 np->msi_flags = save_msi_flags;
4804
4805 if (netif_running(dev)) {
4806 writel(save_poll_interval, base + NvRegPollingInterval);
4807 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4808 /* restore original irq */
4809 if (nv_request_irq(dev, 0))
4810 return 0;
4811 }
4812
4813 return ret;
4814}
4815
4816static int nv_loopback_test(struct net_device *dev)
4817{
4818 struct fe_priv *np = netdev_priv(dev);
4819 u8 __iomem *base = get_hwbase(dev);
4820 struct sk_buff *tx_skb, *rx_skb;
4821 dma_addr_t test_dma_addr;
4822 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004823 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004824 int len, i, pkt_len;
4825 u8 *pkt_data;
4826 u32 filter_flags = 0;
4827 u32 misc1_flags = 0;
4828 int ret = 1;
4829
4830 if (netif_running(dev)) {
4831 nv_disable_irq(dev);
4832 filter_flags = readl(base + NvRegPacketFilterFlags);
4833 misc1_flags = readl(base + NvRegMisc1);
4834 } else {
4835 nv_txrx_reset(dev);
4836 }
4837
4838 /* reinit driver view of the rx queue */
4839 set_bufsize(dev);
4840 nv_init_ring(dev);
4841
4842 /* setup hardware for loopback */
4843 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4844 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4845
4846 /* reinit nic view of the rx queue */
4847 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4848 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004849 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004850 base + NvRegRingSizes);
4851 pci_push(base);
4852
4853 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004854 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004855
4856 /* setup packet for tx */
4857 pkt_len = ETH_DATA_LEN;
4858 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004859 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004860 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004861 ret = 0;
4862 goto out;
4863 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004864 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4865 skb_tailroom(tx_skb),
4866 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004867 pkt_data = skb_put(tx_skb, pkt_len);
4868 for (i = 0; i < pkt_len; i++)
4869 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004870
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004871 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004872 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4873 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004874 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004875 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4876 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004877 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004878 }
4879 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4880 pci_push(get_hwbase(dev));
4881
4882 msleep(500);
4883
4884 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004885 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004886 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004887 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4888
4889 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004890 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004891 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4892 }
4893
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004894 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004895 ret = 0;
4896 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004897 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004898 ret = 0;
4899 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004900 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004901 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004902 }
4903
4904 if (ret) {
4905 if (len != pkt_len) {
4906 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004907 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004908 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004909 for (i = 0; i < pkt_len; i++) {
4910 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4911 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004912 break;
4913 }
4914 }
4915 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004916 }
4917
Eric Dumazet73a37072009-06-17 21:17:59 +00004918 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004919 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004920 PCI_DMA_TODEVICE);
4921 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004922 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004923 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004924 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004925 nv_txrx_reset(dev);
4926 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004927 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004928
4929 if (netif_running(dev)) {
4930 writel(misc1_flags, base + NvRegMisc1);
4931 writel(filter_flags, base + NvRegPacketFilterFlags);
4932 nv_enable_irq(dev);
4933 }
4934
4935 return ret;
4936}
4937
4938static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4939{
4940 struct fe_priv *np = netdev_priv(dev);
4941 u8 __iomem *base = get_hwbase(dev);
4942 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004943 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004944
4945 if (!nv_link_test(dev)) {
4946 test->flags |= ETH_TEST_FL_FAILED;
4947 buffer[0] = 1;
4948 }
4949
4950 if (test->flags & ETH_TEST_FL_OFFLINE) {
4951 if (netif_running(dev)) {
4952 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004953 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004954 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004955 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004956 spin_lock_irq(&np->lock);
4957 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004958 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004959 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004960 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004961 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004962 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004963 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004964 nv_txrx_reset(dev);
4965 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004966 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004967 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004968 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004969 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004970 }
4971
4972 if (!nv_register_test(dev)) {
4973 test->flags |= ETH_TEST_FL_FAILED;
4974 buffer[1] = 1;
4975 }
4976
4977 result = nv_interrupt_test(dev);
4978 if (result != 1) {
4979 test->flags |= ETH_TEST_FL_FAILED;
4980 buffer[2] = 1;
4981 }
4982 if (result == 0) {
4983 /* bail out */
4984 return;
4985 }
4986
4987 if (!nv_loopback_test(dev)) {
4988 test->flags |= ETH_TEST_FL_FAILED;
4989 buffer[3] = 1;
4990 }
4991
4992 if (netif_running(dev)) {
4993 /* reinit driver view of the rx queue */
4994 set_bufsize(dev);
4995 if (nv_init_ring(dev)) {
4996 if (!np->in_shutdown)
4997 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4998 }
4999 /* reinit nic view of the rx queue */
5000 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5001 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005002 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005003 base + NvRegRingSizes);
5004 pci_push(base);
5005 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5006 pci_push(base);
5007 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005008 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005009 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005010 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005011 nv_enable_hw_interrupts(dev, np->irqmask);
5012 }
5013 }
5014}
5015
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005016static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5017{
5018 switch (stringset) {
5019 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005020 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005021 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005022 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005023 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005024 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005025 }
5026}
5027
Jeff Garzik7282d492006-09-13 14:30:00 -04005028static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005029 .get_drvinfo = nv_get_drvinfo,
5030 .get_link = ethtool_op_get_link,
5031 .get_wol = nv_get_wol,
5032 .set_wol = nv_set_wol,
5033 .get_settings = nv_get_settings,
5034 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005035 .get_regs_len = nv_get_regs_len,
5036 .get_regs = nv_get_regs,
5037 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005038 .get_ringparam = nv_get_ringparam,
5039 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005040 .get_pauseparam = nv_get_pauseparam,
5041 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005042 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005043 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005044 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005045 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046};
5047
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005048/* The mgmt unit and driver use a semaphore to access the phy during init */
5049static int nv_mgmt_acquire_sema(struct net_device *dev)
5050{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005051 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005052 u8 __iomem *base = get_hwbase(dev);
5053 int i;
5054 u32 tx_ctrl, mgmt_sema;
5055
5056 for (i = 0; i < 10; i++) {
5057 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5058 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5059 break;
5060 msleep(500);
5061 }
5062
5063 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5064 return 0;
5065
5066 for (i = 0; i < 2; i++) {
5067 tx_ctrl = readl(base + NvRegTransmitterControl);
5068 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5069 writel(tx_ctrl, base + NvRegTransmitterControl);
5070
5071 /* verify that semaphore was acquired */
5072 tx_ctrl = readl(base + NvRegTransmitterControl);
5073 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005074 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5075 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005076 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005077 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005078 udelay(50);
5079 }
5080
5081 return 0;
5082}
5083
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005084static void nv_mgmt_release_sema(struct net_device *dev)
5085{
5086 struct fe_priv *np = netdev_priv(dev);
5087 u8 __iomem *base = get_hwbase(dev);
5088 u32 tx_ctrl;
5089
5090 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5091 if (np->mgmt_sema) {
5092 tx_ctrl = readl(base + NvRegTransmitterControl);
5093 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5094 writel(tx_ctrl, base + NvRegTransmitterControl);
5095 }
5096 }
5097}
5098
5099
5100static int nv_mgmt_get_version(struct net_device *dev)
5101{
5102 struct fe_priv *np = netdev_priv(dev);
5103 u8 __iomem *base = get_hwbase(dev);
5104 u32 data_ready = readl(base + NvRegTransmitterControl);
5105 u32 data_ready2 = 0;
5106 unsigned long start;
5107 int ready = 0;
5108
5109 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5110 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5111 start = jiffies;
5112 while (time_before(jiffies, start + 5*HZ)) {
5113 data_ready2 = readl(base + NvRegTransmitterControl);
5114 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5115 ready = 1;
5116 break;
5117 }
5118 schedule_timeout_uninterruptible(1);
5119 }
5120
5121 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5122 return 0;
5123
5124 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5125
5126 return 1;
5127}
5128
Linus Torvalds1da177e2005-04-16 15:20:36 -07005129static int nv_open(struct net_device *dev)
5130{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005131 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005133 int ret = 1;
5134 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005135 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005136
Ed Swierkcb52deb2008-12-01 12:24:43 +00005137 /* power up phy */
5138 mii_rw(dev, np->phyaddr, MII_BMCR,
5139 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5140
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005141 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005142 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005143 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5144 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005145 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5146 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005147 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5148 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149 writel(0, base + NvRegPacketFilterFlags);
5150
5151 writel(0, base + NvRegTransmitterControl);
5152 writel(0, base + NvRegReceiverControl);
5153
5154 writel(0, base + NvRegAdapterControl);
5155
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005156 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5157 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5158
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005159 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005160 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005161 oom = nv_init_ring(dev);
5162
5163 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005164 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165 nv_txrx_reset(dev);
5166 writel(0, base + NvRegUnknownSetupReg6);
5167
5168 np->in_shutdown = 0;
5169
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005170 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005171 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005172 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173 base + NvRegRingSizes);
5174
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005176 if (np->desc_ver == DESC_VER_1)
5177 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5178 else
5179 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005180 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005181 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005183 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005184 if (reg_delay(dev, NvRegUnknownSetupReg5,
5185 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5186 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005187 netdev_info(dev,
5188 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005189
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005190 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005191 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005192 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005193
Linus Torvalds1da177e2005-04-16 15:20:36 -07005194 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5195 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5196 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005197 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005198
5199 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005200
5201 get_random_bytes(&low, sizeof(low));
5202 low &= NVREG_SLOTTIME_MASK;
5203 if (np->desc_ver == DESC_VER_1) {
5204 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5205 } else {
5206 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5207 /* setup legacy backoff */
5208 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5209 } else {
5210 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5211 nv_gear_backoff_reseed(dev);
5212 }
5213 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005214 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5215 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005216 if (poll_interval == -1) {
5217 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5218 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5219 else
5220 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005221 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005222 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005223 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5224 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5225 base + NvRegAdapterControl);
5226 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005227 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005228 if (np->wolenabled)
5229 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005230
5231 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005232 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5234
5235 pci_push(base);
5236 udelay(10);
5237 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5238
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005239 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005240 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005241 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005242 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5243 pci_push(base);
5244
Szymon Janc78aea4f2010-11-27 08:39:43 +00005245 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005246 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005247
5248 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005249 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250
5251 spin_lock_irq(&np->lock);
5252 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5253 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005254 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5255 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005256 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5257 /* One manual link speed update: Interrupts are enabled, future link
5258 * speed changes cause interrupts and are handled by nv_link_irq().
5259 */
5260 {
5261 u32 miistat;
5262 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005263 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005265 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5266 * to init hw */
5267 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005269 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005270 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005271 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005272
Linus Torvalds1da177e2005-04-16 15:20:36 -07005273 if (ret) {
5274 netif_carrier_on(dev);
5275 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005276 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005277 netif_carrier_off(dev);
5278 }
5279 if (oom)
5280 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005281
5282 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005283 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005284 mod_timer(&np->stats_poll,
5285 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005286
Linus Torvalds1da177e2005-04-16 15:20:36 -07005287 spin_unlock_irq(&np->lock);
5288
Sanjay Hortikare19df762011-11-11 16:11:21 +00005289 /* If the loopback feature was set while the device was down, make sure
5290 * that it's set correctly now.
5291 */
5292 if (dev->features & NETIF_F_LOOPBACK)
5293 nv_set_loopback(dev, dev->features);
5294
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295 return 0;
5296out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005297 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298 return ret;
5299}
5300
5301static int nv_close(struct net_device *dev)
5302{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005303 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005304 u8 __iomem *base;
5305
5306 spin_lock_irq(&np->lock);
5307 np->in_shutdown = 1;
5308 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005309 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005310 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005311
5312 del_timer_sync(&np->oom_kick);
5313 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005314 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315
5316 netif_stop_queue(dev);
5317 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005318 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319 nv_txrx_reset(dev);
5320
5321 /* disable interrupts on the nic or we will lock up */
5322 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005323 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325
5326 spin_unlock_irq(&np->lock);
5327
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005328 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005330 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005331
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005332 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005333 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005334 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005336 } else {
5337 /* power down phy */
5338 mii_rw(dev, np->phyaddr, MII_BMCR,
5339 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005340 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005342
5343 /* FIXME: power down nic */
5344
5345 return 0;
5346}
5347
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005348static const struct net_device_ops nv_netdev_ops = {
5349 .ndo_open = nv_open,
5350 .ndo_stop = nv_close,
5351 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005352 .ndo_start_xmit = nv_start_xmit,
5353 .ndo_tx_timeout = nv_tx_timeout,
5354 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005355 .ndo_fix_features = nv_fix_features,
5356 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005357 .ndo_validate_addr = eth_validate_addr,
5358 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005359 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005360#ifdef CONFIG_NET_POLL_CONTROLLER
5361 .ndo_poll_controller = nv_poll_controller,
5362#endif
5363};
5364
5365static const struct net_device_ops nv_netdev_ops_optimized = {
5366 .ndo_open = nv_open,
5367 .ndo_stop = nv_close,
5368 .ndo_get_stats = nv_get_stats,
5369 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005370 .ndo_tx_timeout = nv_tx_timeout,
5371 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005372 .ndo_fix_features = nv_fix_features,
5373 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005374 .ndo_validate_addr = eth_validate_addr,
5375 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005376 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005377#ifdef CONFIG_NET_POLL_CONTROLLER
5378 .ndo_poll_controller = nv_poll_controller,
5379#endif
5380};
5381
Linus Torvalds1da177e2005-04-16 15:20:36 -07005382static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5383{
5384 struct net_device *dev;
5385 struct fe_priv *np;
5386 unsigned long addr;
5387 u8 __iomem *base;
5388 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005389 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005390 u32 phystate_orig = 0, phystate;
5391 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005392 static int printed_version;
5393
5394 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005395 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5396 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005397
5398 dev = alloc_etherdev(sizeof(struct fe_priv));
5399 err = -ENOMEM;
5400 if (!dev)
5401 goto out;
5402
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005403 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005404 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005405 np->pci_dev = pci_dev;
5406 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 SET_NETDEV_DEV(dev, &pci_dev->dev);
5408
5409 init_timer(&np->oom_kick);
5410 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005411 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412 init_timer(&np->nic_poll);
5413 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005414 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005415 init_timer(&np->stats_poll);
5416 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005417 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418
5419 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005420 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005421 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422
5423 pci_set_master(pci_dev);
5424
5425 err = pci_request_regions(pci_dev, DRV_NAME);
5426 if (err < 0)
5427 goto out_disable;
5428
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005429 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005430 np->register_size = NV_PCI_REGSZ_VER3;
5431 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005432 np->register_size = NV_PCI_REGSZ_VER2;
5433 else
5434 np->register_size = NV_PCI_REGSZ_VER1;
5435
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 err = -EINVAL;
5437 addr = 0;
5438 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005440 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 addr = pci_resource_start(pci_dev, i);
5442 break;
5443 }
5444 }
5445 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005446 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447 goto out_relreg;
5448 }
5449
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005450 /* copy of driver data */
5451 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005452 /* copy of device id */
5453 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005454
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005456 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5457 /* packet format 3: supports 40-bit addressing */
5458 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005459 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005460 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005461 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005462 dev_info(&pci_dev->dev,
5463 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005464 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005465 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005466 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005467 dev_info(&pci_dev->dev,
5468 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005469 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005470 }
Manfred Spraulee733622005-07-31 18:32:26 +02005471 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5472 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005474 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005475 } else {
5476 /* original packet format */
5477 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005478 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005479 }
Manfred Spraulee733622005-07-31 18:32:26 +02005480
5481 np->pkt_limit = NV_PKTLIMIT_1;
5482 if (id->driver_data & DEV_HAS_LARGEDESC)
5483 np->pkt_limit = NV_PKTLIMIT_2;
5484
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005485 if (id->driver_data & DEV_HAS_CHECKSUM) {
5486 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005487 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5488 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005489 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005490
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005491 np->vlanctl_bits = 0;
5492 if (id->driver_data & DEV_HAS_VLAN) {
5493 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005494 dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005495 }
5496
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005497 dev->features |= dev->hw_features;
5498
Sanjay Hortikare19df762011-11-11 16:11:21 +00005499 /* Add loopback capability to the device. */
5500 dev->hw_features |= NETIF_F_LOOPBACK;
5501
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005502 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005503 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5504 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5505 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005506 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005507 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005508
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005510 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005511 if (!np->base)
5512 goto out_relreg;
5513 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005514
Linus Torvalds1da177e2005-04-16 15:20:36 -07005515 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005516
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005517 np->rx_ring_size = RX_RING_DEFAULT;
5518 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005519
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005520 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005521 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005522 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005523 &np->ring_addr);
5524 if (!np->rx_ring.orig)
5525 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005526 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005527 } else {
5528 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005529 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005530 &np->ring_addr);
5531 if (!np->rx_ring.ex)
5532 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005533 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005534 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005535 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5536 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005537 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005538 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005540 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005541 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005542 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005543 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005544
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005545 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5548
5549 pci_set_drvdata(pci_dev, dev);
5550
5551 /* read the mac address */
5552 base = get_hwbase(dev);
5553 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5554 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5555
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005556 /* check the workaround bit for correct mac address order */
5557 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005558 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005559 /* mac address is already in correct order */
5560 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5561 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5562 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5563 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5564 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5565 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005566 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5567 /* mac address is already in correct order */
5568 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5569 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5570 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5571 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5572 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5573 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5574 /*
5575 * Set orig mac address back to the reversed version.
5576 * This flag will be cleared during low power transition.
5577 * Therefore, we should always put back the reversed address.
5578 */
5579 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5580 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5581 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005582 } else {
5583 /* need to reverse mac address to correct order */
5584 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5585 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5586 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5587 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5588 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5589 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005590 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005591 dev_dbg(&pci_dev->dev,
5592 "%s: set workaround bit for reversed mac addr\n",
5593 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005594 }
John W. Linvillec704b852005-09-12 10:48:56 -04005595 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005596
John W. Linvillec704b852005-09-12 10:48:56 -04005597 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598 /*
5599 * Bad mac address. At least one bios sets the mac address
5600 * to 01:23:45:67:89:ab
5601 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005602 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005603 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005604 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005605 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005606 dev_err(&pci_dev->dev,
5607 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005608 }
5609
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005610 /* set mac address */
5611 nv_copy_mac_to_hw(dev);
5612
Linus Torvalds1da177e2005-04-16 15:20:36 -07005613 /* disable WOL */
5614 writel(0, base + NvRegWakeUpFlags);
5615 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005616 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005618 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005619
5620 /* take phy and nic out of low power mode */
5621 powerstate = readl(base + NvRegPowerState2);
5622 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005623 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005624 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005625 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5626 writel(powerstate, base + NvRegPowerState2);
5627 }
5628
Szymon Janc78aea4f2010-11-27 08:39:43 +00005629 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005630 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005631 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005632 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005633
5634 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005635 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005636 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005637
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005638 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5639 /* msix has had reported issues when modifying irqmask
5640 as in the case of napi, therefore, disable for now
5641 */
David S. Miller0a127612010-05-03 23:33:05 -07005642#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005643 np->msi_flags |= NV_MSI_X_CAPABLE;
5644#endif
5645 }
5646
5647 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005648 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005649 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5650 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005651 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5652 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5653 /* start off in throughput mode */
5654 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5655 /* remove support for msix mode */
5656 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5657 } else {
5658 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5659 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5660 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5661 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005662 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005663
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 if (id->driver_data & DEV_NEED_TIMERIRQ)
5665 np->irqmask |= NVREG_IRQ_TIMER;
5666 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 np->need_linktimer = 1;
5668 np->link_timeout = jiffies + LINK_TIMEOUT;
5669 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670 np->need_linktimer = 0;
5671 }
5672
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005673 /* Limit the number of tx's outstanding for hw bug */
5674 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5675 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005676 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005677 pci_dev->revision >= 0xA2)
5678 np->tx_limit = 0;
5679 }
5680
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005681 /* clear phy state and temporarily halt phy interrupts */
5682 writel(0, base + NvRegMIIMask);
5683 phystate = readl(base + NvRegAdapterControl);
5684 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5685 phystate_orig = 1;
5686 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5687 writel(phystate, base + NvRegAdapterControl);
5688 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005689 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005690
5691 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005692 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005693 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5694 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5695 nv_mgmt_acquire_sema(dev) &&
5696 nv_mgmt_get_version(dev)) {
5697 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005698 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005699 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005700 /* management unit setup the phy already? */
5701 if (np->mac_in_use &&
5702 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5703 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5704 /* phy is inited by mgmt unit */
5705 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005706 } else {
5707 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005708 }
5709 }
5710 }
5711
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005713 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005715 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005716
5717 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005718 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 spin_unlock_irq(&np->lock);
5720 if (id1 < 0 || id1 == 0xffff)
5721 continue;
5722 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005723 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724 spin_unlock_irq(&np->lock);
5725 if (id2 < 0 || id2 == 0xffff)
5726 continue;
5727
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005728 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005729 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5730 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005731 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005733
5734 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5735 if (np->phy_oui == PHY_OUI_REALTEK2)
5736 np->phy_oui = PHY_OUI_REALTEK;
5737 /* Setup phy revision for Realtek */
5738 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5739 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5740
Linus Torvalds1da177e2005-04-16 15:20:36 -07005741 break;
5742 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005743 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005744 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005745 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005746 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005747
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005748 if (!phyinitialized) {
5749 /* reset it */
5750 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005751 } else {
5752 /* see if it is a gigabit phy */
5753 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005754 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005755 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757
5758 /* set default link speed settings */
5759 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5760 np->duplex = 0;
5761 np->autoneg = 1;
5762
5763 err = register_netdev(dev);
5764 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005765 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005766 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005767 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005768
David S. Miller823dcd22011-08-20 10:39:12 -07005769 if (id->driver_data & DEV_HAS_VLAN)
5770 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005771
Ivan Vecera0d672e92011-02-15 02:08:39 +00005772 netif_carrier_off(dev);
5773
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005774 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5775 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005776
Sanjay Hortikare19df762011-11-11 16:11:21 +00005777 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005778 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5779 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005780 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005781 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005782 "vlan " : "",
Sanjay Hortikare19df762011-11-11 16:11:21 +00005783 dev->features & (NETIF_F_LOOPBACK) ?
5784 "loopback " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005785 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5786 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5787 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5788 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5789 np->need_linktimer ? "lnktim " : "",
5790 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5791 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5792 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793
5794 return 0;
5795
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005796out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005797 if (phystate_orig)
5798 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005800out_freering:
5801 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802out_unmap:
5803 iounmap(get_hwbase(dev));
5804out_relreg:
5805 pci_release_regions(pci_dev);
5806out_disable:
5807 pci_disable_device(pci_dev);
5808out_free:
5809 free_netdev(dev);
5810out:
5811 return err;
5812}
5813
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005814static void nv_restore_phy(struct net_device *dev)
5815{
5816 struct fe_priv *np = netdev_priv(dev);
5817 u16 phy_reserved, mii_control;
5818
5819 if (np->phy_oui == PHY_OUI_REALTEK &&
5820 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5821 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5822 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5823 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5824 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5825 phy_reserved |= PHY_REALTEK_INIT8;
5826 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5827 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5828
5829 /* restart auto negotiation */
5830 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5831 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5832 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5833 }
5834}
5835
Yinghai Luf55c21f2008-09-13 13:10:31 -07005836static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837{
5838 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005839 struct fe_priv *np = netdev_priv(dev);
5840 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005841
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005842 /* special op: write back the misordered MAC address - otherwise
5843 * the next nv_probe would see a wrong address.
5844 */
5845 writel(np->orig_mac[0], base + NvRegMacAddrA);
5846 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005847 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5848 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005849}
5850
5851static void __devexit nv_remove(struct pci_dev *pci_dev)
5852{
5853 struct net_device *dev = pci_get_drvdata(pci_dev);
5854
5855 unregister_netdev(dev);
5856
5857 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005858
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005859 /* restore any phy related changes */
5860 nv_restore_phy(dev);
5861
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005862 nv_mgmt_release_sema(dev);
5863
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005865 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005866 iounmap(get_hwbase(dev));
5867 pci_release_regions(pci_dev);
5868 pci_disable_device(pci_dev);
5869 free_netdev(dev);
5870 pci_set_drvdata(pci_dev, NULL);
5871}
5872
Michel Lespinasse94252762011-03-06 16:14:50 +00005873#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005874static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005875{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005876 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005877 struct net_device *dev = pci_get_drvdata(pdev);
5878 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005879 u8 __iomem *base = get_hwbase(dev);
5880 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005881
Tobias Diedrich25d90812008-05-18 15:04:29 +02005882 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005883 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005884 nv_close(dev);
5885 }
Francois Romieua1893172006-10-10 14:33:27 -07005886 netif_device_detach(dev);
5887
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005888 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005889 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005890 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5891
Francois Romieua1893172006-10-10 14:33:27 -07005892 return 0;
5893}
5894
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005895static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005896{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005897 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005898 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005899 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005900 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005901 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005902
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005903 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005904 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005905 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005906
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005907 if (np->driver_data & DEV_NEED_MSI_FIX)
5908 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005909
Ed Swierk35a74332009-04-06 17:49:12 -07005910 /* restore phy state, including autoneg */
5911 phy_init(dev);
5912
Tobias Diedrich25d90812008-05-18 15:04:29 +02005913 netif_device_attach(dev);
5914 if (netif_running(dev)) {
5915 rc = nv_open(dev);
5916 nv_set_multicast(dev);
5917 }
Francois Romieua1893172006-10-10 14:33:27 -07005918 return rc;
5919}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005920
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005921static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5922#define NV_PM_OPS (&nv_pm_ops)
5923
Michel Lespinasse94252762011-03-06 16:14:50 +00005924#else
5925#define NV_PM_OPS NULL
5926#endif /* CONFIG_PM_SLEEP */
5927
5928#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005929static void nv_shutdown(struct pci_dev *pdev)
5930{
5931 struct net_device *dev = pci_get_drvdata(pdev);
5932 struct fe_priv *np = netdev_priv(dev);
5933
5934 if (netif_running(dev))
5935 nv_close(dev);
5936
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005937 /*
5938 * Restore the MAC so a kernel started by kexec won't get confused.
5939 * If we really go for poweroff, we must not restore the MAC,
5940 * otherwise the MAC for WOL will be reversed at least on some boards.
5941 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005942 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005943 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005944
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005945 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005946 /*
5947 * Apparently it is not possible to reinitialise from D3 hot,
5948 * only put the device into D3 if we really go for poweroff.
5949 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005950 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005951 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005952 pci_set_power_state(pdev, PCI_D3hot);
5953 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005954}
Francois Romieua1893172006-10-10 14:33:27 -07005955#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005956#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005957#endif /* CONFIG_PM */
5958
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005959static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005961 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005962 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963 },
5964 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005965 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005966 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967 },
5968 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005969 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005970 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971 },
5972 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005973 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005974 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975 },
5976 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005977 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005978 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979 },
5980 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005981 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005982 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005983 },
5984 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005985 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005986 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 },
5988 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005989 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005990 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991 },
5992 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005993 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005994 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 },
5996 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005997 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005998 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005999 },
6000 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006001 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006002 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006003 },
6004 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006005 PCI_DEVICE(0x10DE, 0x0268),
6006 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006008 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006009 PCI_DEVICE(0x10DE, 0x0269),
6010 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006011 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006012 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006013 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006014 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006015 },
6016 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006017 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006018 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006019 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006020 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006021 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006022 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006023 },
6024 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006025 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006026 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006027 },
6028 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006029 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006030 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006031 },
6032 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006033 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006034 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006035 },
6036 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006037 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006038 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006039 },
6040 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006041 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006042 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006043 },
6044 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006045 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006046 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006047 },
6048 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006049 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006050 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006051 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006052 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006053 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006054 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006055 },
6056 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006057 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006058 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006059 },
6060 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006061 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006062 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006063 },
6064 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006065 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006066 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006067 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006068 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006069 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006070 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006071 },
6072 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006073 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006074 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006075 },
6076 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006077 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006078 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006079 },
6080 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006081 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006082 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006083 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006084 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006085 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006086 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006087 },
6088 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006089 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006090 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006091 },
6092 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006093 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006094 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006095 },
6096 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006097 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006098 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006099 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006100 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006101 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006102 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006103 },
6104 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006105 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006106 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006107 },
6108 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006109 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006110 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006111 },
6112 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006113 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006114 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006115 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006116 { /* MCP89 Ethernet Controller */
6117 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006118 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006119 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120 {0,},
6121};
6122
6123static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006124 .name = DRV_NAME,
6125 .id_table = pci_tbl,
6126 .probe = nv_probe,
6127 .remove = __devexit_p(nv_remove),
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006128 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006129 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130};
6131
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132static int __init init_nic(void)
6133{
Jeff Garzik29917622006-08-19 17:48:59 -04006134 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135}
6136
6137static void __exit exit_nic(void)
6138{
6139 pci_unregister_driver(&driver);
6140}
6141
6142module_param(max_interrupt_work, int, 0);
6143MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006144module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006145MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006146module_param(poll_interval, int, 0);
6147MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006148module_param(msi, int, 0);
6149MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6150module_param(msix, int, 0);
6151MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6152module_param(dma_64bit, int, 0);
6153MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006154module_param(phy_cross, int, 0);
6155MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006156module_param(phy_power_down, int, 0);
6157MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006158
6159MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6160MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6161MODULE_LICENSE("GPL");
6162
6163MODULE_DEVICE_TABLE(pci, pci_tbl);
6164
6165module_init(init_nic);
6166module_exit(exit_nic);