blob: a87071d0ebfedcef4c925864e8ca80cdcd7a2c0b [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100676 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700677 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100678 * Description: this is the helper called by the physical abstraction layer
679 * drivers to communicate the phy link status. According the speed and duplex
680 * this driver can invoke registered glue-logic as well.
681 * It also invoke the eee initialization because it could happen when switch
682 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700683 */
684static void stmmac_adjust_link(struct net_device *dev)
685{
686 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200687 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700688 unsigned long flags;
689 int new_state = 0;
690 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
691
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100692 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 return;
694
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000698 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699
700 /* Now we make sure that we can be in full duplex mode.
701 * If not, we operate in half-duplex mode. */
702 if (phydev->duplex != priv->oldduplex) {
703 new_state = 1;
704 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000705 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000707 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708 priv->oldduplex = phydev->duplex;
709 }
710 /* Flow Control operation */
711 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500712 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 if (phydev->speed != priv->speed) {
716 new_state = 1;
717 switch (phydev->speed) {
718 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100719 if (priv->plat->has_gmac ||
720 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000722 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723 break;
724 case 100:
725 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100726 if (priv->plat->has_gmac ||
727 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 }
734 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000737 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 break;
739 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100740 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100741 "broken speed: %d\n", phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700742 break;
743 }
744
745 priv->speed = phydev->speed;
746 }
747
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000748 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749
750 if (!priv->oldlink) {
751 new_state = 1;
752 priv->oldlink = 1;
753 }
754 } else if (priv->oldlink) {
755 new_state = 1;
756 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100757 priv->speed = SPEED_UNKNOWN;
758 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700759 }
760
761 if (new_state && netif_msg_link(priv))
762 phy_print_status(phydev);
763
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100764 spin_unlock_irqrestore(&priv->lock, flags);
765
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200766 if (phydev->is_pseudo_fixed_link)
767 /* Stop PHY layer to call the hook to adjust the link in case
768 * of a switch is attached to the stmmac driver.
769 */
770 phydev->irq = PHY_IGNORE_INTERRUPT;
771 else
772 /* At this stage, init the EEE if supported.
773 * Never called in case of fixed_link.
774 */
775 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700776}
777
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000778/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100779 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000780 * @priv: driver private structure
781 * Description: this is to verify if the HW supports the PCS.
782 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
783 * configured for the TBI, RTBI, or SGMII PHY interface.
784 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000785static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
786{
787 int interface = priv->plat->interface;
788
789 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900790 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
791 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
792 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100794 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200795 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900796 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100797 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200798 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000799 }
800 }
801}
802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803/**
804 * stmmac_init_phy - PHY initialization
805 * @dev: net device structure
806 * Description: it initializes the driver's PHY state, and attaches the PHY
807 * to the mac driver.
808 * Return value:
809 * 0 on success
810 */
811static int stmmac_init_phy(struct net_device *dev)
812{
813 struct stmmac_priv *priv = netdev_priv(dev);
814 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000815 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000816 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000817 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000818 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100820 priv->speed = SPEED_UNKNOWN;
821 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700823 if (priv->plat->phy_node) {
824 phydev = of_phy_connect(dev, priv->plat->phy_node,
825 &stmmac_adjust_link, 0, interface);
826 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200827 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
828 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000829
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700830 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
831 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100832 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100833 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700835 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
836 interface);
837 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300839 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100840 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300841 if (!phydev)
842 return -ENODEV;
843
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 return PTR_ERR(phydev);
845 }
846
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000847 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000848 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000849 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200850 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000851 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
852 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000853
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854 /*
855 * Broken HW is sometimes missing the pull-up resistor on the
856 * MDIO line, which results in reads to non-existent devices returning
857 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
858 * device as well.
859 * Note: phydev->phy_id is the result of reading the UID PHY registers.
860 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700861 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700862 phy_disconnect(phydev);
863 return -ENODEV;
864 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100865
Florian Fainellic51e4242016-11-13 17:50:35 -0800866 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
867 * subsequent PHY polling, make sure we force a link transition if
868 * we have a UP/DOWN/UP transition
869 */
870 if (phydev->is_pseudo_fixed_link)
871 phydev->irq = PHY_POLL;
872
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100873 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 return 0;
875}
876
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000877static void stmmac_display_rings(struct stmmac_priv *priv)
878{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200879 void *head_rx, *head_tx;
880
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000881 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200882 head_rx = (void *)priv->dma_erx;
883 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000884 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200885 head_rx = (void *)priv->dma_rx;
886 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000887 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200888
889 /* Display Rx ring */
890 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
891 /* Display Tx ring */
892 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000893}
894
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000895static int stmmac_set_bfsize(int mtu, int bufsize)
896{
897 int ret = bufsize;
898
899 if (mtu >= BUF_SIZE_4KiB)
900 ret = BUF_SIZE_8KiB;
901 else if (mtu >= BUF_SIZE_2KiB)
902 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100903 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000904 ret = BUF_SIZE_2KiB;
905 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100906 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000907
908 return ret;
909}
910
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000911/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100912 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000913 * @priv: driver private structure
914 * Description: this function is called to clear the tx and rx descriptors
915 * in case of both basic and extended descriptors are used.
916 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000917static void stmmac_clear_descriptors(struct stmmac_priv *priv)
918{
919 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000920
921 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100922 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000923 if (priv->extend_desc)
924 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
925 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100926 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927 else
928 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
929 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100930 (i == DMA_RX_SIZE - 1));
931 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932 if (priv->extend_desc)
933 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
934 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100935 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000936 else
937 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
938 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100939 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000940}
941
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100942/**
943 * stmmac_init_rx_buffers - init the RX descriptor buffer.
944 * @priv: driver private structure
945 * @p: descriptor pointer
946 * @i: descriptor index
947 * @flags: gfp flag.
948 * Description: this function is called to allocate a receive buffer, perform
949 * the DMA mapping and init the descriptor.
950 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000951static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100952 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000953{
954 struct sk_buff *skb;
955
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530956 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200957 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100958 netdev_err(priv->dev,
959 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200960 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000961 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000962 priv->rx_skbuff[i] = skb;
963 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
964 priv->dma_buf_sz,
965 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200966 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100967 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200968 dev_kfree_skb_any(skb);
969 return -EINVAL;
970 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000971
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200972 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100973 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200974 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100975 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100977 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000978 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100979 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980
981 return 0;
982}
983
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200984static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
985{
986 if (priv->rx_skbuff[i]) {
987 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
988 priv->dma_buf_sz, DMA_FROM_DEVICE);
989 dev_kfree_skb_any(priv->rx_skbuff[i]);
990 }
991 priv->rx_skbuff[i] = NULL;
992}
993
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700994/**
995 * init_dma_desc_rings - init the RX/TX descriptor rings
996 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100997 * @flags: gfp flag.
998 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +0100999 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001000 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001001 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001002static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001003{
1004 int i;
1005 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001006 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001007 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001008
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001009 if (priv->hw->mode->set_16kib_bfsize)
1010 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001011
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001012 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001013 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001014
Vince Bridgers2618abb2014-01-20 05:39:01 -06001015 priv->dma_buf_sz = bfsize;
1016
LABBE Corentinb3e51062016-11-16 20:09:41 +01001017 netif_dbg(priv, probe, priv->dev,
1018 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1019 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001020
LABBE Corentinb3e51062016-11-16 20:09:41 +01001021 /* RX INITIALIZATION */
1022 netif_dbg(priv, probe, priv->dev,
1023 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1024
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001025 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001026 struct dma_desc *p;
1027 if (priv->extend_desc)
1028 p = &((priv->dma_erx + i)->basic);
1029 else
1030 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001031
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001032 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001033 if (ret)
1034 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001035
LABBE Corentinb3e51062016-11-16 20:09:41 +01001036 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1037 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1038 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001039 }
1040 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001041 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001042 buf_sz = bfsize;
1043
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001044 /* Setup the chained descriptor addresses */
1045 if (priv->mode == STMMAC_CHAIN_MODE) {
1046 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001047 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001048 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001049 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001050 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001051 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001052 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001053 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001054 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001055 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001056 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001058
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001059 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001060 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001061 struct dma_desc *p;
1062 if (priv->extend_desc)
1063 p = &((priv->dma_etx + i)->basic);
1064 else
1065 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001066
1067 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1068 p->des0 = 0;
1069 p->des1 = 0;
1070 p->des2 = 0;
1071 p->des3 = 0;
1072 } else {
1073 p->des2 = 0;
1074 }
1075
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001076 priv->tx_skbuff_dma[i].buf = 0;
1077 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001078 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001079 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001081 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001082
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001083 priv->dirty_tx = 0;
1084 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001085 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001086
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001088
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089 if (netif_msg_hw(priv))
1090 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001091
1092 return 0;
1093err_init_rx_buffers:
1094 while (--i >= 0)
1095 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001096 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001097}
1098
1099static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1100{
1101 int i;
1102
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001103 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001104 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001105}
1106
1107static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1108{
1109 int i;
1110
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001111 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001112 if (priv->tx_skbuff_dma[i].buf) {
1113 if (priv->tx_skbuff_dma[i].map_as_page)
1114 dma_unmap_page(priv->device,
1115 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001116 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001117 DMA_TO_DEVICE);
1118 else
1119 dma_unmap_single(priv->device,
1120 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001121 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001122 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001123 }
1124
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001125 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001126 dev_kfree_skb_any(priv->tx_skbuff[i]);
1127 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001128 priv->tx_skbuff_dma[i].buf = 0;
1129 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001130 }
1131 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001132}
1133
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134/**
1135 * alloc_dma_desc_resources - alloc TX/RX resources.
1136 * @priv: private structure
1137 * Description: according to which descriptor can be used (extend or basic)
1138 * this function allocates the resources for TX and RX paths. In case of
1139 * reception, for example, it pre-allocated the RX socket buffer in order to
1140 * allow zero-copy mechanism.
1141 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001142static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1143{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001144 int ret = -ENOMEM;
1145
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001146 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001147 GFP_KERNEL);
1148 if (!priv->rx_skbuff_dma)
1149 return -ENOMEM;
1150
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001151 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001152 GFP_KERNEL);
1153 if (!priv->rx_skbuff)
1154 goto err_rx_skbuff;
1155
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001156 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001157 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001158 GFP_KERNEL);
1159 if (!priv->tx_skbuff_dma)
1160 goto err_tx_skbuff_dma;
1161
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001162 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001163 GFP_KERNEL);
1164 if (!priv->tx_skbuff)
1165 goto err_tx_skbuff;
1166
1167 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001168 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001169 sizeof(struct
1170 dma_extended_desc),
1171 &priv->dma_rx_phy,
1172 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173 if (!priv->dma_erx)
1174 goto err_dma;
1175
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001176 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001177 sizeof(struct
1178 dma_extended_desc),
1179 &priv->dma_tx_phy,
1180 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001181 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001183 sizeof(struct dma_extended_desc),
1184 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001185 goto err_dma;
1186 }
1187 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001188 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001189 sizeof(struct dma_desc),
1190 &priv->dma_rx_phy,
1191 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001192 if (!priv->dma_rx)
1193 goto err_dma;
1194
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001195 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001196 sizeof(struct dma_desc),
1197 &priv->dma_tx_phy,
1198 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001199 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001200 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001201 sizeof(struct dma_desc),
1202 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001203 goto err_dma;
1204 }
1205 }
1206
1207 return 0;
1208
1209err_dma:
1210 kfree(priv->tx_skbuff);
1211err_tx_skbuff:
1212 kfree(priv->tx_skbuff_dma);
1213err_tx_skbuff_dma:
1214 kfree(priv->rx_skbuff);
1215err_rx_skbuff:
1216 kfree(priv->rx_skbuff_dma);
1217 return ret;
1218}
1219
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001220static void free_dma_desc_resources(struct stmmac_priv *priv)
1221{
1222 /* Release the DMA TX/RX socket buffers */
1223 dma_free_rx_skbufs(priv);
1224 dma_free_tx_skbufs(priv);
1225
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001226 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001227 if (!priv->extend_desc) {
1228 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001229 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001230 priv->dma_tx, priv->dma_tx_phy);
1231 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001232 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001233 priv->dma_rx, priv->dma_rx_phy);
1234 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001235 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001236 sizeof(struct dma_extended_desc),
1237 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001238 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001239 sizeof(struct dma_extended_desc),
1240 priv->dma_erx, priv->dma_rx_phy);
1241 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001242 kfree(priv->rx_skbuff_dma);
1243 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001244 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001245 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001246}
1247
1248/**
jpinto9eb12472016-12-28 12:57:48 +00001249 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1250 * @priv: driver private structure
1251 * Description: It is used for enabling the rx queues in the MAC
1252 */
1253static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1254{
1255 int rx_count = priv->dma_cap.number_rx_queues;
1256 int queue = 0;
1257
1258 /* If GMAC does not have multiple queues, then this is not necessary*/
1259 if (rx_count == 1)
1260 return;
1261
1262 /**
1263 * If the core is synthesized with multiple rx queues / multiple
1264 * dma channels, then rx queues will be disabled by default.
1265 * For now only rx queue 0 is enabled.
1266 */
1267 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1268}
1269
1270/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001272 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001273 * Description: it is used for configuring the DMA operation mode register in
1274 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 */
1276static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1277{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001278 int rxfifosz = priv->plat->rx_fifo_size;
1279
Sonic Zhange2a240c2013-08-28 18:55:39 +08001280 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001281 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001282 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001283 /*
1284 * In case of GMAC, SF mode can be enabled
1285 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001286 * 1) TX COE if actually supported
1287 * 2) There is no bugged Jumbo frame support
1288 * that needs to not insert csum in the TDES.
1289 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1291 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001292 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001293 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001294 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1295 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296}
1297
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001298/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001299 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001300 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001301 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001303static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304{
Beniamino Galvani38979572015-01-21 19:07:27 +01001305 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001306 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001308 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001309
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001310 priv->xstats.tx_clean++;
1311
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001312 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001314 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001315 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001316
1317 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001318 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001319 else
1320 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001321
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001322 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001323 &priv->xstats, p,
1324 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001325 /* Check if the descriptor is owned by the DMA */
1326 if (unlikely(status & tx_dma_own))
1327 break;
1328
1329 /* Just consider the last segment and ...*/
1330 if (likely(!(status & tx_not_ls))) {
1331 /* ... verify the status error condition */
1332 if (unlikely(status & tx_err)) {
1333 priv->dev->stats.tx_errors++;
1334 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001335 priv->dev->stats.tx_packets++;
1336 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001337 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001338 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001340
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001341 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1342 if (priv->tx_skbuff_dma[entry].map_as_page)
1343 dma_unmap_page(priv->device,
1344 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001345 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001346 DMA_TO_DEVICE);
1347 else
1348 dma_unmap_single(priv->device,
1349 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001350 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001351 DMA_TO_DEVICE);
1352 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001353 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001354 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001355 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001356
1357 if (priv->hw->mode->clean_desc3)
1358 priv->hw->mode->clean_desc3(priv, p);
1359
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001360 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001361 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001362
1363 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001364 pkts_compl++;
1365 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001366 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367 priv->tx_skbuff[entry] = NULL;
1368 }
1369
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001370 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001372 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001373 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001374 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001375
1376 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1377
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001379 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1380 netif_dbg(priv, tx_done, priv->dev,
1381 "%s: restart transmit\n", __func__);
1382 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001384
1385 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1386 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001387 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001388 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001389 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390}
1391
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001392static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001394 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395}
1396
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001397static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001399 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400}
1401
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001403 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001404 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001406 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407 */
1408static void stmmac_tx_err(struct stmmac_priv *priv)
1409{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001410 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411 netif_stop_queue(priv->dev);
1412
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001413 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001415 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001416 if (priv->extend_desc)
1417 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1418 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001419 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001420 else
1421 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1422 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001423 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424 priv->dirty_tx = 0;
1425 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001426 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001427 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428
1429 priv->dev->stats.tx_errors++;
1430 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431}
1432
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001433/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001434 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001435 * @priv: driver private structure
1436 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001437 * It calls the dwmac dma routine and schedule poll method in case of some
1438 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001439 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001440static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001441{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001442 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001443 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001445 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001446 if (likely((status & handle_rx)) || (status & handle_tx)) {
1447 if (likely(napi_schedule_prep(&priv->napi))) {
1448 stmmac_disable_dma_irq(priv);
1449 __napi_schedule(&priv->napi);
1450 }
1451 }
1452 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001453 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001454 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1455 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001457 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001458 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1459 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001460 else
1461 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001462 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001463 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001464 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001465 } else if (unlikely(status == tx_hard_error))
1466 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001467}
1468
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001469/**
1470 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1471 * @priv: driver private structure
1472 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1473 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001474static void stmmac_mmc_setup(struct stmmac_priv *priv)
1475{
1476 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001477 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001478
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001479 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1480 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001481 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001482 } else {
1483 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001484 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001485 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001486
1487 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001488
1489 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001490 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001491 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1492 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001493 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001494}
1495
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001496/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001497 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001498 * @priv: driver private structure
1499 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1501 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001502 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001503static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1504{
1505 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001506 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001507
1508 /* GMAC older than 3.50 has no extended descriptors */
1509 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001510 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001511 priv->extend_desc = 1;
1512 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001513 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001514
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515 priv->hw->desc = &enh_desc_ops;
1516 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001517 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001518 priv->hw->desc = &ndesc_ops;
1519 }
1520}
1521
1522/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001523 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001524 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001525 * Description:
1526 * new GMAC chip generations have a new register to indicate the
1527 * presence of the optional feature/functions.
1528 * This can be also used to override the value passed through the
1529 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001530 */
1531static int stmmac_get_hw_features(struct stmmac_priv *priv)
1532{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001533 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001534
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001535 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001536 priv->hw->dma->get_hw_feature(priv->ioaddr,
1537 &priv->dma_cap);
1538 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001539 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001540
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001541 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001542}
1543
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001544/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001545 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001546 * @priv: driver private structure
1547 * Description:
1548 * it is to verify if the MAC address is valid, in case of failures it
1549 * generates a random MAC address
1550 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001551static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1552{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001553 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001554 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001555 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001556 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001557 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001558 netdev_info(priv->dev, "device MAC address %pM\n",
1559 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001560 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001561}
1562
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001563/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001564 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001565 * @priv: driver private structure
1566 * Description:
1567 * It inits the DMA invoking the specific MAC/GMAC callback.
1568 * Some DMA parameters can be passed from the platform;
1569 * in case of these are not passed a default is kept for the MAC or GMAC.
1570 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001571static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1572{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001573 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001574 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001575
Niklas Cassela332e2f2016-12-07 15:20:05 +01001576 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1577 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001578 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001579 }
1580
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001581 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1582 atds = 1;
1583
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001584 ret = priv->hw->dma->reset(priv->ioaddr);
1585 if (ret) {
1586 dev_err(priv->device, "Failed to reset the dma\n");
1587 return ret;
1588 }
1589
Niklas Cassel50ca9032016-12-07 15:20:04 +01001590 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001591 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001592
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001593 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1594 priv->rx_tail_addr = priv->dma_rx_phy +
1595 (DMA_RX_SIZE * sizeof(struct dma_desc));
1596 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1597 STMMAC_CHAN0);
1598
1599 priv->tx_tail_addr = priv->dma_tx_phy +
1600 (DMA_TX_SIZE * sizeof(struct dma_desc));
1601 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1602 STMMAC_CHAN0);
1603 }
1604
1605 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001606 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1607
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001608 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001609}
1610
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001611/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001612 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001613 * @data: data pointer
1614 * Description:
1615 * This is the timer handler to directly invoke the stmmac_tx_clean.
1616 */
1617static void stmmac_tx_timer(unsigned long data)
1618{
1619 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1620
1621 stmmac_tx_clean(priv);
1622}
1623
1624/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001625 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001626 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001627 * Description:
1628 * This inits the transmit coalesce parameters: i.e. timer rate,
1629 * timer handler and default threshold used for enabling the
1630 * interrupt on completion bit.
1631 */
1632static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1633{
1634 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1635 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1636 init_timer(&priv->txtimer);
1637 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1638 priv->txtimer.data = (unsigned long)priv;
1639 priv->txtimer.function = stmmac_tx_timer;
1640 add_timer(&priv->txtimer);
1641}
1642
1643/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001644 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001645 * @dev : pointer to the device structure.
1646 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001647 * this is the main function to setup the HW in a usable state because the
1648 * dma engine is reset, the core registers are configured (e.g. AXI,
1649 * Checksum features, timers). The DMA is ready to start receiving and
1650 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001651 * Return value:
1652 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1653 * file on failure.
1654 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001655static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001656{
1657 struct stmmac_priv *priv = netdev_priv(dev);
1658 int ret;
1659
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001660 /* DMA initialization and SW reset */
1661 ret = stmmac_init_dma_engine(priv);
1662 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001663 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1664 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001665 return ret;
1666 }
1667
1668 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001669 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001670
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001671 /* PS and related bits will be programmed according to the speed */
1672 if (priv->hw->pcs) {
1673 int speed = priv->plat->mac_port_sel_speed;
1674
1675 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1676 (speed == SPEED_1000)) {
1677 priv->hw->ps = speed;
1678 } else {
1679 dev_warn(priv->device, "invalid port speed\n");
1680 priv->hw->ps = 0;
1681 }
1682 }
1683
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001684 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001685 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001686
jpinto9eb12472016-12-28 12:57:48 +00001687 /* Initialize MAC RX Queues */
1688 if (priv->hw->mac->rx_queue_enable)
1689 stmmac_mac_enable_rx_queues(priv);
1690
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001691 ret = priv->hw->mac->rx_ipc(priv->hw);
1692 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001693 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001694 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001695 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001696 }
1697
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001698 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001699 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1700 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1701 else
1702 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001703
1704 /* Set the HW DMA mode and the COE */
1705 stmmac_dma_operation_mode(priv);
1706
1707 stmmac_mmc_setup(priv);
1708
Huacai Chenfe1319292014-12-19 22:38:18 +08001709 if (init_ptp) {
1710 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001711 if (ret == -EOPNOTSUPP)
1712 netdev_warn(priv->dev, "PTP not supported by HW\n");
1713 else if (ret)
1714 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001715 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001716
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001717#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001718 ret = stmmac_init_fs(dev);
1719 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001720 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1721 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001722#endif
1723 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001724 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001725 priv->hw->dma->start_tx(priv->ioaddr);
1726 priv->hw->dma->start_rx(priv->ioaddr);
1727
1728 /* Dump DMA/MAC registers */
1729 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001730 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001731 priv->hw->dma->dump_regs(priv->ioaddr);
1732 }
1733 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1734
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001735 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1736 priv->rx_riwt = MAX_DMA_RIWT;
1737 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1738 }
1739
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001740 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001741 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001742
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001743 /* set TX ring length */
1744 if (priv->hw->dma->set_tx_ring_len)
1745 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1746 (DMA_TX_SIZE - 1));
1747 /* set RX ring length */
1748 if (priv->hw->dma->set_rx_ring_len)
1749 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1750 (DMA_RX_SIZE - 1));
1751 /* Enable TSO */
1752 if (priv->tso)
1753 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1754
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001755 return 0;
1756}
1757
1758/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001759 * stmmac_open - open entry point of the driver
1760 * @dev : pointer to the device structure.
1761 * Description:
1762 * This function is the open entry point of the driver.
1763 * Return value:
1764 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1765 * file on failure.
1766 */
1767static int stmmac_open(struct net_device *dev)
1768{
1769 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001770 int ret;
1771
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001772 stmmac_check_ether_addr(priv);
1773
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001774 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1775 priv->hw->pcs != STMMAC_PCS_TBI &&
1776 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001777 ret = stmmac_init_phy(dev);
1778 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001779 netdev_err(priv->dev,
1780 "%s: Cannot attach to PHY (error: %d)\n",
1781 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001782 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001783 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001784 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001785
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001786 /* Extra statistics */
1787 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1788 priv->xstats.threshold = tc;
1789
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001790 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001791 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001792
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001793 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001794 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001795 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1796 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001797 goto dma_desc_error;
1798 }
1799
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001800 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1801 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001802 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1803 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001804 goto init_error;
1805 }
1806
Huacai Chenfe1319292014-12-19 22:38:18 +08001807 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001808 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001809 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001810 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811 }
1812
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001813 stmmac_init_tx_coalesce(priv);
1814
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001815 if (dev->phydev)
1816 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001818 /* Request the IRQ lines */
1819 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001820 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001821 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001822 netdev_err(priv->dev,
1823 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1824 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001825 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001826 }
1827
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001828 /* Request the Wake IRQ in case of another line is used for WoL */
1829 if (priv->wol_irq != dev->irq) {
1830 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1831 IRQF_SHARED, dev->name, dev);
1832 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001833 netdev_err(priv->dev,
1834 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1835 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001836 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001837 }
1838 }
1839
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001840 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001841 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001842 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1843 dev->name, dev);
1844 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001845 netdev_err(priv->dev,
1846 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1847 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001848 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001849 }
1850 }
1851
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001852 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001853 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001854
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001855 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001856
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001857lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001858 if (priv->wol_irq != dev->irq)
1859 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001860wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001861 free_irq(dev->irq, dev);
1862
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001863init_error:
1864 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001865dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001866 if (dev->phydev)
1867 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001868
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001869 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870}
1871
1872/**
1873 * stmmac_release - close entry point of the driver
1874 * @dev : device pointer.
1875 * Description:
1876 * This is the stop entry point of the driver.
1877 */
1878static int stmmac_release(struct net_device *dev)
1879{
1880 struct stmmac_priv *priv = netdev_priv(dev);
1881
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001882 if (priv->eee_enabled)
1883 del_timer_sync(&priv->eee_ctrl_timer);
1884
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001886 if (dev->phydev) {
1887 phy_stop(dev->phydev);
1888 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889 }
1890
1891 netif_stop_queue(dev);
1892
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001895 del_timer_sync(&priv->txtimer);
1896
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897 /* Free the IRQ lines */
1898 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001899 if (priv->wol_irq != dev->irq)
1900 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001901 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001902 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903
1904 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001905 priv->hw->dma->stop_tx(priv->ioaddr);
1906 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907
1908 /* Release and free the Rx/Tx resources */
1909 free_dma_desc_resources(priv);
1910
avisconti19449bf2010-10-25 18:58:14 +00001911 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001912 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
1914 netif_carrier_off(dev);
1915
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001916#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001917 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001918#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001920 stmmac_release_ptp(priv);
1921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922 return 0;
1923}
1924
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001926 * stmmac_tso_allocator - close entry point of the driver
1927 * @priv: driver private structure
1928 * @des: buffer start address
1929 * @total_len: total length to fill in descriptors
1930 * @last_segmant: condition for the last descriptor
1931 * Description:
1932 * This function fills descriptor and request new descriptors according to
1933 * buffer length to fill
1934 */
1935static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1936 int total_len, bool last_segment)
1937{
1938 struct dma_desc *desc;
1939 int tmp_len;
1940 u32 buff_size;
1941
1942 tmp_len = total_len;
1943
1944 while (tmp_len > 0) {
1945 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1946 desc = priv->dma_tx + priv->cur_tx;
1947
Michael Weiserf8be0d72016-11-14 18:58:05 +01001948 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001949 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1950 TSO_MAX_BUFF_SIZE : tmp_len;
1951
1952 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1953 0, 1,
1954 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1955 0, 0);
1956
1957 tmp_len -= TSO_MAX_BUFF_SIZE;
1958 }
1959}
1960
1961/**
1962 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1963 * @skb : the socket buffer
1964 * @dev : device pointer
1965 * Description: this is the transmit function that is called on TSO frames
1966 * (support available on GMAC4 and newer chips).
1967 * Diagram below show the ring programming in case of TSO frames:
1968 *
1969 * First Descriptor
1970 * --------
1971 * | DES0 |---> buffer1 = L2/L3/L4 header
1972 * | DES1 |---> TCP Payload (can continue on next descr...)
1973 * | DES2 |---> buffer 1 and 2 len
1974 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1975 * --------
1976 * |
1977 * ...
1978 * |
1979 * --------
1980 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1981 * | DES1 | --|
1982 * | DES2 | --> buffer 1 and 2 len
1983 * | DES3 |
1984 * --------
1985 *
1986 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1987 */
1988static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1989{
1990 u32 pay_len, mss;
1991 int tmp_pay_len = 0;
1992 struct stmmac_priv *priv = netdev_priv(dev);
1993 int nfrags = skb_shinfo(skb)->nr_frags;
1994 unsigned int first_entry, des;
1995 struct dma_desc *desc, *first, *mss_desc = NULL;
1996 u8 proto_hdr_len;
1997 int i;
1998
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001999 /* Compute header lengths */
2000 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2001
2002 /* Desc availability based on threshold should be enough safe */
2003 if (unlikely(stmmac_tx_avail(priv) <
2004 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2005 if (!netif_queue_stopped(dev)) {
2006 netif_stop_queue(dev);
2007 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002008 netdev_err(priv->dev,
2009 "%s: Tx Ring full when queue awake\n",
2010 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002011 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002012 return NETDEV_TX_BUSY;
2013 }
2014
2015 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2016
2017 mss = skb_shinfo(skb)->gso_size;
2018
2019 /* set new MSS value if needed */
2020 if (mss != priv->mss) {
2021 mss_desc = priv->dma_tx + priv->cur_tx;
2022 priv->hw->desc->set_mss(mss_desc, mss);
2023 priv->mss = mss;
2024 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2025 }
2026
2027 if (netif_msg_tx_queued(priv)) {
2028 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2029 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2030 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2031 skb->data_len);
2032 }
2033
2034 first_entry = priv->cur_tx;
2035
2036 desc = priv->dma_tx + first_entry;
2037 first = desc;
2038
2039 /* first descriptor: fill Headers on Buf1 */
2040 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2041 DMA_TO_DEVICE);
2042 if (dma_mapping_error(priv->device, des))
2043 goto dma_map_err;
2044
2045 priv->tx_skbuff_dma[first_entry].buf = des;
2046 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2047 priv->tx_skbuff[first_entry] = skb;
2048
Michael Weiserf8be0d72016-11-14 18:58:05 +01002049 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002050
2051 /* Fill start of payload in buff2 of first descriptor */
2052 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002053 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002054
2055 /* If needed take extra descriptors to fill the remaining payload */
2056 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2057
2058 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2059
2060 /* Prepare fragments */
2061 for (i = 0; i < nfrags; i++) {
2062 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2063
2064 des = skb_frag_dma_map(priv->device, frag, 0,
2065 skb_frag_size(frag),
2066 DMA_TO_DEVICE);
2067
2068 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2069 (i == nfrags - 1));
2070
2071 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2072 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2073 priv->tx_skbuff[priv->cur_tx] = NULL;
2074 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2075 }
2076
2077 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2078
2079 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2080
2081 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002082 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2083 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002084 netif_stop_queue(dev);
2085 }
2086
2087 dev->stats.tx_bytes += skb->len;
2088 priv->xstats.tx_tso_frames++;
2089 priv->xstats.tx_tso_nfrags += nfrags;
2090
2091 /* Manage tx mitigation */
2092 priv->tx_count_frames += nfrags + 1;
2093 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2094 mod_timer(&priv->txtimer,
2095 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2096 } else {
2097 priv->tx_count_frames = 0;
2098 priv->hw->desc->set_tx_ic(desc);
2099 priv->xstats.tx_set_ic_bit++;
2100 }
2101
2102 if (!priv->hwts_tx_en)
2103 skb_tx_timestamp(skb);
2104
2105 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2106 priv->hwts_tx_en)) {
2107 /* declare that device is doing timestamping */
2108 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2109 priv->hw->desc->enable_tx_timestamp(first);
2110 }
2111
2112 /* Complete the first descriptor before granting the DMA */
2113 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2114 proto_hdr_len,
2115 pay_len,
2116 1, priv->tx_skbuff_dma[first_entry].last_segment,
2117 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2118
2119 /* If context desc is used to change MSS */
2120 if (mss_desc)
2121 priv->hw->desc->set_tx_owner(mss_desc);
2122
2123 /* The own bit must be the latest setting done when prepare the
2124 * descriptor and then barrier is needed to make sure that
2125 * all is coherent before granting the DMA engine.
2126 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002127 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002128
2129 if (netif_msg_pktdata(priv)) {
2130 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2131 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2132 priv->cur_tx, first, nfrags);
2133
2134 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2135 0);
2136
2137 pr_info(">>> frame to be transmitted: ");
2138 print_pkt(skb->data, skb_headlen(skb));
2139 }
2140
2141 netdev_sent_queue(dev, skb->len);
2142
2143 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2144 STMMAC_CHAN0);
2145
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002146 return NETDEV_TX_OK;
2147
2148dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002149 dev_err(priv->device, "Tx dma map failed\n");
2150 dev_kfree_skb(skb);
2151 priv->dev->stats.tx_dropped++;
2152 return NETDEV_TX_OK;
2153}
2154
2155/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002156 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002157 * @skb : the socket buffer
2158 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002159 * Description : this is the tx entry point of the driver.
2160 * It programs the chain or the ring and supports oversized frames
2161 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002162 */
2163static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2164{
2165 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002166 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002167 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002168 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002169 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002170 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002171 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002172 unsigned int des;
2173
2174 /* Manage oversized TCP frames for GMAC4 device */
2175 if (skb_is_gso(skb) && priv->tso) {
2176 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2177 return stmmac_tso_xmit(skb, dev);
2178 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002179
2180 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2181 if (!netif_queue_stopped(dev)) {
2182 netif_stop_queue(dev);
2183 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002184 netdev_err(priv->dev,
2185 "%s: Tx Ring full when queue awake\n",
2186 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002187 }
2188 return NETDEV_TX_BUSY;
2189 }
2190
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002191 if (priv->tx_path_in_lpi_mode)
2192 stmmac_disable_eee_mode(priv);
2193
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002194 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002195 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002196
Michał Mirosław5e982f32011-04-09 02:46:55 +00002197 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002198
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002199 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002200 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002201 else
2202 desc = priv->dma_tx + entry;
2203
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002204 first = desc;
2205
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002206 priv->tx_skbuff[first_entry] = skb;
2207
2208 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002209 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002210 if (enh_desc)
2211 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2212
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002213 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2214 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002215 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002216 if (unlikely(entry < 0))
2217 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002218 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219
2220 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002221 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2222 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002223 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002224
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002225 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2226
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002227 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002228 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002229 else
2230 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002231
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002232 des = skb_frag_dma_map(priv->device, frag, 0, len,
2233 DMA_TO_DEVICE);
2234 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002235 goto dma_map_err; /* should reuse desc w/o issues */
2236
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002237 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002238
Michael Weiserf8be0d72016-11-14 18:58:05 +01002239 priv->tx_skbuff_dma[entry].buf = des;
2240 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2241 desc->des0 = cpu_to_le32(des);
2242 else
2243 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002244
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002245 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002246 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002247 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2248
2249 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002250 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002251 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252 }
2253
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002254 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2255
2256 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002257
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002259 void *tx_head;
2260
LABBE Corentin38ddc592016-11-16 20:09:39 +01002261 netdev_dbg(priv->dev,
2262 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2263 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2264 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002265
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002266 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002267 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002268 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002269 tx_head = (void *)priv->dma_tx;
2270
2271 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002272
LABBE Corentin38ddc592016-11-16 20:09:39 +01002273 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002274 print_pkt(skb->data, skb->len);
2275 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002276
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002277 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002278 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2279 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280 netif_stop_queue(dev);
2281 }
2282
2283 dev->stats.tx_bytes += skb->len;
2284
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002285 /* According to the coalesce parameter the IC bit for the latest
2286 * segment is reset and the timer re-started to clean the tx status.
2287 * This approach takes care about the fragments: desc is the first
2288 * element in case of no SG.
2289 */
2290 priv->tx_count_frames += nfrags + 1;
2291 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2292 mod_timer(&priv->txtimer,
2293 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2294 } else {
2295 priv->tx_count_frames = 0;
2296 priv->hw->desc->set_tx_ic(desc);
2297 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002298 }
2299
2300 if (!priv->hwts_tx_en)
2301 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002302
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002303 /* Ready to fill the first descriptor and set the OWN bit w/o any
2304 * problems because all the descriptors are actually ready to be
2305 * passed to the DMA engine.
2306 */
2307 if (likely(!is_jumbo)) {
2308 bool last_segment = (nfrags == 0);
2309
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002310 des = dma_map_single(priv->device, skb->data,
2311 nopaged_len, DMA_TO_DEVICE);
2312 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002313 goto dma_map_err;
2314
Michael Weiserf8be0d72016-11-14 18:58:05 +01002315 priv->tx_skbuff_dma[first_entry].buf = des;
2316 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2317 first->des0 = cpu_to_le32(des);
2318 else
2319 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002320
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002321 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2322 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2323
2324 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2325 priv->hwts_tx_en)) {
2326 /* declare that device is doing timestamping */
2327 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2328 priv->hw->desc->enable_tx_timestamp(first);
2329 }
2330
2331 /* Prepare the first descriptor setting the OWN bit too */
2332 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2333 csum_insertion, priv->mode, 1,
2334 last_segment);
2335
2336 /* The own bit must be the latest setting done when prepare the
2337 * descriptor and then barrier is needed to make sure that
2338 * all is coherent before granting the DMA engine.
2339 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002340 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002341 }
2342
Beniamino Galvani38979572015-01-21 19:07:27 +01002343 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002344
2345 if (priv->synopsys_id < DWMAC_CORE_4_00)
2346 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2347 else
2348 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2349 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002350
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002351 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002352
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002353dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002354 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002355 dev_kfree_skb(skb);
2356 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002357 return NETDEV_TX_OK;
2358}
2359
Vince Bridgersb9381982014-01-14 13:42:05 -06002360static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2361{
2362 struct ethhdr *ehdr;
2363 u16 vlanid;
2364
2365 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2366 NETIF_F_HW_VLAN_CTAG_RX &&
2367 !__vlan_get_tag(skb, &vlanid)) {
2368 /* pop the vlan tag */
2369 ehdr = (struct ethhdr *)skb->data;
2370 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2371 skb_pull(skb, VLAN_HLEN);
2372 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2373 }
2374}
2375
2376
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002377static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2378{
2379 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2380 return 0;
2381
2382 return 1;
2383}
2384
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002385/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002386 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002387 * @priv: driver private structure
2388 * Description : this is to reallocate the skb for the reception process
2389 * that is based on zero-copy.
2390 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002391static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2392{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002393 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002394 unsigned int entry = priv->dirty_rx;
2395 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002396
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002397 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002398 struct dma_desc *p;
2399
2400 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002401 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002402 else
2403 p = priv->dma_rx + entry;
2404
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002405 if (likely(priv->rx_skbuff[entry] == NULL)) {
2406 struct sk_buff *skb;
2407
Eric Dumazetacb600d2012-10-05 06:23:55 +00002408 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002409 if (unlikely(!skb)) {
2410 /* so for a while no zero-copy! */
2411 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2412 if (unlikely(net_ratelimit()))
2413 dev_err(priv->device,
2414 "fail to alloc skb entry %d\n",
2415 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002416 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002417 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002418
2419 priv->rx_skbuff[entry] = skb;
2420 priv->rx_skbuff_dma[entry] =
2421 dma_map_single(priv->device, skb->data, bfsize,
2422 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002423 if (dma_mapping_error(priv->device,
2424 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002425 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002426 dev_kfree_skb(skb);
2427 break;
2428 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002429
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002430 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002431 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002432 p->des1 = 0;
2433 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002434 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002435 }
2436 if (priv->hw->mode->refill_desc3)
2437 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002438
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002439 if (priv->rx_zeroc_thresh > 0)
2440 priv->rx_zeroc_thresh--;
2441
LABBE Corentinb3e51062016-11-16 20:09:41 +01002442 netif_dbg(priv, rx_status, priv->dev,
2443 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002444 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002445 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002446
2447 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2448 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2449 else
2450 priv->hw->desc->set_rx_owner(p);
2451
Pavel Machekad688cd2016-12-18 21:38:12 +01002452 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002453
2454 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002455 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002456 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002457}
2458
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002459/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002460 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002461 * @priv: driver private structure
2462 * @limit: napi bugget.
2463 * Description : this the function called by the napi poll method.
2464 * It gets all the frames inside the ring.
2465 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002466static int stmmac_rx(struct stmmac_priv *priv, int limit)
2467{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002468 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002469 unsigned int next_entry;
2470 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002471 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002472
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002473 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002474 void *rx_head;
2475
LABBE Corentin38ddc592016-11-16 20:09:39 +01002476 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002477 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002478 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002479 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002480 rx_head = (void *)priv->dma_rx;
2481
2482 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002483 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002484 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002485 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002486 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002487 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002488
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002489 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002490 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002491 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002492 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002493
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002494 /* read the status of the incoming frame */
2495 status = priv->hw->desc->rx_status(&priv->dev->stats,
2496 &priv->xstats, p);
2497 /* check if managed by the DMA otherwise go ahead */
2498 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002499 break;
2500
2501 count++;
2502
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002503 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2504 next_entry = priv->cur_rx;
2505
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002506 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002507 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002508 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002509 np = priv->dma_rx + next_entry;
2510
2511 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002512
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002513 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2514 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2515 &priv->xstats,
2516 priv->dma_erx +
2517 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002518 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002519 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002520 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002521 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002522 * with timestamp value, hence reinitialize
2523 * them in stmmac_rx_refill() function so that
2524 * device can reuse it.
2525 */
2526 priv->rx_skbuff[entry] = NULL;
2527 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002528 priv->rx_skbuff_dma[entry],
2529 priv->dma_buf_sz,
2530 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002531 }
2532 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002533 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002534 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002535 unsigned int des;
2536
2537 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002538 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002539 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002540 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002541
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002542 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2543
LABBE Corentin8d45e422017-02-08 09:31:08 +01002544 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002545 * (preallocated during init) then the packet is
2546 * ignored
2547 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002548 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002549 netdev_err(priv->dev,
2550 "len %d larger than size (%d)\n",
2551 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002552 priv->dev->stats.rx_length_errors++;
2553 break;
2554 }
2555
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002556 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002557 * Type frames (LLC/LLC-SNAP)
2558 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002559 if (unlikely(status != llc_snap))
2560 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002562 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002563 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2564 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002565 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002566 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2567 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002568 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002569
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002570 /* The zero-copy is always used for all the sizes
2571 * in case of GMAC4 because it needs
2572 * to refill the used descriptors, always.
2573 */
2574 if (unlikely(!priv->plat->has_gmac4 &&
2575 ((frame_len < priv->rx_copybreak) ||
2576 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002577 skb = netdev_alloc_skb_ip_align(priv->dev,
2578 frame_len);
2579 if (unlikely(!skb)) {
2580 if (net_ratelimit())
2581 dev_warn(priv->device,
2582 "packet dropped\n");
2583 priv->dev->stats.rx_dropped++;
2584 break;
2585 }
2586
2587 dma_sync_single_for_cpu(priv->device,
2588 priv->rx_skbuff_dma
2589 [entry], frame_len,
2590 DMA_FROM_DEVICE);
2591 skb_copy_to_linear_data(skb,
2592 priv->
2593 rx_skbuff[entry]->data,
2594 frame_len);
2595
2596 skb_put(skb, frame_len);
2597 dma_sync_single_for_device(priv->device,
2598 priv->rx_skbuff_dma
2599 [entry], frame_len,
2600 DMA_FROM_DEVICE);
2601 } else {
2602 skb = priv->rx_skbuff[entry];
2603 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002604 netdev_err(priv->dev,
2605 "%s: Inconsistent Rx chain\n",
2606 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002607 priv->dev->stats.rx_dropped++;
2608 break;
2609 }
2610 prefetch(skb->data - NET_IP_ALIGN);
2611 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002612 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002613
2614 skb_put(skb, frame_len);
2615 dma_unmap_single(priv->device,
2616 priv->rx_skbuff_dma[entry],
2617 priv->dma_buf_sz,
2618 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002622 netdev_dbg(priv->dev, "frame received (%dbytes)",
2623 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002624 print_pkt(skb->data, frame_len);
2625 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002626
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002627 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2628
Vince Bridgersb9381982014-01-14 13:42:05 -06002629 stmmac_rx_vlan(priv->dev, skb);
2630
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002631 skb->protocol = eth_type_trans(skb, priv->dev);
2632
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002633 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002634 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002635 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002636 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002637
2638 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002639
2640 priv->dev->stats.rx_packets++;
2641 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002642 }
2643 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002644 }
2645
2646 stmmac_rx_refill(priv);
2647
2648 priv->xstats.rx_pkt_n += count;
2649
2650 return count;
2651}
2652
2653/**
2654 * stmmac_poll - stmmac poll method (NAPI)
2655 * @napi : pointer to the napi structure.
2656 * @budget : maximum number of packets that the current CPU can receive from
2657 * all interfaces.
2658 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002659 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002660 */
2661static int stmmac_poll(struct napi_struct *napi, int budget)
2662{
2663 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2664 int work_done = 0;
2665
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002666 priv->xstats.napi_poll++;
2667 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002669 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002671 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002672 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002673 }
2674 return work_done;
2675}
2676
2677/**
2678 * stmmac_tx_timeout
2679 * @dev : Pointer to net device structure
2680 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002681 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002682 * netdev structure and arrange for the device to be reset to a sane state
2683 * in order to transmit a new packet.
2684 */
2685static void stmmac_tx_timeout(struct net_device *dev)
2686{
2687 struct stmmac_priv *priv = netdev_priv(dev);
2688
2689 /* Clear Tx resources and restart transmitting again */
2690 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002691}
2692
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002693/**
Jiri Pirko01789342011-08-16 06:29:00 +00002694 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002695 * @dev : pointer to the device structure
2696 * Description:
2697 * This function is a driver entry point which gets called by the kernel
2698 * whenever multicast addresses must be enabled/disabled.
2699 * Return value:
2700 * void.
2701 */
Jiri Pirko01789342011-08-16 06:29:00 +00002702static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002703{
2704 struct stmmac_priv *priv = netdev_priv(dev);
2705
Vince Bridgers3b57de92014-07-31 15:49:17 -05002706 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707}
2708
2709/**
2710 * stmmac_change_mtu - entry point to change MTU size for the device.
2711 * @dev : device pointer.
2712 * @new_mtu : the new MTU size for the device.
2713 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2714 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2715 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2716 * Return value:
2717 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2718 * file on failure.
2719 */
2720static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2721{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002722 struct stmmac_priv *priv = netdev_priv(dev);
2723
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002724 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002725 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002726 return -EBUSY;
2727 }
2728
Michał Mirosław5e982f32011-04-09 02:46:55 +00002729 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002730
Michał Mirosław5e982f32011-04-09 02:46:55 +00002731 netdev_update_features(dev);
2732
2733 return 0;
2734}
2735
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002736static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002737 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002738{
2739 struct stmmac_priv *priv = netdev_priv(dev);
2740
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002741 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002742 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002743
Michał Mirosław5e982f32011-04-09 02:46:55 +00002744 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002745 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002746
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002747 /* Some GMAC devices have a bugged Jumbo frame support that
2748 * needs to have the Tx COE disabled for oversized frames
2749 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01002750 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002751 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002752 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002753 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002754
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002755 /* Disable tso if asked by ethtool */
2756 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2757 if (features & NETIF_F_TSO)
2758 priv->tso = true;
2759 else
2760 priv->tso = false;
2761 }
2762
Michał Mirosław5e982f32011-04-09 02:46:55 +00002763 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002764}
2765
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002766static int stmmac_set_features(struct net_device *netdev,
2767 netdev_features_t features)
2768{
2769 struct stmmac_priv *priv = netdev_priv(netdev);
2770
2771 /* Keep the COE Type in case of csum is supporting */
2772 if (features & NETIF_F_RXCSUM)
2773 priv->hw->rx_csum = priv->plat->rx_coe;
2774 else
2775 priv->hw->rx_csum = 0;
2776 /* No check needed because rx_coe has been set before and it will be
2777 * fixed in case of issue.
2778 */
2779 priv->hw->mac->rx_ipc(priv->hw);
2780
2781 return 0;
2782}
2783
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002784/**
2785 * stmmac_interrupt - main ISR
2786 * @irq: interrupt number.
2787 * @dev_id: to pass the net device pointer.
2788 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002789 * It can call:
2790 * o DMA service routine (to manage incoming frame reception and transmission
2791 * status)
2792 * o Core interrupts to manage: remote wake-up, management counter, LPI
2793 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002794 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002795static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2796{
2797 struct net_device *dev = (struct net_device *)dev_id;
2798 struct stmmac_priv *priv = netdev_priv(dev);
2799
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002800 if (priv->irq_wake)
2801 pm_wakeup_event(priv->device, 0);
2802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002803 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002804 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002805 return IRQ_NONE;
2806 }
2807
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002808 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002810 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002811 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002812 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002813 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002814 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002815 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002816 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002817 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002818 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002819 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2820 priv->rx_tail_addr,
2821 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002822 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002823
2824 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002825 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002826 if (priv->xstats.pcs_link)
2827 netif_carrier_on(dev);
2828 else
2829 netif_carrier_off(dev);
2830 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002831 }
2832
2833 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002834 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002835
2836 return IRQ_HANDLED;
2837}
2838
2839#ifdef CONFIG_NET_POLL_CONTROLLER
2840/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002841 * to allow network I/O with interrupts disabled.
2842 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002843static void stmmac_poll_controller(struct net_device *dev)
2844{
2845 disable_irq(dev->irq);
2846 stmmac_interrupt(dev->irq, dev);
2847 enable_irq(dev->irq);
2848}
2849#endif
2850
2851/**
2852 * stmmac_ioctl - Entry point for the Ioctl
2853 * @dev: Device pointer.
2854 * @rq: An IOCTL specefic structure, that can contain a pointer to
2855 * a proprietary structure used to pass information to the driver.
2856 * @cmd: IOCTL command
2857 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002858 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002859 */
2860static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2861{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002862 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863
2864 if (!netif_running(dev))
2865 return -EINVAL;
2866
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002867 switch (cmd) {
2868 case SIOCGMIIPHY:
2869 case SIOCGMIIREG:
2870 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002871 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002872 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002873 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002874 break;
2875 case SIOCSHWTSTAMP:
2876 ret = stmmac_hwtstamp_ioctl(dev, rq);
2877 break;
2878 default:
2879 break;
2880 }
Richard Cochran28b04112010-07-17 08:48:55 +00002881
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002882 return ret;
2883}
2884
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002885#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002886static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002887
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002888static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002889 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002890{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002891 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002892 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2893 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002894
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002895 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002896 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002898 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002899 le32_to_cpu(ep->basic.des0),
2900 le32_to_cpu(ep->basic.des1),
2901 le32_to_cpu(ep->basic.des2),
2902 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002903 ep++;
2904 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002905 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002906 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002907 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2908 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002909 p++;
2910 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002911 seq_printf(seq, "\n");
2912 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002914
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002915static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2916{
2917 struct net_device *dev = seq->private;
2918 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002919
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002920 if (priv->extend_desc) {
2921 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002922 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002923 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002924 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002925 } else {
2926 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002927 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002928 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002929 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002930 }
2931
2932 return 0;
2933}
2934
2935static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2936{
2937 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2938}
2939
Pavel Machek22d3efe2016-11-28 12:55:59 +01002940/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2941
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002942static const struct file_operations stmmac_rings_status_fops = {
2943 .owner = THIS_MODULE,
2944 .open = stmmac_sysfs_ring_open,
2945 .read = seq_read,
2946 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002947 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002948};
2949
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002950static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2951{
2952 struct net_device *dev = seq->private;
2953 struct stmmac_priv *priv = netdev_priv(dev);
2954
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002955 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002956 seq_printf(seq, "DMA HW features not supported\n");
2957 return 0;
2958 }
2959
2960 seq_printf(seq, "==============================\n");
2961 seq_printf(seq, "\tDMA HW features\n");
2962 seq_printf(seq, "==============================\n");
2963
Pavel Machek22d3efe2016-11-28 12:55:59 +01002964 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002965 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002966 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002967 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002968 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002969 (priv->dma_cap.half_duplex) ? "Y" : "N");
2970 seq_printf(seq, "\tHash Filter: %s\n",
2971 (priv->dma_cap.hash_filter) ? "Y" : "N");
2972 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2973 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01002974 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002975 (priv->dma_cap.pcs) ? "Y" : "N");
2976 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2977 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2978 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2979 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2980 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2981 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2982 seq_printf(seq, "\tRMON module: %s\n",
2983 (priv->dma_cap.rmon) ? "Y" : "N");
2984 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2985 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002986 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002987 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002988 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002989 (priv->dma_cap.eee) ? "Y" : "N");
2990 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2991 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2992 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2994 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2995 (priv->dma_cap.rx_coe) ? "Y" : "N");
2996 } else {
2997 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2998 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2999 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3000 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3001 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003002 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3003 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3004 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3005 priv->dma_cap.number_rx_channel);
3006 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3007 priv->dma_cap.number_tx_channel);
3008 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3009 (priv->dma_cap.enh_desc) ? "Y" : "N");
3010
3011 return 0;
3012}
3013
3014static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3015{
3016 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3017}
3018
3019static const struct file_operations stmmac_dma_cap_fops = {
3020 .owner = THIS_MODULE,
3021 .open = stmmac_sysfs_dma_cap_open,
3022 .read = seq_read,
3023 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003024 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003025};
3026
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003027static int stmmac_init_fs(struct net_device *dev)
3028{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003029 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003030
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003031 /* Create per netdev entries */
3032 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3033
3034 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003035 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003036
3037 return -ENOMEM;
3038 }
3039
3040 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 priv->dbgfs_rings_status =
3042 debugfs_create_file("descriptors_status", S_IRUGO,
3043 priv->dbgfs_dir, dev,
3044 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003045
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003046 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003047 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003048 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003049
3050 return -ENOMEM;
3051 }
3052
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003053 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003054 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3055 priv->dbgfs_dir,
3056 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003057
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003058 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003059 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003060 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003061
3062 return -ENOMEM;
3063 }
3064
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003065 return 0;
3066}
3067
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003068static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003069{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003070 struct stmmac_priv *priv = netdev_priv(dev);
3071
3072 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003073}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003074#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003075
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003076static const struct net_device_ops stmmac_netdev_ops = {
3077 .ndo_open = stmmac_open,
3078 .ndo_start_xmit = stmmac_xmit,
3079 .ndo_stop = stmmac_release,
3080 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003081 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003082 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003083 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003084 .ndo_tx_timeout = stmmac_tx_timeout,
3085 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086#ifdef CONFIG_NET_POLL_CONTROLLER
3087 .ndo_poll_controller = stmmac_poll_controller,
3088#endif
3089 .ndo_set_mac_address = eth_mac_addr,
3090};
3091
3092/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003093 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003094 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003095 * Description: this function is to configure the MAC device according to
3096 * some platform parameters or the HW capability register. It prepares the
3097 * driver to use either ring or chain modes and to setup either enhanced or
3098 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003099 */
3100static int stmmac_hw_init(struct stmmac_priv *priv)
3101{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003102 struct mac_device_info *mac;
3103
3104 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003105 if (priv->plat->has_gmac) {
3106 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003107 mac = dwmac1000_setup(priv->ioaddr,
3108 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003109 priv->plat->unicast_filter_entries,
3110 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003111 } else if (priv->plat->has_gmac4) {
3112 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3113 mac = dwmac4_setup(priv->ioaddr,
3114 priv->plat->multicast_filter_bins,
3115 priv->plat->unicast_filter_entries,
3116 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003117 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003118 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003119 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003120 if (!mac)
3121 return -ENOMEM;
3122
3123 priv->hw = mac;
3124
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003125 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003126 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3127 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003128 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003129 if (chain_mode) {
3130 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003131 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003132 priv->mode = STMMAC_CHAIN_MODE;
3133 } else {
3134 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003135 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 priv->mode = STMMAC_RING_MODE;
3137 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003138 }
3139
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003140 /* Get the HW capability (new GMAC newer than 3.50a) */
3141 priv->hw_cap_support = stmmac_get_hw_features(priv);
3142 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003143 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003144
3145 /* We can override some gmac/dma configuration fields: e.g.
3146 * enh_desc, tx_coe (e.g. that are passed through the
3147 * platform) with the values from the HW capability
3148 * register (if supported).
3149 */
3150 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003151 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003152 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003153
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003154 /* TXCOE doesn't work in thresh DMA mode */
3155 if (priv->plat->force_thresh_dma_mode)
3156 priv->plat->tx_coe = 0;
3157 else
3158 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3159
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003160 /* In case of GMAC4 rx_coe is from HW cap register. */
3161 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003162
3163 if (priv->dma_cap.rx_coe_type2)
3164 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3165 else if (priv->dma_cap.rx_coe_type1)
3166 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3167
LABBE Corentin38ddc592016-11-16 20:09:39 +01003168 } else {
3169 dev_info(priv->device, "No HW DMA feature register supported\n");
3170 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003171
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003172 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3173 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3174 priv->hw->desc = &dwmac4_desc_ops;
3175 else
3176 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003177
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003178 if (priv->plat->rx_coe) {
3179 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003180 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003181 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003182 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003183 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003184 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003185 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003186
3187 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003188 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003189 device_set_wakeup_capable(priv->device, 1);
3190 }
3191
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003192 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003193 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003194
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003195 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003196}
3197
3198/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003199 * stmmac_dvr_probe
3200 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003201 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003202 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003203 * Description: this is the main probe function used to
3204 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003205 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003206 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003207 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003208int stmmac_dvr_probe(struct device *device,
3209 struct plat_stmmacenet_data *plat_dat,
3210 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211{
3212 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003213 struct net_device *ndev = NULL;
3214 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003215
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003216 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003217 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003218 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003220 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003221
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003222 priv = netdev_priv(ndev);
3223 priv->device = device;
3224 priv->dev = ndev;
3225
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003226 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003227 priv->pause = pause;
3228 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003229 priv->ioaddr = res->addr;
3230 priv->dev->base_addr = (unsigned long)res->addr;
3231
3232 priv->dev->irq = res->irq;
3233 priv->wol_irq = res->wol_irq;
3234 priv->lpi_irq = res->lpi_irq;
3235
3236 if (res->mac)
3237 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003238
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003239 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003240
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003241 /* Verify driver arguments */
3242 stmmac_verify_args();
3243
3244 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003245 * this needs to have multiple instances
3246 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003247 if ((phyaddr >= 0) && (phyaddr <= 31))
3248 priv->plat->phy_addr = phyaddr;
3249
jpintof573c0b2017-01-09 12:35:09 +00003250 if (priv->plat->stmmac_rst)
3251 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003252
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003253 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003254 ret = stmmac_hw_init(priv);
3255 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003256 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003257
3258 ndev->netdev_ops = &stmmac_netdev_ops;
3259
3260 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3261 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003262
3263 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3264 ndev->hw_features |= NETIF_F_TSO;
3265 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003266 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003267 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003268 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3269 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003270#ifdef STMMAC_VLAN_TAG_USED
3271 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003272 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003273#endif
3274 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3275
Jarod Wilson44770e12016-10-17 15:54:17 -04003276 /* MTU range: 46 - hw-specific max */
3277 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3278 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3279 ndev->max_mtu = JUMBO_LEN;
3280 else
3281 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003282 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3283 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3284 */
3285 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3286 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003287 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003288 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003289 dev_warn(priv->device,
3290 "%s: warning: maxmtu having invalid value (%d)\n",
3291 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003292
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003293 if (flow_ctrl)
3294 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3295
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003296 /* Rx Watchdog is available in the COREs newer than the 3.40.
3297 * In some case, for example on bugged HW this feature
3298 * has to be disable and this can be done by passing the
3299 * riwt_off field from the platform.
3300 */
3301 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3302 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003303 dev_info(priv->device,
3304 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003305 }
3306
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003307 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003308
Vlad Lunguf8e96162010-11-29 22:52:52 +00003309 spin_lock_init(&priv->lock);
3310
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003311 /* If a specific clk_csr value is passed from the platform
3312 * this means that the CSR Clock Range selection cannot be
3313 * changed at run-time and it is fixed. Viceversa the driver'll try to
3314 * set the MDC clock dynamically according to the csr actual
3315 * clock input.
3316 */
3317 if (!priv->plat->clk_csr)
3318 stmmac_clk_csr_set(priv);
3319 else
3320 priv->clk_csr = priv->plat->clk_csr;
3321
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003322 stmmac_check_pcs_mode(priv);
3323
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003324 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3325 priv->hw->pcs != STMMAC_PCS_TBI &&
3326 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003327 /* MDIO bus Registration */
3328 ret = stmmac_mdio_register(ndev);
3329 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003330 dev_err(priv->device,
3331 "%s: MDIO bus (id: %d) registration failed",
3332 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003333 goto error_mdio_register;
3334 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003335 }
3336
Florian Fainelli57016592016-12-27 18:23:06 -08003337 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003338 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003339 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3340 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003341 goto error_netdev_register;
3342 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343
Florian Fainelli57016592016-12-27 18:23:06 -08003344 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003345
Viresh Kumar6a81c262012-07-30 14:39:41 -07003346error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003347 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3348 priv->hw->pcs != STMMAC_PCS_TBI &&
3349 priv->hw->pcs != STMMAC_PCS_RTBI)
3350 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003352 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003353error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003354 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003355
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003356 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003357}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003358EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003359
3360/**
3361 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003362 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003364 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003365 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003366int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003368 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003369 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003370
LABBE Corentin38ddc592016-11-16 20:09:39 +01003371 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003372
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003373 priv->hw->dma->stop_rx(priv->ioaddr);
3374 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003375
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003376 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003377 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003379 if (priv->plat->stmmac_rst)
3380 reset_control_assert(priv->plat->stmmac_rst);
3381 clk_disable_unprepare(priv->plat->pclk);
3382 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003383 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3384 priv->hw->pcs != STMMAC_PCS_TBI &&
3385 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003386 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387 free_netdev(ndev);
3388
3389 return 0;
3390}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003391EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003392
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003393/**
3394 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003395 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003396 * Description: this is the function to suspend the device and it is called
3397 * by the platform driver to stop the network queue, release the resources,
3398 * program the PMT register (for WoL), clean and release driver resources.
3399 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003400int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003401{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003402 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003403 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003404 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003405
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003406 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003407 return 0;
3408
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003409 if (ndev->phydev)
3410 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003411
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003412 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003414 netif_device_detach(ndev);
3415 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003416
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003417 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003418
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003419 /* Stop TX/RX DMA */
3420 priv->hw->dma->stop_tx(priv->ioaddr);
3421 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003422
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003423 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003424 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003425 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003426 priv->irq_wake = 1;
3427 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003428 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003429 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003430 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003431 clk_disable(priv->plat->pclk);
3432 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003433 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003434 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003435
3436 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003437 priv->speed = SPEED_UNKNOWN;
3438 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439 return 0;
3440}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003441EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003442
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003443/**
3444 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003445 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003446 * Description: when resume this function is invoked to setup the DMA and CORE
3447 * in a usable state.
3448 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003449int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003450{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003451 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003452 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003453 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003455 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003456 return 0;
3457
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003458 /* Power Down bit, into the PM register, is cleared
3459 * automatically as soon as a magic packet or a Wake-up frame
3460 * is received. Anyway, it's better to manually clear
3461 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003462 * from another devices (e.g. serial console).
3463 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003464 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003465 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003466 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003467 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003468 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003469 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003470 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003471 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003472 clk_enable(priv->plat->stmmac_clk);
3473 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003474 /* reset the phy so that it's ready */
3475 if (priv->mii)
3476 stmmac_mdio_reset(priv->mii);
3477 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003478
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003479 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003481 spin_lock_irqsave(&priv->lock, flags);
3482
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003483 priv->cur_rx = 0;
3484 priv->dirty_rx = 0;
3485 priv->dirty_tx = 0;
3486 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003487 /* reset private mss value to force mss context settings at
3488 * next tso xmit (only used for gmac4).
3489 */
3490 priv->mss = 0;
3491
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003492 stmmac_clear_descriptors(priv);
3493
Huacai Chenfe1319292014-12-19 22:38:18 +08003494 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003495 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003496 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003497
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498 napi_enable(&priv->napi);
3499
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003500 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003502 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003503
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003504 if (ndev->phydev)
3505 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003506
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003507 return 0;
3508}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003509EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003510
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511#ifndef MODULE
3512static int __init stmmac_cmdline_opt(char *str)
3513{
3514 char *opt;
3515
3516 if (!str || !*str)
3517 return -EINVAL;
3518 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003519 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003520 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003521 goto err;
3522 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003523 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003524 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003525 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003526 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003527 goto err;
3528 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003529 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003530 goto err;
3531 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003532 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003533 goto err;
3534 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003535 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003536 goto err;
3537 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003538 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003539 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003540 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003541 if (kstrtoint(opt + 10, 0, &eee_timer))
3542 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003543 } else if (!strncmp(opt, "chain_mode:", 11)) {
3544 if (kstrtoint(opt + 11, 0, &chain_mode))
3545 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003546 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547 }
3548 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003549
3550err:
3551 pr_err("%s: ERROR broken module parameter conversion", __func__);
3552 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003553}
3554
3555__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003556#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003557
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003558static int __init stmmac_init(void)
3559{
3560#ifdef CONFIG_DEBUG_FS
3561 /* Create debugfs main directory if it doesn't exist yet */
3562 if (!stmmac_fs_dir) {
3563 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3564
3565 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3566 pr_err("ERROR %s, debugfs create directory failed\n",
3567 STMMAC_RESOURCE_NAME);
3568
3569 return -ENOMEM;
3570 }
3571 }
3572#endif
3573
3574 return 0;
3575}
3576
3577static void __exit stmmac_exit(void)
3578{
3579#ifdef CONFIG_DEBUG_FS
3580 debugfs_remove_recursive(stmmac_fs_dir);
3581#endif
3582}
3583
3584module_init(stmmac_init)
3585module_exit(stmmac_exit)
3586
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003587MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3588MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3589MODULE_LICENSE("GPL");