blob: f7664b956efff05df67b78f791377233d52c73e5 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100676 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700677 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100678 * Description: this is the helper called by the physical abstraction layer
679 * drivers to communicate the phy link status. According the speed and duplex
680 * this driver can invoke registered glue-logic as well.
681 * It also invoke the eee initialization because it could happen when switch
682 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700683 */
684static void stmmac_adjust_link(struct net_device *dev)
685{
686 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200687 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700688 unsigned long flags;
689 int new_state = 0;
690 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
691
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100692 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 return;
694
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000698 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699
700 /* Now we make sure that we can be in full duplex mode.
701 * If not, we operate in half-duplex mode. */
702 if (phydev->duplex != priv->oldduplex) {
703 new_state = 1;
704 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000705 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000707 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708 priv->oldduplex = phydev->duplex;
709 }
710 /* Flow Control operation */
711 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500712 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 if (phydev->speed != priv->speed) {
716 new_state = 1;
717 switch (phydev->speed) {
718 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100719 if (priv->plat->has_gmac ||
720 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000722 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700723 break;
724 case 100:
725 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100726 if (priv->plat->has_gmac ||
727 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 }
734 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000737 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 break;
739 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100740 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100741 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100742 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 break;
744 }
745
746 priv->speed = phydev->speed;
747 }
748
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000749 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750
751 if (!priv->oldlink) {
752 new_state = 1;
753 priv->oldlink = 1;
754 }
755 } else if (priv->oldlink) {
756 new_state = 1;
757 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100758 priv->speed = SPEED_UNKNOWN;
759 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700760 }
761
762 if (new_state && netif_msg_link(priv))
763 phy_print_status(phydev);
764
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100765 spin_unlock_irqrestore(&priv->lock, flags);
766
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200767 if (phydev->is_pseudo_fixed_link)
768 /* Stop PHY layer to call the hook to adjust the link in case
769 * of a switch is attached to the stmmac driver.
770 */
771 phydev->irq = PHY_IGNORE_INTERRUPT;
772 else
773 /* At this stage, init the EEE if supported.
774 * Never called in case of fixed_link.
775 */
776 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700777}
778
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000779/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100780 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000781 * @priv: driver private structure
782 * Description: this is to verify if the HW supports the PCS.
783 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
784 * configured for the TBI, RTBI, or SGMII PHY interface.
785 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000786static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
787{
788 int interface = priv->plat->interface;
789
790 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900791 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
792 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
794 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100795 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200796 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900797 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100798 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200799 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000800 }
801 }
802}
803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700804/**
805 * stmmac_init_phy - PHY initialization
806 * @dev: net device structure
807 * Description: it initializes the driver's PHY state, and attaches the PHY
808 * to the mac driver.
809 * Return value:
810 * 0 on success
811 */
812static int stmmac_init_phy(struct net_device *dev)
813{
814 struct stmmac_priv *priv = netdev_priv(dev);
815 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000816 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000817 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000818 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000819 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100821 priv->speed = SPEED_UNKNOWN;
822 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700824 if (priv->plat->phy_node) {
825 phydev = of_phy_connect(dev, priv->plat->phy_node,
826 &stmmac_adjust_link, 0, interface);
827 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200828 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
829 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000830
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700831 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
832 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100833 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100834 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700836 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
837 interface);
838 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300840 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100841 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300842 if (!phydev)
843 return -ENODEV;
844
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 return PTR_ERR(phydev);
846 }
847
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000848 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000849 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000850 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200851 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000852 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
853 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000854
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 /*
856 * Broken HW is sometimes missing the pull-up resistor on the
857 * MDIO line, which results in reads to non-existent devices returning
858 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
859 * device as well.
860 * Note: phydev->phy_id is the result of reading the UID PHY registers.
861 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700862 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863 phy_disconnect(phydev);
864 return -ENODEV;
865 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100866
Florian Fainellic51e4242016-11-13 17:50:35 -0800867 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
868 * subsequent PHY polling, make sure we force a link transition if
869 * we have a UP/DOWN/UP transition
870 */
871 if (phydev->is_pseudo_fixed_link)
872 phydev->irq = PHY_POLL;
873
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100874 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875 return 0;
876}
877
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000878static void stmmac_display_rings(struct stmmac_priv *priv)
879{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200880 void *head_rx, *head_tx;
881
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000882 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200883 head_rx = (void *)priv->dma_erx;
884 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000885 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200886 head_rx = (void *)priv->dma_rx;
887 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200889
890 /* Display Rx ring */
891 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
892 /* Display Tx ring */
893 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000894}
895
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000896static int stmmac_set_bfsize(int mtu, int bufsize)
897{
898 int ret = bufsize;
899
900 if (mtu >= BUF_SIZE_4KiB)
901 ret = BUF_SIZE_8KiB;
902 else if (mtu >= BUF_SIZE_2KiB)
903 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100904 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000905 ret = BUF_SIZE_2KiB;
906 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100907 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000908
909 return ret;
910}
911
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000912/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100913 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000914 * @priv: driver private structure
915 * Description: this function is called to clear the tx and rx descriptors
916 * in case of both basic and extended descriptors are used.
917 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000918static void stmmac_clear_descriptors(struct stmmac_priv *priv)
919{
920 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000921
922 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100923 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924 if (priv->extend_desc)
925 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
926 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100927 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000928 else
929 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
930 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100931 (i == DMA_RX_SIZE - 1));
932 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000933 if (priv->extend_desc)
934 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
935 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100936 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 else
938 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
939 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100940 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000941}
942
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100943/**
944 * stmmac_init_rx_buffers - init the RX descriptor buffer.
945 * @priv: driver private structure
946 * @p: descriptor pointer
947 * @i: descriptor index
948 * @flags: gfp flag.
949 * Description: this function is called to allocate a receive buffer, perform
950 * the DMA mapping and init the descriptor.
951 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000952static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100953 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954{
955 struct sk_buff *skb;
956
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530957 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200958 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100959 netdev_err(priv->dev,
960 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200961 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000962 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963 priv->rx_skbuff[i] = skb;
964 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
965 priv->dma_buf_sz,
966 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200967 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100968 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200969 dev_kfree_skb_any(skb);
970 return -EINVAL;
971 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200973 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100974 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200975 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100976 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000977
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100978 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100980 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981
982 return 0;
983}
984
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200985static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
986{
987 if (priv->rx_skbuff[i]) {
988 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
989 priv->dma_buf_sz, DMA_FROM_DEVICE);
990 dev_kfree_skb_any(priv->rx_skbuff[i]);
991 }
992 priv->rx_skbuff[i] = NULL;
993}
994
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700995/**
996 * init_dma_desc_rings - init the RX/TX descriptor rings
997 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100998 * @flags: gfp flag.
999 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +01001000 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001001 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001002 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001003static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001004{
1005 int i;
1006 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001007 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001008 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001009
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001010 if (priv->hw->mode->set_16kib_bfsize)
1011 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001012
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001013 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001014 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001015
Vince Bridgers2618abb2014-01-20 05:39:01 -06001016 priv->dma_buf_sz = bfsize;
1017
LABBE Corentinb3e51062016-11-16 20:09:41 +01001018 netif_dbg(priv, probe, priv->dev,
1019 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1020 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021
LABBE Corentinb3e51062016-11-16 20:09:41 +01001022 /* RX INITIALIZATION */
1023 netif_dbg(priv, probe, priv->dev,
1024 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1025
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001026 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001027 struct dma_desc *p;
1028 if (priv->extend_desc)
1029 p = &((priv->dma_erx + i)->basic);
1030 else
1031 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001032
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001033 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001034 if (ret)
1035 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001036
LABBE Corentinb3e51062016-11-16 20:09:41 +01001037 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1038 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1039 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001040 }
1041 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001042 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043 buf_sz = bfsize;
1044
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001045 /* Setup the chained descriptor addresses */
1046 if (priv->mode == STMMAC_CHAIN_MODE) {
1047 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001048 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001049 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001050 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001051 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001052 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001053 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001054 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001055 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001056 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001057 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001058 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001059
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001061 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001062 struct dma_desc *p;
1063 if (priv->extend_desc)
1064 p = &((priv->dma_etx + i)->basic);
1065 else
1066 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001067
1068 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1069 p->des0 = 0;
1070 p->des1 = 0;
1071 p->des2 = 0;
1072 p->des3 = 0;
1073 } else {
1074 p->des2 = 0;
1075 }
1076
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001077 priv->tx_skbuff_dma[i].buf = 0;
1078 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001079 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001080 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001081 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001082 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001084 priv->dirty_tx = 0;
1085 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001086 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001087
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001088 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001089
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001090 if (netif_msg_hw(priv))
1091 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001092
1093 return 0;
1094err_init_rx_buffers:
1095 while (--i >= 0)
1096 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001097 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001098}
1099
1100static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1101{
1102 int i;
1103
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001104 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001105 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001106}
1107
1108static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1109{
1110 int i;
1111
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001112 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001113 if (priv->tx_skbuff_dma[i].buf) {
1114 if (priv->tx_skbuff_dma[i].map_as_page)
1115 dma_unmap_page(priv->device,
1116 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001117 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001118 DMA_TO_DEVICE);
1119 else
1120 dma_unmap_single(priv->device,
1121 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001122 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001123 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001124 }
1125
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001126 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001127 dev_kfree_skb_any(priv->tx_skbuff[i]);
1128 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001129 priv->tx_skbuff_dma[i].buf = 0;
1130 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001131 }
1132 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001133}
1134
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001135/**
1136 * alloc_dma_desc_resources - alloc TX/RX resources.
1137 * @priv: private structure
1138 * Description: according to which descriptor can be used (extend or basic)
1139 * this function allocates the resources for TX and RX paths. In case of
1140 * reception, for example, it pre-allocated the RX socket buffer in order to
1141 * allow zero-copy mechanism.
1142 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001143static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1144{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001145 int ret = -ENOMEM;
1146
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001147 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001148 GFP_KERNEL);
1149 if (!priv->rx_skbuff_dma)
1150 return -ENOMEM;
1151
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001152 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001153 GFP_KERNEL);
1154 if (!priv->rx_skbuff)
1155 goto err_rx_skbuff;
1156
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001157 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001158 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001159 GFP_KERNEL);
1160 if (!priv->tx_skbuff_dma)
1161 goto err_tx_skbuff_dma;
1162
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001163 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001164 GFP_KERNEL);
1165 if (!priv->tx_skbuff)
1166 goto err_tx_skbuff;
1167
1168 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001169 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001170 sizeof(struct
1171 dma_extended_desc),
1172 &priv->dma_rx_phy,
1173 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001174 if (!priv->dma_erx)
1175 goto err_dma;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001178 sizeof(struct
1179 dma_extended_desc),
1180 &priv->dma_tx_phy,
1181 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001182 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001183 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001184 sizeof(struct dma_extended_desc),
1185 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001186 goto err_dma;
1187 }
1188 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001189 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001190 sizeof(struct dma_desc),
1191 &priv->dma_rx_phy,
1192 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001193 if (!priv->dma_rx)
1194 goto err_dma;
1195
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001196 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001197 sizeof(struct dma_desc),
1198 &priv->dma_tx_phy,
1199 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001200 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001201 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001202 sizeof(struct dma_desc),
1203 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001204 goto err_dma;
1205 }
1206 }
1207
1208 return 0;
1209
1210err_dma:
1211 kfree(priv->tx_skbuff);
1212err_tx_skbuff:
1213 kfree(priv->tx_skbuff_dma);
1214err_tx_skbuff_dma:
1215 kfree(priv->rx_skbuff);
1216err_rx_skbuff:
1217 kfree(priv->rx_skbuff_dma);
1218 return ret;
1219}
1220
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001221static void free_dma_desc_resources(struct stmmac_priv *priv)
1222{
1223 /* Release the DMA TX/RX socket buffers */
1224 dma_free_rx_skbufs(priv);
1225 dma_free_tx_skbufs(priv);
1226
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001227 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001228 if (!priv->extend_desc) {
1229 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001230 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001231 priv->dma_tx, priv->dma_tx_phy);
1232 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001233 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001234 priv->dma_rx, priv->dma_rx_phy);
1235 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001236 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001237 sizeof(struct dma_extended_desc),
1238 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001239 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001240 sizeof(struct dma_extended_desc),
1241 priv->dma_erx, priv->dma_rx_phy);
1242 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001243 kfree(priv->rx_skbuff_dma);
1244 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001245 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001246 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001247}
1248
1249/**
jpinto9eb12472016-12-28 12:57:48 +00001250 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1251 * @priv: driver private structure
1252 * Description: It is used for enabling the rx queues in the MAC
1253 */
1254static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1255{
1256 int rx_count = priv->dma_cap.number_rx_queues;
1257 int queue = 0;
1258
1259 /* If GMAC does not have multiple queues, then this is not necessary*/
1260 if (rx_count == 1)
1261 return;
1262
1263 /**
1264 * If the core is synthesized with multiple rx queues / multiple
1265 * dma channels, then rx queues will be disabled by default.
1266 * For now only rx queue 0 is enabled.
1267 */
1268 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1269}
1270
1271/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001273 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001274 * Description: it is used for configuring the DMA operation mode register in
1275 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 */
1277static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1278{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001279 int rxfifosz = priv->plat->rx_fifo_size;
1280
Sonic Zhange2a240c2013-08-28 18:55:39 +08001281 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001282 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001283 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001284 /*
1285 * In case of GMAC, SF mode can be enabled
1286 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001287 * 1) TX COE if actually supported
1288 * 2) There is no bugged Jumbo frame support
1289 * that needs to not insert csum in the TDES.
1290 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001291 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1292 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001293 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001294 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001295 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1296 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297}
1298
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001300 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001301 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001302 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001304static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305{
Beniamino Galvani38979572015-01-21 19:07:27 +01001306 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001307 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001308
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001309 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001310
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001311 priv->xstats.tx_clean++;
1312
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001313 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001314 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001315 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001316 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001317
1318 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001319 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001320 else
1321 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001323 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001324 &priv->xstats, p,
1325 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001326 /* Check if the descriptor is owned by the DMA */
1327 if (unlikely(status & tx_dma_own))
1328 break;
1329
1330 /* Just consider the last segment and ...*/
1331 if (likely(!(status & tx_not_ls))) {
1332 /* ... verify the status error condition */
1333 if (unlikely(status & tx_err)) {
1334 priv->dev->stats.tx_errors++;
1335 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001336 priv->dev->stats.tx_packets++;
1337 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001338 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001339 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001340 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001341
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001342 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1343 if (priv->tx_skbuff_dma[entry].map_as_page)
1344 dma_unmap_page(priv->device,
1345 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001346 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001347 DMA_TO_DEVICE);
1348 else
1349 dma_unmap_single(priv->device,
1350 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001351 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001352 DMA_TO_DEVICE);
1353 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001354 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001356 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001357
1358 if (priv->hw->mode->clean_desc3)
1359 priv->hw->mode->clean_desc3(priv, p);
1360
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001361 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001362 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001363
1364 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001365 pkts_compl++;
1366 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001367 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368 priv->tx_skbuff[entry] = NULL;
1369 }
1370
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001371 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001373 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001375 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001376
1377 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1378
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001380 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1381 netif_dbg(priv, tx_done, priv->dev,
1382 "%s: restart transmit\n", __func__);
1383 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001384 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001385
1386 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1387 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001388 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001389 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001390 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001391}
1392
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001393static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001395 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396}
1397
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001398static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001400 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401}
1402
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001404 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001405 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001407 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 */
1409static void stmmac_tx_err(struct stmmac_priv *priv)
1410{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001411 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412 netif_stop_queue(priv->dev);
1413
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001414 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001416 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001417 if (priv->extend_desc)
1418 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1419 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001420 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001421 else
1422 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1423 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001424 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425 priv->dirty_tx = 0;
1426 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001427 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001428 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001429
1430 priv->dev->stats.tx_errors++;
1431 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001432}
1433
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001434/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001435 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001436 * @priv: driver private structure
1437 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001438 * It calls the dwmac dma routine and schedule poll method in case of some
1439 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001440 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001441static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001442{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001443 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001444 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001446 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001447 if (likely((status & handle_rx)) || (status & handle_tx)) {
1448 if (likely(napi_schedule_prep(&priv->napi))) {
1449 stmmac_disable_dma_irq(priv);
1450 __napi_schedule(&priv->napi);
1451 }
1452 }
1453 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001454 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001455 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1456 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001458 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001459 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1460 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001461 else
1462 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001463 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001464 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001465 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 } else if (unlikely(status == tx_hard_error))
1467 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001468}
1469
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001470/**
1471 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1472 * @priv: driver private structure
1473 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1474 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001475static void stmmac_mmc_setup(struct stmmac_priv *priv)
1476{
1477 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001478 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001479
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001480 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1481 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001482 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001483 } else {
1484 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001485 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001486 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001487
1488 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001489
1490 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001491 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001492 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1493 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001494 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001495}
1496
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001497/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001498 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001499 * @priv: driver private structure
1500 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001501 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1502 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001503 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001504static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1505{
1506 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001507 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001508
1509 /* GMAC older than 3.50 has no extended descriptors */
1510 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001511 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001512 priv->extend_desc = 1;
1513 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001514 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001515
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001516 priv->hw->desc = &enh_desc_ops;
1517 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001518 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001519 priv->hw->desc = &ndesc_ops;
1520 }
1521}
1522
1523/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001524 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001525 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001526 * Description:
1527 * new GMAC chip generations have a new register to indicate the
1528 * presence of the optional feature/functions.
1529 * This can be also used to override the value passed through the
1530 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001531 */
1532static int stmmac_get_hw_features(struct stmmac_priv *priv)
1533{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001534 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001535
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001536 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001537 priv->hw->dma->get_hw_feature(priv->ioaddr,
1538 &priv->dma_cap);
1539 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001540 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001541
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001542 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001543}
1544
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001545/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001546 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001547 * @priv: driver private structure
1548 * Description:
1549 * it is to verify if the MAC address is valid, in case of failures it
1550 * generates a random MAC address
1551 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001552static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1553{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001554 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001555 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001556 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001557 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001558 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001559 netdev_info(priv->dev, "device MAC address %pM\n",
1560 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001561 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001562}
1563
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001564/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001565 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001566 * @priv: driver private structure
1567 * Description:
1568 * It inits the DMA invoking the specific MAC/GMAC callback.
1569 * Some DMA parameters can be passed from the platform;
1570 * in case of these are not passed a default is kept for the MAC or GMAC.
1571 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001572static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1573{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001574 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001575 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001576
Niklas Cassela332e2f2016-12-07 15:20:05 +01001577 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1578 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001579 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001580 }
1581
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001582 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1583 atds = 1;
1584
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001585 ret = priv->hw->dma->reset(priv->ioaddr);
1586 if (ret) {
1587 dev_err(priv->device, "Failed to reset the dma\n");
1588 return ret;
1589 }
1590
Niklas Cassel50ca9032016-12-07 15:20:04 +01001591 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001592 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001593
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001594 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1595 priv->rx_tail_addr = priv->dma_rx_phy +
1596 (DMA_RX_SIZE * sizeof(struct dma_desc));
1597 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1598 STMMAC_CHAN0);
1599
1600 priv->tx_tail_addr = priv->dma_tx_phy +
1601 (DMA_TX_SIZE * sizeof(struct dma_desc));
1602 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1603 STMMAC_CHAN0);
1604 }
1605
1606 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001607 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1608
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001609 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001610}
1611
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001612/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001613 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001614 * @data: data pointer
1615 * Description:
1616 * This is the timer handler to directly invoke the stmmac_tx_clean.
1617 */
1618static void stmmac_tx_timer(unsigned long data)
1619{
1620 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1621
1622 stmmac_tx_clean(priv);
1623}
1624
1625/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001626 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001627 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001628 * Description:
1629 * This inits the transmit coalesce parameters: i.e. timer rate,
1630 * timer handler and default threshold used for enabling the
1631 * interrupt on completion bit.
1632 */
1633static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1634{
1635 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1636 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1637 init_timer(&priv->txtimer);
1638 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1639 priv->txtimer.data = (unsigned long)priv;
1640 priv->txtimer.function = stmmac_tx_timer;
1641 add_timer(&priv->txtimer);
1642}
1643
1644/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001645 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001646 * @dev : pointer to the device structure.
1647 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001648 * this is the main function to setup the HW in a usable state because the
1649 * dma engine is reset, the core registers are configured (e.g. AXI,
1650 * Checksum features, timers). The DMA is ready to start receiving and
1651 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001652 * Return value:
1653 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1654 * file on failure.
1655 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001656static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001657{
1658 struct stmmac_priv *priv = netdev_priv(dev);
1659 int ret;
1660
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001661 /* DMA initialization and SW reset */
1662 ret = stmmac_init_dma_engine(priv);
1663 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001664 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1665 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001666 return ret;
1667 }
1668
1669 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001670 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001672 /* PS and related bits will be programmed according to the speed */
1673 if (priv->hw->pcs) {
1674 int speed = priv->plat->mac_port_sel_speed;
1675
1676 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1677 (speed == SPEED_1000)) {
1678 priv->hw->ps = speed;
1679 } else {
1680 dev_warn(priv->device, "invalid port speed\n");
1681 priv->hw->ps = 0;
1682 }
1683 }
1684
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001685 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001686 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001687
jpinto9eb12472016-12-28 12:57:48 +00001688 /* Initialize MAC RX Queues */
1689 if (priv->hw->mac->rx_queue_enable)
1690 stmmac_mac_enable_rx_queues(priv);
1691
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001692 ret = priv->hw->mac->rx_ipc(priv->hw);
1693 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001694 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001695 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001696 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001697 }
1698
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001699 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001700 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1701 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1702 else
1703 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704
1705 /* Set the HW DMA mode and the COE */
1706 stmmac_dma_operation_mode(priv);
1707
1708 stmmac_mmc_setup(priv);
1709
Huacai Chenfe1319292014-12-19 22:38:18 +08001710 if (init_ptp) {
1711 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001712 if (ret == -EOPNOTSUPP)
1713 netdev_warn(priv->dev, "PTP not supported by HW\n");
1714 else if (ret)
1715 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001716 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001718#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001719 ret = stmmac_init_fs(dev);
1720 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001721 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1722 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001723#endif
1724 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001725 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726 priv->hw->dma->start_tx(priv->ioaddr);
1727 priv->hw->dma->start_rx(priv->ioaddr);
1728
1729 /* Dump DMA/MAC registers */
1730 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001731 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732 priv->hw->dma->dump_regs(priv->ioaddr);
1733 }
1734 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1735
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001736 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1737 priv->rx_riwt = MAX_DMA_RIWT;
1738 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1739 }
1740
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001741 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001742 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001743
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001744 /* set TX ring length */
1745 if (priv->hw->dma->set_tx_ring_len)
1746 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1747 (DMA_TX_SIZE - 1));
1748 /* set RX ring length */
1749 if (priv->hw->dma->set_rx_ring_len)
1750 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1751 (DMA_RX_SIZE - 1));
1752 /* Enable TSO */
1753 if (priv->tso)
1754 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1755
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001756 return 0;
1757}
1758
1759/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001760 * stmmac_open - open entry point of the driver
1761 * @dev : pointer to the device structure.
1762 * Description:
1763 * This function is the open entry point of the driver.
1764 * Return value:
1765 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1766 * file on failure.
1767 */
1768static int stmmac_open(struct net_device *dev)
1769{
1770 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771 int ret;
1772
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001773 stmmac_check_ether_addr(priv);
1774
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001775 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1776 priv->hw->pcs != STMMAC_PCS_TBI &&
1777 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001778 ret = stmmac_init_phy(dev);
1779 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001780 netdev_err(priv->dev,
1781 "%s: Cannot attach to PHY (error: %d)\n",
1782 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001783 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001784 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001785 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001787 /* Extra statistics */
1788 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1789 priv->xstats.threshold = tc;
1790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001792 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001793
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001794 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001795 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001796 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1797 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001798 goto dma_desc_error;
1799 }
1800
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001801 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1802 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001803 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1804 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001805 goto init_error;
1806 }
1807
Huacai Chenfe1319292014-12-19 22:38:18 +08001808 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001809 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001810 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001811 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 }
1813
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001814 stmmac_init_tx_coalesce(priv);
1815
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001816 if (dev->phydev)
1817 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001819 /* Request the IRQ lines */
1820 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001821 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001823 netdev_err(priv->dev,
1824 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1825 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001826 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001827 }
1828
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001829 /* Request the Wake IRQ in case of another line is used for WoL */
1830 if (priv->wol_irq != dev->irq) {
1831 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1832 IRQF_SHARED, dev->name, dev);
1833 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001834 netdev_err(priv->dev,
1835 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1836 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001837 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001838 }
1839 }
1840
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001841 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001842 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001843 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1844 dev->name, dev);
1845 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001846 netdev_err(priv->dev,
1847 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1848 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001849 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001850 }
1851 }
1852
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001853 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001855
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001857
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001858lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 if (priv->wol_irq != dev->irq)
1860 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001861wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001862 free_irq(dev->irq, dev);
1863
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864init_error:
1865 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001866dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001867 if (dev->phydev)
1868 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001869
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001870 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871}
1872
1873/**
1874 * stmmac_release - close entry point of the driver
1875 * @dev : device pointer.
1876 * Description:
1877 * This is the stop entry point of the driver.
1878 */
1879static int stmmac_release(struct net_device *dev)
1880{
1881 struct stmmac_priv *priv = netdev_priv(dev);
1882
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001883 if (priv->eee_enabled)
1884 del_timer_sync(&priv->eee_ctrl_timer);
1885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001887 if (dev->phydev) {
1888 phy_stop(dev->phydev);
1889 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890 }
1891
1892 netif_stop_queue(dev);
1893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001896 del_timer_sync(&priv->txtimer);
1897
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 /* Free the IRQ lines */
1899 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001900 if (priv->wol_irq != dev->irq)
1901 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001902 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001903 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904
1905 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001906 priv->hw->dma->stop_tx(priv->ioaddr);
1907 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
1909 /* Release and free the Rx/Tx resources */
1910 free_dma_desc_resources(priv);
1911
avisconti19449bf2010-10-25 18:58:14 +00001912 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001913 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914
1915 netif_carrier_off(dev);
1916
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001917#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001918 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001920
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001921 stmmac_release_ptp(priv);
1922
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 return 0;
1924}
1925
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001927 * stmmac_tso_allocator - close entry point of the driver
1928 * @priv: driver private structure
1929 * @des: buffer start address
1930 * @total_len: total length to fill in descriptors
1931 * @last_segmant: condition for the last descriptor
1932 * Description:
1933 * This function fills descriptor and request new descriptors according to
1934 * buffer length to fill
1935 */
1936static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1937 int total_len, bool last_segment)
1938{
1939 struct dma_desc *desc;
1940 int tmp_len;
1941 u32 buff_size;
1942
1943 tmp_len = total_len;
1944
1945 while (tmp_len > 0) {
1946 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1947 desc = priv->dma_tx + priv->cur_tx;
1948
Michael Weiserf8be0d72016-11-14 18:58:05 +01001949 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001950 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1951 TSO_MAX_BUFF_SIZE : tmp_len;
1952
1953 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1954 0, 1,
1955 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1956 0, 0);
1957
1958 tmp_len -= TSO_MAX_BUFF_SIZE;
1959 }
1960}
1961
1962/**
1963 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1964 * @skb : the socket buffer
1965 * @dev : device pointer
1966 * Description: this is the transmit function that is called on TSO frames
1967 * (support available on GMAC4 and newer chips).
1968 * Diagram below show the ring programming in case of TSO frames:
1969 *
1970 * First Descriptor
1971 * --------
1972 * | DES0 |---> buffer1 = L2/L3/L4 header
1973 * | DES1 |---> TCP Payload (can continue on next descr...)
1974 * | DES2 |---> buffer 1 and 2 len
1975 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1976 * --------
1977 * |
1978 * ...
1979 * |
1980 * --------
1981 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1982 * | DES1 | --|
1983 * | DES2 | --> buffer 1 and 2 len
1984 * | DES3 |
1985 * --------
1986 *
1987 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1988 */
1989static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1990{
1991 u32 pay_len, mss;
1992 int tmp_pay_len = 0;
1993 struct stmmac_priv *priv = netdev_priv(dev);
1994 int nfrags = skb_shinfo(skb)->nr_frags;
1995 unsigned int first_entry, des;
1996 struct dma_desc *desc, *first, *mss_desc = NULL;
1997 u8 proto_hdr_len;
1998 int i;
1999
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002000 /* Compute header lengths */
2001 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2002
2003 /* Desc availability based on threshold should be enough safe */
2004 if (unlikely(stmmac_tx_avail(priv) <
2005 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2006 if (!netif_queue_stopped(dev)) {
2007 netif_stop_queue(dev);
2008 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002009 netdev_err(priv->dev,
2010 "%s: Tx Ring full when queue awake\n",
2011 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002012 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002013 return NETDEV_TX_BUSY;
2014 }
2015
2016 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2017
2018 mss = skb_shinfo(skb)->gso_size;
2019
2020 /* set new MSS value if needed */
2021 if (mss != priv->mss) {
2022 mss_desc = priv->dma_tx + priv->cur_tx;
2023 priv->hw->desc->set_mss(mss_desc, mss);
2024 priv->mss = mss;
2025 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2026 }
2027
2028 if (netif_msg_tx_queued(priv)) {
2029 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2030 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2031 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2032 skb->data_len);
2033 }
2034
2035 first_entry = priv->cur_tx;
2036
2037 desc = priv->dma_tx + first_entry;
2038 first = desc;
2039
2040 /* first descriptor: fill Headers on Buf1 */
2041 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2042 DMA_TO_DEVICE);
2043 if (dma_mapping_error(priv->device, des))
2044 goto dma_map_err;
2045
2046 priv->tx_skbuff_dma[first_entry].buf = des;
2047 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2048 priv->tx_skbuff[first_entry] = skb;
2049
Michael Weiserf8be0d72016-11-14 18:58:05 +01002050 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002051
2052 /* Fill start of payload in buff2 of first descriptor */
2053 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002054 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002055
2056 /* If needed take extra descriptors to fill the remaining payload */
2057 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2058
2059 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2060
2061 /* Prepare fragments */
2062 for (i = 0; i < nfrags; i++) {
2063 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2064
2065 des = skb_frag_dma_map(priv->device, frag, 0,
2066 skb_frag_size(frag),
2067 DMA_TO_DEVICE);
2068
2069 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2070 (i == nfrags - 1));
2071
2072 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2073 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2074 priv->tx_skbuff[priv->cur_tx] = NULL;
2075 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2076 }
2077
2078 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2079
2080 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2081
2082 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002083 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2084 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002085 netif_stop_queue(dev);
2086 }
2087
2088 dev->stats.tx_bytes += skb->len;
2089 priv->xstats.tx_tso_frames++;
2090 priv->xstats.tx_tso_nfrags += nfrags;
2091
2092 /* Manage tx mitigation */
2093 priv->tx_count_frames += nfrags + 1;
2094 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2095 mod_timer(&priv->txtimer,
2096 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2097 } else {
2098 priv->tx_count_frames = 0;
2099 priv->hw->desc->set_tx_ic(desc);
2100 priv->xstats.tx_set_ic_bit++;
2101 }
2102
2103 if (!priv->hwts_tx_en)
2104 skb_tx_timestamp(skb);
2105
2106 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2107 priv->hwts_tx_en)) {
2108 /* declare that device is doing timestamping */
2109 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2110 priv->hw->desc->enable_tx_timestamp(first);
2111 }
2112
2113 /* Complete the first descriptor before granting the DMA */
2114 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2115 proto_hdr_len,
2116 pay_len,
2117 1, priv->tx_skbuff_dma[first_entry].last_segment,
2118 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2119
2120 /* If context desc is used to change MSS */
2121 if (mss_desc)
2122 priv->hw->desc->set_tx_owner(mss_desc);
2123
2124 /* The own bit must be the latest setting done when prepare the
2125 * descriptor and then barrier is needed to make sure that
2126 * all is coherent before granting the DMA engine.
2127 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002128 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002129
2130 if (netif_msg_pktdata(priv)) {
2131 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2132 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2133 priv->cur_tx, first, nfrags);
2134
2135 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2136 0);
2137
2138 pr_info(">>> frame to be transmitted: ");
2139 print_pkt(skb->data, skb_headlen(skb));
2140 }
2141
2142 netdev_sent_queue(dev, skb->len);
2143
2144 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2145 STMMAC_CHAN0);
2146
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002147 return NETDEV_TX_OK;
2148
2149dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002150 dev_err(priv->device, "Tx dma map failed\n");
2151 dev_kfree_skb(skb);
2152 priv->dev->stats.tx_dropped++;
2153 return NETDEV_TX_OK;
2154}
2155
2156/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002157 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 * @skb : the socket buffer
2159 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002160 * Description : this is the tx entry point of the driver.
2161 * It programs the chain or the ring and supports oversized frames
2162 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163 */
2164static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2165{
2166 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002167 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002168 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002169 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002170 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002171 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002172 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002173 unsigned int des;
2174
2175 /* Manage oversized TCP frames for GMAC4 device */
2176 if (skb_is_gso(skb) && priv->tso) {
2177 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2178 return stmmac_tso_xmit(skb, dev);
2179 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002180
2181 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2182 if (!netif_queue_stopped(dev)) {
2183 netif_stop_queue(dev);
2184 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002185 netdev_err(priv->dev,
2186 "%s: Tx Ring full when queue awake\n",
2187 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 }
2189 return NETDEV_TX_BUSY;
2190 }
2191
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002192 if (priv->tx_path_in_lpi_mode)
2193 stmmac_disable_eee_mode(priv);
2194
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002195 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002196 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002197
Michał Mirosław5e982f32011-04-09 02:46:55 +00002198 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002199
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002200 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002201 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002202 else
2203 desc = priv->dma_tx + entry;
2204
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 first = desc;
2206
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002207 priv->tx_skbuff[first_entry] = skb;
2208
2209 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002210 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002211 if (enh_desc)
2212 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2213
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002214 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2215 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002216 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002217 if (unlikely(entry < 0))
2218 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002219 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220
2221 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002222 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2223 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002224 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002225
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002226 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2227
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002228 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002229 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002230 else
2231 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002232
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002233 des = skb_frag_dma_map(priv->device, frag, 0, len,
2234 DMA_TO_DEVICE);
2235 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002236 goto dma_map_err; /* should reuse desc w/o issues */
2237
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002238 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002239
Michael Weiserf8be0d72016-11-14 18:58:05 +01002240 priv->tx_skbuff_dma[entry].buf = des;
2241 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2242 desc->des0 = cpu_to_le32(des);
2243 else
2244 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002245
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002246 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002247 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002248 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2249
2250 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002251 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002252 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002253 }
2254
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002255 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2256
2257 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002260 void *tx_head;
2261
LABBE Corentin38ddc592016-11-16 20:09:39 +01002262 netdev_dbg(priv->dev,
2263 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2264 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2265 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002266
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002267 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002268 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002269 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002270 tx_head = (void *)priv->dma_tx;
2271
2272 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002273
LABBE Corentin38ddc592016-11-16 20:09:39 +01002274 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275 print_pkt(skb->data, skb->len);
2276 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002277
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002279 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2280 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 netif_stop_queue(dev);
2282 }
2283
2284 dev->stats.tx_bytes += skb->len;
2285
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002286 /* According to the coalesce parameter the IC bit for the latest
2287 * segment is reset and the timer re-started to clean the tx status.
2288 * This approach takes care about the fragments: desc is the first
2289 * element in case of no SG.
2290 */
2291 priv->tx_count_frames += nfrags + 1;
2292 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2293 mod_timer(&priv->txtimer,
2294 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2295 } else {
2296 priv->tx_count_frames = 0;
2297 priv->hw->desc->set_tx_ic(desc);
2298 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002299 }
2300
2301 if (!priv->hwts_tx_en)
2302 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002303
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002304 /* Ready to fill the first descriptor and set the OWN bit w/o any
2305 * problems because all the descriptors are actually ready to be
2306 * passed to the DMA engine.
2307 */
2308 if (likely(!is_jumbo)) {
2309 bool last_segment = (nfrags == 0);
2310
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002311 des = dma_map_single(priv->device, skb->data,
2312 nopaged_len, DMA_TO_DEVICE);
2313 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002314 goto dma_map_err;
2315
Michael Weiserf8be0d72016-11-14 18:58:05 +01002316 priv->tx_skbuff_dma[first_entry].buf = des;
2317 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2318 first->des0 = cpu_to_le32(des);
2319 else
2320 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002321
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002322 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2323 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2324
2325 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2326 priv->hwts_tx_en)) {
2327 /* declare that device is doing timestamping */
2328 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2329 priv->hw->desc->enable_tx_timestamp(first);
2330 }
2331
2332 /* Prepare the first descriptor setting the OWN bit too */
2333 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2334 csum_insertion, priv->mode, 1,
2335 last_segment);
2336
2337 /* The own bit must be the latest setting done when prepare the
2338 * descriptor and then barrier is needed to make sure that
2339 * all is coherent before granting the DMA engine.
2340 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002341 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002342 }
2343
Beniamino Galvani38979572015-01-21 19:07:27 +01002344 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002345
2346 if (priv->synopsys_id < DWMAC_CORE_4_00)
2347 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2348 else
2349 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2350 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002351
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002352 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002353
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002354dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002355 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002356 dev_kfree_skb(skb);
2357 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002358 return NETDEV_TX_OK;
2359}
2360
Vince Bridgersb9381982014-01-14 13:42:05 -06002361static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2362{
2363 struct ethhdr *ehdr;
2364 u16 vlanid;
2365
2366 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2367 NETIF_F_HW_VLAN_CTAG_RX &&
2368 !__vlan_get_tag(skb, &vlanid)) {
2369 /* pop the vlan tag */
2370 ehdr = (struct ethhdr *)skb->data;
2371 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2372 skb_pull(skb, VLAN_HLEN);
2373 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2374 }
2375}
2376
2377
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002378static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2379{
2380 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2381 return 0;
2382
2383 return 1;
2384}
2385
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002386/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002387 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002388 * @priv: driver private structure
2389 * Description : this is to reallocate the skb for the reception process
2390 * that is based on zero-copy.
2391 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002392static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2393{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002394 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002395 unsigned int entry = priv->dirty_rx;
2396 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002398 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002399 struct dma_desc *p;
2400
2401 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002402 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002403 else
2404 p = priv->dma_rx + entry;
2405
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002406 if (likely(priv->rx_skbuff[entry] == NULL)) {
2407 struct sk_buff *skb;
2408
Eric Dumazetacb600d2012-10-05 06:23:55 +00002409 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002410 if (unlikely(!skb)) {
2411 /* so for a while no zero-copy! */
2412 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2413 if (unlikely(net_ratelimit()))
2414 dev_err(priv->device,
2415 "fail to alloc skb entry %d\n",
2416 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002417 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002418 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002419
2420 priv->rx_skbuff[entry] = skb;
2421 priv->rx_skbuff_dma[entry] =
2422 dma_map_single(priv->device, skb->data, bfsize,
2423 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002424 if (dma_mapping_error(priv->device,
2425 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002426 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002427 dev_kfree_skb(skb);
2428 break;
2429 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002430
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002431 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002432 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002433 p->des1 = 0;
2434 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002435 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002436 }
2437 if (priv->hw->mode->refill_desc3)
2438 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002439
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002440 if (priv->rx_zeroc_thresh > 0)
2441 priv->rx_zeroc_thresh--;
2442
LABBE Corentinb3e51062016-11-16 20:09:41 +01002443 netif_dbg(priv, rx_status, priv->dev,
2444 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002445 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002446 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002447
2448 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2449 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2450 else
2451 priv->hw->desc->set_rx_owner(p);
2452
Pavel Machekad688cd2016-12-18 21:38:12 +01002453 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002454
2455 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002456 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002457 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002458}
2459
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002460/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002461 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002462 * @priv: driver private structure
2463 * @limit: napi bugget.
2464 * Description : this the function called by the napi poll method.
2465 * It gets all the frames inside the ring.
2466 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467static int stmmac_rx(struct stmmac_priv *priv, int limit)
2468{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002469 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002470 unsigned int next_entry;
2471 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002472 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002474 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002475 void *rx_head;
2476
LABBE Corentin38ddc592016-11-16 20:09:39 +01002477 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002478 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002479 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002480 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002481 rx_head = (void *)priv->dma_rx;
2482
2483 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002484 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002486 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002487 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002488 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002490 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002491 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002492 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002493 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002494
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002495 /* read the status of the incoming frame */
2496 status = priv->hw->desc->rx_status(&priv->dev->stats,
2497 &priv->xstats, p);
2498 /* check if managed by the DMA otherwise go ahead */
2499 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002500 break;
2501
2502 count++;
2503
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002504 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2505 next_entry = priv->cur_rx;
2506
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002507 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002508 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002509 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002510 np = priv->dma_rx + next_entry;
2511
2512 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002514 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2515 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2516 &priv->xstats,
2517 priv->dma_erx +
2518 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002519 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002520 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002521 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002522 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002523 * with timestamp value, hence reinitialize
2524 * them in stmmac_rx_refill() function so that
2525 * device can reuse it.
2526 */
2527 priv->rx_skbuff[entry] = NULL;
2528 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002529 priv->rx_skbuff_dma[entry],
2530 priv->dma_buf_sz,
2531 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002532 }
2533 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002534 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002535 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002536 unsigned int des;
2537
2538 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002539 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002540 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002541 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002542
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002543 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2544
LABBE Corentin8d45e422017-02-08 09:31:08 +01002545 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002546 * (preallocated during init) then the packet is
2547 * ignored
2548 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002549 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002550 netdev_err(priv->dev,
2551 "len %d larger than size (%d)\n",
2552 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002553 priv->dev->stats.rx_length_errors++;
2554 break;
2555 }
2556
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002557 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002558 * Type frames (LLC/LLC-SNAP)
2559 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002560 if (unlikely(status != llc_snap))
2561 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002562
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002563 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002564 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2565 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002566 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002567 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2568 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002569 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002570
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002571 /* The zero-copy is always used for all the sizes
2572 * in case of GMAC4 because it needs
2573 * to refill the used descriptors, always.
2574 */
2575 if (unlikely(!priv->plat->has_gmac4 &&
2576 ((frame_len < priv->rx_copybreak) ||
2577 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002578 skb = netdev_alloc_skb_ip_align(priv->dev,
2579 frame_len);
2580 if (unlikely(!skb)) {
2581 if (net_ratelimit())
2582 dev_warn(priv->device,
2583 "packet dropped\n");
2584 priv->dev->stats.rx_dropped++;
2585 break;
2586 }
2587
2588 dma_sync_single_for_cpu(priv->device,
2589 priv->rx_skbuff_dma
2590 [entry], frame_len,
2591 DMA_FROM_DEVICE);
2592 skb_copy_to_linear_data(skb,
2593 priv->
2594 rx_skbuff[entry]->data,
2595 frame_len);
2596
2597 skb_put(skb, frame_len);
2598 dma_sync_single_for_device(priv->device,
2599 priv->rx_skbuff_dma
2600 [entry], frame_len,
2601 DMA_FROM_DEVICE);
2602 } else {
2603 skb = priv->rx_skbuff[entry];
2604 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002605 netdev_err(priv->dev,
2606 "%s: Inconsistent Rx chain\n",
2607 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002608 priv->dev->stats.rx_dropped++;
2609 break;
2610 }
2611 prefetch(skb->data - NET_IP_ALIGN);
2612 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002613 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002614
2615 skb_put(skb, frame_len);
2616 dma_unmap_single(priv->device,
2617 priv->rx_skbuff_dma[entry],
2618 priv->dma_buf_sz,
2619 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002622 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002623 netdev_dbg(priv->dev, "frame received (%dbytes)",
2624 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 print_pkt(skb->data, frame_len);
2626 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002627
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002628 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2629
Vince Bridgersb9381982014-01-14 13:42:05 -06002630 stmmac_rx_vlan(priv->dev, skb);
2631
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 skb->protocol = eth_type_trans(skb, priv->dev);
2633
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002634 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002635 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002636 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002637 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002638
2639 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640
2641 priv->dev->stats.rx_packets++;
2642 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
2644 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 }
2646
2647 stmmac_rx_refill(priv);
2648
2649 priv->xstats.rx_pkt_n += count;
2650
2651 return count;
2652}
2653
2654/**
2655 * stmmac_poll - stmmac poll method (NAPI)
2656 * @napi : pointer to the napi structure.
2657 * @budget : maximum number of packets that the current CPU can receive from
2658 * all interfaces.
2659 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002660 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 */
2662static int stmmac_poll(struct napi_struct *napi, int budget)
2663{
2664 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2665 int work_done = 0;
2666
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002667 priv->xstats.napi_poll++;
2668 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002670 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002671 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002672 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002673 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674 }
2675 return work_done;
2676}
2677
2678/**
2679 * stmmac_tx_timeout
2680 * @dev : Pointer to net device structure
2681 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002682 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002683 * netdev structure and arrange for the device to be reset to a sane state
2684 * in order to transmit a new packet.
2685 */
2686static void stmmac_tx_timeout(struct net_device *dev)
2687{
2688 struct stmmac_priv *priv = netdev_priv(dev);
2689
2690 /* Clear Tx resources and restart transmitting again */
2691 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692}
2693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694/**
Jiri Pirko01789342011-08-16 06:29:00 +00002695 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696 * @dev : pointer to the device structure
2697 * Description:
2698 * This function is a driver entry point which gets called by the kernel
2699 * whenever multicast addresses must be enabled/disabled.
2700 * Return value:
2701 * void.
2702 */
Jiri Pirko01789342011-08-16 06:29:00 +00002703static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704{
2705 struct stmmac_priv *priv = netdev_priv(dev);
2706
Vince Bridgers3b57de92014-07-31 15:49:17 -05002707 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708}
2709
2710/**
2711 * stmmac_change_mtu - entry point to change MTU size for the device.
2712 * @dev : device pointer.
2713 * @new_mtu : the new MTU size for the device.
2714 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2715 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2716 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2717 * Return value:
2718 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2719 * file on failure.
2720 */
2721static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2722{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002723 struct stmmac_priv *priv = netdev_priv(dev);
2724
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002725 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002726 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727 return -EBUSY;
2728 }
2729
Michał Mirosław5e982f32011-04-09 02:46:55 +00002730 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002731
Michał Mirosław5e982f32011-04-09 02:46:55 +00002732 netdev_update_features(dev);
2733
2734 return 0;
2735}
2736
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002737static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002738 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002739{
2740 struct stmmac_priv *priv = netdev_priv(dev);
2741
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002742 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002743 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002744
Michał Mirosław5e982f32011-04-09 02:46:55 +00002745 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002746 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002747
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002748 /* Some GMAC devices have a bugged Jumbo frame support that
2749 * needs to have the Tx COE disabled for oversized frames
2750 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01002751 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002752 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002753 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002754 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002755
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002756 /* Disable tso if asked by ethtool */
2757 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2758 if (features & NETIF_F_TSO)
2759 priv->tso = true;
2760 else
2761 priv->tso = false;
2762 }
2763
Michał Mirosław5e982f32011-04-09 02:46:55 +00002764 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002765}
2766
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002767static int stmmac_set_features(struct net_device *netdev,
2768 netdev_features_t features)
2769{
2770 struct stmmac_priv *priv = netdev_priv(netdev);
2771
2772 /* Keep the COE Type in case of csum is supporting */
2773 if (features & NETIF_F_RXCSUM)
2774 priv->hw->rx_csum = priv->plat->rx_coe;
2775 else
2776 priv->hw->rx_csum = 0;
2777 /* No check needed because rx_coe has been set before and it will be
2778 * fixed in case of issue.
2779 */
2780 priv->hw->mac->rx_ipc(priv->hw);
2781
2782 return 0;
2783}
2784
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002785/**
2786 * stmmac_interrupt - main ISR
2787 * @irq: interrupt number.
2788 * @dev_id: to pass the net device pointer.
2789 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002790 * It can call:
2791 * o DMA service routine (to manage incoming frame reception and transmission
2792 * status)
2793 * o Core interrupts to manage: remote wake-up, management counter, LPI
2794 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002795 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002796static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2797{
2798 struct net_device *dev = (struct net_device *)dev_id;
2799 struct stmmac_priv *priv = netdev_priv(dev);
2800
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002801 if (priv->irq_wake)
2802 pm_wakeup_event(priv->device, 0);
2803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002804 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002805 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002806 return IRQ_NONE;
2807 }
2808
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002809 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002810 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002811 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002812 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002813 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002814 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002815 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002817 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002818 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002819 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002820 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2821 priv->rx_tail_addr,
2822 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002823 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002824
2825 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002826 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002827 if (priv->xstats.pcs_link)
2828 netif_carrier_on(dev);
2829 else
2830 netif_carrier_off(dev);
2831 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002832 }
2833
2834 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002835 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002836
2837 return IRQ_HANDLED;
2838}
2839
2840#ifdef CONFIG_NET_POLL_CONTROLLER
2841/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002842 * to allow network I/O with interrupts disabled.
2843 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844static void stmmac_poll_controller(struct net_device *dev)
2845{
2846 disable_irq(dev->irq);
2847 stmmac_interrupt(dev->irq, dev);
2848 enable_irq(dev->irq);
2849}
2850#endif
2851
2852/**
2853 * stmmac_ioctl - Entry point for the Ioctl
2854 * @dev: Device pointer.
2855 * @rq: An IOCTL specefic structure, that can contain a pointer to
2856 * a proprietary structure used to pass information to the driver.
2857 * @cmd: IOCTL command
2858 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002859 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002860 */
2861static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2862{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002863 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002864
2865 if (!netif_running(dev))
2866 return -EINVAL;
2867
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002868 switch (cmd) {
2869 case SIOCGMIIPHY:
2870 case SIOCGMIIREG:
2871 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002872 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002873 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002874 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002875 break;
2876 case SIOCSHWTSTAMP:
2877 ret = stmmac_hwtstamp_ioctl(dev, rq);
2878 break;
2879 default:
2880 break;
2881 }
Richard Cochran28b04112010-07-17 08:48:55 +00002882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002883 return ret;
2884}
2885
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002886#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002887static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002888
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002889static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002890 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002891{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002892 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002893 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2894 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002896 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002898 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002899 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002900 le32_to_cpu(ep->basic.des0),
2901 le32_to_cpu(ep->basic.des1),
2902 le32_to_cpu(ep->basic.des2),
2903 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002904 ep++;
2905 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002906 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002907 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002908 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2909 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002910 p++;
2911 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002912 seq_printf(seq, "\n");
2913 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002914}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002916static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2917{
2918 struct net_device *dev = seq->private;
2919 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002920
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002921 if (priv->extend_desc) {
2922 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002923 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002924 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002925 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002926 } else {
2927 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002928 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002929 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002930 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002931 }
2932
2933 return 0;
2934}
2935
2936static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2937{
2938 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2939}
2940
Pavel Machek22d3efe2016-11-28 12:55:59 +01002941/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2942
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002943static const struct file_operations stmmac_rings_status_fops = {
2944 .owner = THIS_MODULE,
2945 .open = stmmac_sysfs_ring_open,
2946 .read = seq_read,
2947 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002948 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002949};
2950
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002951static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2952{
2953 struct net_device *dev = seq->private;
2954 struct stmmac_priv *priv = netdev_priv(dev);
2955
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002956 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002957 seq_printf(seq, "DMA HW features not supported\n");
2958 return 0;
2959 }
2960
2961 seq_printf(seq, "==============================\n");
2962 seq_printf(seq, "\tDMA HW features\n");
2963 seq_printf(seq, "==============================\n");
2964
Pavel Machek22d3efe2016-11-28 12:55:59 +01002965 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002966 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002967 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002968 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002969 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002970 (priv->dma_cap.half_duplex) ? "Y" : "N");
2971 seq_printf(seq, "\tHash Filter: %s\n",
2972 (priv->dma_cap.hash_filter) ? "Y" : "N");
2973 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2974 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01002975 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002976 (priv->dma_cap.pcs) ? "Y" : "N");
2977 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2978 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2979 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2980 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2981 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2982 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2983 seq_printf(seq, "\tRMON module: %s\n",
2984 (priv->dma_cap.rmon) ? "Y" : "N");
2985 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2986 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002987 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002988 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002989 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002990 (priv->dma_cap.eee) ? "Y" : "N");
2991 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2992 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2993 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002994 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2995 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2996 (priv->dma_cap.rx_coe) ? "Y" : "N");
2997 } else {
2998 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2999 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3000 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3001 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3002 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003003 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3004 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3005 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3006 priv->dma_cap.number_rx_channel);
3007 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3008 priv->dma_cap.number_tx_channel);
3009 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3010 (priv->dma_cap.enh_desc) ? "Y" : "N");
3011
3012 return 0;
3013}
3014
3015static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3016{
3017 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3018}
3019
3020static const struct file_operations stmmac_dma_cap_fops = {
3021 .owner = THIS_MODULE,
3022 .open = stmmac_sysfs_dma_cap_open,
3023 .read = seq_read,
3024 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003025 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003026};
3027
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003028static int stmmac_init_fs(struct net_device *dev)
3029{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003030 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003031
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003032 /* Create per netdev entries */
3033 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3034
3035 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003036 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003037
3038 return -ENOMEM;
3039 }
3040
3041 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003042 priv->dbgfs_rings_status =
3043 debugfs_create_file("descriptors_status", S_IRUGO,
3044 priv->dbgfs_dir, dev,
3045 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003046
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003047 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003048 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003049 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003050
3051 return -ENOMEM;
3052 }
3053
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003054 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003055 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3056 priv->dbgfs_dir,
3057 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003058
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003059 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003060 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003061 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003062
3063 return -ENOMEM;
3064 }
3065
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003066 return 0;
3067}
3068
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003069static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003070{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003071 struct stmmac_priv *priv = netdev_priv(dev);
3072
3073 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003074}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003075#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003076
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003077static const struct net_device_ops stmmac_netdev_ops = {
3078 .ndo_open = stmmac_open,
3079 .ndo_start_xmit = stmmac_xmit,
3080 .ndo_stop = stmmac_release,
3081 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003082 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003083 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003084 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003085 .ndo_tx_timeout = stmmac_tx_timeout,
3086 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087#ifdef CONFIG_NET_POLL_CONTROLLER
3088 .ndo_poll_controller = stmmac_poll_controller,
3089#endif
3090 .ndo_set_mac_address = eth_mac_addr,
3091};
3092
3093/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003094 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003095 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003096 * Description: this function is to configure the MAC device according to
3097 * some platform parameters or the HW capability register. It prepares the
3098 * driver to use either ring or chain modes and to setup either enhanced or
3099 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003100 */
3101static int stmmac_hw_init(struct stmmac_priv *priv)
3102{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 struct mac_device_info *mac;
3104
3105 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003106 if (priv->plat->has_gmac) {
3107 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003108 mac = dwmac1000_setup(priv->ioaddr,
3109 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003110 priv->plat->unicast_filter_entries,
3111 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003112 } else if (priv->plat->has_gmac4) {
3113 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3114 mac = dwmac4_setup(priv->ioaddr,
3115 priv->plat->multicast_filter_bins,
3116 priv->plat->unicast_filter_entries,
3117 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003118 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003119 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003120 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003121 if (!mac)
3122 return -ENOMEM;
3123
3124 priv->hw = mac;
3125
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003126 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003127 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3128 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003129 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 if (chain_mode) {
3131 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003132 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003133 priv->mode = STMMAC_CHAIN_MODE;
3134 } else {
3135 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003136 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003137 priv->mode = STMMAC_RING_MODE;
3138 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003139 }
3140
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003141 /* Get the HW capability (new GMAC newer than 3.50a) */
3142 priv->hw_cap_support = stmmac_get_hw_features(priv);
3143 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003144 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003145
3146 /* We can override some gmac/dma configuration fields: e.g.
3147 * enh_desc, tx_coe (e.g. that are passed through the
3148 * platform) with the values from the HW capability
3149 * register (if supported).
3150 */
3151 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003152 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003153 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003154
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003155 /* TXCOE doesn't work in thresh DMA mode */
3156 if (priv->plat->force_thresh_dma_mode)
3157 priv->plat->tx_coe = 0;
3158 else
3159 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3160
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003161 /* In case of GMAC4 rx_coe is from HW cap register. */
3162 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003163
3164 if (priv->dma_cap.rx_coe_type2)
3165 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3166 else if (priv->dma_cap.rx_coe_type1)
3167 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3168
LABBE Corentin38ddc592016-11-16 20:09:39 +01003169 } else {
3170 dev_info(priv->device, "No HW DMA feature register supported\n");
3171 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003172
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003173 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3174 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3175 priv->hw->desc = &dwmac4_desc_ops;
3176 else
3177 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003178
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003179 if (priv->plat->rx_coe) {
3180 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003181 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003182 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003183 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003184 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003185 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003186 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003187
3188 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003189 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003190 device_set_wakeup_capable(priv->device, 1);
3191 }
3192
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003193 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003194 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003195
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003196 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003197}
3198
3199/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003200 * stmmac_dvr_probe
3201 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003202 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003203 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003204 * Description: this is the main probe function used to
3205 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003206 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003207 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003208 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003209int stmmac_dvr_probe(struct device *device,
3210 struct plat_stmmacenet_data *plat_dat,
3211 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003212{
3213 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003214 struct net_device *ndev = NULL;
3215 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003216
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003217 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003218 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003219 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003220
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003221 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003222
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003223 priv = netdev_priv(ndev);
3224 priv->device = device;
3225 priv->dev = ndev;
3226
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003227 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003228 priv->pause = pause;
3229 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003230 priv->ioaddr = res->addr;
3231 priv->dev->base_addr = (unsigned long)res->addr;
3232
3233 priv->dev->irq = res->irq;
3234 priv->wol_irq = res->wol_irq;
3235 priv->lpi_irq = res->lpi_irq;
3236
3237 if (res->mac)
3238 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003239
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003240 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003241
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003242 /* Verify driver arguments */
3243 stmmac_verify_args();
3244
3245 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003246 * this needs to have multiple instances
3247 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003248 if ((phyaddr >= 0) && (phyaddr <= 31))
3249 priv->plat->phy_addr = phyaddr;
3250
jpintof573c0b2017-01-09 12:35:09 +00003251 if (priv->plat->stmmac_rst)
3252 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003253
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003254 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003255 ret = stmmac_hw_init(priv);
3256 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003257 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003258
3259 ndev->netdev_ops = &stmmac_netdev_ops;
3260
3261 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3262 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003263
3264 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3265 ndev->hw_features |= NETIF_F_TSO;
3266 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003267 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003268 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003269 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3270 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003271#ifdef STMMAC_VLAN_TAG_USED
3272 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003273 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003274#endif
3275 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3276
Jarod Wilson44770e12016-10-17 15:54:17 -04003277 /* MTU range: 46 - hw-specific max */
3278 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3279 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3280 ndev->max_mtu = JUMBO_LEN;
3281 else
3282 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003283 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3284 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3285 */
3286 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3287 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003288 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003289 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003290 dev_warn(priv->device,
3291 "%s: warning: maxmtu having invalid value (%d)\n",
3292 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003293
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003294 if (flow_ctrl)
3295 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3296
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003297 /* Rx Watchdog is available in the COREs newer than the 3.40.
3298 * In some case, for example on bugged HW this feature
3299 * has to be disable and this can be done by passing the
3300 * riwt_off field from the platform.
3301 */
3302 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3303 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003304 dev_info(priv->device,
3305 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003306 }
3307
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003308 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309
Vlad Lunguf8e96162010-11-29 22:52:52 +00003310 spin_lock_init(&priv->lock);
3311
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003312 /* If a specific clk_csr value is passed from the platform
3313 * this means that the CSR Clock Range selection cannot be
3314 * changed at run-time and it is fixed. Viceversa the driver'll try to
3315 * set the MDC clock dynamically according to the csr actual
3316 * clock input.
3317 */
3318 if (!priv->plat->clk_csr)
3319 stmmac_clk_csr_set(priv);
3320 else
3321 priv->clk_csr = priv->plat->clk_csr;
3322
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003323 stmmac_check_pcs_mode(priv);
3324
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003325 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3326 priv->hw->pcs != STMMAC_PCS_TBI &&
3327 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003328 /* MDIO bus Registration */
3329 ret = stmmac_mdio_register(ndev);
3330 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003331 dev_err(priv->device,
3332 "%s: MDIO bus (id: %d) registration failed",
3333 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003334 goto error_mdio_register;
3335 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003336 }
3337
Florian Fainelli57016592016-12-27 18:23:06 -08003338 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003339 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003340 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3341 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003342 goto error_netdev_register;
3343 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003344
Florian Fainelli57016592016-12-27 18:23:06 -08003345 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346
Viresh Kumar6a81c262012-07-30 14:39:41 -07003347error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003348 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3349 priv->hw->pcs != STMMAC_PCS_TBI &&
3350 priv->hw->pcs != STMMAC_PCS_RTBI)
3351 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003352error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003353 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003354error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003355 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003357 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003358}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003359EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003360
3361/**
3362 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003363 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003364 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003365 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003367int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003368{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003369 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003370 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
LABBE Corentin38ddc592016-11-16 20:09:39 +01003372 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003373
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003374 priv->hw->dma->stop_rx(priv->ioaddr);
3375 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003377 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003379 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003380 if (priv->plat->stmmac_rst)
3381 reset_control_assert(priv->plat->stmmac_rst);
3382 clk_disable_unprepare(priv->plat->pclk);
3383 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003384 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3385 priv->hw->pcs != STMMAC_PCS_TBI &&
3386 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003387 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003388 free_netdev(ndev);
3389
3390 return 0;
3391}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003392EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003393
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003394/**
3395 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003396 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003397 * Description: this is the function to suspend the device and it is called
3398 * by the platform driver to stop the network queue, release the resources,
3399 * program the PMT register (for WoL), clean and release driver resources.
3400 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003401int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003402{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003403 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003404 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003405 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003406
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003407 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 return 0;
3409
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003410 if (ndev->phydev)
3411 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003412
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003413 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003414
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003415 netif_device_detach(ndev);
3416 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003417
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003418 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003420 /* Stop TX/RX DMA */
3421 priv->hw->dma->stop_tx(priv->ioaddr);
3422 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003423
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003424 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003425 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003426 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003427 priv->irq_wake = 1;
3428 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003429 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003430 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003431 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003432 clk_disable(priv->plat->pclk);
3433 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003434 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003435 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003436
3437 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003438 priv->speed = SPEED_UNKNOWN;
3439 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003440 return 0;
3441}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003442EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003443
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003444/**
3445 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003446 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003447 * Description: when resume this function is invoked to setup the DMA and CORE
3448 * in a usable state.
3449 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003450int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003451{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003452 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003453 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003454 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003456 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457 return 0;
3458
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003459 /* Power Down bit, into the PM register, is cleared
3460 * automatically as soon as a magic packet or a Wake-up frame
3461 * is received. Anyway, it's better to manually clear
3462 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003463 * from another devices (e.g. serial console).
3464 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003465 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003466 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003467 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003468 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003469 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003470 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003471 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003472 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003473 clk_enable(priv->plat->stmmac_clk);
3474 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003475 /* reset the phy so that it's ready */
3476 if (priv->mii)
3477 stmmac_mdio_reset(priv->mii);
3478 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003479
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003480 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003481
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003482 spin_lock_irqsave(&priv->lock, flags);
3483
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003484 priv->cur_rx = 0;
3485 priv->dirty_rx = 0;
3486 priv->dirty_tx = 0;
3487 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003488 /* reset private mss value to force mss context settings at
3489 * next tso xmit (only used for gmac4).
3490 */
3491 priv->mss = 0;
3492
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003493 stmmac_clear_descriptors(priv);
3494
Huacai Chenfe1319292014-12-19 22:38:18 +08003495 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003496 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003497 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003499 napi_enable(&priv->napi);
3500
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003501 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003502
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003503 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003504
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003505 if (ndev->phydev)
3506 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003507
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003508 return 0;
3509}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003510EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003511
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512#ifndef MODULE
3513static int __init stmmac_cmdline_opt(char *str)
3514{
3515 char *opt;
3516
3517 if (!str || !*str)
3518 return -EINVAL;
3519 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003520 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003521 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003522 goto err;
3523 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003524 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003525 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003526 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003527 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003528 goto err;
3529 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003530 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003531 goto err;
3532 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003533 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003534 goto err;
3535 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003536 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003537 goto err;
3538 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003539 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003540 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003541 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003542 if (kstrtoint(opt + 10, 0, &eee_timer))
3543 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003544 } else if (!strncmp(opt, "chain_mode:", 11)) {
3545 if (kstrtoint(opt + 11, 0, &chain_mode))
3546 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003547 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003548 }
3549 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003550
3551err:
3552 pr_err("%s: ERROR broken module parameter conversion", __func__);
3553 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554}
3555
3556__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003557#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003558
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003559static int __init stmmac_init(void)
3560{
3561#ifdef CONFIG_DEBUG_FS
3562 /* Create debugfs main directory if it doesn't exist yet */
3563 if (!stmmac_fs_dir) {
3564 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3565
3566 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3567 pr_err("ERROR %s, debugfs create directory failed\n",
3568 STMMAC_RESOURCE_NAME);
3569
3570 return -ENOMEM;
3571 }
3572 }
3573#endif
3574
3575 return 0;
3576}
3577
3578static void __exit stmmac_exit(void)
3579{
3580#ifdef CONFIG_DEBUG_FS
3581 debugfs_remove_recursive(stmmac_fs_dir);
3582#endif
3583}
3584
3585module_init(stmmac_init)
3586module_exit(stmmac_exit)
3587
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003588MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3589MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3590MODULE_LICENSE("GPL");