blob: 1097259df3c2adc35db8ce4317c44a0fd53ec333 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Dave Airlie
30 */
31#include <linux/seq_file.h>
32#include <linux/atomic.h>
33#include <linux/wait.h>
34#include <linux/kref.h>
35#include <linux/slab.h>
36#include <linux/firmware.h>
37#include <drm/drmP.h>
38#include "amdgpu.h"
39#include "amdgpu_trace.h"
40
41/*
42 * Fences
43 * Fences mark an event in the GPUs pipeline and are used
44 * for GPU/CPU synchronization. When the fence is written,
45 * it is expected that all buffers associated with that fence
46 * are no longer in use by the associated ring on the GPU and
47 * that the the relevant GPU caches have been flushed.
48 */
49
50/**
51 * amdgpu_fence_write - write a fence value
52 *
53 * @ring: ring the fence is associated with
54 * @seq: sequence number to write
55 *
56 * Writes a fence value to memory (all asics).
57 */
58static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
59{
60 struct amdgpu_fence_driver *drv = &ring->fence_drv;
61
62 if (drv->cpu_addr)
63 *drv->cpu_addr = cpu_to_le32(seq);
64}
65
66/**
67 * amdgpu_fence_read - read a fence value
68 *
69 * @ring: ring the fence is associated with
70 *
71 * Reads a fence value from memory (all asics).
72 * Returns the value of the fence read from memory.
73 */
74static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
75{
76 struct amdgpu_fence_driver *drv = &ring->fence_drv;
77 u32 seq = 0;
78
79 if (drv->cpu_addr)
80 seq = le32_to_cpu(*drv->cpu_addr);
81 else
82 seq = lower_32_bits(atomic64_read(&drv->last_seq));
83
84 return seq;
85}
86
87/**
88 * amdgpu_fence_schedule_check - schedule lockup check
89 *
90 * @ring: pointer to struct amdgpu_ring
91 *
92 * Queues a delayed work item to check for lockups.
93 */
94static void amdgpu_fence_schedule_check(struct amdgpu_ring *ring)
95{
96 /*
97 * Do not reset the timer here with mod_delayed_work,
98 * this can livelock in an interaction with TTM delayed destroy.
99 */
100 queue_delayed_work(system_power_efficient_wq,
101 &ring->fence_drv.lockup_work,
102 AMDGPU_FENCE_JIFFIES_TIMEOUT);
103}
104
105/**
106 * amdgpu_fence_emit - emit a fence on the requested ring
107 *
108 * @ring: ring the fence is associated with
109 * @owner: creator of the fence
110 * @fence: amdgpu fence object
111 *
112 * Emits a fence command on the requested ring (all asics).
113 * Returns 0 on success, -ENOMEM on failure.
114 */
115int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
116 struct amdgpu_fence **fence)
117{
118 struct amdgpu_device *adev = ring->adev;
119
120 /* we are protected by the ring emission mutex */
121 *fence = kmalloc(sizeof(struct amdgpu_fence), GFP_KERNEL);
122 if ((*fence) == NULL) {
123 return -ENOMEM;
124 }
125 (*fence)->seq = ++ring->fence_drv.sync_seq[ring->idx];
126 (*fence)->ring = ring;
127 (*fence)->owner = owner;
128 fence_init(&(*fence)->base, &amdgpu_fence_ops,
monk.liu7f06c232015-07-30 18:28:12 +0800129 &ring->fence_drv.fence_queue.lock,
130 adev->fence_context + ring->idx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 (*fence)->seq);
Chunming Zhou890ee232015-06-01 14:35:03 +0800132 amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
133 (*fence)->seq,
134 AMDGPU_FENCE_FLAG_INT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 trace_amdgpu_fence_emit(ring->adev->ddev, ring->idx, (*fence)->seq);
136 return 0;
137}
138
139/**
140 * amdgpu_fence_check_signaled - callback from fence_queue
141 *
142 * this function is called with fence_queue lock held, which is also used
143 * for the fence locking itself, so unlocked variants are used for
144 * fence_signal, and remove_wait_queue.
145 */
146static int amdgpu_fence_check_signaled(wait_queue_t *wait, unsigned mode, int flags, void *key)
147{
148 struct amdgpu_fence *fence;
149 struct amdgpu_device *adev;
150 u64 seq;
151 int ret;
152
153 fence = container_of(wait, struct amdgpu_fence, fence_wake);
154 adev = fence->ring->adev;
155
156 /*
157 * We cannot use amdgpu_fence_process here because we're already
158 * in the waitqueue, in a call from wake_up_all.
159 */
160 seq = atomic64_read(&fence->ring->fence_drv.last_seq);
161 if (seq >= fence->seq) {
162 ret = fence_signal_locked(&fence->base);
163 if (!ret)
164 FENCE_TRACE(&fence->base, "signaled from irq context\n");
165 else
166 FENCE_TRACE(&fence->base, "was already signaled\n");
167
monk.liu7f06c232015-07-30 18:28:12 +0800168 __remove_wait_queue(&fence->ring->fence_drv.fence_queue, &fence->fence_wake);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400169 fence_put(&fence->base);
170 } else
171 FENCE_TRACE(&fence->base, "pending\n");
172 return 0;
173}
174
175/**
176 * amdgpu_fence_activity - check for fence activity
177 *
178 * @ring: pointer to struct amdgpu_ring
179 *
180 * Checks the current fence value and calculates the last
181 * signalled fence value. Returns true if activity occured
182 * on the ring, and the fence_queue should be waken up.
183 */
184static bool amdgpu_fence_activity(struct amdgpu_ring *ring)
185{
186 uint64_t seq, last_seq, last_emitted;
187 unsigned count_loop = 0;
188 bool wake = false;
189
190 /* Note there is a scenario here for an infinite loop but it's
191 * very unlikely to happen. For it to happen, the current polling
192 * process need to be interrupted by another process and another
193 * process needs to update the last_seq btw the atomic read and
194 * xchg of the current process.
195 *
196 * More over for this to go in infinite loop there need to be
Jammy Zhou86c2b792015-05-13 22:52:42 +0800197 * continuously new fence signaled ie amdgpu_fence_read needs
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 * to return a different value each time for both the currently
199 * polling process and the other process that xchg the last_seq
200 * btw atomic read and xchg of the current process. And the
201 * value the other process set as last seq must be higher than
202 * the seq value we just read. Which means that current process
Jammy Zhou86c2b792015-05-13 22:52:42 +0800203 * need to be interrupted after amdgpu_fence_read and before
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 * atomic xchg.
205 *
206 * To be even more safe we count the number of time we loop and
207 * we bail after 10 loop just accepting the fact that we might
208 * have temporarly set the last_seq not to the true real last
209 * seq but to an older one.
210 */
211 last_seq = atomic64_read(&ring->fence_drv.last_seq);
212 do {
213 last_emitted = ring->fence_drv.sync_seq[ring->idx];
214 seq = amdgpu_fence_read(ring);
215 seq |= last_seq & 0xffffffff00000000LL;
216 if (seq < last_seq) {
217 seq &= 0xffffffff;
218 seq |= last_emitted & 0xffffffff00000000LL;
219 }
220
221 if (seq <= last_seq || seq > last_emitted) {
222 break;
223 }
224 /* If we loop over we don't want to return without
225 * checking if a fence is signaled as it means that the
226 * seq we just read is different from the previous on.
227 */
228 wake = true;
229 last_seq = seq;
230 if ((count_loop++) > 10) {
231 /* We looped over too many time leave with the
232 * fact that we might have set an older fence
233 * seq then the current real last seq as signaled
234 * by the hw.
235 */
236 break;
237 }
238 } while (atomic64_xchg(&ring->fence_drv.last_seq, seq) > seq);
239
240 if (seq < last_emitted)
241 amdgpu_fence_schedule_check(ring);
242
243 return wake;
244}
245
246/**
247 * amdgpu_fence_check_lockup - check for hardware lockup
248 *
249 * @work: delayed work item
250 *
251 * Checks for fence activity and if there is none probe
252 * the hardware if a lockup occured.
253 */
254static void amdgpu_fence_check_lockup(struct work_struct *work)
255{
256 struct amdgpu_fence_driver *fence_drv;
257 struct amdgpu_ring *ring;
258
259 fence_drv = container_of(work, struct amdgpu_fence_driver,
260 lockup_work.work);
261 ring = fence_drv->ring;
262
263 if (!down_read_trylock(&ring->adev->exclusive_lock)) {
264 /* just reschedule the check if a reset is going on */
265 amdgpu_fence_schedule_check(ring);
266 return;
267 }
268
monk.liu7f06c232015-07-30 18:28:12 +0800269 if (amdgpu_fence_activity(ring)) {
270 wake_up_all(&ring->fence_drv.fence_queue);
271 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400272 else if (amdgpu_ring_is_lockup(ring)) {
273 /* good news we believe it's a lockup */
274 dev_warn(ring->adev->dev, "GPU lockup (current fence id "
275 "0x%016llx last fence id 0x%016llx on ring %d)\n",
276 (uint64_t)atomic64_read(&fence_drv->last_seq),
277 fence_drv->sync_seq[ring->idx], ring->idx);
278
279 /* remember that we need an reset */
280 ring->adev->needs_reset = true;
monk.liu7f06c232015-07-30 18:28:12 +0800281 wake_up_all(&ring->fence_drv.fence_queue);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282 }
283 up_read(&ring->adev->exclusive_lock);
284}
285
286/**
287 * amdgpu_fence_process - process a fence
288 *
289 * @adev: amdgpu_device pointer
290 * @ring: ring index the fence is associated with
291 *
292 * Checks the current fence value and wakes the fence queue
293 * if the sequence number has increased (all asics).
294 */
295void amdgpu_fence_process(struct amdgpu_ring *ring)
296{
297 uint64_t seq, last_seq, last_emitted;
298 unsigned count_loop = 0;
299 bool wake = false;
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800300 unsigned long irqflags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301
302 /* Note there is a scenario here for an infinite loop but it's
303 * very unlikely to happen. For it to happen, the current polling
304 * process need to be interrupted by another process and another
305 * process needs to update the last_seq btw the atomic read and
306 * xchg of the current process.
307 *
308 * More over for this to go in infinite loop there need to be
309 * continuously new fence signaled ie amdgpu_fence_read needs
310 * to return a different value each time for both the currently
311 * polling process and the other process that xchg the last_seq
312 * btw atomic read and xchg of the current process. And the
313 * value the other process set as last seq must be higher than
314 * the seq value we just read. Which means that current process
315 * need to be interrupted after amdgpu_fence_read and before
316 * atomic xchg.
317 *
318 * To be even more safe we count the number of time we loop and
319 * we bail after 10 loop just accepting the fact that we might
320 * have temporarly set the last_seq not to the true real last
321 * seq but to an older one.
322 */
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800323 spin_lock_irqsave(&ring->fence_lock, irqflags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324 last_seq = atomic64_read(&ring->fence_drv.last_seq);
325 do {
326 last_emitted = ring->fence_drv.sync_seq[ring->idx];
327 seq = amdgpu_fence_read(ring);
328 seq |= last_seq & 0xffffffff00000000LL;
329 if (seq < last_seq) {
330 seq &= 0xffffffff;
331 seq |= last_emitted & 0xffffffff00000000LL;
332 }
333
334 if (seq <= last_seq || seq > last_emitted) {
335 break;
336 }
337 /* If we loop over we don't want to return without
338 * checking if a fence is signaled as it means that the
339 * seq we just read is different from the previous on.
340 */
341 wake = true;
342 last_seq = seq;
343 if ((count_loop++) > 10) {
344 /* We looped over too many time leave with the
345 * fact that we might have set an older fence
346 * seq then the current real last seq as signaled
347 * by the hw.
348 */
349 break;
350 }
351 } while (atomic64_xchg(&ring->fence_drv.last_seq, seq) > seq);
352
Chunming Zhou74846672015-08-04 11:30:09 +0800353 if (wake)
monk.liu7f06c232015-07-30 18:28:12 +0800354 wake_up_all(&ring->fence_drv.fence_queue);
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800355 spin_unlock_irqrestore(&ring->fence_lock, irqflags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356}
357
358/**
359 * amdgpu_fence_seq_signaled - check if a fence sequence number has signaled
360 *
361 * @ring: ring the fence is associated with
362 * @seq: sequence number
363 *
364 * Check if the last signaled fence sequnce number is >= the requested
365 * sequence number (all asics).
366 * Returns true if the fence has signaled (current fence value
367 * is >= requested value) or false if it has not (current fence
368 * value is < the requested value. Helper function for
369 * amdgpu_fence_signaled().
370 */
371static bool amdgpu_fence_seq_signaled(struct amdgpu_ring *ring, u64 seq)
372{
373 if (atomic64_read(&ring->fence_drv.last_seq) >= seq)
374 return true;
375
376 /* poll new last sequence at least once */
377 amdgpu_fence_process(ring);
378 if (atomic64_read(&ring->fence_drv.last_seq) >= seq)
379 return true;
380
381 return false;
382}
383
384static bool amdgpu_fence_is_signaled(struct fence *f)
385{
386 struct amdgpu_fence *fence = to_amdgpu_fence(f);
387 struct amdgpu_ring *ring = fence->ring;
388 struct amdgpu_device *adev = ring->adev;
389
390 if (atomic64_read(&ring->fence_drv.last_seq) >= fence->seq)
391 return true;
392
393 if (down_read_trylock(&adev->exclusive_lock)) {
394 amdgpu_fence_process(ring);
395 up_read(&adev->exclusive_lock);
396
397 if (atomic64_read(&ring->fence_drv.last_seq) >= fence->seq)
398 return true;
399 }
400 return false;
401}
402
403/**
404 * amdgpu_fence_enable_signaling - enable signalling on fence
405 * @fence: fence
406 *
407 * This function is called with fence_queue lock held, and adds a callback
408 * to fence_queue that checks if this fence is signaled, and if so it
409 * signals the fence and removes itself.
410 */
411static bool amdgpu_fence_enable_signaling(struct fence *f)
412{
413 struct amdgpu_fence *fence = to_amdgpu_fence(f);
414 struct amdgpu_ring *ring = fence->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415
416 if (atomic64_read(&ring->fence_drv.last_seq) >= fence->seq)
417 return false;
418
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400419 fence->fence_wake.flags = 0;
420 fence->fence_wake.private = NULL;
421 fence->fence_wake.func = amdgpu_fence_check_signaled;
monk.liu7f06c232015-07-30 18:28:12 +0800422 __add_wait_queue(&ring->fence_drv.fence_queue, &fence->fence_wake);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400423 fence_get(f);
424 FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
425 return true;
426}
427
monk.liu7f06c232015-07-30 18:28:12 +0800428/*
429 * amdgpu_ring_wait_seq_timeout - wait for seq of the specific ring to signal
430 * @ring: ring to wait on for the seq number
431 * @seq: seq number wait for
432 * @intr: if interruptible
433 * @timeout: jiffies before time out
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400434 *
monk.liu7f06c232015-07-30 18:28:12 +0800435 * return value:
436 * 0: time out but seq not signaled, and gpu not hang
437 * X (X > 0): seq signaled and X means how many jiffies remains before time out
438 * -EDEADL: GPU hang before time out
439 * -ESYSRESTART: interrupted before seq signaled
440 * -EINVAL: some paramter is not valid
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400441 */
monk.liu7f06c232015-07-30 18:28:12 +0800442static long amdgpu_fence_ring_wait_seq_timeout(struct amdgpu_ring *ring, uint64_t seq,
443 bool intr, long timeout)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444{
monk.liu7f06c232015-07-30 18:28:12 +0800445 struct amdgpu_device *adev = ring->adev;
446 long r = 0;
447 bool signaled = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448
monk.liu7f06c232015-07-30 18:28:12 +0800449 BUG_ON(!ring);
450 if (seq > ring->fence_drv.sync_seq[ring->idx])
451 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452
monk.liu7f06c232015-07-30 18:28:12 +0800453 if (atomic64_read(&ring->fence_drv.last_seq) >= seq)
454 return timeout;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455
monk.liu7f06c232015-07-30 18:28:12 +0800456 while (1) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 if (intr) {
monk.liu7f06c232015-07-30 18:28:12 +0800458 r = wait_event_interruptible_timeout(ring->fence_drv.fence_queue, (
459 (signaled = amdgpu_fence_seq_signaled(ring, seq))
460 || adev->needs_reset), AMDGPU_FENCE_JIFFIES_TIMEOUT);
461
462 if (r == -ERESTARTSYS) /* interrupted */
463 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464 } else {
monk.liu7f06c232015-07-30 18:28:12 +0800465 r = wait_event_timeout(ring->fence_drv.fence_queue, (
466 (signaled = amdgpu_fence_seq_signaled(ring, seq))
467 || adev->needs_reset), AMDGPU_FENCE_JIFFIES_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 }
469
monk.liu7f06c232015-07-30 18:28:12 +0800470 if (signaled) {
471 /* seq signaled */
472 if (timeout == MAX_SCHEDULE_TIMEOUT)
473 return timeout;
474 return (timeout - AMDGPU_FENCE_JIFFIES_TIMEOUT - r);
475 }
476 else if (adev->needs_reset) {
477 return -EDEADLK;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478 }
479
monk.liu7f06c232015-07-30 18:28:12 +0800480 /* check if it's a lockup */
481 if (amdgpu_ring_is_lockup(ring)) {
482 uint64_t last_seq = atomic64_read(&ring->fence_drv.last_seq);
483 /* ring lookup */
484 dev_warn(adev->dev, "GPU lockup (waiting for "
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485 "0x%016llx last fence id 0x%016llx on"
486 " ring %d)\n",
monk.liu7f06c232015-07-30 18:28:12 +0800487 seq, last_seq, ring->idx);
488 wake_up_all(&ring->fence_drv.fence_queue);
489 return -EDEADLK;
490 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400491
monk.liu7f06c232015-07-30 18:28:12 +0800492 if (timeout < MAX_SCHEDULE_TIMEOUT) {
493 timeout -= AMDGPU_FENCE_JIFFIES_TIMEOUT;
494 if (timeout < 1)
495 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496 }
497 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400498}
499
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 * amdgpu_fence_wait_next - wait for the next fence to signal
502 *
503 * @adev: amdgpu device pointer
504 * @ring: ring index the fence is associated with
505 *
506 * Wait for the next fence on the requested ring to signal (all asics).
507 * Returns 0 if the next fence has passed, error for all other cases.
508 * Caller must hold ring lock.
509 */
510int amdgpu_fence_wait_next(struct amdgpu_ring *ring)
511{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 long r;
513
monk.liu7f06c232015-07-30 18:28:12 +0800514 uint64_t seq = atomic64_read(&ring->fence_drv.last_seq) + 1ULL;
515 if (seq >= ring->fence_drv.sync_seq[ring->idx])
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 return -ENOENT;
monk.liu7f06c232015-07-30 18:28:12 +0800517 r = amdgpu_fence_ring_wait_seq_timeout(ring, seq, false, MAX_SCHEDULE_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518 if (r < 0)
519 return r;
monk.liu7f06c232015-07-30 18:28:12 +0800520
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521 return 0;
522}
523
524/**
525 * amdgpu_fence_wait_empty - wait for all fences to signal
526 *
527 * @adev: amdgpu device pointer
528 * @ring: ring index the fence is associated with
529 *
530 * Wait for all fences on the requested ring to signal (all asics).
531 * Returns 0 if the fences have passed, error for all other cases.
532 * Caller must hold ring lock.
533 */
534int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
535{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536 long r;
537
monk.liu7f06c232015-07-30 18:28:12 +0800538 uint64_t seq = ring->fence_drv.sync_seq[ring->idx];
539 if (!seq)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 return 0;
541
monk.liu7f06c232015-07-30 18:28:12 +0800542 r = amdgpu_fence_ring_wait_seq_timeout(ring, seq, false, MAX_SCHEDULE_TIMEOUT);
543
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544 if (r < 0) {
545 if (r == -EDEADLK)
546 return -EDEADLK;
547
monk.liu7f06c232015-07-30 18:28:12 +0800548 dev_err(ring->adev->dev, "error waiting for ring[%d] to become idle (%ld)\n",
549 ring->idx, r);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400550 }
551 return 0;
552}
553
554/**
555 * amdgpu_fence_ref - take a ref on a fence
556 *
557 * @fence: amdgpu fence object
558 *
559 * Take a reference on a fence (all asics).
560 * Returns the fence.
561 */
562struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence)
563{
564 fence_get(&fence->base);
565 return fence;
566}
567
568/**
569 * amdgpu_fence_unref - remove a ref on a fence
570 *
571 * @fence: amdgpu fence object
572 *
573 * Remove a reference on a fence (all asics).
574 */
575void amdgpu_fence_unref(struct amdgpu_fence **fence)
576{
577 struct amdgpu_fence *tmp = *fence;
578
579 *fence = NULL;
580 if (tmp)
581 fence_put(&tmp->base);
582}
583
584/**
585 * amdgpu_fence_count_emitted - get the count of emitted fences
586 *
587 * @ring: ring the fence is associated with
588 *
589 * Get the number of fences emitted on the requested ring (all asics).
590 * Returns the number of emitted fences on the ring. Used by the
591 * dynpm code to ring track activity.
592 */
593unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
594{
595 uint64_t emitted;
596
597 /* We are not protected by ring lock when reading the last sequence
598 * but it's ok to report slightly wrong fence count here.
599 */
600 amdgpu_fence_process(ring);
601 emitted = ring->fence_drv.sync_seq[ring->idx]
602 - atomic64_read(&ring->fence_drv.last_seq);
603 /* to avoid 32bits warp around */
604 if (emitted > 0x10000000)
605 emitted = 0x10000000;
606
607 return (unsigned)emitted;
608}
609
610/**
611 * amdgpu_fence_need_sync - do we need a semaphore
612 *
613 * @fence: amdgpu fence object
614 * @dst_ring: which ring to check against
615 *
616 * Check if the fence needs to be synced against another ring
617 * (all asics). If so, we need to emit a semaphore.
618 * Returns true if we need to sync with another ring, false if
619 * not.
620 */
621bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
622 struct amdgpu_ring *dst_ring)
623{
624 struct amdgpu_fence_driver *fdrv;
625
626 if (!fence)
627 return false;
628
629 if (fence->ring == dst_ring)
630 return false;
631
632 /* we are protected by the ring mutex */
633 fdrv = &dst_ring->fence_drv;
634 if (fence->seq <= fdrv->sync_seq[fence->ring->idx])
635 return false;
636
637 return true;
638}
639
640/**
641 * amdgpu_fence_note_sync - record the sync point
642 *
643 * @fence: amdgpu fence object
644 * @dst_ring: which ring to check against
645 *
646 * Note the sequence number at which point the fence will
647 * be synced with the requested ring (all asics).
648 */
649void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
650 struct amdgpu_ring *dst_ring)
651{
652 struct amdgpu_fence_driver *dst, *src;
653 unsigned i;
654
655 if (!fence)
656 return;
657
658 if (fence->ring == dst_ring)
659 return;
660
661 /* we are protected by the ring mutex */
662 src = &fence->ring->fence_drv;
663 dst = &dst_ring->fence_drv;
664 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
665 if (i == dst_ring->idx)
666 continue;
667
668 dst->sync_seq[i] = max(dst->sync_seq[i], src->sync_seq[i]);
669 }
670}
671
672/**
673 * amdgpu_fence_driver_start_ring - make the fence driver
674 * ready for use on the requested ring.
675 *
676 * @ring: ring to start the fence driver on
677 * @irq_src: interrupt source to use for this ring
678 * @irq_type: interrupt type to use for this ring
679 *
680 * Make the fence driver ready for processing (all asics).
681 * Not all asics have all rings, so each asic will only
682 * start the fence driver on the rings it has.
683 * Returns 0 for success, errors for failure.
684 */
685int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
686 struct amdgpu_irq_src *irq_src,
687 unsigned irq_type)
688{
689 struct amdgpu_device *adev = ring->adev;
690 uint64_t index;
691
692 if (ring != &adev->uvd.ring) {
693 ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
694 ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
695 } else {
696 /* put fence directly behind firmware */
697 index = ALIGN(adev->uvd.fw->size, 8);
698 ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
699 ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
700 }
701 amdgpu_fence_write(ring, atomic64_read(&ring->fence_drv.last_seq));
Chunming Zhouc6a40792015-06-01 14:14:32 +0800702 amdgpu_irq_get(adev, irq_src, irq_type);
703
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704 ring->fence_drv.irq_src = irq_src;
705 ring->fence_drv.irq_type = irq_type;
Chunming Zhouc6a40792015-06-01 14:14:32 +0800706 ring->fence_drv.initialized = true;
707
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
709 "cpu addr 0x%p\n", ring->idx,
710 ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
711 return 0;
712}
713
714/**
715 * amdgpu_fence_driver_init_ring - init the fence driver
716 * for the requested ring.
717 *
718 * @ring: ring to init the fence driver on
719 *
720 * Init the fence driver for the requested ring (all asics).
721 * Helper function for amdgpu_fence_driver_init().
722 */
723void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring)
724{
725 int i;
726
727 ring->fence_drv.cpu_addr = NULL;
728 ring->fence_drv.gpu_addr = 0;
729 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
730 ring->fence_drv.sync_seq[i] = 0;
731
732 atomic64_set(&ring->fence_drv.last_seq, 0);
733 ring->fence_drv.initialized = false;
734
735 INIT_DELAYED_WORK(&ring->fence_drv.lockup_work,
736 amdgpu_fence_check_lockup);
737 ring->fence_drv.ring = ring;
Alex Deucherb80d8472015-08-16 22:55:02 -0400738
739 if (amdgpu_enable_scheduler) {
740 ring->scheduler = amd_sched_create((void *)ring->adev,
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800741 &amdgpu_sched_ops,
Jammy Zhou4afcb302015-07-30 16:44:05 +0800742 ring->idx, 5, 0,
743 amdgpu_sched_hw_submission);
Alex Deucherb80d8472015-08-16 22:55:02 -0400744 if (!ring->scheduler)
745 DRM_ERROR("Failed to create scheduler on ring %d.\n",
746 ring->idx);
747 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748}
749
750/**
751 * amdgpu_fence_driver_init - init the fence driver
752 * for all possible rings.
753 *
754 * @adev: amdgpu device pointer
755 *
756 * Init the fence driver for all possible rings (all asics).
757 * Not all asics have all rings, so each asic will only
758 * start the fence driver on the rings it has using
759 * amdgpu_fence_driver_start_ring().
760 * Returns 0 for success.
761 */
762int amdgpu_fence_driver_init(struct amdgpu_device *adev)
763{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 if (amdgpu_debugfs_fence_init(adev))
765 dev_err(adev->dev, "fence debugfs file creation failed\n");
766
767 return 0;
768}
769
770/**
771 * amdgpu_fence_driver_fini - tear down the fence driver
772 * for all possible rings.
773 *
774 * @adev: amdgpu device pointer
775 *
776 * Tear down the fence driver for all possible rings (all asics).
777 */
778void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
779{
780 int i, r;
781
782 mutex_lock(&adev->ring_lock);
783 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
784 struct amdgpu_ring *ring = adev->rings[i];
785 if (!ring || !ring->fence_drv.initialized)
786 continue;
787 r = amdgpu_fence_wait_empty(ring);
788 if (r) {
789 /* no need to trigger GPU reset as we are unloading */
790 amdgpu_fence_driver_force_completion(adev);
791 }
monk.liu7f06c232015-07-30 18:28:12 +0800792 wake_up_all(&ring->fence_drv.fence_queue);
Chunming Zhouc6a40792015-06-01 14:14:32 +0800793 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
794 ring->fence_drv.irq_type);
Alex Deucherb80d8472015-08-16 22:55:02 -0400795 if (ring->scheduler)
796 amd_sched_destroy(ring->scheduler);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400797 ring->fence_drv.initialized = false;
798 }
799 mutex_unlock(&adev->ring_lock);
800}
801
802/**
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400803 * amdgpu_fence_driver_suspend - suspend the fence driver
804 * for all possible rings.
805 *
806 * @adev: amdgpu device pointer
807 *
808 * Suspend the fence driver for all possible rings (all asics).
809 */
810void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
811{
812 int i, r;
813
814 mutex_lock(&adev->ring_lock);
815 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
816 struct amdgpu_ring *ring = adev->rings[i];
817 if (!ring || !ring->fence_drv.initialized)
818 continue;
819
820 /* wait for gpu to finish processing current batch */
821 r = amdgpu_fence_wait_empty(ring);
822 if (r) {
823 /* delay GPU reset to resume */
824 amdgpu_fence_driver_force_completion(adev);
825 }
826
827 /* disable the interrupt */
828 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
829 ring->fence_drv.irq_type);
830 }
831 mutex_unlock(&adev->ring_lock);
832}
833
834/**
835 * amdgpu_fence_driver_resume - resume the fence driver
836 * for all possible rings.
837 *
838 * @adev: amdgpu device pointer
839 *
840 * Resume the fence driver for all possible rings (all asics).
841 * Not all asics have all rings, so each asic will only
842 * start the fence driver on the rings it has using
843 * amdgpu_fence_driver_start_ring().
844 * Returns 0 for success.
845 */
846void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
847{
848 int i;
849
850 mutex_lock(&adev->ring_lock);
851 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
852 struct amdgpu_ring *ring = adev->rings[i];
853 if (!ring || !ring->fence_drv.initialized)
854 continue;
855
856 /* enable the interrupt */
857 amdgpu_irq_get(adev, ring->fence_drv.irq_src,
858 ring->fence_drv.irq_type);
859 }
860 mutex_unlock(&adev->ring_lock);
861}
862
863/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400864 * amdgpu_fence_driver_force_completion - force all fence waiter to complete
865 *
866 * @adev: amdgpu device pointer
867 *
868 * In case of GPU reset failure make sure no process keep waiting on fence
869 * that will never complete.
870 */
871void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
872{
873 int i;
874
875 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
876 struct amdgpu_ring *ring = adev->rings[i];
877 if (!ring || !ring->fence_drv.initialized)
878 continue;
879
880 amdgpu_fence_write(ring, ring->fence_drv.sync_seq[i]);
881 }
882}
883
884
885/*
886 * Fence debugfs
887 */
888#if defined(CONFIG_DEBUG_FS)
889static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
890{
891 struct drm_info_node *node = (struct drm_info_node *)m->private;
892 struct drm_device *dev = node->minor->dev;
893 struct amdgpu_device *adev = dev->dev_private;
894 int i, j;
895
896 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
897 struct amdgpu_ring *ring = adev->rings[i];
898 if (!ring || !ring->fence_drv.initialized)
899 continue;
900
901 amdgpu_fence_process(ring);
902
Christian König344c19f2015-06-02 15:47:16 +0200903 seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400904 seq_printf(m, "Last signaled fence 0x%016llx\n",
905 (unsigned long long)atomic64_read(&ring->fence_drv.last_seq));
906 seq_printf(m, "Last emitted 0x%016llx\n",
907 ring->fence_drv.sync_seq[i]);
908
909 for (j = 0; j < AMDGPU_MAX_RINGS; ++j) {
910 struct amdgpu_ring *other = adev->rings[j];
Christian König344c19f2015-06-02 15:47:16 +0200911 if (i != j && other && other->fence_drv.initialized &&
912 ring->fence_drv.sync_seq[j])
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 seq_printf(m, "Last sync to ring %d 0x%016llx\n",
914 j, ring->fence_drv.sync_seq[j]);
915 }
916 }
917 return 0;
918}
919
920static struct drm_info_list amdgpu_debugfs_fence_list[] = {
921 {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
922};
923#endif
924
925int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
926{
927#if defined(CONFIG_DEBUG_FS)
928 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 1);
929#else
930 return 0;
931#endif
932}
933
934static const char *amdgpu_fence_get_driver_name(struct fence *fence)
935{
936 return "amdgpu";
937}
938
939static const char *amdgpu_fence_get_timeline_name(struct fence *f)
940{
941 struct amdgpu_fence *fence = to_amdgpu_fence(f);
942 return (const char *)fence->ring->name;
943}
944
945static inline bool amdgpu_test_signaled(struct amdgpu_fence *fence)
946{
947 return test_bit(FENCE_FLAG_SIGNALED_BIT, &fence->base.flags);
948}
949
monk.liu332dfe92015-07-30 15:19:05 +0800950static inline bool amdgpu_test_signaled_any(struct amdgpu_fence **fences)
951{
952 int idx;
953 struct amdgpu_fence *fence;
954
955 idx = 0;
956 for (idx = 0; idx < AMDGPU_MAX_RINGS; ++idx) {
957 fence = fences[idx];
958 if (fence) {
959 if (test_bit(FENCE_FLAG_SIGNALED_BIT, &fence->base.flags))
960 return true;
961 }
962 }
963 return false;
964}
965
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966struct amdgpu_wait_cb {
967 struct fence_cb base;
968 struct task_struct *task;
969};
970
971static void amdgpu_fence_wait_cb(struct fence *fence, struct fence_cb *cb)
972{
973 struct amdgpu_wait_cb *wait =
974 container_of(cb, struct amdgpu_wait_cb, base);
975 wake_up_process(wait->task);
976}
977
978static signed long amdgpu_fence_default_wait(struct fence *f, bool intr,
979 signed long t)
980{
monk.liue29551552015-07-30 18:26:18 +0800981 struct amdgpu_fence *array[AMDGPU_MAX_RINGS];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982 struct amdgpu_fence *fence = to_amdgpu_fence(f);
983 struct amdgpu_device *adev = fence->ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984
monk.liue29551552015-07-30 18:26:18 +0800985 memset(&array[0], 0, sizeof(array));
986 array[0] = fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987
monk.liue29551552015-07-30 18:26:18 +0800988 return amdgpu_fence_wait_any(adev, array, intr, t);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989}
990
monk.liu332dfe92015-07-30 15:19:05 +0800991/* wait until any fence in array signaled */
992signed long amdgpu_fence_wait_any(struct amdgpu_device *adev,
993 struct amdgpu_fence **array, bool intr, signed long t)
994{
995 long idx = 0;
996 struct amdgpu_wait_cb cb[AMDGPU_MAX_RINGS];
997 struct amdgpu_fence *fence;
998
999 BUG_ON(!array);
1000
1001 for (idx = 0; idx < AMDGPU_MAX_RINGS; ++idx) {
1002 fence = array[idx];
1003 if (fence) {
1004 cb[idx].task = current;
1005 if (fence_add_callback(&fence->base,
1006 &cb[idx].base, amdgpu_fence_wait_cb))
1007 return t; /* return if fence is already signaled */
1008 }
1009 }
1010
1011 while (t > 0) {
1012 if (intr)
1013 set_current_state(TASK_INTERRUPTIBLE);
1014 else
1015 set_current_state(TASK_UNINTERRUPTIBLE);
1016
1017 /*
1018 * amdgpu_test_signaled_any must be called after
1019 * set_current_state to prevent a race with wake_up_process
1020 */
1021 if (amdgpu_test_signaled_any(array))
1022 break;
1023
1024 if (adev->needs_reset) {
1025 t = -EDEADLK;
1026 break;
1027 }
1028
1029 t = schedule_timeout(t);
1030
1031 if (t > 0 && intr && signal_pending(current))
1032 t = -ERESTARTSYS;
1033 }
1034
1035 __set_current_state(TASK_RUNNING);
1036
1037 idx = 0;
1038 for (idx = 0; idx < AMDGPU_MAX_RINGS; ++idx) {
1039 fence = array[idx];
1040 if (fence)
1041 fence_remove_callback(&fence->base, &cb[idx].base);
1042 }
1043
1044 return t;
1045}
1046
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001047const struct fence_ops amdgpu_fence_ops = {
1048 .get_driver_name = amdgpu_fence_get_driver_name,
1049 .get_timeline_name = amdgpu_fence_get_timeline_name,
1050 .enable_signaling = amdgpu_fence_enable_signaling,
1051 .signaled = amdgpu_fence_is_signaled,
1052 .wait = amdgpu_fence_default_wait,
1053 .release = NULL,
1054};