blob: 27655466dbebf77a5f326108e8142228fa5acaac [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Gogline3fd5532009-01-17 08:27:19 +00004 * Copyright (C) 2005 - 2009 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
41#include <linux/tcp.h>
42#include <linux/netdevice.h>
43#include <linux/skbuff.h>
44#include <linux/string.h>
45#include <linux/module.h>
46#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040047#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040048#include <linux/etherdevice.h>
49#include <linux/if_ether.h>
50#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070051#include <linux/inet_lro.h>
Brice Goglin981813d2008-05-09 02:22:16 +020052#include <linux/dca.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040053#include <linux/ip.h>
54#include <linux/inet.h>
55#include <linux/in.h>
56#include <linux/ethtool.h>
57#include <linux/firmware.h>
58#include <linux/delay.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040059#include <linux/timer.h>
60#include <linux/vmalloc.h>
61#include <linux/crc32.h>
62#include <linux/moduleparam.h>
63#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070064#include <linux/log2.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040065#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070066#include <net/ip.h>
67#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040068#include <asm/byteorder.h>
69#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040070#include <asm/processor.h>
71#ifdef CONFIG_MTRR
72#include <asm/mtrr.h>
73#endif
74
75#include "myri10ge_mcp.h"
76#include "myri10ge_mcp_gen_header.h"
77
Brice Gogline3fd5532009-01-17 08:27:19 +000078#define MYRI10GE_VERSION_STR "1.4.4-1.401"
Brice Goglin0da34b62006-05-23 06:10:15 -040079
80MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
81MODULE_AUTHOR("Maintainer: help@myri.com");
82MODULE_VERSION(MYRI10GE_VERSION_STR);
83MODULE_LICENSE("Dual BSD/GPL");
84
85#define MYRI10GE_MAX_ETHER_MTU 9014
86
87#define MYRI10GE_ETH_STOPPED 0
88#define MYRI10GE_ETH_STOPPING 1
89#define MYRI10GE_ETH_STARTING 2
90#define MYRI10GE_ETH_RUNNING 3
91#define MYRI10GE_ETH_OPEN_FAILED 4
92
93#define MYRI10GE_EEPROM_STRINGS_SIZE 256
94#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070095#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
96#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -040097
Al Viro40f6cff2006-11-20 13:48:32 -050098#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -040099#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
100
Brice Goglindd50f332006-12-11 11:25:09 +0100101#define MYRI10GE_ALLOC_ORDER 0
102#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
103#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
104
Brice Goglin236bb5e62008-09-28 15:34:21 +0000105#define MYRI10GE_MAX_SLICES 32
106
Brice Goglin0da34b62006-05-23 06:10:15 -0400107struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100108 struct page *page;
109 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400110 DECLARE_PCI_UNMAP_ADDR(bus)
111 DECLARE_PCI_UNMAP_LEN(len)
112};
113
114struct myri10ge_tx_buffer_state {
115 struct sk_buff *skb;
116 int last;
117 DECLARE_PCI_UNMAP_ADDR(bus)
118 DECLARE_PCI_UNMAP_LEN(len)
119};
120
121struct myri10ge_cmd {
122 u32 data0;
123 u32 data1;
124 u32 data2;
125};
126
127struct myri10ge_rx_buf {
128 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
Brice Goglin0da34b62006-05-23 06:10:15 -0400129 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
130 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100131 struct page *page;
132 dma_addr_t bus;
133 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400134 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100135 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400136 int alloc_fail;
137 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100138 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400139};
140
141struct myri10ge_tx_buf {
142 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
Brice Goglin236bb5e62008-09-28 15:34:21 +0000143 __be32 __iomem *send_go; /* "go" doorbell ptr */
144 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
Brice Goglin0da34b62006-05-23 06:10:15 -0400145 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
146 char *req_bytes;
147 struct myri10ge_tx_buffer_state *info;
148 int mask; /* number of transmit slots -1 */
Brice Goglin0da34b62006-05-23 06:10:15 -0400149 int req ____cacheline_aligned; /* transmit slots submitted */
150 int pkt_start; /* packets started */
Brice Goglinb53bef82008-05-09 02:20:03 +0200151 int stop_queue;
152 int linearized;
Brice Goglin0da34b62006-05-23 06:10:15 -0400153 int done ____cacheline_aligned; /* transmit slots completed */
154 int pkt_done; /* packets completed */
Brice Goglinb53bef82008-05-09 02:20:03 +0200155 int wake_queue;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000156 int queue_active;
Brice Goglin0da34b62006-05-23 06:10:15 -0400157};
158
159struct myri10ge_rx_done {
160 struct mcp_slot *entry;
161 dma_addr_t bus;
162 int cnt;
163 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700164 struct net_lro_mgr lro_mgr;
165 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400166};
167
Brice Goglinb53bef82008-05-09 02:20:03 +0200168struct myri10ge_slice_netstats {
169 unsigned long rx_packets;
170 unsigned long tx_packets;
171 unsigned long rx_bytes;
172 unsigned long tx_bytes;
173 unsigned long rx_dropped;
174 unsigned long tx_dropped;
175};
176
177struct myri10ge_slice_state {
Brice Goglin0da34b62006-05-23 06:10:15 -0400178 struct myri10ge_tx_buf tx; /* transmit ring */
179 struct myri10ge_rx_buf rx_small;
180 struct myri10ge_rx_buf rx_big;
181 struct myri10ge_rx_done rx_done;
Brice Goglinb53bef82008-05-09 02:20:03 +0200182 struct net_device *dev;
183 struct napi_struct napi;
184 struct myri10ge_priv *mgp;
185 struct myri10ge_slice_netstats stats;
186 __be32 __iomem *irq_claim;
187 struct mcp_irq_data *fw_stats;
188 dma_addr_t fw_stats_bus;
189 int watchdog_tx_done;
190 int watchdog_tx_req;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400191#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200192 int cached_dca_tag;
193 int cpu;
194 __be32 __iomem *dca_tag;
195#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +0200196 char irq_desc[32];
Brice Goglinb53bef82008-05-09 02:20:03 +0200197};
198
199struct myri10ge_priv {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200200 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +0200201 int tx_boundary; /* boundary transmits cannot cross */
Brice Goglin0dcffac2008-05-09 02:21:49 +0200202 int num_slices;
Brice Goglinb53bef82008-05-09 02:20:03 +0200203 int running; /* running? */
204 int csum_flag; /* rx_csums? */
Brice Goglin0da34b62006-05-23 06:10:15 -0400205 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100206 int big_bytes;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200207 int max_intr_slots;
Brice Goglin0da34b62006-05-23 06:10:15 -0400208 struct net_device *dev;
209 struct net_device_stats stats;
Brice Goglinb53bef82008-05-09 02:20:03 +0200210 spinlock_t stats_lock;
Brice Goglin0da34b62006-05-23 06:10:15 -0400211 u8 __iomem *sram;
212 int sram_size;
213 unsigned long board_span;
214 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500215 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400216 char *mac_addr_string;
217 struct mcp_cmd_response *cmd;
218 dma_addr_t cmd_bus;
Brice Goglin0da34b62006-05-23 06:10:15 -0400219 struct pci_dev *pdev;
220 int msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200221 int msix_enabled;
222 struct msix_entry *msix_vectors;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400223#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200224 int dca_enabled;
225#endif
Al Viro66341ff2007-12-22 18:56:43 +0000226 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400227 unsigned int rdma_tags_available;
228 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500229 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400230 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100231 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400232 int down_cnt;
233 wait_queue_head_t down_wq;
234 struct work_struct watchdog_work;
235 struct timer_list watchdog_timer;
Brice Goglin0da34b62006-05-23 06:10:15 -0400236 int watchdog_resets;
Brice Goglinb53bef82008-05-09 02:20:03 +0200237 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400238 int pause;
239 char *fw_name;
240 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200241 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400242 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100243 int fw_ver_major;
244 int fw_ver_minor;
245 int fw_ver_tiny;
246 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400247 u8 mac_addr[6]; /* eeprom mac address */
248 unsigned long serial_number;
249 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400250 int fw_multicast_support;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200251 unsigned long features;
252 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400253 u32 read_dma;
254 u32 write_dma;
255 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400256 u32 link_changes;
257 u32 msg_enable;
Brice Goglin0da34b62006-05-23 06:10:15 -0400258};
259
260static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
261static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
Brice Goglin0dcffac2008-05-09 02:21:49 +0200262static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
263static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
Brice Goglin0da34b62006-05-23 06:10:15 -0400264
265static char *myri10ge_fw_name = NULL;
266module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200267MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400268
269static int myri10ge_ecrc_enable = 1;
270module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200271MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400272
Brice Goglin0da34b62006-05-23 06:10:15 -0400273static int myri10ge_small_bytes = -1; /* -1 == auto */
274module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200275MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400276
277static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100278module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200279MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400280
Brice Goglinf761fae2007-03-21 19:45:56 +0100281static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400282module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200283MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400284
285static int myri10ge_flow_control = 1;
286module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200287MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400288
289static int myri10ge_deassert_wait = 1;
290module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
291MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200292 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400293
294static int myri10ge_force_firmware = 0;
295module_param(myri10ge_force_firmware, int, S_IRUGO);
296MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200297 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400298
Brice Goglin0da34b62006-05-23 06:10:15 -0400299static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
300module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200301MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400302
303static int myri10ge_napi_weight = 64;
304module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200305MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400306
307static int myri10ge_watchdog_timeout = 1;
308module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200309MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400310
311static int myri10ge_max_irq_loops = 1048576;
312module_param(myri10ge_max_irq_loops, int, S_IRUGO);
313MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200314 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400315
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400316#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
317
318static int myri10ge_debug = -1; /* defaults above */
319module_param(myri10ge_debug, int, 0);
320MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
321
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700322static int myri10ge_lro = 1;
323module_param(myri10ge_lro, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200324MODULE_PARM_DESC(myri10ge_lro, "Enable large receive offload");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700325
326static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
327module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200328MODULE_PARM_DESC(myri10ge_lro_max_pkts,
329 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700330
Brice Goglindd50f332006-12-11 11:25:09 +0100331static int myri10ge_fill_thresh = 256;
332module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200333MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100334
Brice Goglinf1811372007-06-11 20:26:31 +0200335static int myri10ge_reset_recover = 1;
336
Brice Goglin0dcffac2008-05-09 02:21:49 +0200337static int myri10ge_max_slices = 1;
338module_param(myri10ge_max_slices, int, S_IRUGO);
339MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
340
341static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
342module_param(myri10ge_rss_hash, int, S_IRUGO);
343MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
344
Brice Goglin981813d2008-05-09 02:22:16 +0200345static int myri10ge_dca = 1;
346module_param(myri10ge_dca, int, S_IRUGO);
347MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
348
Brice Goglin0da34b62006-05-23 06:10:15 -0400349#define MYRI10GE_FW_OFFSET 1024*1024
350#define MYRI10GE_HIGHPART_TO_U32(X) \
351(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
352#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
353
354#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
355
Brice Goglin2f762162007-05-07 23:50:37 +0200356static void myri10ge_set_multicast_list(struct net_device *dev);
Brice Goglin4f93fde2007-10-13 12:34:01 +0200357static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200358
Brice Goglin62502232006-12-11 11:24:37 +0100359static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500360{
Brice Goglin62502232006-12-11 11:24:37 +0100361 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500362}
363
Brice Goglin0da34b62006-05-23 06:10:15 -0400364static int
365myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
366 struct myri10ge_cmd *data, int atomic)
367{
368 struct mcp_cmd *buf;
369 char buf_bytes[sizeof(*buf) + 8];
370 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400371 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400372 u32 dma_low, dma_high, result, value;
373 int sleep_total = 0;
374
375 /* ensure buf is aligned to 8 bytes */
376 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
377
378 buf->data0 = htonl(data->data0);
379 buf->data1 = htonl(data->data1);
380 buf->data2 = htonl(data->data2);
381 buf->cmd = htonl(cmd);
382 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
383 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
384
385 buf->response_addr.low = htonl(dma_low);
386 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500387 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400388 mb();
389 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
390
391 /* wait up to 15ms. Longest command is the DMA benchmark,
392 * which is capped at 5ms, but runs from a timeout handler
393 * that runs every 7.8ms. So a 15ms timeout leaves us with
394 * a 2.2ms margin
395 */
396 if (atomic) {
397 /* if atomic is set, do not sleep,
398 * and try to get the completion quickly
399 * (1ms will be enough for those commands) */
400 for (sleep_total = 0;
401 sleep_total < 1000
Al Viro40f6cff2006-11-20 13:48:32 -0500402 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200403 sleep_total += 10) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400404 udelay(10);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200405 mb();
406 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400407 } else {
408 /* use msleep for most command */
409 for (sleep_total = 0;
410 sleep_total < 15
Al Viro40f6cff2006-11-20 13:48:32 -0500411 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400412 sleep_total++)
413 msleep(1);
414 }
415
416 result = ntohl(response->result);
417 value = ntohl(response->data);
418 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
419 if (result == 0) {
420 data->data0 = value;
421 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400422 } else if (result == MXGEFW_CMD_UNKNOWN) {
423 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200424 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
425 return -E2BIG;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000426 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
427 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
428 (data->
429 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
430 0) {
431 return -ERANGE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400432 } else {
433 dev_err(&mgp->pdev->dev,
434 "command %d failed, result = %d\n",
435 cmd, result);
436 return -ENXIO;
437 }
438 }
439
440 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
441 cmd, result);
442 return -EAGAIN;
443}
444
445/*
446 * The eeprom strings on the lanaiX have the format
447 * SN=x\0
448 * MAC=x:x:x:x:x:x\0
449 * PT:ddd mmm xx xx:xx:xx xx\0
450 * PV:ddd mmm xx xx:xx:xx xx\0
451 */
452static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
453{
454 char *ptr, *limit;
455 int i;
456
457 ptr = mgp->eeprom_strings;
458 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
459
460 while (*ptr != '\0' && ptr < limit) {
461 if (memcmp(ptr, "MAC=", 4) == 0) {
462 ptr += 4;
463 mgp->mac_addr_string = ptr;
464 for (i = 0; i < 6; i++) {
465 if ((ptr + 2) > limit)
466 goto abort;
467 mgp->mac_addr[i] =
468 simple_strtoul(ptr, &ptr, 16);
469 ptr += 1;
470 }
471 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200472 if (memcmp(ptr, "PC=", 3) == 0) {
473 ptr += 3;
474 mgp->product_code_string = ptr;
475 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400476 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
477 ptr += 3;
478 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
479 }
480 while (ptr < limit && *ptr++) ;
481 }
482
483 return 0;
484
485abort:
486 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
487 return -ENXIO;
488}
489
490/*
491 * Enable or disable periodic RDMAs from the host to make certain
492 * chipsets resend dropped PCIe messages
493 */
494
495static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
496{
497 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200498 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400499 u32 dma_low, dma_high;
500 int i;
501
502 /* clear confirmation addr */
503 mgp->cmd->data = 0;
504 mb();
505
506 /* send a rdma command to the PCIe engine, and wait for the
507 * response in the confirmation address. The firmware should
508 * write a -1 there to indicate it is alive and well
509 */
510 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
511 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
512
513 buf[0] = htonl(dma_high); /* confirm addr MSW */
514 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500515 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400516 buf[3] = htonl(dma_high); /* dummy addr MSW */
517 buf[4] = htonl(dma_low); /* dummy addr LSW */
518 buf[5] = htonl(enable); /* enable? */
519
Brice Gogline700f9f2006-08-14 17:52:54 -0400520 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400521
522 myri10ge_pio_copy(submit, &buf, sizeof(buf));
523 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
524 msleep(1);
525 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
526 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
527 (enable ? "enable" : "disable"));
528}
529
530static int
531myri10ge_validate_firmware(struct myri10ge_priv *mgp,
532 struct mcp_gen_header *hdr)
533{
534 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400535
536 /* check firmware type */
537 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
538 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
539 return -EINVAL;
540 }
541
542 /* save firmware version for ethtool */
543 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
544
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100545 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
546 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400547
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100548 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
549 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400550 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
551 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
552 MXGEFW_VERSION_MINOR);
553 return -EINVAL;
554 }
555 return 0;
556}
557
558static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
559{
560 unsigned crc, reread_crc;
561 const struct firmware *fw;
562 struct device *dev = &mgp->pdev->dev;
David Woodhouseb0d31d62008-05-24 00:00:07 +0100563 unsigned char *fw_readback;
Brice Goglin0da34b62006-05-23 06:10:15 -0400564 struct mcp_gen_header *hdr;
565 size_t hdr_offset;
566 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400567 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400568
569 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
570 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
571 mgp->fw_name);
572 status = -EINVAL;
573 goto abort_with_nothing;
574 }
575
576 /* check size */
577
578 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
579 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
580 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
581 status = -EINVAL;
582 goto abort_with_fw;
583 }
584
585 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500586 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400587 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
588 dev_err(dev, "Bad firmware file\n");
589 status = -EINVAL;
590 goto abort_with_fw;
591 }
592 hdr = (void *)(fw->data + hdr_offset);
593
594 status = myri10ge_validate_firmware(mgp, hdr);
595 if (status != 0)
596 goto abort_with_fw;
597
598 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400599 for (i = 0; i < fw->size; i += 256) {
600 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
601 fw->data + i,
602 min(256U, (unsigned)(fw->size - i)));
603 mb();
604 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400605 }
David Woodhouseb0d31d62008-05-24 00:00:07 +0100606 fw_readback = vmalloc(fw->size);
607 if (!fw_readback) {
608 status = -ENOMEM;
609 goto abort_with_fw;
610 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400611 /* corruption checking is good for parity recovery and buggy chipset */
David Woodhouseb0d31d62008-05-24 00:00:07 +0100612 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
613 reread_crc = crc32(~0, fw_readback, fw->size);
614 vfree(fw_readback);
Brice Goglin0da34b62006-05-23 06:10:15 -0400615 if (crc != reread_crc) {
616 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
617 (unsigned)fw->size, reread_crc, crc);
618 status = -EIO;
619 goto abort_with_fw;
620 }
621 *size = (u32) fw->size;
622
623abort_with_fw:
624 release_firmware(fw);
625
626abort_with_nothing:
627 return status;
628}
629
630static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
631{
632 struct mcp_gen_header *hdr;
633 struct device *dev = &mgp->pdev->dev;
634 const size_t bytes = sizeof(struct mcp_gen_header);
635 size_t hdr_offset;
636 int status;
637
638 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000639 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400640
641 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
642 dev_err(dev, "Running firmware has bad header offset (%d)\n",
643 (int)hdr_offset);
644 return -EIO;
645 }
646
647 /* copy header of running firmware from SRAM to host memory to
648 * validate firmware */
649 hdr = kmalloc(bytes, GFP_KERNEL);
650 if (hdr == NULL) {
651 dev_err(dev, "could not malloc firmware hdr\n");
652 return -ENOMEM;
653 }
654 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
655 status = myri10ge_validate_firmware(mgp, hdr);
656 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100657
658 /* check to see if adopted firmware has bug where adopting
659 * it will cause broadcasts to be filtered unless the NIC
660 * is kept in ALLMULTI mode */
661 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
662 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
663 mgp->adopted_rx_filter_bug = 1;
664 dev_warn(dev, "Adopting fw %d.%d.%d: "
665 "working around rx filter bug\n",
666 mgp->fw_ver_major, mgp->fw_ver_minor,
667 mgp->fw_ver_tiny);
668 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400669 return status;
670}
671
Adrian Bunk0178ec32008-05-20 00:53:00 +0300672static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200673{
674 struct myri10ge_cmd cmd;
675 int status;
676
677 /* probe for IPv6 TSO support */
678 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
679 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
680 &cmd, 0);
681 if (status == 0) {
682 mgp->max_tso6 = cmd.data0;
683 mgp->features |= NETIF_F_TSO6;
684 }
685
686 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
687 if (status != 0) {
688 dev_err(&mgp->pdev->dev,
689 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
690 return -ENXIO;
691 }
692
693 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
694
695 return 0;
696}
697
Brice Goglin0dcffac2008-05-09 02:21:49 +0200698static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
Brice Goglin0da34b62006-05-23 06:10:15 -0400699{
700 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200701 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400702 u32 dma_low, dma_high, size;
703 int status, i;
704
Brice Goglinb10c0662006-06-08 10:25:00 -0400705 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400706 status = myri10ge_load_hotplug_firmware(mgp, &size);
707 if (status) {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200708 if (!adopt)
709 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400710 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
711
712 /* Do not attempt to adopt firmware if there
713 * was a bad crc */
714 if (status == -EIO)
715 return status;
716
717 status = myri10ge_adopt_running_firmware(mgp);
718 if (status != 0) {
719 dev_err(&mgp->pdev->dev,
720 "failed to adopt running firmware\n");
721 return status;
722 }
723 dev_info(&mgp->pdev->dev,
724 "Successfully adopted running firmware\n");
Brice Goglinb53bef82008-05-09 02:20:03 +0200725 if (mgp->tx_boundary == 4096) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400726 dev_warn(&mgp->pdev->dev,
727 "Using firmware currently running on NIC"
728 ". For optimal\n");
729 dev_warn(&mgp->pdev->dev,
730 "performance consider loading optimized "
731 "firmware\n");
732 dev_warn(&mgp->pdev->dev, "via hotplug\n");
733 }
734
735 mgp->fw_name = "adopted";
Brice Goglinb53bef82008-05-09 02:20:03 +0200736 mgp->tx_boundary = 2048;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200737 myri10ge_dummy_rdma(mgp, 1);
738 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400739 return status;
740 }
741
742 /* clear confirmation addr */
743 mgp->cmd->data = 0;
744 mb();
745
746 /* send a reload command to the bootstrap MCP, and wait for the
747 * response in the confirmation address. The firmware should
748 * write a -1 there to indicate it is alive and well
749 */
750 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
751 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
752
753 buf[0] = htonl(dma_high); /* confirm addr MSW */
754 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500755 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400756
757 /* FIX: All newest firmware should un-protect the bottom of
758 * the sram before handoff. However, the very first interfaces
759 * do not. Therefore the handoff copy must skip the first 8 bytes
760 */
761 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
762 buf[4] = htonl(size - 8); /* length of code */
763 buf[5] = htonl(8); /* where to copy to */
764 buf[6] = htonl(0); /* where to jump to */
765
Brice Gogline700f9f2006-08-14 17:52:54 -0400766 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400767
768 myri10ge_pio_copy(submit, &buf, sizeof(buf));
769 mb();
770 msleep(1);
771 mb();
772 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200773 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
774 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400775 i++;
776 }
777 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
778 dev_err(&mgp->pdev->dev, "handoff failed\n");
779 return -ENXIO;
780 }
Brice Goglin9a71db72006-07-21 15:49:32 -0400781 myri10ge_dummy_rdma(mgp, 1);
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200782 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400783
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200784 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400785}
786
787static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
788{
789 struct myri10ge_cmd cmd;
790 int status;
791
792 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
793 | (addr[2] << 8) | addr[3]);
794
795 cmd.data1 = ((addr[4] << 8) | (addr[5]));
796
797 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
798 return status;
799}
800
801static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
802{
803 struct myri10ge_cmd cmd;
804 int status, ctl;
805
806 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
807 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
808
809 if (status) {
810 printk(KERN_ERR
811 "myri10ge: %s: Failed to set flow control mode\n",
812 mgp->dev->name);
813 return status;
814 }
815 mgp->pause = pause;
816 return 0;
817}
818
819static void
820myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
821{
822 struct myri10ge_cmd cmd;
823 int status, ctl;
824
825 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
826 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
827 if (status)
828 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
829 mgp->dev->name);
830}
831
Brice Goglin0d6ac252007-05-07 23:51:45 +0200832static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
833{
834 struct myri10ge_cmd cmd;
835 int status;
836 u32 len;
837 struct page *dmatest_page;
838 dma_addr_t dmatest_bus;
839 char *test = " ";
840
841 dmatest_page = alloc_page(GFP_KERNEL);
842 if (!dmatest_page)
843 return -ENOMEM;
844 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
845 DMA_BIDIRECTIONAL);
846
847 /* Run a small DMA test.
848 * The magic multipliers to the length tell the firmware
849 * to do DMA read, write, or read+write tests. The
850 * results are returned in cmd.data0. The upper 16
851 * bits or the return is the number of transfers completed.
852 * The lower 16 bits is the time in 0.5us ticks that the
853 * transfers took to complete.
854 */
855
Brice Goglinb53bef82008-05-09 02:20:03 +0200856 len = mgp->tx_boundary;
Brice Goglin0d6ac252007-05-07 23:51:45 +0200857
858 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
859 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
860 cmd.data2 = len * 0x10000;
861 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
862 if (status != 0) {
863 test = "read";
864 goto abort;
865 }
866 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
867 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
868 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
869 cmd.data2 = len * 0x1;
870 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
871 if (status != 0) {
872 test = "write";
873 goto abort;
874 }
875 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
876
877 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
878 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
879 cmd.data2 = len * 0x10001;
880 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
881 if (status != 0) {
882 test = "read/write";
883 goto abort;
884 }
885 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
886 (cmd.data0 & 0xffff);
887
888abort:
889 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
890 put_page(dmatest_page);
891
892 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
893 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
894 test, status);
895
896 return status;
897}
898
Brice Goglin0da34b62006-05-23 06:10:15 -0400899static int myri10ge_reset(struct myri10ge_priv *mgp)
900{
901 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200902 struct myri10ge_slice_state *ss;
903 int i, status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400904 size_t bytes;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400905#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200906 unsigned long dca_tag_off;
907#endif
Brice Goglin0da34b62006-05-23 06:10:15 -0400908
909 /* try to send a reset command to the card to see if it
910 * is alive */
911 memset(&cmd, 0, sizeof(cmd));
912 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
913 if (status != 0) {
914 dev_err(&mgp->pdev->dev, "failed reset\n");
915 return -ENXIO;
916 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200917
918 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200919 /*
920 * Use non-ndis mcp_slot (eg, 4 bytes total,
921 * no toeplitz hash value returned. Older firmware will
922 * not understand this command, but will use the correct
923 * sized mcp_slot, so we ignore error returns
924 */
925 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
926 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400927
928 /* Now exchange information about interrupts */
929
Brice Goglin0dcffac2008-05-09 02:21:49 +0200930 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
Brice Goglin0da34b62006-05-23 06:10:15 -0400931 cmd.data0 = (u32) bytes;
932 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200933
934 /*
935 * Even though we already know how many slices are supported
936 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
937 * has magic side effects, and must be called after a reset.
938 * It must be called prior to calling any RSS related cmds,
939 * including assigning an interrupt queue for anything but
940 * slice 0. It must also be called *after*
941 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
942 * the firmware to compute offsets.
943 */
944
945 if (mgp->num_slices > 1) {
946
947 /* ask the maximum number of slices it supports */
948 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
949 &cmd, 0);
950 if (status != 0) {
951 dev_err(&mgp->pdev->dev,
952 "failed to get number of slices\n");
953 }
954
955 /*
956 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
957 * to setting up the interrupt queue DMA
958 */
959
960 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000961 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
962 if (mgp->dev->real_num_tx_queues > 1)
963 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200964 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
965 &cmd, 0);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000966
967 /* Firmware older than 1.4.32 only supports multiple
968 * RX queues, so if we get an error, first retry using a
969 * single TX queue before giving up */
970 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
971 mgp->dev->real_num_tx_queues = 1;
972 cmd.data0 = mgp->num_slices;
973 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
974 status = myri10ge_send_cmd(mgp,
975 MXGEFW_CMD_ENABLE_RSS_QUEUES,
976 &cmd, 0);
977 }
978
Brice Goglin0dcffac2008-05-09 02:21:49 +0200979 if (status != 0) {
980 dev_err(&mgp->pdev->dev,
981 "failed to set number of slices\n");
982
983 return status;
984 }
985 }
986 for (i = 0; i < mgp->num_slices; i++) {
987 ss = &mgp->ss[i];
988 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
989 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
990 cmd.data2 = i;
991 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
992 &cmd, 0);
993 };
Brice Goglin0da34b62006-05-23 06:10:15 -0400994
995 status |=
996 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200997 for (i = 0; i < mgp->num_slices; i++) {
998 ss = &mgp->ss[i];
999 ss->irq_claim =
1000 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1001 }
Brice Goglindf30a742006-12-18 11:50:40 +01001002 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1003 &cmd, 0);
1004 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001005
Brice Goglin0da34b62006-05-23 06:10:15 -04001006 status |= myri10ge_send_cmd
1007 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -05001008 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001009 if (status != 0) {
1010 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1011 return status;
1012 }
Al Viro40f6cff2006-11-20 13:48:32 -05001013 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001014
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001015#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001016 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1017 dca_tag_off = cmd.data0;
1018 for (i = 0; i < mgp->num_slices; i++) {
1019 ss = &mgp->ss[i];
1020 if (status == 0) {
1021 ss->dca_tag = (__iomem __be32 *)
1022 (mgp->sram + dca_tag_off + 4 * i);
1023 } else {
1024 ss->dca_tag = NULL;
1025 }
1026 }
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001027#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001028
Brice Goglin0da34b62006-05-23 06:10:15 -04001029 /* reset mcp/driver shared state back to 0 */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001030
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001031 mgp->link_changes = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001032 for (i = 0; i < mgp->num_slices; i++) {
1033 ss = &mgp->ss[i];
1034
1035 memset(ss->rx_done.entry, 0, bytes);
1036 ss->tx.req = 0;
1037 ss->tx.done = 0;
1038 ss->tx.pkt_start = 0;
1039 ss->tx.pkt_done = 0;
1040 ss->rx_big.cnt = 0;
1041 ss->rx_small.cnt = 0;
1042 ss->rx_done.idx = 0;
1043 ss->rx_done.cnt = 0;
1044 ss->tx.wake_queue = 0;
1045 ss->tx.stop_queue = 0;
1046 }
1047
Brice Goglin0da34b62006-05-23 06:10:15 -04001048 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001049 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +02001050 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001051 return status;
1052}
1053
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001054#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001055static void
1056myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1057{
1058 ss->cpu = cpu;
1059 ss->cached_dca_tag = tag;
1060 put_be32(htonl(tag), ss->dca_tag);
1061}
1062
1063static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1064{
1065 int cpu = get_cpu();
1066 int tag;
1067
1068 if (cpu != ss->cpu) {
1069 tag = dca_get_tag(cpu);
1070 if (ss->cached_dca_tag != tag)
1071 myri10ge_write_dca(ss, cpu, tag);
1072 }
1073 put_cpu();
1074}
1075
1076static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1077{
1078 int err, i;
1079 struct pci_dev *pdev = mgp->pdev;
1080
1081 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1082 return;
1083 if (!myri10ge_dca) {
1084 dev_err(&pdev->dev, "dca disabled by administrator\n");
1085 return;
1086 }
1087 err = dca_add_requester(&pdev->dev);
1088 if (err) {
Brice Goglin330554c2008-09-12 19:47:26 +02001089 if (err != -ENODEV)
1090 dev_err(&pdev->dev,
1091 "dca_add_requester() failed, err=%d\n", err);
Brice Goglin981813d2008-05-09 02:22:16 +02001092 return;
1093 }
1094 mgp->dca_enabled = 1;
1095 for (i = 0; i < mgp->num_slices; i++)
1096 myri10ge_write_dca(&mgp->ss[i], -1, 0);
1097}
1098
1099static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1100{
1101 struct pci_dev *pdev = mgp->pdev;
1102 int err;
1103
1104 if (!mgp->dca_enabled)
1105 return;
1106 mgp->dca_enabled = 0;
1107 err = dca_remove_requester(&pdev->dev);
1108}
1109
1110static int myri10ge_notify_dca_device(struct device *dev, void *data)
1111{
1112 struct myri10ge_priv *mgp;
1113 unsigned long event;
1114
1115 mgp = dev_get_drvdata(dev);
1116 event = *(unsigned long *)data;
1117
1118 if (event == DCA_PROVIDER_ADD)
1119 myri10ge_setup_dca(mgp);
1120 else if (event == DCA_PROVIDER_REMOVE)
1121 myri10ge_teardown_dca(mgp);
1122 return 0;
1123}
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001124#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001125
Brice Goglin0da34b62006-05-23 06:10:15 -04001126static inline void
1127myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1128 struct mcp_kreq_ether_recv *src)
1129{
Al Viro40f6cff2006-11-20 13:48:32 -05001130 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -04001131
1132 low = src->addr_low;
Al Viro40f6cff2006-11-20 13:48:32 -05001133 src->addr_low = htonl(DMA_32BIT_MASK);
Brice Gogline67bda52006-12-05 17:26:27 +01001134 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1135 mb();
1136 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -04001137 mb();
1138 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -05001139 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -04001140 mb();
1141}
1142
Al Viro40f6cff2006-11-20 13:48:32 -05001143static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -04001144{
1145 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1146
Al Viro40f6cff2006-11-20 13:48:32 -05001147 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -04001148 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1149 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1150 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001151 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001152 }
1153}
1154
Brice Goglindd50f332006-12-11 11:25:09 +01001155static inline void
1156myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1157 struct skb_frag_struct *rx_frags, int len, int hlen)
1158{
1159 struct skb_frag_struct *skb_frags;
1160
1161 skb->len = skb->data_len = len;
1162 skb->truesize = len + sizeof(struct sk_buff);
1163 /* attach the page(s) */
1164
1165 skb_frags = skb_shinfo(skb)->frags;
1166 while (len > 0) {
1167 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1168 len -= rx_frags->size;
1169 skb_frags++;
1170 rx_frags++;
1171 skb_shinfo(skb)->nr_frags++;
1172 }
1173
1174 /* pskb_may_pull is not available in irq context, but
1175 * skb_pull() (for ether_pad and eth_type_trans()) requires
1176 * the beginning of the packet in skb_headlen(), move it
1177 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001178 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +01001179 skb_shinfo(skb)->frags[0].page_offset += hlen;
1180 skb_shinfo(skb)->frags[0].size -= hlen;
1181 skb->data_len -= hlen;
1182 skb->tail += hlen;
1183 skb_pull(skb, MXGEFW_PAD);
1184}
1185
1186static void
1187myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1188 int bytes, int watchdog)
1189{
1190 struct page *page;
1191 int idx;
1192
1193 if (unlikely(rx->watchdog_needed && !watchdog))
1194 return;
1195
1196 /* try to refill entire ring */
1197 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1198 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +02001199 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +01001200 /* we can use part of previous page */
1201 get_page(rx->page);
1202 } else {
1203 /* we need a new page */
1204 page =
1205 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1206 MYRI10GE_ALLOC_ORDER);
1207 if (unlikely(page == NULL)) {
1208 if (rx->fill_cnt - rx->cnt < 16)
1209 rx->watchdog_needed = 1;
1210 return;
1211 }
1212 rx->page = page;
1213 rx->page_offset = 0;
1214 rx->bus = pci_map_page(mgp->pdev, page, 0,
1215 MYRI10GE_ALLOC_SIZE,
1216 PCI_DMA_FROMDEVICE);
1217 }
1218 rx->info[idx].page = rx->page;
1219 rx->info[idx].page_offset = rx->page_offset;
1220 /* note that this is the address of the start of the
1221 * page */
1222 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1223 rx->shadow[idx].addr_low =
1224 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1225 rx->shadow[idx].addr_high =
1226 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1227
1228 /* start next packet on a cacheline boundary */
1229 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +02001230
1231#if MYRI10GE_ALLOC_SIZE > 4096
1232 /* don't cross a 4KB boundary */
1233 if ((rx->page_offset >> 12) !=
1234 ((rx->page_offset + bytes - 1) >> 12))
1235 rx->page_offset = (rx->page_offset + 4096) & ~4095;
1236#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001237 rx->fill_cnt++;
1238
1239 /* copy 8 descriptors to the firmware at a time */
1240 if ((idx & 7) == 7) {
Brice Gogline454e7e2008-07-21 10:25:50 +02001241 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1242 &rx->shadow[idx - 7]);
Brice Goglindd50f332006-12-11 11:25:09 +01001243 }
1244 }
1245}
1246
1247static inline void
1248myri10ge_unmap_rx_page(struct pci_dev *pdev,
1249 struct myri10ge_rx_buffer_state *info, int bytes)
1250{
1251 /* unmap the recvd page if we're the only or last user of it */
1252 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1253 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1254 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
1255 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1256 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1257 }
1258}
1259
1260#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1261 * page into an skb */
1262
1263static inline int
Brice Goglinb53bef82008-05-09 02:20:03 +02001264myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001265 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +01001266{
Brice Goglinb53bef82008-05-09 02:20:03 +02001267 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglindd50f332006-12-11 11:25:09 +01001268 struct sk_buff *skb;
1269 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
1270 int i, idx, hlen, remainder;
1271 struct pci_dev *pdev = mgp->pdev;
1272 struct net_device *dev = mgp->dev;
1273 u8 *va;
1274
1275 len += MXGEFW_PAD;
1276 idx = rx->cnt & rx->mask;
1277 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1278 prefetch(va);
1279 /* Fill skb_frag_struct(s) with data from our receive */
1280 for (i = 0, remainder = len; remainder > 0; i++) {
1281 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1282 rx_frags[i].page = rx->info[idx].page;
1283 rx_frags[i].page_offset = rx->info[idx].page_offset;
1284 if (remainder < MYRI10GE_ALLOC_SIZE)
1285 rx_frags[i].size = remainder;
1286 else
1287 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1288 rx->cnt++;
1289 idx = rx->cnt & rx->mask;
1290 remainder -= MYRI10GE_ALLOC_SIZE;
1291 }
1292
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001293 if (mgp->csum_flag && myri10ge_lro) {
1294 rx_frags[0].page_offset += MXGEFW_PAD;
1295 rx_frags[0].size -= MXGEFW_PAD;
1296 len -= MXGEFW_PAD;
Brice Goglinb53bef82008-05-09 02:20:03 +02001297 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
Brice Goglinb53bef82008-05-09 02:20:03 +02001298 /* opaque, will come back in get_frag_header */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001299 len, len,
Brice Goglinb53bef82008-05-09 02:20:03 +02001300 (void *)(__force unsigned long)csum, csum);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001301
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001302 return 1;
1303 }
1304
Brice Goglindd50f332006-12-11 11:25:09 +01001305 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1306
Brice Gogline636b2e2007-10-13 12:32:21 +02001307 /* allocate an skb to attach the page(s) to. This is done
1308 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001309
1310 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1311 if (unlikely(skb == NULL)) {
Brice Goglind6279c82008-11-20 01:50:04 -08001312 ss->stats.rx_dropped++;
Brice Goglindd50f332006-12-11 11:25:09 +01001313 do {
1314 i--;
1315 put_page(rx_frags[i].page);
1316 } while (i != 0);
1317 return 0;
1318 }
1319
1320 /* Attach the pages to the skb, and trim off any padding */
1321 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1322 if (skb_shinfo(skb)->frags[0].size <= 0) {
1323 put_page(skb_shinfo(skb)->frags[0].page);
1324 skb_shinfo(skb)->nr_frags = 0;
1325 }
1326 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08001327 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
Brice Goglindd50f332006-12-11 11:25:09 +01001328
1329 if (mgp->csum_flag) {
1330 if ((skb->protocol == htons(ETH_P_IP)) ||
1331 (skb->protocol == htons(ETH_P_IPV6))) {
1332 skb->csum = csum;
1333 skb->ip_summed = CHECKSUM_COMPLETE;
1334 } else
1335 myri10ge_vlan_ip_csum(skb, csum);
1336 }
1337 netif_receive_skb(skb);
Brice Goglindd50f332006-12-11 11:25:09 +01001338 return 1;
1339}
1340
Brice Goglinb53bef82008-05-09 02:20:03 +02001341static inline void
1342myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
Brice Goglin0da34b62006-05-23 06:10:15 -04001343{
Brice Goglinb53bef82008-05-09 02:20:03 +02001344 struct pci_dev *pdev = ss->mgp->pdev;
1345 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001346 struct netdev_queue *dev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04001347 struct sk_buff *skb;
1348 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001349
1350 while (tx->pkt_done != mcp_index) {
1351 idx = tx->done & tx->mask;
1352 skb = tx->info[idx].skb;
1353
1354 /* Mark as free */
1355 tx->info[idx].skb = NULL;
1356 if (tx->info[idx].last) {
1357 tx->pkt_done++;
1358 tx->info[idx].last = 0;
1359 }
1360 tx->done++;
1361 len = pci_unmap_len(&tx->info[idx], len);
1362 pci_unmap_len_set(&tx->info[idx], len, 0);
1363 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001364 ss->stats.tx_bytes += skb->len;
1365 ss->stats.tx_packets++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001366 dev_kfree_skb_irq(skb);
1367 if (len)
1368 pci_unmap_single(pdev,
1369 pci_unmap_addr(&tx->info[idx],
1370 bus), len,
1371 PCI_DMA_TODEVICE);
1372 } else {
1373 if (len)
1374 pci_unmap_page(pdev,
1375 pci_unmap_addr(&tx->info[idx],
1376 bus), len,
1377 PCI_DMA_TODEVICE);
1378 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001379 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00001380
1381 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1382 /*
1383 * Make a minimal effort to prevent the NIC from polling an
1384 * idle tx queue. If we can't get the lock we leave the queue
1385 * active. In this case, either a thread was about to start
1386 * using the queue anyway, or we lost a race and the NIC will
1387 * waste some of its resources polling an inactive queue for a
1388 * while.
1389 */
1390
1391 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1392 __netif_tx_trylock(dev_queue)) {
1393 if (tx->req == tx->done) {
1394 tx->queue_active = 0;
1395 put_be32(htonl(1), tx->send_stop);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01001396 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01001397 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00001398 }
1399 __netif_tx_unlock(dev_queue);
1400 }
1401
Brice Goglin0da34b62006-05-23 06:10:15 -04001402 /* start the queue if we've stopped it */
Brice Goglin236bb5e62008-09-28 15:34:21 +00001403 if (netif_tx_queue_stopped(dev_queue)
Brice Goglin0da34b62006-05-23 06:10:15 -04001404 && tx->req - tx->done < (tx->mask >> 1)) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001405 tx->wake_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001406 netif_tx_wake_queue(dev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04001407 }
1408}
1409
Brice Goglinb53bef82008-05-09 02:20:03 +02001410static inline int
1411myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001412{
Brice Goglinb53bef82008-05-09 02:20:03 +02001413 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1414 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001415 unsigned long rx_bytes = 0;
1416 unsigned long rx_packets = 0;
1417 unsigned long rx_ok;
1418
1419 int idx = rx_done->idx;
1420 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001421 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001422 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001423 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001424
Andrew Gallatinc956a242007-10-31 17:40:06 -04001425 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001426 length = ntohs(rx_done->entry[idx].length);
1427 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001428 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001429 if (length <= mgp->small_bytes)
Brice Goglinb53bef82008-05-09 02:20:03 +02001430 rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001431 mgp->small_bytes,
1432 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001433 else
Brice Goglinb53bef82008-05-09 02:20:03 +02001434 rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001435 mgp->big_bytes,
1436 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001437 rx_packets += rx_ok;
1438 rx_bytes += rx_ok * (unsigned long)length;
1439 cnt++;
Brice Goglin014377a2008-05-09 02:20:47 +02001440 idx = cnt & (mgp->max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001441 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001442 }
1443 rx_done->idx = idx;
1444 rx_done->cnt = cnt;
Brice Goglinb53bef82008-05-09 02:20:03 +02001445 ss->stats.rx_packets += rx_packets;
1446 ss->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001447
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001448 if (myri10ge_lro)
1449 lro_flush_all(&rx_done->lro_mgr);
1450
Brice Goglinc7dab992006-12-11 11:25:42 +01001451 /* restock receive rings if needed */
Brice Goglinb53bef82008-05-09 02:20:03 +02001452 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1453 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001454 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglinb53bef82008-05-09 02:20:03 +02001455 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1456 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
Brice Goglinc7dab992006-12-11 11:25:42 +01001457
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001458 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001459}
1460
1461static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1462{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001463 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04001464
1465 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001466 unsigned link_up = ntohl(stats->link_up);
1467 if (mgp->link_state != link_up) {
1468 mgp->link_state = link_up;
1469
1470 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001471 if (netif_msg_link(mgp))
1472 printk(KERN_INFO
1473 "myri10ge: %s: link up\n",
1474 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001475 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001476 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001477 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001478 if (netif_msg_link(mgp))
1479 printk(KERN_INFO
Brice Goglin798a95d2007-06-11 20:26:50 +02001480 "myri10ge: %s: link %s\n",
1481 mgp->dev->name,
1482 (link_up == MXGEFW_LINK_MYRINET ?
1483 "mismatch (Myrinet detected)" :
1484 "down"));
Brice Goglin0da34b62006-05-23 06:10:15 -04001485 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001486 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001487 }
1488 }
1489 if (mgp->rdma_tags_available !=
Brice Goglinb53bef82008-05-09 02:20:03 +02001490 ntohl(stats->rdma_tags_available)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001491 mgp->rdma_tags_available =
Brice Goglinb53bef82008-05-09 02:20:03 +02001492 ntohl(stats->rdma_tags_available);
Brice Goglin0da34b62006-05-23 06:10:15 -04001493 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1494 "%d tags left\n", mgp->dev->name,
1495 mgp->rdma_tags_available);
1496 }
1497 mgp->down_cnt += stats->link_down;
1498 if (stats->link_down)
1499 wake_up(&mgp->down_wq);
1500 }
1501}
1502
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001503static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001504{
Brice Goglinb53bef82008-05-09 02:20:03 +02001505 struct myri10ge_slice_state *ss =
1506 container_of(napi, struct myri10ge_slice_state, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001507 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001508
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001509#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001510 if (ss->mgp->dca_enabled)
1511 myri10ge_update_dca(ss);
1512#endif
1513
Brice Goglin0da34b62006-05-23 06:10:15 -04001514 /* process as many rx events as NAPI will allow */
Brice Goglinb53bef82008-05-09 02:20:03 +02001515 work_done = myri10ge_clean_rx_done(ss, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001516
David S. Miller4ec24112008-01-07 20:48:21 -08001517 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001518 napi_complete(napi);
Brice Goglinb53bef82008-05-09 02:20:03 +02001519 put_be32(htonl(3), ss->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001520 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001521 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001522}
1523
David Howells7d12e782006-10-05 14:55:46 +01001524static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001525{
Brice Goglinb53bef82008-05-09 02:20:03 +02001526 struct myri10ge_slice_state *ss = arg;
1527 struct myri10ge_priv *mgp = ss->mgp;
1528 struct mcp_irq_data *stats = ss->fw_stats;
1529 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04001530 u32 send_done_count;
1531 int i;
1532
Brice Goglin236bb5e62008-09-28 15:34:21 +00001533 /* an interrupt on a non-zero receive-only slice is implicitly
1534 * valid since MSI-X irqs are not shared */
1535 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001536 napi_schedule(&ss->napi);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001537 return (IRQ_HANDLED);
1538 }
1539
Brice Goglin0da34b62006-05-23 06:10:15 -04001540 /* make sure it is our IRQ, and that the DMA has finished */
1541 if (unlikely(!stats->valid))
1542 return (IRQ_NONE);
1543
1544 /* low bit indicates receives are present, so schedule
1545 * napi poll handler */
1546 if (stats->valid & 1)
Ben Hutchings288379f2009-01-19 16:43:59 -08001547 napi_schedule(&ss->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001548
Brice Goglin0dcffac2008-05-09 02:21:49 +02001549 if (!mgp->msi_enabled && !mgp->msix_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001550 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001551 if (!myri10ge_deassert_wait)
1552 stats->valid = 0;
1553 mb();
1554 } else
1555 stats->valid = 0;
1556
1557 /* Wait for IRQ line to go low, if using INTx */
1558 i = 0;
1559 while (1) {
1560 i++;
1561 /* check for transmit completes and receives */
1562 send_done_count = ntohl(stats->send_done_count);
1563 if (send_done_count != tx->pkt_done)
Brice Goglinb53bef82008-05-09 02:20:03 +02001564 myri10ge_tx_done(ss, (int)send_done_count);
Brice Goglin0da34b62006-05-23 06:10:15 -04001565 if (unlikely(i > myri10ge_max_irq_loops)) {
1566 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1567 mgp->dev->name);
1568 stats->valid = 0;
1569 schedule_work(&mgp->watchdog_work);
1570 }
1571 if (likely(stats->valid == 0))
1572 break;
1573 cpu_relax();
1574 barrier();
1575 }
1576
Brice Goglin236bb5e62008-09-28 15:34:21 +00001577 /* Only slice 0 updates stats */
1578 if (ss == mgp->ss)
1579 myri10ge_check_statblock(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001580
Brice Goglinb53bef82008-05-09 02:20:03 +02001581 put_be32(htonl(3), ss->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001582 return (IRQ_HANDLED);
1583}
1584
1585static int
1586myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1587{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001588 struct myri10ge_priv *mgp = netdev_priv(netdev);
1589 char *ptr;
1590 int i;
1591
Brice Goglin0da34b62006-05-23 06:10:15 -04001592 cmd->autoneg = AUTONEG_DISABLE;
1593 cmd->speed = SPEED_10000;
1594 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001595
1596 /*
1597 * parse the product code to deterimine the interface type
1598 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1599 * after the 3rd dash in the driver's cached copy of the
1600 * EEPROM's product code string.
1601 */
1602 ptr = mgp->product_code_string;
1603 if (ptr == NULL) {
1604 printk(KERN_ERR "myri10ge: %s: Missing product code\n",
Brice Goglin99f5f872008-05-09 02:19:08 +02001605 netdev->name);
Brice Goglinc0bf8802008-05-09 02:18:24 +02001606 return 0;
1607 }
1608 for (i = 0; i < 3; i++, ptr++) {
1609 ptr = strchr(ptr, '-');
1610 if (ptr == NULL) {
1611 printk(KERN_ERR "myri10ge: %s: Invalid product "
1612 "code %s\n", netdev->name,
1613 mgp->product_code_string);
1614 return 0;
1615 }
1616 }
1617 if (*ptr == 'R' || *ptr == 'Q') {
1618 /* We've found either an XFP or quad ribbon fiber */
1619 cmd->port = PORT_FIBRE;
1620 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001621 return 0;
1622}
1623
1624static void
1625myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1626{
1627 struct myri10ge_priv *mgp = netdev_priv(netdev);
1628
1629 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1630 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1631 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1632 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1633}
1634
1635static int
1636myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1637{
1638 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001639
Brice Goglin0da34b62006-05-23 06:10:15 -04001640 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1641 return 0;
1642}
1643
1644static int
1645myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1646{
1647 struct myri10ge_priv *mgp = netdev_priv(netdev);
1648
1649 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001650 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001651 return 0;
1652}
1653
1654static void
1655myri10ge_get_pauseparam(struct net_device *netdev,
1656 struct ethtool_pauseparam *pause)
1657{
1658 struct myri10ge_priv *mgp = netdev_priv(netdev);
1659
1660 pause->autoneg = 0;
1661 pause->rx_pause = mgp->pause;
1662 pause->tx_pause = mgp->pause;
1663}
1664
1665static int
1666myri10ge_set_pauseparam(struct net_device *netdev,
1667 struct ethtool_pauseparam *pause)
1668{
1669 struct myri10ge_priv *mgp = netdev_priv(netdev);
1670
1671 if (pause->tx_pause != mgp->pause)
1672 return myri10ge_change_pause(mgp, pause->tx_pause);
1673 if (pause->rx_pause != mgp->pause)
1674 return myri10ge_change_pause(mgp, pause->tx_pause);
1675 if (pause->autoneg != 0)
1676 return -EINVAL;
1677 return 0;
1678}
1679
1680static void
1681myri10ge_get_ringparam(struct net_device *netdev,
1682 struct ethtool_ringparam *ring)
1683{
1684 struct myri10ge_priv *mgp = netdev_priv(netdev);
1685
Brice Goglin0dcffac2008-05-09 02:21:49 +02001686 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1687 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001688 ring->rx_jumbo_max_pending = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001689 ring->tx_max_pending = mgp->ss[0].rx_small.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001690 ring->rx_mini_pending = ring->rx_mini_max_pending;
1691 ring->rx_pending = ring->rx_max_pending;
1692 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1693 ring->tx_pending = ring->tx_max_pending;
1694}
1695
1696static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1697{
1698 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001699
Brice Goglin0da34b62006-05-23 06:10:15 -04001700 if (mgp->csum_flag)
1701 return 1;
1702 else
1703 return 0;
1704}
1705
1706static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1707{
1708 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001709
Brice Goglin0da34b62006-05-23 06:10:15 -04001710 if (csum_enabled)
1711 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1712 else
1713 mgp->csum_flag = 0;
1714 return 0;
1715}
1716
Brice Goglin4f93fde2007-10-13 12:34:01 +02001717static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
1718{
1719 struct myri10ge_priv *mgp = netdev_priv(netdev);
1720 unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
1721
1722 if (tso_enabled)
1723 netdev->features |= flags;
1724 else
1725 netdev->features &= ~flags;
1726 return 0;
1727}
1728
Brice Goglinb53bef82008-05-09 02:20:03 +02001729static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001730 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1731 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1732 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1733 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1734 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1735 "tx_heartbeat_errors", "tx_window_errors",
1736 /* device-specific stats */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001737 "tx_boundary", "WC", "irq", "MSI", "MSIX",
Brice Goglin0da34b62006-05-23 06:10:15 -04001738 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
Brice Goglinb53bef82008-05-09 02:20:03 +02001739 "serial_number", "watchdog_resets",
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001740#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin9a6b3b52008-09-12 19:48:06 +02001741 "dca_capable_firmware", "dca_device_present",
Brice Goglin981813d2008-05-09 02:22:16 +02001742#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001743 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001744 "dropped_link_error_or_filtered",
1745 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1746 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001747 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Brice Goglinb53bef82008-05-09 02:20:03 +02001748 "dropped_no_big_buffer"
1749};
1750
1751static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1752 "----------- slice ---------",
1753 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1754 "rx_small_cnt", "rx_big_cnt",
1755 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1756 "LRO flushed",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001757 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001758};
1759
1760#define MYRI10GE_NET_STATS_LEN 21
Brice Goglinb53bef82008-05-09 02:20:03 +02001761#define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1762#define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001763
1764static void
1765myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1766{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001767 struct myri10ge_priv *mgp = netdev_priv(netdev);
1768 int i;
1769
Brice Goglin0da34b62006-05-23 06:10:15 -04001770 switch (stringset) {
1771 case ETH_SS_STATS:
Brice Goglinb53bef82008-05-09 02:20:03 +02001772 memcpy(data, *myri10ge_gstrings_main_stats,
1773 sizeof(myri10ge_gstrings_main_stats));
1774 data += sizeof(myri10ge_gstrings_main_stats);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001775 for (i = 0; i < mgp->num_slices; i++) {
1776 memcpy(data, *myri10ge_gstrings_slice_stats,
1777 sizeof(myri10ge_gstrings_slice_stats));
1778 data += sizeof(myri10ge_gstrings_slice_stats);
1779 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001780 break;
1781 }
1782}
1783
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001784static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001785{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001786 struct myri10ge_priv *mgp = netdev_priv(netdev);
1787
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001788 switch (sset) {
1789 case ETH_SS_STATS:
Brice Goglin0dcffac2008-05-09 02:21:49 +02001790 return MYRI10GE_MAIN_STATS_LEN +
1791 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001792 default:
1793 return -EOPNOTSUPP;
1794 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001795}
1796
1797static void
1798myri10ge_get_ethtool_stats(struct net_device *netdev,
1799 struct ethtool_stats *stats, u64 * data)
1800{
1801 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglinb53bef82008-05-09 02:20:03 +02001802 struct myri10ge_slice_state *ss;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001803 int slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001804 int i;
1805
1806 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1807 data[i] = ((unsigned long *)&mgp->stats)[i];
1808
Brice Goglinb53bef82008-05-09 02:20:03 +02001809 data[i++] = (unsigned int)mgp->tx_boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001810 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001811 data[i++] = (unsigned int)mgp->pdev->irq;
1812 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001813 data[i++] = (unsigned int)mgp->msix_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001814 data[i++] = (unsigned int)mgp->read_dma;
1815 data[i++] = (unsigned int)mgp->write_dma;
1816 data[i++] = (unsigned int)mgp->read_write_dma;
1817 data[i++] = (unsigned int)mgp->serial_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04001818 data[i++] = (unsigned int)mgp->watchdog_resets;
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001819#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001820 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1821 data[i++] = (unsigned int)(mgp->dca_enabled);
1822#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001823 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglinb53bef82008-05-09 02:20:03 +02001824
1825 /* firmware stats are useful only in the first slice */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001826 ss = &mgp->ss[0];
Brice Goglinb53bef82008-05-09 02:20:03 +02001827 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1828 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
Brice Goglin0da34b62006-05-23 06:10:15 -04001829 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001830 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1831 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1832 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1833 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1834 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001835 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001836 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1837 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1838 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1839 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1840 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1841
Brice Goglin0dcffac2008-05-09 02:21:49 +02001842 for (slice = 0; slice < mgp->num_slices; slice++) {
1843 ss = &mgp->ss[slice];
1844 data[i++] = slice;
1845 data[i++] = (unsigned int)ss->tx.pkt_start;
1846 data[i++] = (unsigned int)ss->tx.pkt_done;
1847 data[i++] = (unsigned int)ss->tx.req;
1848 data[i++] = (unsigned int)ss->tx.done;
1849 data[i++] = (unsigned int)ss->rx_small.cnt;
1850 data[i++] = (unsigned int)ss->rx_big.cnt;
1851 data[i++] = (unsigned int)ss->tx.wake_queue;
1852 data[i++] = (unsigned int)ss->tx.stop_queue;
1853 data[i++] = (unsigned int)ss->tx.linearized;
1854 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1855 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1856 if (ss->rx_done.lro_mgr.stats.flushed)
1857 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1858 ss->rx_done.lro_mgr.stats.flushed;
1859 else
1860 data[i++] = 0;
1861 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1862 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001863}
1864
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001865static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1866{
1867 struct myri10ge_priv *mgp = netdev_priv(netdev);
1868 mgp->msg_enable = value;
1869}
1870
1871static u32 myri10ge_get_msglevel(struct net_device *netdev)
1872{
1873 struct myri10ge_priv *mgp = netdev_priv(netdev);
1874 return mgp->msg_enable;
1875}
1876
Jeff Garzik7282d492006-09-13 14:30:00 -04001877static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001878 .get_settings = myri10ge_get_settings,
1879 .get_drvinfo = myri10ge_get_drvinfo,
1880 .get_coalesce = myri10ge_get_coalesce,
1881 .set_coalesce = myri10ge_set_coalesce,
1882 .get_pauseparam = myri10ge_get_pauseparam,
1883 .set_pauseparam = myri10ge_set_pauseparam,
1884 .get_ringparam = myri10ge_get_ringparam,
1885 .get_rx_csum = myri10ge_get_rx_csum,
1886 .set_rx_csum = myri10ge_set_rx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001887 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001888 .set_sg = ethtool_op_set_sg,
Brice Goglin4f93fde2007-10-13 12:34:01 +02001889 .set_tso = myri10ge_set_tso,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001890 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001891 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001892 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001893 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1894 .set_msglevel = myri10ge_set_msglevel,
1895 .get_msglevel = myri10ge_get_msglevel
Brice Goglin0da34b62006-05-23 06:10:15 -04001896};
1897
Brice Goglinb53bef82008-05-09 02:20:03 +02001898static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04001899{
Brice Goglinb53bef82008-05-09 02:20:03 +02001900 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001901 struct myri10ge_cmd cmd;
Brice Goglinb53bef82008-05-09 02:20:03 +02001902 struct net_device *dev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001903 int tx_ring_size, rx_ring_size;
1904 int tx_ring_entries, rx_ring_entries;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001905 int i, slice, status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001906 size_t bytes;
1907
Brice Goglin0da34b62006-05-23 06:10:15 -04001908 /* get ring sizes */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001909 slice = ss - mgp->ss;
1910 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001911 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1912 tx_ring_size = cmd.data0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001913 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001914 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001915 if (status != 0)
1916 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001917 rx_ring_size = cmd.data0;
1918
1919 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1920 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
Brice Goglinb53bef82008-05-09 02:20:03 +02001921 ss->tx.mask = tx_ring_entries - 1;
1922 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001923
Brice Goglin355c7262007-03-07 19:59:52 +01001924 status = -ENOMEM;
1925
Brice Goglin0da34b62006-05-23 06:10:15 -04001926 /* allocate the host shadow rings */
1927
1928 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
Brice Goglinb53bef82008-05-09 02:20:03 +02001929 * sizeof(*ss->tx.req_list);
1930 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1931 if (ss->tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001932 goto abort_with_nothing;
1933
1934 /* ensure req_list entries are aligned to 8 bytes */
Brice Goglinb53bef82008-05-09 02:20:03 +02001935 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1936 ALIGN((unsigned long)ss->tx.req_bytes, 8);
Brice Goglin236bb5e62008-09-28 15:34:21 +00001937 ss->tx.queue_active = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001938
Brice Goglinb53bef82008-05-09 02:20:03 +02001939 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1940 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1941 if (ss->rx_small.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001942 goto abort_with_tx_req_bytes;
1943
Brice Goglinb53bef82008-05-09 02:20:03 +02001944 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1945 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1946 if (ss->rx_big.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001947 goto abort_with_rx_small_shadow;
1948
1949 /* allocate the host info rings */
1950
Brice Goglinb53bef82008-05-09 02:20:03 +02001951 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1952 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1953 if (ss->tx.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001954 goto abort_with_rx_big_shadow;
1955
Brice Goglinb53bef82008-05-09 02:20:03 +02001956 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1957 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1958 if (ss->rx_small.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001959 goto abort_with_tx_info;
1960
Brice Goglinb53bef82008-05-09 02:20:03 +02001961 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1962 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1963 if (ss->rx_big.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001964 goto abort_with_rx_small_info;
1965
1966 /* Fill the receive rings */
Brice Goglinb53bef82008-05-09 02:20:03 +02001967 ss->rx_big.cnt = 0;
1968 ss->rx_small.cnt = 0;
1969 ss->rx_big.fill_cnt = 0;
1970 ss->rx_small.fill_cnt = 0;
1971 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1972 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1973 ss->rx_small.watchdog_needed = 0;
1974 ss->rx_big.watchdog_needed = 0;
1975 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001976 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001977
Brice Goglinb53bef82008-05-09 02:20:03 +02001978 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02001979 printk(KERN_ERR
1980 "myri10ge: %s:slice-%d: alloced only %d small bufs\n",
1981 dev->name, slice, ss->rx_small.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01001982 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001983 }
1984
Brice Goglinb53bef82008-05-09 02:20:03 +02001985 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1986 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02001987 printk(KERN_ERR
1988 "myri10ge: %s:slice-%d: alloced only %d big bufs\n",
1989 dev->name, slice, ss->rx_big.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01001990 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001991 }
1992
1993 return 0;
1994
1995abort_with_rx_big_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02001996 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
1997 int idx = i & ss->rx_big.mask;
1998 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01001999 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002000 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002001 }
2002
2003abort_with_rx_small_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002004 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2005 int idx = i & ss->rx_small.mask;
2006 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002007 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002008 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002009 }
Brice Goglinc7dab992006-12-11 11:25:42 +01002010
Brice Goglinb53bef82008-05-09 02:20:03 +02002011 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002012
2013abort_with_rx_small_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002014 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002015
2016abort_with_tx_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002017 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002018
2019abort_with_rx_big_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002020 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002021
2022abort_with_rx_small_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002023 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002024
2025abort_with_tx_req_bytes:
Brice Goglinb53bef82008-05-09 02:20:03 +02002026 kfree(ss->tx.req_bytes);
2027 ss->tx.req_bytes = NULL;
2028 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002029
2030abort_with_nothing:
2031 return status;
2032}
2033
Brice Goglinb53bef82008-05-09 02:20:03 +02002034static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04002035{
Brice Goglinb53bef82008-05-09 02:20:03 +02002036 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04002037 struct sk_buff *skb;
2038 struct myri10ge_tx_buf *tx;
2039 int i, len, idx;
2040
Brice Goglin0dcffac2008-05-09 02:21:49 +02002041 /* If not allocated, skip it */
2042 if (ss->tx.req_list == NULL)
2043 return;
2044
Brice Goglinb53bef82008-05-09 02:20:03 +02002045 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2046 idx = i & ss->rx_big.mask;
2047 if (i == ss->rx_big.fill_cnt - 1)
2048 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2049 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002050 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002051 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002052 }
2053
Brice Goglinb53bef82008-05-09 02:20:03 +02002054 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2055 idx = i & ss->rx_small.mask;
2056 if (i == ss->rx_small.fill_cnt - 1)
2057 ss->rx_small.info[idx].page_offset =
Brice Goglinc7dab992006-12-11 11:25:42 +01002058 MYRI10GE_ALLOC_SIZE;
Brice Goglinb53bef82008-05-09 02:20:03 +02002059 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002060 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002061 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002062 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002063 tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002064 while (tx->done != tx->req) {
2065 idx = tx->done & tx->mask;
2066 skb = tx->info[idx].skb;
2067
2068 /* Mark as free */
2069 tx->info[idx].skb = NULL;
2070 tx->done++;
2071 len = pci_unmap_len(&tx->info[idx], len);
2072 pci_unmap_len_set(&tx->info[idx], len, 0);
2073 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002074 ss->stats.tx_dropped++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002075 dev_kfree_skb_any(skb);
2076 if (len)
2077 pci_unmap_single(mgp->pdev,
2078 pci_unmap_addr(&tx->info[idx],
2079 bus), len,
2080 PCI_DMA_TODEVICE);
2081 } else {
2082 if (len)
2083 pci_unmap_page(mgp->pdev,
2084 pci_unmap_addr(&tx->info[idx],
2085 bus), len,
2086 PCI_DMA_TODEVICE);
2087 }
2088 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002089 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002090
Brice Goglinb53bef82008-05-09 02:20:03 +02002091 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002092
Brice Goglinb53bef82008-05-09 02:20:03 +02002093 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002094
Brice Goglinb53bef82008-05-09 02:20:03 +02002095 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002096
Brice Goglinb53bef82008-05-09 02:20:03 +02002097 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002098
Brice Goglinb53bef82008-05-09 02:20:03 +02002099 kfree(ss->tx.req_bytes);
2100 ss->tx.req_bytes = NULL;
2101 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002102}
2103
Brice Goglindf30a742006-12-18 11:50:40 +01002104static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2105{
2106 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002107 struct myri10ge_slice_state *ss;
2108 struct net_device *netdev = mgp->dev;
2109 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002110 int status;
2111
Brice Goglin0dcffac2008-05-09 02:21:49 +02002112 mgp->msi_enabled = 0;
2113 mgp->msix_enabled = 0;
2114 status = 0;
Brice Goglindf30a742006-12-18 11:50:40 +01002115 if (myri10ge_msi) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002116 if (mgp->num_slices > 1) {
2117 status =
2118 pci_enable_msix(pdev, mgp->msix_vectors,
2119 mgp->num_slices);
2120 if (status == 0) {
2121 mgp->msix_enabled = 1;
2122 } else {
2123 dev_err(&pdev->dev,
2124 "Error %d setting up MSI-X\n", status);
2125 return status;
2126 }
2127 }
2128 if (mgp->msix_enabled == 0) {
2129 status = pci_enable_msi(pdev);
2130 if (status != 0) {
2131 dev_err(&pdev->dev,
2132 "Error %d setting up MSI; falling back to xPIC\n",
2133 status);
2134 } else {
2135 mgp->msi_enabled = 1;
2136 }
2137 }
Brice Goglindf30a742006-12-18 11:50:40 +01002138 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002139 if (mgp->msix_enabled) {
2140 for (i = 0; i < mgp->num_slices; i++) {
2141 ss = &mgp->ss[i];
2142 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2143 "%s:slice-%d", netdev->name, i);
2144 status = request_irq(mgp->msix_vectors[i].vector,
2145 myri10ge_intr, 0, ss->irq_desc,
2146 ss);
2147 if (status != 0) {
2148 dev_err(&pdev->dev,
2149 "slice %d failed to allocate IRQ\n", i);
2150 i--;
2151 while (i >= 0) {
2152 free_irq(mgp->msix_vectors[i].vector,
2153 &mgp->ss[i]);
2154 i--;
2155 }
2156 pci_disable_msix(pdev);
2157 return status;
2158 }
2159 }
2160 } else {
2161 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2162 mgp->dev->name, &mgp->ss[0]);
2163 if (status != 0) {
2164 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2165 if (mgp->msi_enabled)
2166 pci_disable_msi(pdev);
2167 }
Brice Goglindf30a742006-12-18 11:50:40 +01002168 }
2169 return status;
2170}
2171
2172static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2173{
2174 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002175 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002176
Brice Goglin0dcffac2008-05-09 02:21:49 +02002177 if (mgp->msix_enabled) {
2178 for (i = 0; i < mgp->num_slices; i++)
2179 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2180 } else {
2181 free_irq(pdev->irq, &mgp->ss[0]);
2182 }
Brice Goglindf30a742006-12-18 11:50:40 +01002183 if (mgp->msi_enabled)
2184 pci_disable_msi(pdev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002185 if (mgp->msix_enabled)
2186 pci_disable_msix(pdev);
Brice Goglindf30a742006-12-18 11:50:40 +01002187}
2188
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002189static int
2190myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2191 void **ip_hdr, void **tcpudp_hdr,
2192 u64 * hdr_flags, void *priv)
2193{
2194 struct ethhdr *eh;
2195 struct vlan_ethhdr *veh;
2196 struct iphdr *iph;
2197 u8 *va = page_address(frag->page) + frag->page_offset;
2198 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00002199 /* passed opaque through lro_receive_frags() */
2200 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002201
2202 /* find the mac header, aborting if not IPv4 */
2203
2204 eh = (struct ethhdr *)va;
2205 *mac_hdr = eh;
2206 ll_hlen = ETH_HLEN;
2207 if (eh->h_proto != htons(ETH_P_IP)) {
2208 if (eh->h_proto == htons(ETH_P_8021Q)) {
2209 veh = (struct vlan_ethhdr *)va;
2210 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2211 return -1;
2212
2213 ll_hlen += VLAN_HLEN;
2214
2215 /*
2216 * HW checksum starts ETH_HLEN bytes into
2217 * frame, so we must subtract off the VLAN
2218 * header's checksum before csum can be used
2219 */
2220 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2221 VLAN_HLEN, 0));
2222 } else {
2223 return -1;
2224 }
2225 }
2226 *hdr_flags = LRO_IPV4;
2227
2228 iph = (struct iphdr *)(va + ll_hlen);
2229 *ip_hdr = iph;
2230 if (iph->protocol != IPPROTO_TCP)
2231 return -1;
Brice Goglinbcb09dc2008-12-09 00:14:27 -08002232 if (iph->frag_off & htons(IP_MF | IP_OFFSET))
2233 return -1;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002234 *hdr_flags |= LRO_TCP;
2235 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2236
2237 /* verify the IP checksum */
2238 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2239 return -1;
2240
2241 /* verify the checksum */
2242 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2243 ntohs(iph->tot_len) - (iph->ihl << 2),
2244 IPPROTO_TCP, csum)))
2245 return -1;
2246
2247 return 0;
2248}
2249
Brice Goglin77929732008-05-09 02:21:10 +02002250static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2251{
2252 struct myri10ge_cmd cmd;
2253 struct myri10ge_slice_state *ss;
2254 int status;
2255
2256 ss = &mgp->ss[slice];
Brice Goglin236bb5e62008-09-28 15:34:21 +00002257 status = 0;
2258 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2259 cmd.data0 = slice;
2260 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2261 &cmd, 0);
2262 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2263 (mgp->sram + cmd.data0);
2264 }
Brice Goglin77929732008-05-09 02:21:10 +02002265 cmd.data0 = slice;
2266 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2267 &cmd, 0);
2268 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2269 (mgp->sram + cmd.data0);
2270
2271 cmd.data0 = slice;
2272 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2273 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2274 (mgp->sram + cmd.data0);
2275
Brice Goglin236bb5e62008-09-28 15:34:21 +00002276 ss->tx.send_go = (__iomem __be32 *)
2277 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2278 ss->tx.send_stop = (__iomem __be32 *)
2279 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
Brice Goglin77929732008-05-09 02:21:10 +02002280 return status;
2281
2282}
2283
2284static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2285{
2286 struct myri10ge_cmd cmd;
2287 struct myri10ge_slice_state *ss;
2288 int status;
2289
2290 ss = &mgp->ss[slice];
2291 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2292 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002293 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
Brice Goglin77929732008-05-09 02:21:10 +02002294 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2295 if (status == -ENOSYS) {
2296 dma_addr_t bus = ss->fw_stats_bus;
2297 if (slice != 0)
2298 return -EINVAL;
2299 bus += offsetof(struct mcp_irq_data, send_done_count);
2300 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2301 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2302 status = myri10ge_send_cmd(mgp,
2303 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2304 &cmd, 0);
2305 /* Firmware cannot support multicast without STATS_DMA_V2 */
2306 mgp->fw_multicast_support = 0;
2307 } else {
2308 mgp->fw_multicast_support = 1;
2309 }
2310 return 0;
2311}
Brice Goglin77929732008-05-09 02:21:10 +02002312
Brice Goglin0da34b62006-05-23 06:10:15 -04002313static int myri10ge_open(struct net_device *dev)
2314{
Brice Goglin0dcffac2008-05-09 02:21:49 +02002315 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +02002316 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002317 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002318 int i, status, big_pow2, slice;
2319 u8 *itable;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002320 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04002321
Brice Goglin0da34b62006-05-23 06:10:15 -04002322 if (mgp->running != MYRI10GE_ETH_STOPPED)
2323 return -EBUSY;
2324
2325 mgp->running = MYRI10GE_ETH_STARTING;
2326 status = myri10ge_reset(mgp);
2327 if (status != 0) {
2328 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
Brice Goglindf30a742006-12-18 11:50:40 +01002329 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04002330 }
2331
Brice Goglin0dcffac2008-05-09 02:21:49 +02002332 if (mgp->num_slices > 1) {
2333 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002334 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2335 if (mgp->dev->real_num_tx_queues > 1)
2336 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002337 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2338 &cmd, 0);
2339 if (status != 0) {
2340 printk(KERN_ERR
2341 "myri10ge: %s: failed to set number of slices\n",
2342 dev->name);
2343 goto abort_with_nothing;
2344 }
2345 /* setup the indirection table */
2346 cmd.data0 = mgp->num_slices;
2347 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2348 &cmd, 0);
2349
2350 status |= myri10ge_send_cmd(mgp,
2351 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2352 &cmd, 0);
2353 if (status != 0) {
2354 printk(KERN_ERR
2355 "myri10ge: %s: failed to setup rss tables\n",
2356 dev->name);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002357 goto abort_with_nothing;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002358 }
2359
2360 /* just enable an identity mapping */
2361 itable = mgp->sram + cmd.data0;
2362 for (i = 0; i < mgp->num_slices; i++)
2363 __raw_writeb(i, &itable[i]);
2364
2365 cmd.data0 = 1;
2366 cmd.data1 = myri10ge_rss_hash;
2367 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2368 &cmd, 0);
2369 if (status != 0) {
2370 printk(KERN_ERR
2371 "myri10ge: %s: failed to enable slices\n",
2372 dev->name);
2373 goto abort_with_nothing;
2374 }
2375 }
2376
Brice Goglindf30a742006-12-18 11:50:40 +01002377 status = myri10ge_request_irq(mgp);
2378 if (status != 0)
2379 goto abort_with_nothing;
2380
Brice Goglin0da34b62006-05-23 06:10:15 -04002381 /* decide what small buffer size to use. For good TCP rx
2382 * performance, it is important to not receive 1514 byte
2383 * frames into jumbo buffers, as it confuses the socket buffer
2384 * accounting code, leading to drops and erratic performance.
2385 */
2386
2387 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01002388 /* enough for a TCP header */
2389 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2390 ? (128 - MXGEFW_PAD)
2391 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04002392 else
Brice Goglinde3c4502006-12-11 11:26:38 +01002393 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2394 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04002395
2396 /* Override the small buffer size? */
2397 if (myri10ge_small_bytes > 0)
2398 mgp->small_bytes = myri10ge_small_bytes;
2399
Brice Goglin0da34b62006-05-23 06:10:15 -04002400 /* Firmware needs the big buff size as a power of 2. Lie and
2401 * tell him the buffer is larger, because we only use 1
2402 * buffer/pkt, and the mtu will prevent overruns.
2403 */
Brice Goglin13348be2006-12-11 11:27:19 +01002404 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002405 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07002406 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01002407 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01002408 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002409 } else {
2410 big_pow2 = MYRI10GE_ALLOC_SIZE;
2411 mgp->big_bytes = big_pow2;
2412 }
2413
Brice Goglin0dcffac2008-05-09 02:21:49 +02002414 /* setup the per-slice data structures */
2415 for (slice = 0; slice < mgp->num_slices; slice++) {
2416 ss = &mgp->ss[slice];
2417
2418 status = myri10ge_get_txrx(mgp, slice);
2419 if (status != 0) {
2420 printk(KERN_ERR
2421 "myri10ge: %s: failed to get ring sizes or locations\n",
2422 dev->name);
2423 goto abort_with_rings;
2424 }
2425 status = myri10ge_allocate_rings(ss);
2426 if (status != 0)
2427 goto abort_with_rings;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002428
2429 /* only firmware which supports multiple TX queues
2430 * supports setting up the tx stats on non-zero
2431 * slices */
2432 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
Brice Goglin0dcffac2008-05-09 02:21:49 +02002433 status = myri10ge_set_stats(mgp, slice);
2434 if (status) {
2435 printk(KERN_ERR
2436 "myri10ge: %s: Couldn't set stats DMA\n",
2437 dev->name);
2438 goto abort_with_rings;
2439 }
2440
2441 lro_mgr = &ss->rx_done.lro_mgr;
2442 lro_mgr->dev = dev;
2443 lro_mgr->features = LRO_F_NAPI;
2444 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2445 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2446 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2447 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2448 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2449 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
2450 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2451 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2452
2453 /* must happen prior to any irq */
2454 napi_enable(&(ss)->napi);
2455 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002456
2457 /* now give firmware buffers sizes, and MTU */
2458 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2459 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2460 cmd.data0 = mgp->small_bytes;
2461 status |=
2462 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2463 cmd.data0 = big_pow2;
2464 status |=
2465 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2466 if (status) {
2467 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
2468 dev->name);
2469 goto abort_with_rings;
2470 }
2471
Brice Goglin0dcffac2008-05-09 02:21:49 +02002472 /*
2473 * Set Linux style TSO mode; this is needed only on newer
2474 * firmware versions. Older versions default to Linux
2475 * style TSO
2476 */
2477 cmd.data0 = 0;
2478 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2479 if (status && status != -ENOSYS) {
2480 printk(KERN_ERR "myri10ge: %s: Couldn't set TSO mode\n",
Brice Goglin0da34b62006-05-23 06:10:15 -04002481 dev->name);
2482 goto abort_with_rings;
2483 }
2484
Al Viro66341ff2007-12-22 18:56:43 +00002485 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002486 mgp->rdma_tags_available = 15;
2487
Brice Goglin0da34b62006-05-23 06:10:15 -04002488 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2489 if (status) {
2490 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
2491 dev->name);
2492 goto abort_with_rings;
2493 }
2494
Brice Goglin0da34b62006-05-23 06:10:15 -04002495 mgp->running = MYRI10GE_ETH_RUNNING;
2496 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2497 add_timer(&mgp->watchdog_timer);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002498 netif_tx_wake_all_queues(dev);
2499
Brice Goglin0da34b62006-05-23 06:10:15 -04002500 return 0;
2501
2502abort_with_rings:
Brice Goglin051d36f2008-10-20 13:54:12 +02002503 while (slice) {
2504 slice--;
2505 napi_disable(&mgp->ss[slice].napi);
2506 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002507 for (i = 0; i < mgp->num_slices; i++)
2508 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002509
Brice Goglindf30a742006-12-18 11:50:40 +01002510 myri10ge_free_irq(mgp);
2511
Brice Goglin0da34b62006-05-23 06:10:15 -04002512abort_with_nothing:
2513 mgp->running = MYRI10GE_ETH_STOPPED;
2514 return -ENOMEM;
2515}
2516
2517static int myri10ge_close(struct net_device *dev)
2518{
Brice Goglinb53bef82008-05-09 02:20:03 +02002519 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002520 struct myri10ge_cmd cmd;
2521 int status, old_down_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002522 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04002523
Brice Goglin0da34b62006-05-23 06:10:15 -04002524 if (mgp->running != MYRI10GE_ETH_RUNNING)
2525 return 0;
2526
Brice Goglin0dcffac2008-05-09 02:21:49 +02002527 if (mgp->ss[0].tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04002528 return 0;
2529
2530 del_timer_sync(&mgp->watchdog_timer);
2531 mgp->running = MYRI10GE_ETH_STOPPING;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002532 for (i = 0; i < mgp->num_slices; i++) {
2533 napi_disable(&mgp->ss[i].napi);
2534 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002535 netif_carrier_off(dev);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002536
2537 netif_tx_stop_all_queues(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002538 old_down_cnt = mgp->down_cnt;
2539 mb();
2540 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2541 if (status)
2542 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
2543 dev->name);
2544
2545 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
2546 if (old_down_cnt == mgp->down_cnt)
2547 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
2548
2549 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002550 myri10ge_free_irq(mgp);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002551 for (i = 0; i < mgp->num_slices; i++)
2552 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002553
2554 mgp->running = MYRI10GE_ETH_STOPPED;
2555 return 0;
2556}
2557
2558/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2559 * backwards one at a time and handle ring wraps */
2560
2561static inline void
2562myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2563 struct mcp_kreq_ether_send *src, int cnt)
2564{
2565 int idx, starting_slot;
2566 starting_slot = tx->req;
2567 while (cnt > 1) {
2568 cnt--;
2569 idx = (starting_slot + cnt) & tx->mask;
2570 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2571 mb();
2572 }
2573}
2574
2575/*
2576 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2577 * at most 32 bytes at a time, so as to avoid involving the software
2578 * pio handler in the nic. We re-write the first segment's flags
2579 * to mark them valid only after writing the entire chain.
2580 */
2581
2582static inline void
2583myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2584 int cnt)
2585{
2586 int idx, i;
2587 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2588 struct mcp_kreq_ether_send *srcp;
2589 u8 last_flags;
2590
2591 idx = tx->req & tx->mask;
2592
2593 last_flags = src->flags;
2594 src->flags = 0;
2595 mb();
2596 dst = dstp = &tx->lanai[idx];
2597 srcp = src;
2598
2599 if ((idx + cnt) < tx->mask) {
2600 for (i = 0; i < (cnt - 1); i += 2) {
2601 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2602 mb(); /* force write every 32 bytes */
2603 srcp += 2;
2604 dstp += 2;
2605 }
2606 } else {
2607 /* submit all but the first request, and ensure
2608 * that it is submitted below */
2609 myri10ge_submit_req_backwards(tx, src, cnt);
2610 i = 0;
2611 }
2612 if (i < cnt) {
2613 /* submit the first request */
2614 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2615 mb(); /* barrier before setting valid flag */
2616 }
2617
2618 /* re-write the last 32-bits with the valid flags */
2619 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002620 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002621 tx->req += cnt;
2622 mb();
2623}
2624
Brice Goglin0da34b62006-05-23 06:10:15 -04002625/*
2626 * Transmit a packet. We need to split the packet so that a single
Brice Goglinb53bef82008-05-09 02:20:03 +02002627 * segment does not cross myri10ge->tx_boundary, so this makes segment
Brice Goglin0da34b62006-05-23 06:10:15 -04002628 * counting tricky. So rather than try to count segments up front, we
2629 * just give up if there are too few segments to hold a reasonably
2630 * fragmented packet currently available. If we run
2631 * out of segments while preparing a packet for DMA, we just linearize
2632 * it and try again.
2633 */
2634
2635static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2636{
2637 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglinb53bef82008-05-09 02:20:03 +02002638 struct myri10ge_slice_state *ss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002639 struct mcp_kreq_ether_send *req;
Brice Goglinb53bef82008-05-09 02:20:03 +02002640 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002641 struct skb_frag_struct *frag;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002642 struct netdev_queue *netdev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002643 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002644 u32 low;
2645 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002646 unsigned int len;
2647 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002648 u16 pseudo_hdr_offset, cksum_offset, queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002649 int cum_len, seglen, boundary, rdma_count;
2650 u8 flags, odd_flag;
2651
Brice Goglin236bb5e62008-09-28 15:34:21 +00002652 queue = skb_get_queue_mapping(skb);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002653 ss = &mgp->ss[queue];
2654 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
Brice Goglinb53bef82008-05-09 02:20:03 +02002655 tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002656
Brice Goglin0da34b62006-05-23 06:10:15 -04002657again:
2658 req = tx->req_list;
2659 avail = tx->mask - 1 - (tx->req - tx->done);
2660
2661 mss = 0;
2662 max_segments = MXGEFW_MAX_SEND_DESC;
2663
Brice Goglin917690c2007-03-27 21:54:53 +02002664 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002665 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002666 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002667 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002668
2669 if ((unlikely(avail < max_segments))) {
2670 /* we are out of transmit resources */
Brice Goglinb53bef82008-05-09 02:20:03 +02002671 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002672 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002673 return 1;
2674 }
2675
2676 /* Setup checksum offloading, if needed */
2677 cksum_offset = 0;
2678 pseudo_hdr_offset = 0;
2679 odd_flag = 0;
2680 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002681 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002682 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002683 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002684 /* If the headers are excessively large, then we must
2685 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002686 if (unlikely(!mss && (cksum_offset > 255 ||
2687 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002688 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002689 goto drop;
2690 cksum_offset = 0;
2691 pseudo_hdr_offset = 0;
2692 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002693 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2694 flags |= MXGEFW_FLAGS_CKSUM;
2695 }
2696 }
2697
2698 cum_len = 0;
2699
Brice Goglin0da34b62006-05-23 06:10:15 -04002700 if (mss) { /* TSO */
2701 /* this removes any CKSUM flag from before */
2702 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2703
2704 /* negative cum_len signifies to the
2705 * send loop that we are still in the
2706 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002707 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002708 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002709
Brice Goglin4f93fde2007-10-13 12:34:01 +02002710 /* for IPv6 TSO, the checksum offset stores the
2711 * TCP header length, to save the firmware from
2712 * the need to parse the headers */
2713 if (skb_is_gso_v6(skb)) {
2714 cksum_offset = tcp_hdrlen(skb);
2715 /* Can only handle headers <= max_tso6 long */
2716 if (unlikely(-cum_len > mgp->max_tso6))
2717 return myri10ge_sw_tso(skb, dev);
2718 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002719 /* for TSO, pseudo_hdr_offset holds mss.
2720 * The firmware figures out where to put
2721 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002722 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002723 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002724 /* Mark small packets, and pad out tiny packets */
2725 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2726 flags |= MXGEFW_FLAGS_SMALL;
2727
2728 /* pad frames to at least ETH_ZLEN bytes */
2729 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002730 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002731 /* The packet is gone, so we must
2732 * return 0 */
Brice Goglinb53bef82008-05-09 02:20:03 +02002733 ss->stats.tx_dropped += 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04002734 return 0;
2735 }
2736 /* adjust the len to account for the zero pad
2737 * so that the nic can know how long it is */
2738 skb->len = ETH_ZLEN;
2739 }
2740 }
2741
2742 /* map the skb for DMA */
2743 len = skb->len - skb->data_len;
2744 idx = tx->req & tx->mask;
2745 tx->info[idx].skb = skb;
2746 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2747 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2748 pci_unmap_len_set(&tx->info[idx], len, len);
2749
2750 frag_cnt = skb_shinfo(skb)->nr_frags;
2751 frag_idx = 0;
2752 count = 0;
2753 rdma_count = 0;
2754
2755 /* "rdma_count" is the number of RDMAs belonging to the
2756 * current packet BEFORE the current send request. For
2757 * non-TSO packets, this is equal to "count".
2758 * For TSO packets, rdma_count needs to be reset
2759 * to 0 after a segment cut.
2760 *
2761 * The rdma_count field of the send request is
2762 * the number of RDMAs of the packet starting at
2763 * that request. For TSO send requests with one ore more cuts
2764 * in the middle, this is the number of RDMAs starting
2765 * after the last cut in the request. All previous
2766 * segments before the last cut implicitly have 1 RDMA.
2767 *
2768 * Since the number of RDMAs is not known beforehand,
2769 * it must be filled-in retroactively - after each
2770 * segmentation cut or at the end of the entire packet.
2771 */
2772
2773 while (1) {
2774 /* Break the SKB or Fragment up into pieces which
Brice Goglinb53bef82008-05-09 02:20:03 +02002775 * do not cross mgp->tx_boundary */
Brice Goglin0da34b62006-05-23 06:10:15 -04002776 low = MYRI10GE_LOWPART_TO_U32(bus);
2777 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2778 while (len) {
2779 u8 flags_next;
2780 int cum_len_next;
2781
2782 if (unlikely(count == max_segments))
2783 goto abort_linearize;
2784
Brice Goglinb53bef82008-05-09 02:20:03 +02002785 boundary =
2786 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002787 seglen = boundary - low;
2788 if (seglen > len)
2789 seglen = len;
2790 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2791 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002792 if (mss) { /* TSO */
2793 (req - rdma_count)->rdma_count = rdma_count + 1;
2794
2795 if (likely(cum_len >= 0)) { /* payload */
2796 int next_is_first, chop;
2797
2798 chop = (cum_len_next > mss);
2799 cum_len_next = cum_len_next % mss;
2800 next_is_first = (cum_len_next == 0);
2801 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2802 flags_next |= next_is_first *
2803 MXGEFW_FLAGS_FIRST;
2804 rdma_count |= -(chop | next_is_first);
2805 rdma_count += chop & !next_is_first;
2806 } else if (likely(cum_len_next >= 0)) { /* header ends */
2807 int small;
2808
2809 rdma_count = -1;
2810 cum_len_next = 0;
2811 seglen = -cum_len;
2812 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2813 flags_next = MXGEFW_FLAGS_TSO_PLD |
2814 MXGEFW_FLAGS_FIRST |
2815 (small * MXGEFW_FLAGS_SMALL);
2816 }
2817 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002818 req->addr_high = high_swapped;
2819 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002820 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002821 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2822 req->rdma_count = 1;
2823 req->length = htons(seglen);
2824 req->cksum_offset = cksum_offset;
2825 req->flags = flags | ((cum_len & 1) * odd_flag);
2826
2827 low += seglen;
2828 len -= seglen;
2829 cum_len = cum_len_next;
2830 flags = flags_next;
2831 req++;
2832 count++;
2833 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002834 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2835 if (unlikely(cksum_offset > seglen))
2836 cksum_offset -= seglen;
2837 else
2838 cksum_offset = 0;
2839 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002840 }
2841 if (frag_idx == frag_cnt)
2842 break;
2843
2844 /* map next fragment for DMA */
2845 idx = (count + tx->req) & tx->mask;
2846 frag = &skb_shinfo(skb)->frags[frag_idx];
2847 frag_idx++;
2848 len = frag->size;
2849 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2850 len, PCI_DMA_TODEVICE);
2851 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2852 pci_unmap_len_set(&tx->info[idx], len, len);
2853 }
2854
2855 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002856 if (mss)
2857 do {
2858 req--;
2859 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2860 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2861 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002862 idx = ((count - 1) + tx->req) & tx->mask;
2863 tx->info[idx].last = 1;
Brice Gogline454e7e2008-07-21 10:25:50 +02002864 myri10ge_submit_req(tx, tx->req_list, count);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002865 /* if using multiple tx queues, make sure NIC polls the
2866 * current slice */
2867 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2868 tx->queue_active = 1;
2869 put_be32(htonl(1), tx->send_go);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01002870 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01002871 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00002872 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002873 tx->pkt_start++;
2874 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002875 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002876 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002877 }
2878 dev->trans_start = jiffies;
2879 return 0;
2880
2881abort_linearize:
2882 /* Free any DMA resources we've alloced and clear out the skb
2883 * slot so as to not trip up assertions, and to avoid a
2884 * double-free if linearizing fails */
2885
2886 last_idx = (idx + 1) & tx->mask;
2887 idx = tx->req & tx->mask;
2888 tx->info[idx].skb = NULL;
2889 do {
2890 len = pci_unmap_len(&tx->info[idx], len);
2891 if (len) {
2892 if (tx->info[idx].skb != NULL)
2893 pci_unmap_single(mgp->pdev,
2894 pci_unmap_addr(&tx->info[idx],
2895 bus), len,
2896 PCI_DMA_TODEVICE);
2897 else
2898 pci_unmap_page(mgp->pdev,
2899 pci_unmap_addr(&tx->info[idx],
2900 bus), len,
2901 PCI_DMA_TODEVICE);
2902 pci_unmap_len_set(&tx->info[idx], len, 0);
2903 tx->info[idx].skb = NULL;
2904 }
2905 idx = (idx + 1) & tx->mask;
2906 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002907 if (skb_is_gso(skb)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002908 printk(KERN_ERR
2909 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2910 mgp->dev->name);
2911 goto drop;
2912 }
2913
Andrew Mortonbec0e852006-06-22 14:47:19 -07002914 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002915 goto drop;
2916
Brice Goglinb53bef82008-05-09 02:20:03 +02002917 tx->linearized++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002918 goto again;
2919
2920drop:
2921 dev_kfree_skb_any(skb);
Brice Goglinb53bef82008-05-09 02:20:03 +02002922 ss->stats.tx_dropped += 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04002923 return 0;
2924
2925}
2926
Brice Goglin4f93fde2007-10-13 12:34:01 +02002927static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev)
2928{
2929 struct sk_buff *segs, *curr;
Brice Goglinb53bef82008-05-09 02:20:03 +02002930 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglind6279c82008-11-20 01:50:04 -08002931 struct myri10ge_slice_state *ss;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002932 int status;
2933
2934 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002935 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002936 goto drop;
2937
2938 while (segs) {
2939 curr = segs;
2940 segs = segs->next;
2941 curr->next = NULL;
2942 status = myri10ge_xmit(curr, dev);
2943 if (status != 0) {
2944 dev_kfree_skb_any(curr);
2945 if (segs != NULL) {
2946 curr = segs;
2947 segs = segs->next;
2948 curr->next = NULL;
2949 dev_kfree_skb_any(segs);
2950 }
2951 goto drop;
2952 }
2953 }
2954 dev_kfree_skb_any(skb);
2955 return 0;
2956
2957drop:
Brice Goglind6279c82008-11-20 01:50:04 -08002958 ss = &mgp->ss[skb_get_queue_mapping(skb)];
Brice Goglin4f93fde2007-10-13 12:34:01 +02002959 dev_kfree_skb_any(skb);
Brice Goglind6279c82008-11-20 01:50:04 -08002960 ss->stats.tx_dropped += 1;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002961 return 0;
2962}
2963
Brice Goglin0da34b62006-05-23 06:10:15 -04002964static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2965{
2966 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002967 struct myri10ge_slice_netstats *slice_stats;
2968 struct net_device_stats *stats = &mgp->stats;
2969 int i;
2970
2971 memset(stats, 0, sizeof(*stats));
2972 for (i = 0; i < mgp->num_slices; i++) {
2973 slice_stats = &mgp->ss[i].stats;
2974 stats->rx_packets += slice_stats->rx_packets;
2975 stats->tx_packets += slice_stats->tx_packets;
2976 stats->rx_bytes += slice_stats->rx_bytes;
2977 stats->tx_bytes += slice_stats->tx_bytes;
2978 stats->rx_dropped += slice_stats->rx_dropped;
2979 stats->tx_dropped += slice_stats->tx_dropped;
2980 }
2981 return stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04002982}
2983
2984static void myri10ge_set_multicast_list(struct net_device *dev)
2985{
Brice Goglinb53bef82008-05-09 02:20:03 +02002986 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin85a7ea12006-08-21 17:36:56 -04002987 struct myri10ge_cmd cmd;
Brice Goglin85a7ea12006-08-21 17:36:56 -04002988 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01002989 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04002990 int err;
2991
Brice Goglin0da34b62006-05-23 06:10:15 -04002992 /* can be called from atomic contexts,
2993 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04002994 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
2995
2996 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02002997 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04002998 return;
2999
3000 /* Disable multicast filtering */
3001
3002 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3003 if (err != 0) {
3004 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
3005 " error status: %d\n", dev->name, err);
3006 goto abort;
3007 }
3008
Brice Goglin2f762162007-05-07 23:50:37 +02003009 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04003010 /* request to disable multicast filtering, so quit here */
3011 return;
3012 }
3013
3014 /* Flush the filters */
3015
3016 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3017 &cmd, 1);
3018 if (err != 0) {
3019 printk(KERN_ERR
3020 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
3021 ", error status: %d\n", dev->name, err);
3022 goto abort;
3023 }
3024
3025 /* Walk the multicast list, and add each address */
3026 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
Al Viro40f6cff2006-11-20 13:48:32 -05003027 memcpy(data, &mc_list->dmi_addr, 6);
3028 cmd.data0 = ntohl(data[0]);
3029 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003030 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3031 &cmd, 1);
3032
3033 if (err != 0) {
3034 printk(KERN_ERR "myri10ge: %s: Failed "
3035 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
3036 "%d\t", dev->name, err);
Johannes Berge1749612008-10-27 15:59:26 -07003037 printk(KERN_ERR "MAC %pM\n", mc_list->dmi_addr);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003038 goto abort;
3039 }
3040 }
3041 /* Enable multicast filtering */
3042 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3043 if (err != 0) {
3044 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
3045 "error status: %d\n", dev->name, err);
3046 goto abort;
3047 }
3048
3049 return;
3050
3051abort:
3052 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04003053}
3054
3055static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3056{
3057 struct sockaddr *sa = addr;
3058 struct myri10ge_priv *mgp = netdev_priv(dev);
3059 int status;
3060
3061 if (!is_valid_ether_addr(sa->sa_data))
3062 return -EADDRNOTAVAIL;
3063
3064 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3065 if (status != 0) {
3066 printk(KERN_ERR
3067 "myri10ge: %s: changing mac address failed with %d\n",
3068 dev->name, status);
3069 return status;
3070 }
3071
3072 /* change the dev structure */
3073 memcpy(dev->dev_addr, sa->sa_data, 6);
3074 return 0;
3075}
3076
3077static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3078{
3079 struct myri10ge_priv *mgp = netdev_priv(dev);
3080 int error = 0;
3081
3082 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3083 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
3084 dev->name, new_mtu);
3085 return -EINVAL;
3086 }
3087 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
3088 dev->name, dev->mtu, new_mtu);
3089 if (mgp->running) {
3090 /* if we change the mtu on an active device, we must
3091 * reset the device so the firmware sees the change */
3092 myri10ge_close(dev);
3093 dev->mtu = new_mtu;
3094 myri10ge_open(dev);
3095 } else
3096 dev->mtu = new_mtu;
3097
3098 return error;
3099}
3100
3101/*
3102 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3103 * Only do it if the bridge is a root port since we don't want to disturb
3104 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3105 */
3106
Brice Goglin0da34b62006-05-23 06:10:15 -04003107static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3108{
3109 struct pci_dev *bridge = mgp->pdev->bus->self;
3110 struct device *dev = &mgp->pdev->dev;
3111 unsigned cap;
3112 unsigned err_cap;
3113 u16 val;
3114 u8 ext_type;
3115 int ret;
3116
3117 if (!myri10ge_ecrc_enable || !bridge)
3118 return;
3119
3120 /* check that the bridge is a root port */
3121 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3122 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3123 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3124 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3125 if (myri10ge_ecrc_enable > 1) {
Brice Goglineca3fd82008-05-09 02:19:29 +02003126 struct pci_dev *prev_bridge, *old_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003127
3128 /* Walk the hierarchy up to the root port
3129 * where ECRC has to be enabled */
3130 do {
Brice Goglineca3fd82008-05-09 02:19:29 +02003131 prev_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003132 bridge = bridge->bus->self;
Brice Goglineca3fd82008-05-09 02:19:29 +02003133 if (!bridge || prev_bridge == bridge) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003134 dev_err(dev,
3135 "Failed to find root port"
3136 " to force ECRC\n");
3137 return;
3138 }
3139 cap =
3140 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3141 pci_read_config_word(bridge,
3142 cap + PCI_CAP_FLAGS, &val);
3143 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3144 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3145
3146 dev_info(dev,
3147 "Forcing ECRC on non-root port %s"
3148 " (enabling on root port %s)\n",
3149 pci_name(old_bridge), pci_name(bridge));
3150 } else {
3151 dev_err(dev,
3152 "Not enabling ECRC on non-root port %s\n",
3153 pci_name(bridge));
3154 return;
3155 }
3156 }
3157
3158 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04003159 if (!cap)
3160 return;
3161
3162 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3163 if (ret) {
3164 dev_err(dev, "failed reading ext-conf-space of %s\n",
3165 pci_name(bridge));
3166 dev_err(dev, "\t pci=nommconf in use? "
3167 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3168 return;
3169 }
3170 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3171 return;
3172
3173 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3174 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3175 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04003176}
3177
3178/*
3179 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3180 * when the PCI-E Completion packets are aligned on an 8-byte
3181 * boundary. Some PCI-E chip sets always align Completion packets; on
3182 * the ones that do not, the alignment can be enforced by enabling
3183 * ECRC generation (if supported).
3184 *
3185 * When PCI-E Completion packets are not aligned, it is actually more
3186 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3187 *
3188 * If the driver can neither enable ECRC nor verify that it has
3189 * already been enabled, then it must use a firmware image which works
Brice Goglin0dcffac2008-05-09 02:21:49 +02003190 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
Brice Goglin0da34b62006-05-23 06:10:15 -04003191 * should also ensure that it never gives the device a Read-DMA which is
Brice Goglinb53bef82008-05-09 02:20:03 +02003192 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
Brice Goglin0dcffac2008-05-09 02:21:49 +02003193 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
Brice Goglinb53bef82008-05-09 02:20:03 +02003194 * firmware image, and set tx_boundary to 4KB.
Brice Goglin0da34b62006-05-23 06:10:15 -04003195 */
3196
Brice Goglin5443e9e2007-05-07 23:52:22 +02003197static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04003198{
Brice Goglin5443e9e2007-05-07 23:52:22 +02003199 struct pci_dev *pdev = mgp->pdev;
3200 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02003201 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04003202
Brice Goglinb53bef82008-05-09 02:20:03 +02003203 mgp->tx_boundary = 4096;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003204 /*
3205 * Verify the max read request size was set to 4KB
3206 * before trying the test with 4KB.
3207 */
Brice Goglin302d2422007-08-24 08:57:17 +02003208 status = pcie_get_readrq(pdev);
3209 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02003210 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3211 goto abort;
3212 }
Brice Goglin302d2422007-08-24 08:57:17 +02003213 if (status != 4096) {
3214 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglinb53bef82008-05-09 02:20:03 +02003215 mgp->tx_boundary = 2048;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003216 }
3217 /*
3218 * load the optimized firmware (which assumes aligned PCIe
3219 * completions) in order to see if it works on this host.
3220 */
3221 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003222 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003223 if (status != 0) {
3224 goto abort;
3225 }
3226
3227 /*
3228 * Enable ECRC if possible
3229 */
3230 myri10ge_enable_ecrc(mgp);
3231
3232 /*
3233 * Run a DMA test which watches for unaligned completions and
3234 * aborts on the first one seen.
3235 */
3236
3237 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3238 if (status == 0)
3239 return; /* keep the aligned firmware */
3240
3241 if (status != -E2BIG)
3242 dev_warn(dev, "DMA test failed: %d\n", status);
3243 if (status == -ENOSYS)
3244 dev_warn(dev, "Falling back to ethp! "
3245 "Please install up to date fw\n");
3246abort:
3247 /* fall back to using the unaligned firmware */
Brice Goglinb53bef82008-05-09 02:20:03 +02003248 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003249 mgp->fw_name = myri10ge_fw_unaligned;
3250
Brice Goglin5443e9e2007-05-07 23:52:22 +02003251}
3252
3253static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3254{
Brice Goglin0da34b62006-05-23 06:10:15 -04003255 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04003256 int link_width, exp_cap;
3257 u16 lnk;
3258
3259 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3260 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3261 link_width = (lnk >> 4) & 0x3f;
3262
Brice Goglince7f9362006-08-31 01:32:59 -04003263 /* Check to see if Link is less than 8 or if the
3264 * upstream bridge is known to provide aligned
3265 * completions */
3266 if (link_width < 8) {
3267 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3268 link_width);
Brice Goglinb53bef82008-05-09 02:20:03 +02003269 mgp->tx_boundary = 4096;
Brice Goglince7f9362006-08-31 01:32:59 -04003270 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003271 } else {
3272 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04003273 }
3274 } else {
3275 if (myri10ge_force_firmware == 1) {
3276 dev_info(&mgp->pdev->dev,
3277 "Assuming aligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003278 mgp->tx_boundary = 4096;
Brice Goglin0da34b62006-05-23 06:10:15 -04003279 mgp->fw_name = myri10ge_fw_aligned;
3280 } else {
3281 dev_info(&mgp->pdev->dev,
3282 "Assuming unaligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003283 mgp->tx_boundary = 2048;
Brice Goglin0da34b62006-05-23 06:10:15 -04003284 mgp->fw_name = myri10ge_fw_unaligned;
3285 }
3286 }
3287 if (myri10ge_fw_name != NULL) {
3288 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3289 myri10ge_fw_name);
3290 mgp->fw_name = myri10ge_fw_name;
3291 }
3292}
3293
Brice Goglin0da34b62006-05-23 06:10:15 -04003294#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04003295static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3296{
3297 struct myri10ge_priv *mgp;
3298 struct net_device *netdev;
3299
3300 mgp = pci_get_drvdata(pdev);
3301 if (mgp == NULL)
3302 return -EINVAL;
3303 netdev = mgp->dev;
3304
3305 netif_device_detach(netdev);
3306 if (netif_running(netdev)) {
3307 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
3308 rtnl_lock();
3309 myri10ge_close(netdev);
3310 rtnl_unlock();
3311 }
3312 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01003313 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003314 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003315
3316 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04003317}
3318
3319static int myri10ge_resume(struct pci_dev *pdev)
3320{
3321 struct myri10ge_priv *mgp;
3322 struct net_device *netdev;
3323 int status;
3324 u16 vendor;
3325
3326 mgp = pci_get_drvdata(pdev);
3327 if (mgp == NULL)
3328 return -EINVAL;
3329 netdev = mgp->dev;
3330 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3331 msleep(5); /* give card time to respond */
3332 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3333 if (vendor == 0xffff) {
3334 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
3335 mgp->dev->name);
3336 return -EIO;
3337 }
Brice Goglin83f6e152006-12-18 11:52:02 +01003338
Brice Goglin1a63e842006-12-18 11:52:34 +01003339 status = pci_restore_state(pdev);
3340 if (status)
3341 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003342
3343 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003344 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04003345 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01003346 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003347 }
3348
Brice Goglin0da34b62006-05-23 06:10:15 -04003349 pci_set_master(pdev);
3350
Brice Goglin0da34b62006-05-23 06:10:15 -04003351 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04003352 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003353
3354 /* Save configuration space to be restored if the
3355 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003356 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003357
3358 if (netif_running(netdev)) {
3359 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01003360 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003361 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01003362 if (status != 0)
3363 goto abort_with_enabled;
3364
Brice Goglin0da34b62006-05-23 06:10:15 -04003365 }
3366 netif_device_attach(netdev);
3367
3368 return 0;
3369
Brice Goglin4c2248c2006-07-09 21:10:18 -04003370abort_with_enabled:
3371 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003372 return -EIO;
3373
3374}
Brice Goglin0da34b62006-05-23 06:10:15 -04003375#endif /* CONFIG_PM */
3376
3377static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3378{
3379 struct pci_dev *pdev = mgp->pdev;
3380 int vs = mgp->vendor_specific_offset;
3381 u32 reboot;
3382
3383 /*enter read32 mode */
3384 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3385
3386 /*read REBOOT_STATUS (0xfffffff0) */
3387 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3388 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3389 return reboot;
3390}
3391
3392/*
3393 * This watchdog is used to check whether the board has suffered
3394 * from a parity error and needs to be recovered.
3395 */
David Howellsc4028952006-11-22 14:57:56 +00003396static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04003397{
David Howellsc4028952006-11-22 14:57:56 +00003398 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01003399 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglinb53bef82008-05-09 02:20:03 +02003400 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04003401 u32 reboot;
3402 int status;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003403 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04003404 u16 cmd, vendor;
3405
3406 mgp->watchdog_resets++;
3407 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3408 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3409 /* Bus master DMA disabled? Check to see
3410 * if the card rebooted due to a parity error
3411 * For now, just report it */
3412 reboot = myri10ge_read_reboot(mgp);
3413 printk(KERN_ERR
Brice Goglinf1811372007-06-11 20:26:31 +02003414 "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n",
3415 mgp->dev->name, reboot,
3416 myri10ge_reset_recover ? " " : " not");
3417 if (myri10ge_reset_recover == 0)
3418 return;
3419
3420 myri10ge_reset_recover--;
3421
Brice Goglin0da34b62006-05-23 06:10:15 -04003422 /*
3423 * A rebooted nic will come back with config space as
3424 * it was after power was applied to PCIe bus.
3425 * Attempt to restore config space which was saved
3426 * when the driver was loaded, or the last time the
3427 * nic was resumed from power saving mode.
3428 */
Brice Goglin83f6e152006-12-18 11:52:02 +01003429 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003430
3431 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01003432 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003433
Brice Goglin0da34b62006-05-23 06:10:15 -04003434 } else {
3435 /* if we get back -1's from our slot, perhaps somebody
3436 * powered off our card. Don't try to reset it in
3437 * this case */
3438 if (cmd == 0xffff) {
3439 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3440 if (vendor == 0xffff) {
3441 printk(KERN_ERR
3442 "myri10ge: %s: device disappeared!\n",
3443 mgp->dev->name);
3444 return;
3445 }
3446 }
3447 /* Perhaps it is a software error. Try to reset */
3448
3449 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
3450 mgp->dev->name);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003451 for (i = 0; i < mgp->num_slices; i++) {
3452 tx = &mgp->ss[i].tx;
3453 printk(KERN_INFO
Brice Goglin236bb5e62008-09-28 15:34:21 +00003454 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3455 mgp->dev->name, i, tx->queue_active, tx->req,
3456 tx->done, tx->pkt_start, tx->pkt_done,
Brice Goglin0dcffac2008-05-09 02:21:49 +02003457 (int)ntohl(mgp->ss[i].fw_stats->
3458 send_done_count));
3459 msleep(2000);
3460 printk(KERN_INFO
Brice Goglin236bb5e62008-09-28 15:34:21 +00003461 "myri10ge: %s: (%d): %d %d %d %d %d %d\n",
3462 mgp->dev->name, i, tx->queue_active, tx->req,
3463 tx->done, tx->pkt_start, tx->pkt_done,
Brice Goglin0dcffac2008-05-09 02:21:49 +02003464 (int)ntohl(mgp->ss[i].fw_stats->
3465 send_done_count));
3466 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003467 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003468
Brice Goglin0da34b62006-05-23 06:10:15 -04003469 rtnl_lock();
3470 myri10ge_close(mgp->dev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003471 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003472 if (status != 0)
3473 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
3474 mgp->dev->name);
3475 else
3476 myri10ge_open(mgp->dev);
3477 rtnl_unlock();
3478}
3479
3480/*
3481 * We use our own timer routine rather than relying upon
3482 * netdev->tx_timeout because we have a very large hardware transmit
3483 * queue. Due to the large queue, the netdev->tx_timeout function
3484 * cannot detect a NIC with a parity error in a timely fashion if the
3485 * NIC is lightly loaded.
3486 */
3487static void myri10ge_watchdog_timer(unsigned long arg)
3488{
3489 struct myri10ge_priv *mgp;
Brice Goglinb53bef82008-05-09 02:20:03 +02003490 struct myri10ge_slice_state *ss;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003491 int i, reset_needed;
Brice Goglin626fda92007-08-09 09:02:14 +02003492 u32 rx_pause_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -04003493
3494 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003495
Brice Goglin0dcffac2008-05-09 02:21:49 +02003496 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3497 for (i = 0, reset_needed = 0;
3498 i < mgp->num_slices && reset_needed == 0; ++i) {
Brice Goglinc7dab992006-12-11 11:25:42 +01003499
Brice Goglin0dcffac2008-05-09 02:21:49 +02003500 ss = &mgp->ss[i];
3501 if (ss->rx_small.watchdog_needed) {
3502 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3503 mgp->small_bytes + MXGEFW_PAD,
3504 1);
3505 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3506 myri10ge_fill_thresh)
3507 ss->rx_small.watchdog_needed = 0;
Brice Goglin626fda92007-08-09 09:02:14 +02003508 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003509 if (ss->rx_big.watchdog_needed) {
3510 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3511 mgp->big_bytes, 1);
3512 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3513 myri10ge_fill_thresh)
3514 ss->rx_big.watchdog_needed = 0;
3515 }
3516
3517 if (ss->tx.req != ss->tx.done &&
3518 ss->tx.done == ss->watchdog_tx_done &&
3519 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3520 /* nic seems like it might be stuck.. */
3521 if (rx_pause_cnt != mgp->watchdog_pause) {
3522 if (net_ratelimit())
Brice Goglin236bb5e62008-09-28 15:34:21 +00003523 printk(KERN_WARNING
3524 "myri10ge %s slice %d:"
Brice Goglin0dcffac2008-05-09 02:21:49 +02003525 "TX paused, check link partner\n",
Brice Goglin236bb5e62008-09-28 15:34:21 +00003526 mgp->dev->name, i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003527 } else {
Brice Goglin236bb5e62008-09-28 15:34:21 +00003528 printk(KERN_WARNING
3529 "myri10ge %s slice %d stuck:",
3530 mgp->dev->name, i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003531 reset_needed = 1;
3532 }
3533 }
3534 ss->watchdog_tx_done = ss->tx.done;
3535 ss->watchdog_tx_req = ss->tx.req;
Brice Goglin626fda92007-08-09 09:02:14 +02003536 }
Brice Goglin626fda92007-08-09 09:02:14 +02003537 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003538
3539 if (reset_needed) {
3540 schedule_work(&mgp->watchdog_work);
3541 } else {
3542 /* rearm timer */
3543 mod_timer(&mgp->watchdog_timer,
3544 jiffies + myri10ge_watchdog_timeout * HZ);
3545 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003546}
3547
Brice Goglin77929732008-05-09 02:21:10 +02003548static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3549{
3550 struct myri10ge_slice_state *ss;
3551 struct pci_dev *pdev = mgp->pdev;
3552 size_t bytes;
3553 int i;
3554
3555 if (mgp->ss == NULL)
3556 return;
3557
3558 for (i = 0; i < mgp->num_slices; i++) {
3559 ss = &mgp->ss[i];
3560 if (ss->rx_done.entry != NULL) {
3561 bytes = mgp->max_intr_slots *
3562 sizeof(*ss->rx_done.entry);
3563 dma_free_coherent(&pdev->dev, bytes,
3564 ss->rx_done.entry, ss->rx_done.bus);
3565 ss->rx_done.entry = NULL;
3566 }
3567 if (ss->fw_stats != NULL) {
3568 bytes = sizeof(*ss->fw_stats);
3569 dma_free_coherent(&pdev->dev, bytes,
3570 ss->fw_stats, ss->fw_stats_bus);
3571 ss->fw_stats = NULL;
3572 }
3573 }
3574 kfree(mgp->ss);
3575 mgp->ss = NULL;
3576}
3577
3578static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3579{
3580 struct myri10ge_slice_state *ss;
3581 struct pci_dev *pdev = mgp->pdev;
3582 size_t bytes;
3583 int i;
3584
3585 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3586 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3587 if (mgp->ss == NULL) {
3588 return -ENOMEM;
3589 }
3590
3591 for (i = 0; i < mgp->num_slices; i++) {
3592 ss = &mgp->ss[i];
3593 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3594 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3595 &ss->rx_done.bus,
3596 GFP_KERNEL);
3597 if (ss->rx_done.entry == NULL)
3598 goto abort;
3599 memset(ss->rx_done.entry, 0, bytes);
3600 bytes = sizeof(*ss->fw_stats);
3601 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3602 &ss->fw_stats_bus,
3603 GFP_KERNEL);
3604 if (ss->fw_stats == NULL)
3605 goto abort;
3606 ss->mgp = mgp;
3607 ss->dev = mgp->dev;
3608 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3609 myri10ge_napi_weight);
3610 }
3611 return 0;
3612abort:
3613 myri10ge_free_slices(mgp);
3614 return -ENOMEM;
3615}
3616
3617/*
3618 * This function determines the number of slices supported.
3619 * The number slices is the minumum of the number of CPUS,
3620 * the number of MSI-X irqs supported, the number of slices
3621 * supported by the firmware
3622 */
3623static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3624{
3625 struct myri10ge_cmd cmd;
3626 struct pci_dev *pdev = mgp->pdev;
3627 char *old_fw;
3628 int i, status, ncpus, msix_cap;
3629
3630 mgp->num_slices = 1;
3631 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3632 ncpus = num_online_cpus();
3633
3634 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3635 (myri10ge_max_slices == -1 && ncpus < 2))
3636 return;
3637
3638 /* try to load the slice aware rss firmware */
3639 old_fw = mgp->fw_name;
Brice Goglin13b27382008-08-13 21:05:52 +02003640 if (myri10ge_fw_name != NULL) {
3641 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3642 myri10ge_fw_name);
3643 mgp->fw_name = myri10ge_fw_name;
3644 } else if (old_fw == myri10ge_fw_aligned)
Brice Goglin77929732008-05-09 02:21:10 +02003645 mgp->fw_name = myri10ge_fw_rss_aligned;
3646 else
3647 mgp->fw_name = myri10ge_fw_rss_unaligned;
3648 status = myri10ge_load_firmware(mgp, 0);
3649 if (status != 0) {
3650 dev_info(&pdev->dev, "Rss firmware not found\n");
3651 return;
3652 }
3653
3654 /* hit the board with a reset to ensure it is alive */
3655 memset(&cmd, 0, sizeof(cmd));
3656 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3657 if (status != 0) {
3658 dev_err(&mgp->pdev->dev, "failed reset\n");
3659 goto abort_with_fw;
3660 return;
3661 }
3662
3663 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3664
3665 /* tell it the size of the interrupt queues */
3666 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3667 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3668 if (status != 0) {
3669 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3670 goto abort_with_fw;
3671 }
3672
3673 /* ask the maximum number of slices it supports */
3674 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3675 if (status != 0)
3676 goto abort_with_fw;
3677 else
3678 mgp->num_slices = cmd.data0;
3679
3680 /* Only allow multiple slices if MSI-X is usable */
3681 if (!myri10ge_msi) {
3682 goto abort_with_fw;
3683 }
3684
3685 /* if the admin did not specify a limit to how many
3686 * slices we should use, cap it automatically to the
3687 * number of CPUs currently online */
3688 if (myri10ge_max_slices == -1)
3689 myri10ge_max_slices = ncpus;
3690
3691 if (mgp->num_slices > myri10ge_max_slices)
3692 mgp->num_slices = myri10ge_max_slices;
3693
3694 /* Now try to allocate as many MSI-X vectors as we have
3695 * slices. We give up on MSI-X if we can only get a single
3696 * vector. */
3697
3698 mgp->msix_vectors = kzalloc(mgp->num_slices *
3699 sizeof(*mgp->msix_vectors), GFP_KERNEL);
3700 if (mgp->msix_vectors == NULL)
3701 goto disable_msix;
3702 for (i = 0; i < mgp->num_slices; i++) {
3703 mgp->msix_vectors[i].entry = i;
3704 }
3705
3706 while (mgp->num_slices > 1) {
3707 /* make sure it is a power of two */
3708 while (!is_power_of_2(mgp->num_slices))
3709 mgp->num_slices--;
3710 if (mgp->num_slices == 1)
3711 goto disable_msix;
3712 status = pci_enable_msix(pdev, mgp->msix_vectors,
3713 mgp->num_slices);
3714 if (status == 0) {
3715 pci_disable_msix(pdev);
3716 return;
3717 }
3718 if (status > 0)
3719 mgp->num_slices = status;
3720 else
3721 goto disable_msix;
3722 }
3723
3724disable_msix:
3725 if (mgp->msix_vectors != NULL) {
3726 kfree(mgp->msix_vectors);
3727 mgp->msix_vectors = NULL;
3728 }
3729
3730abort_with_fw:
3731 mgp->num_slices = 1;
3732 mgp->fw_name = old_fw;
3733 myri10ge_load_firmware(mgp, 0);
3734}
Brice Goglin77929732008-05-09 02:21:10 +02003735
Stephen Hemminger81260892008-11-21 17:30:35 -08003736static const struct net_device_ops myri10ge_netdev_ops = {
3737 .ndo_open = myri10ge_open,
3738 .ndo_stop = myri10ge_close,
3739 .ndo_start_xmit = myri10ge_xmit,
3740 .ndo_get_stats = myri10ge_get_stats,
3741 .ndo_validate_addr = eth_validate_addr,
3742 .ndo_change_mtu = myri10ge_change_mtu,
3743 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3744 .ndo_set_mac_address = myri10ge_set_mac_address,
3745};
3746
Brice Goglin0da34b62006-05-23 06:10:15 -04003747static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3748{
3749 struct net_device *netdev;
3750 struct myri10ge_priv *mgp;
3751 struct device *dev = &pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003752 int i;
3753 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003754 int dac_enabled;
Brice Goglin00b5e502008-11-20 01:50:28 -08003755 unsigned hdr_offset, ss_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04003756
Brice Goglin236bb5e62008-09-28 15:34:21 +00003757 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
Brice Goglin0da34b62006-05-23 06:10:15 -04003758 if (netdev == NULL) {
3759 dev_err(dev, "Could not allocate ethernet device\n");
3760 return -ENOMEM;
3761 }
3762
Maik Hampelb245fb62007-06-28 17:07:26 +02003763 SET_NETDEV_DEV(netdev, &pdev->dev);
3764
Brice Goglin0da34b62006-05-23 06:10:15 -04003765 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003766 mgp->dev = netdev;
3767 mgp->pdev = pdev;
3768 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
3769 mgp->pause = myri10ge_flow_control;
3770 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003771 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin0da34b62006-05-23 06:10:15 -04003772 init_waitqueue_head(&mgp->down_wq);
3773
3774 if (pci_enable_device(pdev)) {
3775 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3776 status = -ENODEV;
3777 goto abort_with_netdev;
3778 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003779
3780 /* Find the vendor-specific cap so we can check
3781 * the reboot register later on */
3782 mgp->vendor_specific_offset
3783 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3784
3785 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003786 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003787 if (status != 0) {
3788 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3789 status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003790 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003791 }
3792
3793 pci_set_master(pdev);
3794 dac_enabled = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003795 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglin0da34b62006-05-23 06:10:15 -04003796 if (status != 0) {
3797 dac_enabled = 0;
3798 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003799 "64-bit pci address mask was refused, "
3800 "trying 32-bit\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003801 status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3802 }
3803 if (status != 0) {
3804 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003805 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003806 }
Yang Hongyang6a355282009-04-06 19:01:13 -07003807 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglinb10c0662006-06-08 10:25:00 -04003808 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3809 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003810 if (mgp->cmd == NULL)
Brice Gogline3fd5532009-01-17 08:27:19 +00003811 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003812
Brice Goglin0da34b62006-05-23 06:10:15 -04003813 mgp->board_span = pci_resource_len(pdev, 0);
3814 mgp->iomem_base = pci_resource_start(pdev, 0);
3815 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003816 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003817#ifdef CONFIG_MTRR
3818 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3819 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003820 if (mgp->mtrr >= 0)
3821 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003822#endif
Brice Goglinc7f80992008-07-21 10:26:25 +02003823 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
Brice Goglin0da34b62006-05-23 06:10:15 -04003824 if (mgp->sram == NULL) {
3825 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3826 mgp->board_span, mgp->iomem_base);
3827 status = -ENXIO;
Brice Goglinc7f80992008-07-21 10:26:25 +02003828 goto abort_with_mtrr;
Brice Goglin0da34b62006-05-23 06:10:15 -04003829 }
Brice Goglin00b5e502008-11-20 01:50:28 -08003830 hdr_offset =
3831 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3832 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3833 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3834 if (mgp->sram_size > mgp->board_span ||
3835 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3836 dev_err(&pdev->dev,
3837 "invalid sram_size %dB or board span %ldB\n",
3838 mgp->sram_size, mgp->board_span);
3839 goto abort_with_ioremap;
3840 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003841 memcpy_fromio(mgp->eeprom_strings,
Brice Goglin00b5e502008-11-20 01:50:28 -08003842 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
Brice Goglin0da34b62006-05-23 06:10:15 -04003843 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3844 status = myri10ge_read_mac_addr(mgp);
3845 if (status)
3846 goto abort_with_ioremap;
3847
3848 for (i = 0; i < ETH_ALEN; i++)
3849 netdev->dev_addr[i] = mgp->mac_addr[i];
3850
Brice Goglin5443e9e2007-05-07 23:52:22 +02003851 myri10ge_select_firmware(mgp);
3852
Brice Goglin0dcffac2008-05-09 02:21:49 +02003853 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003854 if (status != 0) {
3855 dev_err(&pdev->dev, "failed to load firmware\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003856 goto abort_with_ioremap;
3857 }
3858 myri10ge_probe_slices(mgp);
3859 status = myri10ge_alloc_slices(mgp);
3860 if (status != 0) {
3861 dev_err(&pdev->dev, "failed to alloc slice state\n");
3862 goto abort_with_firmware;
Brice Goglin0da34b62006-05-23 06:10:15 -04003863 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003864 netdev->real_num_tx_queues = mgp->num_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003865 status = myri10ge_reset(mgp);
3866 if (status != 0) {
3867 dev_err(&pdev->dev, "failed reset\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003868 goto abort_with_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003869 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003870#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003871 myri10ge_setup_dca(mgp);
3872#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003873 pci_set_drvdata(pdev, mgp);
3874 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3875 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3876 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3877 myri10ge_initial_mtu = 68;
Stephen Hemminger81260892008-11-21 17:30:35 -08003878
3879 netdev->netdev_ops = &myri10ge_netdev_ops;
Brice Goglin0da34b62006-05-23 06:10:15 -04003880 netdev->mtu = myri10ge_initial_mtu;
Brice Goglin0da34b62006-05-23 06:10:15 -04003881 netdev->base_addr = mgp->iomem_base;
Brice Goglin4f93fde2007-10-13 12:34:01 +02003882 netdev->features = mgp->features;
Brice Goglin236bb5e62008-09-28 15:34:21 +00003883
Brice Goglin0da34b62006-05-23 06:10:15 -04003884 if (dac_enabled)
3885 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -04003886
Brice Goglin21d05db2007-01-09 21:05:04 +01003887 /* make sure we can get an irq, and that MSI can be
3888 * setup (if available). Also ensure netdev->irq
3889 * is set to correct value if MSI is enabled */
3890 status = myri10ge_request_irq(mgp);
3891 if (status != 0)
3892 goto abort_with_firmware;
3893 netdev->irq = pdev->irq;
3894 myri10ge_free_irq(mgp);
3895
Brice Goglin0da34b62006-05-23 06:10:15 -04003896 /* Save configuration space to be restored if the
3897 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003898 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003899
3900 /* Setup the watchdog timer */
3901 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3902 (unsigned long)mgp);
3903
3904 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003905 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003906 status = register_netdev(netdev);
3907 if (status != 0) {
3908 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003909 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003910 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003911 if (mgp->msix_enabled)
3912 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3913 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3914 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3915 else
3916 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3917 mgp->msi_enabled ? "MSI" : "xPIC",
3918 netdev->irq, mgp->tx_boundary, mgp->fw_name,
3919 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003920
3921 return 0;
3922
Brice Goglin7adda302006-12-18 11:50:00 +01003923abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003924 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003925
Brice Goglin0dcffac2008-05-09 02:21:49 +02003926abort_with_slices:
3927 myri10ge_free_slices(mgp);
3928
Brice Goglin0da34b62006-05-23 06:10:15 -04003929abort_with_firmware:
3930 myri10ge_dummy_rdma(mgp, 0);
3931
Brice Goglin0da34b62006-05-23 06:10:15 -04003932abort_with_ioremap:
Brice Goglin0f840012009-01-05 18:16:14 -08003933 if (mgp->mac_addr_string != NULL)
3934 dev_err(&pdev->dev,
3935 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3936 mgp->mac_addr_string, mgp->serial_number);
Brice Goglin0da34b62006-05-23 06:10:15 -04003937 iounmap(mgp->sram);
3938
Brice Goglinc7f80992008-07-21 10:26:25 +02003939abort_with_mtrr:
Brice Goglin0da34b62006-05-23 06:10:15 -04003940#ifdef CONFIG_MTRR
3941 if (mgp->mtrr >= 0)
3942 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3943#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003944 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3945 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003946
Brice Gogline3fd5532009-01-17 08:27:19 +00003947abort_with_enabled:
3948 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003949
Brice Gogline3fd5532009-01-17 08:27:19 +00003950abort_with_netdev:
Brice Goglin0da34b62006-05-23 06:10:15 -04003951 free_netdev(netdev);
3952 return status;
3953}
3954
3955/*
3956 * myri10ge_remove
3957 *
3958 * Does what is necessary to shutdown one Myrinet device. Called
3959 * once for each Myrinet card by the kernel when a module is
3960 * unloaded.
3961 */
3962static void myri10ge_remove(struct pci_dev *pdev)
3963{
3964 struct myri10ge_priv *mgp;
3965 struct net_device *netdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003966
3967 mgp = pci_get_drvdata(pdev);
3968 if (mgp == NULL)
3969 return;
3970
3971 flush_scheduled_work();
3972 netdev = mgp->dev;
3973 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003974
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003975#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003976 myri10ge_teardown_dca(mgp);
3977#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003978 myri10ge_dummy_rdma(mgp, 0);
3979
Brice Goglin7adda302006-12-18 11:50:00 +01003980 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01003981 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003982
Brice Goglin0da34b62006-05-23 06:10:15 -04003983 iounmap(mgp->sram);
3984
3985#ifdef CONFIG_MTRR
3986 if (mgp->mtrr >= 0)
3987 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3988#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +02003989 myri10ge_free_slices(mgp);
3990 if (mgp->msix_vectors != NULL)
3991 kfree(mgp->msix_vectors);
Brice Goglinb10c0662006-06-08 10:25:00 -04003992 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3993 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003994
3995 free_netdev(netdev);
Brice Gogline3fd5532009-01-17 08:27:19 +00003996 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003997 pci_set_drvdata(pdev, NULL);
3998}
3999
Brice Goglinb10c0662006-06-08 10:25:00 -04004000#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02004001#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04004002
4003static struct pci_device_id myri10ge_pci_tbl[] = {
Brice Goglinb10c0662006-06-08 10:25:00 -04004004 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02004005 {PCI_DEVICE
4006 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04004007 {0},
4008};
4009
4010static struct pci_driver myri10ge_driver = {
4011 .name = "myri10ge",
4012 .probe = myri10ge_probe,
4013 .remove = myri10ge_remove,
4014 .id_table = myri10ge_pci_tbl,
4015#ifdef CONFIG_PM
4016 .suspend = myri10ge_suspend,
4017 .resume = myri10ge_resume,
4018#endif
4019};
4020
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004021#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004022static int
4023myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4024{
4025 int err = driver_for_each_device(&myri10ge_driver.driver,
4026 NULL, &event,
4027 myri10ge_notify_dca_device);
4028
4029 if (err)
4030 return NOTIFY_BAD;
4031 return NOTIFY_DONE;
4032}
4033
4034static struct notifier_block myri10ge_dca_notifier = {
4035 .notifier_call = myri10ge_notify_dca,
4036 .next = NULL,
4037 .priority = 0,
4038};
Brice Goglin4ee2ac52008-11-23 15:49:28 -08004039#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02004040
Brice Goglin0da34b62006-05-23 06:10:15 -04004041static __init int myri10ge_init_module(void)
4042{
4043 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
4044 MYRI10GE_VERSION_STR);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004045
Brice Goglin236bb5e62008-09-28 15:34:21 +00004046 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02004047 printk(KERN_ERR
4048 "%s: Illegal rssh hash type %d, defaulting to source port\n",
4049 myri10ge_driver.name, myri10ge_rss_hash);
4050 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4051 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004052#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004053 dca_register_notify(&myri10ge_dca_notifier);
4054#endif
Brice Goglin236bb5e62008-09-28 15:34:21 +00004055 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4056 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02004057
Brice Goglin0da34b62006-05-23 06:10:15 -04004058 return pci_register_driver(&myri10ge_driver);
4059}
4060
4061module_init(myri10ge_init_module);
4062
4063static __exit void myri10ge_cleanup_module(void)
4064{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004065#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004066 dca_unregister_notify(&myri10ge_dca_notifier);
4067#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004068 pci_unregister_driver(&myri10ge_driver);
4069}
4070
4071module_exit(myri10ge_cleanup_module);