blob: 8c5caf8bb1b9badd7cc6f57a26f013cad73b21a6 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
37 /*
38 * Temporary: eventually this will go away, but it is needed
39 * for now to keep the output's happy. (They only need
40 * mgr->id.) Eventually this will be replaced w/ something
41 * more common-panel-framework-y
42 */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030043 struct omap_overlay_manager *mgr;
Rob Clarkf5f94542012-12-04 13:59:12 -060044
45 struct omap_video_timings timings;
Rob Clarkf5f94542012-12-04 13:59:12 -060046
Laurent Pincharta42133a2015-01-17 19:09:26 +020047 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060048 struct omap_drm_irq error_irq;
49
Tomi Valkeinena36af732015-02-26 15:20:24 +020050 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051
52 bool pending;
53 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060054};
55
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020056/* -----------------------------------------------------------------------------
57 * Helper Functions
58 */
59
Archit Taneja0d8f3712013-03-26 19:15:19 +053060uint32_t pipe2vbl(struct drm_crtc *crtc)
61{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
63
64 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
65}
66
Laurent Pinchart40297552015-05-28 02:34:05 +030067struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020068{
69 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
70 return &omap_crtc->timings;
71}
72
73enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
74{
75 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
76 return omap_crtc->channel;
77}
78
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030079int omap_crtc_wait_pending(struct drm_crtc *crtc)
80{
81 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
82
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020083 /*
84 * Timeout is set to a "sufficiently" high value, which should cover
85 * a single frame refresh even on slower displays.
86 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030087 return wait_event_timeout(omap_crtc->pending_wait,
88 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020089 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030090}
91
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020092/* -----------------------------------------------------------------------------
93 * DSS Manager Functions
94 */
95
Rob Clarkf5f94542012-12-04 13:59:12 -060096/*
97 * Manager-ops, callbacks from output when they need to configure
98 * the upstream part of the video pipe.
99 *
100 * Most of these we can ignore until we add support for command-mode
101 * panels.. for video-mode the crtc-helpers already do an adequate
102 * job of sequencing the setup of the video pipe in the proper order
103 */
104
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300105/* ovl-mgr-id -> crtc */
106static struct omap_crtc *omap_crtcs[8];
107
Rob Clarkf5f94542012-12-04 13:59:12 -0600108/* we can probably ignore these until we support command-mode panels: */
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200109static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300110 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300111{
112 if (mgr->output)
113 return -EINVAL;
114
115 if ((mgr->supported_outputs & dst->id) == 0)
116 return -EINVAL;
117
118 dst->manager = mgr;
119 mgr->output = dst;
120
121 return 0;
122}
123
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200124static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300125 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300126{
127 mgr->output->manager = NULL;
128 mgr->output = NULL;
129}
130
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200131static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600132{
133}
134
Laurent Pinchart40297552015-05-28 02:34:05 +0300135/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200136static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
137{
138 struct drm_device *dev = crtc->dev;
139 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
140 enum omap_channel channel = omap_crtc->channel;
141 struct omap_irq_wait *wait;
142 u32 framedone_irq, vsync_irq;
143 int ret;
144
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200145 if (omap_crtc->mgr->output->output_type == OMAP_DISPLAY_TYPE_HDMI) {
146 dispc_mgr_enable(channel, enable);
147 return;
148 }
149
Laurent Pinchart8472b572015-01-15 00:45:17 +0200150 if (dispc_mgr_is_enabled(channel) == enable)
151 return;
152
Tomi Valkeinenef422282015-02-26 15:20:25 +0200153 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
154 /*
155 * Digit output produces some sync lost interrupts during the
156 * first frame when enabling, so we need to ignore those.
157 */
158 omap_crtc->ignore_digit_sync_lost = true;
159 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200160
161 framedone_irq = dispc_mgr_get_framedone_irq(channel);
162 vsync_irq = dispc_mgr_get_vsync_irq(channel);
163
164 if (enable) {
165 wait = omap_irq_wait_init(dev, vsync_irq, 1);
166 } else {
167 /*
168 * When we disable the digit output, we need to wait for
169 * FRAMEDONE to know that DISPC has finished with the output.
170 *
171 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
172 * that case we need to use vsync interrupt, and wait for both
173 * even and odd frames.
174 */
175
176 if (framedone_irq)
177 wait = omap_irq_wait_init(dev, framedone_irq, 1);
178 else
179 wait = omap_irq_wait_init(dev, vsync_irq, 2);
180 }
181
182 dispc_mgr_enable(channel, enable);
183
184 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
185 if (ret) {
186 dev_err(dev->dev, "%s: timeout waiting for %s\n",
187 omap_crtc->name, enable ? "enable" : "disable");
188 }
189
Tomi Valkeinenef422282015-02-26 15:20:25 +0200190 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
191 omap_crtc->ignore_digit_sync_lost = false;
192 /* make sure the irq handler sees the value above */
193 mb();
194 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200195}
196
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300197
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200198static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600199{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300200 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200201 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300202
Laurent Pinchartdee82602015-03-06 19:00:18 +0200203 memset(&info, 0, sizeof(info));
204 info.default_color = 0x00000000;
205 info.trans_key = 0x00000000;
206 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
207 info.trans_enabled = false;
208
209 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300210 dispc_mgr_set_timings(omap_crtc->channel,
211 &omap_crtc->timings);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200212 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300213
Rob Clarkf5f94542012-12-04 13:59:12 -0600214 return 0;
215}
216
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200217static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600218{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300219 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
220
Laurent Pinchart8472b572015-01-15 00:45:17 +0200221 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600222}
223
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200224static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600225 const struct omap_video_timings *timings)
226{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300227 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600228 DBG("%s", omap_crtc->name);
229 omap_crtc->timings = *timings;
Rob Clarkf5f94542012-12-04 13:59:12 -0600230}
231
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200232static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600233 const struct dss_lcd_mgr_config *config)
234{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300235 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600236 DBG("%s", omap_crtc->name);
237 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
238}
239
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200240static int omap_crtc_dss_register_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600241 struct omap_overlay_manager *mgr,
242 void (*handler)(void *), void *data)
243{
244 return 0;
245}
246
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200247static void omap_crtc_dss_unregister_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600248 struct omap_overlay_manager *mgr,
249 void (*handler)(void *), void *data)
250{
251}
252
253static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200254 .connect = omap_crtc_dss_connect,
255 .disconnect = omap_crtc_dss_disconnect,
256 .start_update = omap_crtc_dss_start_update,
257 .enable = omap_crtc_dss_enable,
258 .disable = omap_crtc_dss_disable,
259 .set_timings = omap_crtc_dss_set_timings,
260 .set_lcd_config = omap_crtc_dss_set_lcd_config,
261 .register_framedone_handler = omap_crtc_dss_register_framedone,
262 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600263};
264
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200265/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200266 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200267 */
268
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200269static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200270{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200271 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200272 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200273 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200274
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300275 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200276
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300277 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200278 return;
279
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300280 spin_lock_irqsave(&dev->event_lock, flags);
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200281
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300282 list_del(&event->base.link);
283
284 /*
285 * Queue the event for delivery if it's still linked to a file
286 * handle, otherwise just destroy it.
287 */
288 if (event->base.file_priv)
289 drm_crtc_send_vblank_event(crtc, event);
290 else
291 event->base.destroy(&event->base);
292
293 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200294}
295
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200296static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
297{
298 struct omap_crtc *omap_crtc =
299 container_of(irq, struct omap_crtc, error_irq);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200300
301 if (omap_crtc->ignore_digit_sync_lost) {
302 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
303 if (!irqstatus)
304 return;
305 }
306
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200307 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200308}
309
Laurent Pincharta42133a2015-01-17 19:09:26 +0200310static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200311{
312 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200313 container_of(irq, struct omap_crtc, vblank_irq);
314 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200315
Laurent Pincharta42133a2015-01-17 19:09:26 +0200316 if (dispc_mgr_go_busy(omap_crtc->channel))
317 return;
318
319 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300320
Laurent Pincharta42133a2015-01-17 19:09:26 +0200321 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
322
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300323 rmb();
324 WARN_ON(!omap_crtc->pending);
325 omap_crtc->pending = false;
326 wmb();
327
328 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200329 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200330
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300331 /* wake up omap_atomic_complete */
332 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200333}
334
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200335/* -----------------------------------------------------------------------------
336 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600337 */
338
Rob Clarkcd5351f2011-11-12 12:09:40 -0600339static void omap_crtc_destroy(struct drm_crtc *crtc)
340{
341 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600342
343 DBG("%s", omap_crtc->name);
344
Laurent Pincharta42133a2015-01-17 19:09:26 +0200345 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600346 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
347
Rob Clarkcd5351f2011-11-12 12:09:40 -0600348 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600349
Rob Clarkcd5351f2011-11-12 12:09:40 -0600350 kfree(omap_crtc);
351}
352
Rob Clarkcd5351f2011-11-12 12:09:40 -0600353static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200354 const struct drm_display_mode *mode,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600355 struct drm_display_mode *adjusted_mode)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600356{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600357 return true;
358}
359
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200360static void omap_crtc_enable(struct drm_crtc *crtc)
361{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200362 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200363
364 DBG("%s", omap_crtc->name);
365
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300366 rmb();
367 WARN_ON(omap_crtc->pending);
368 omap_crtc->pending = true;
369 wmb();
370
371 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
372
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200373 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200374}
375
376static void omap_crtc_disable(struct drm_crtc *crtc)
377{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200378 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200379
380 DBG("%s", omap_crtc->name);
381
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200382 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200383}
384
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200385static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600386{
387 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200388 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600389
390 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200391 omap_crtc->name, mode->base.id, mode->name,
392 mode->vrefresh, mode->clock,
393 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
394 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
395 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600396
397 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600398}
399
Daniel Vetterc201d002015-08-06 14:09:35 +0200400static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
401 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200402{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200403}
404
Daniel Vetterc201d002015-08-06 14:09:35 +0200405static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
406 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200407{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300408 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
409
410 WARN_ON(omap_crtc->vblank_irq.registered);
411
412 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300413
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300414 DBG("%s: GO", omap_crtc->name);
415
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300416 rmb();
417 WARN_ON(omap_crtc->pending);
418 omap_crtc->pending = true;
419 wmb();
420
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300421 dispc_mgr_go(omap_crtc->channel);
422 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300423 }
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200424}
425
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200426static bool omap_crtc_is_plane_prop(struct drm_device *dev,
427 struct drm_property *property)
428{
429 struct omap_drm_private *priv = dev->dev_private;
430
431 return property == priv->zorder_prop ||
432 property == dev->mode_config.rotation_property;
433}
434
Laurent Pinchartafc34932015-03-06 18:35:16 +0200435static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
436 struct drm_crtc_state *state,
437 struct drm_property *property,
438 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500439{
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200440 struct drm_device *dev = crtc->dev;
Rob Clark1e0fdfc2012-09-04 11:36:20 -0500441
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200442 if (omap_crtc_is_plane_prop(dev, property)) {
443 struct drm_plane_state *plane_state;
444 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200445
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200446 /*
447 * Delegate property set to the primary plane. Get the plane
448 * state and set the property directly.
449 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200450
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200451 plane_state = drm_atomic_get_plane_state(state->state, plane);
452 if (IS_ERR(plane_state))
453 return PTR_ERR(plane_state);
454
455 return drm_atomic_plane_set_property(plane, plane_state,
456 property, val);
457 }
458
459 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200460}
461
462static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
463 const struct drm_crtc_state *state,
464 struct drm_property *property,
465 uint64_t *val)
466{
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200467 struct drm_device *dev = crtc->dev;
468
469 if (omap_crtc_is_plane_prop(dev, property)) {
470 /*
471 * Delegate property get to the primary plane. The
472 * drm_atomic_plane_get_property() function isn't exported, but
473 * can be called through drm_object_property_get_value() as that
474 * will call drm_atomic_get_property() for atomic drivers.
475 */
476 return drm_object_property_get_value(&crtc->primary->base,
477 property, val);
478 }
479
480 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500481}
482
Rob Clarkcd5351f2011-11-12 12:09:40 -0600483static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200484 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200485 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600486 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200487 .page_flip = drm_atomic_helper_page_flip,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200488 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200489 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
490 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200491 .atomic_set_property = omap_crtc_atomic_set_property,
492 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600493};
494
495static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600496 .mode_fixup = omap_crtc_mode_fixup,
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200497 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200498 .disable = omap_crtc_disable,
499 .enable = omap_crtc_enable,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200500 .atomic_begin = omap_crtc_atomic_begin,
501 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600502};
503
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200504/* -----------------------------------------------------------------------------
505 * Init and Cleanup
506 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300507
Rob Clarkf5f94542012-12-04 13:59:12 -0600508static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200509 [OMAP_DSS_CHANNEL_LCD] = "lcd",
510 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
511 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
512 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600513};
514
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300515void omap_crtc_pre_init(void)
516{
517 dss_install_mgr_ops(&mgr_ops);
518}
519
Archit Taneja3a01ab22014-01-02 14:49:51 +0530520void omap_crtc_pre_uninit(void)
521{
522 dss_uninstall_mgr_ops();
523}
524
Rob Clarkcd5351f2011-11-12 12:09:40 -0600525/* initialize crtc */
526struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600527 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600528{
529 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600530 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200531 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600532
Rob Clarkf5f94542012-12-04 13:59:12 -0600533 DBG("%s", channel_names[channel]);
534
535 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800536 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200537 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600538
Rob Clarkcd5351f2011-11-12 12:09:40 -0600539 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600540
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300541 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600542
Archit Taneja0d8f3712013-03-26 19:15:19 +0530543 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530544 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530545
Laurent Pincharta42133a2015-01-17 19:09:26 +0200546 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
547 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600548
549 omap_crtc->error_irq.irqmask =
550 dispc_mgr_get_sync_lost_irq(channel);
551 omap_crtc->error_irq.irq = omap_crtc_error_irq;
552 omap_irq_register(dev, &omap_crtc->error_irq);
553
Rob Clarkf5f94542012-12-04 13:59:12 -0600554 /* temporary: */
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300555 omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600556
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200557 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200558 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200559 if (ret < 0) {
560 kfree(omap_crtc);
561 return NULL;
562 }
563
Rob Clarkcd5351f2011-11-12 12:09:40 -0600564 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
565
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200566 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500567
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300568 omap_crtcs[channel] = omap_crtc;
569
Rob Clarkcd5351f2011-11-12 12:09:40 -0600570 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600571}