blob: d62a5de81672637002bfeb79a30e7ee73a39db96 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080017#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053018#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080019#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020020#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080021#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090022#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010023#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090025#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Alan Stern00240c32009-04-27 13:33:16 -040027const char *pci_power_names[] = {
28 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
29};
30EXPORT_SYMBOL_GPL(pci_power_names);
31
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010032int isa_dma_bridge_buggy;
33EXPORT_SYMBOL(isa_dma_bridge_buggy);
34
35int pci_pci_problems;
36EXPORT_SYMBOL(pci_pci_problems);
37
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010038unsigned int pci_pm_d3_delay;
39
40static void pci_dev_d3_sleep(struct pci_dev *dev)
41{
42 unsigned int delay = dev->d3_delay;
43
44 if (delay < pci_pm_d3_delay)
45 delay = pci_pm_d3_delay;
46
47 msleep(delay);
48}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jeff Garzik32a2eea2007-10-11 16:57:27 -040050#ifdef CONFIG_PCI_DOMAINS
51int pci_domains_supported = 1;
52#endif
53
Atsushi Nemoto4516a612007-02-05 16:36:06 -080054#define DEFAULT_CARDBUS_IO_SIZE (256)
55#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
56/* pci=cbmemsize=nnM,cbiosize=nn can override this */
57unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
58unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
59
Eric W. Biederman28760482009-09-09 14:09:24 -070060#define DEFAULT_HOTPLUG_IO_SIZE (256)
61#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
62/* pci=hpmemsize=nnM,hpiosize=nn can override this */
63unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
64unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
65
Jesse Barnesac1aa472009-10-26 13:20:44 -070066/*
67 * The default CLS is used if arch didn't set CLS explicitly and not
68 * all pci devices agree on the same value. Arch can override either
69 * the dfl or actual value as it sees fit. Don't forget this is
70 * measured in 32-bit words, not bytes.
71 */
Tejun Heo98e724c2009-10-08 18:59:53 +090072u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070073u8 pci_cache_line_size;
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/**
76 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
77 * @bus: pointer to PCI bus structure to search
78 *
79 * Given a PCI bus, returns the highest PCI bus number present in the set
80 * including the given PCI bus and its list of child PCI buses.
81 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080082unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 struct list_head *tmp;
85 unsigned char max, n;
86
Kristen Accardib82db5c2006-01-17 16:56:56 -080087 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 list_for_each(tmp, &bus->children) {
89 n = pci_bus_max_busnr(pci_bus_b(tmp));
90 if(n > max)
91 max = n;
92 }
93 return max;
94}
Kristen Accardib82db5c2006-01-17 16:56:56 -080095EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Andrew Morton1684f5d2008-12-01 14:30:30 -080097#ifdef CONFIG_HAS_IOMEM
98void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
99{
100 /*
101 * Make sure the BAR is actually a memory resource, not an IO resource
102 */
103 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
104 WARN_ON(1);
105 return NULL;
106 }
107 return ioremap_nocache(pci_resource_start(pdev, bar),
108 pci_resource_len(pdev, bar));
109}
110EXPORT_SYMBOL_GPL(pci_ioremap_bar);
111#endif
112
Kristen Accardib82db5c2006-01-17 16:56:56 -0800113#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114/**
115 * pci_max_busnr - returns maximum PCI bus number
116 *
117 * Returns the highest PCI bus number present in the system global list of
118 * PCI buses.
119 */
120unsigned char __devinit
121pci_max_busnr(void)
122{
123 struct pci_bus *bus = NULL;
124 unsigned char max, n;
125
126 max = 0;
127 while ((bus = pci_find_next_bus(bus)) != NULL) {
128 n = pci_bus_max_busnr(bus);
129 if(n > max)
130 max = n;
131 }
132 return max;
133}
134
Adrian Bunk54c762f2005-12-22 01:08:52 +0100135#endif /* 0 */
136
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100137#define PCI_FIND_CAP_TTL 48
138
139static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
140 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700141{
142 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700143
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100144 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700145 pci_bus_read_config_byte(bus, devfn, pos, &pos);
146 if (pos < 0x40)
147 break;
148 pos &= ~3;
149 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
150 &id);
151 if (id == 0xff)
152 break;
153 if (id == cap)
154 return pos;
155 pos += PCI_CAP_LIST_NEXT;
156 }
157 return 0;
158}
159
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100160static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
161 u8 pos, int cap)
162{
163 int ttl = PCI_FIND_CAP_TTL;
164
165 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
166}
167
Roland Dreier24a4e372005-10-28 17:35:34 -0700168int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
169{
170 return __pci_find_next_cap(dev->bus, dev->devfn,
171 pos + PCI_CAP_LIST_NEXT, cap);
172}
173EXPORT_SYMBOL_GPL(pci_find_next_capability);
174
Michael Ellermand3bac112006-11-22 18:26:16 +1100175static int __pci_bus_find_cap_start(struct pci_bus *bus,
176 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
178 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
181 if (!(status & PCI_STATUS_CAP_LIST))
182 return 0;
183
184 switch (hdr_type) {
185 case PCI_HEADER_TYPE_NORMAL:
186 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100187 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 default:
191 return 0;
192 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100193
194 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195}
196
197/**
198 * pci_find_capability - query for devices' capabilities
199 * @dev: PCI device to query
200 * @cap: capability code
201 *
202 * Tell if a device supports a given PCI capability.
203 * Returns the address of the requested capability structure within the
204 * device's PCI configuration space or 0 in case the device does not
205 * support it. Possible values for @cap:
206 *
207 * %PCI_CAP_ID_PM Power Management
208 * %PCI_CAP_ID_AGP Accelerated Graphics Port
209 * %PCI_CAP_ID_VPD Vital Product Data
210 * %PCI_CAP_ID_SLOTID Slot Identification
211 * %PCI_CAP_ID_MSI Message Signalled Interrupts
212 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
213 * %PCI_CAP_ID_PCIX PCI-X
214 * %PCI_CAP_ID_EXP PCI Express
215 */
216int pci_find_capability(struct pci_dev *dev, int cap)
217{
Michael Ellermand3bac112006-11-22 18:26:16 +1100218 int pos;
219
220 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
221 if (pos)
222 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
223
224 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/**
228 * pci_bus_find_capability - query for devices' capabilities
229 * @bus: the PCI bus to query
230 * @devfn: PCI device to query
231 * @cap: capability code
232 *
233 * Like pci_find_capability() but works for pci devices that do not have a
234 * pci_dev structure set up yet.
235 *
236 * Returns the address of the requested capability structure within the
237 * device's PCI configuration space or 0 in case the device does not
238 * support it.
239 */
240int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
241{
Michael Ellermand3bac112006-11-22 18:26:16 +1100242 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 u8 hdr_type;
244
245 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
246
Michael Ellermand3bac112006-11-22 18:26:16 +1100247 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
248 if (pos)
249 pos = __pci_find_next_cap(bus, devfn, pos, cap);
250
251 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
254/**
255 * pci_find_ext_capability - Find an extended capability
256 * @dev: PCI device to query
257 * @cap: capability code
258 *
259 * Returns the address of the requested extended capability structure
260 * within the device's PCI configuration space or 0 if the device does
261 * not support it. Possible values for @cap:
262 *
263 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
264 * %PCI_EXT_CAP_ID_VC Virtual Channel
265 * %PCI_EXT_CAP_ID_DSN Device Serial Number
266 * %PCI_EXT_CAP_ID_PWR Power Budgeting
267 */
268int pci_find_ext_capability(struct pci_dev *dev, int cap)
269{
270 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800271 int ttl;
272 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Zhao, Yu557848c2008-10-13 19:18:07 +0800274 /* minimum 8 bytes per capability */
275 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
276
277 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 return 0;
279
280 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
281 return 0;
282
283 /*
284 * If we have no capabilities, this is indicated by cap ID,
285 * cap version and next pointer all being 0.
286 */
287 if (header == 0)
288 return 0;
289
290 while (ttl-- > 0) {
291 if (PCI_EXT_CAP_ID(header) == cap)
292 return pos;
293
294 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800295 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
299 break;
300 }
301
302 return 0;
303}
Brice Goglin3a720d72006-05-23 06:10:01 -0400304EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100306static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
307{
308 int rc, ttl = PCI_FIND_CAP_TTL;
309 u8 cap, mask;
310
311 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
312 mask = HT_3BIT_CAP_MASK;
313 else
314 mask = HT_5BIT_CAP_MASK;
315
316 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
317 PCI_CAP_ID_HT, &ttl);
318 while (pos) {
319 rc = pci_read_config_byte(dev, pos + 3, &cap);
320 if (rc != PCIBIOS_SUCCESSFUL)
321 return 0;
322
323 if ((cap & mask) == ht_cap)
324 return pos;
325
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800326 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
327 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328 PCI_CAP_ID_HT, &ttl);
329 }
330
331 return 0;
332}
333/**
334 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
335 * @dev: PCI device to query
336 * @pos: Position from which to continue searching
337 * @ht_cap: Hypertransport capability code
338 *
339 * To be used in conjunction with pci_find_ht_capability() to search for
340 * all capabilities matching @ht_cap. @pos should always be a value returned
341 * from pci_find_ht_capability().
342 *
343 * NB. To be 100% safe against broken PCI devices, the caller should take
344 * steps to avoid an infinite loop.
345 */
346int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
347{
348 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
349}
350EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
351
352/**
353 * pci_find_ht_capability - query a device's Hypertransport capabilities
354 * @dev: PCI device to query
355 * @ht_cap: Hypertransport capability code
356 *
357 * Tell if a device supports a given Hypertransport capability.
358 * Returns an address within the device's PCI configuration space
359 * or 0 in case the device does not support the request capability.
360 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
361 * which has a Hypertransport capability matching @ht_cap.
362 */
363int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
364{
365 int pos;
366
367 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
368 if (pos)
369 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
370
371 return pos;
372}
373EXPORT_SYMBOL_GPL(pci_find_ht_capability);
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375/**
376 * pci_find_parent_resource - return resource region of parent bus of given region
377 * @dev: PCI device structure contains resources to be searched
378 * @res: child resource record for which parent is sought
379 *
380 * For given resource region of given device, return the resource
381 * region of parent bus the given region is contained in or where
382 * it should be allocated from.
383 */
384struct resource *
385pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
386{
387 const struct pci_bus *bus = dev->bus;
388 int i;
389 struct resource *best = NULL;
390
391 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
392 struct resource *r = bus->resource[i];
393 if (!r)
394 continue;
395 if (res->start && !(res->start >= r->start && res->end <= r->end))
396 continue; /* Not contained */
397 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
398 continue; /* Wrong type */
399 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
400 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800401 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
402 if (r->flags & IORESOURCE_PREFETCH)
403 continue;
404 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
405 if (!best)
406 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 }
408 return best;
409}
410
411/**
John W. Linville064b53db2005-07-27 10:19:44 -0400412 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
413 * @dev: PCI device to have its BARs restored
414 *
415 * Restore the BAR values for a given device, so as to make it
416 * accessible by its driver.
417 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200418static void
John W. Linville064b53db2005-07-27 10:19:44 -0400419pci_restore_bars(struct pci_dev *dev)
420{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800421 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400422
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800423 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800424 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400425}
426
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200427static struct pci_platform_pm_ops *pci_platform_pm;
428
429int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
430{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200431 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
432 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200433 return -EINVAL;
434 pci_platform_pm = ops;
435 return 0;
436}
437
438static inline bool platform_pci_power_manageable(struct pci_dev *dev)
439{
440 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
441}
442
443static inline int platform_pci_set_power_state(struct pci_dev *dev,
444 pci_power_t t)
445{
446 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
447}
448
449static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
450{
451 return pci_platform_pm ?
452 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
453}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700454
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200455static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
456{
457 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
458}
459
460static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
461{
462 return pci_platform_pm ?
463 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
464}
465
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100466static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
467{
468 return pci_platform_pm ?
469 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
470}
471
John W. Linville064b53db2005-07-27 10:19:44 -0400472/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200473 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
474 * given PCI device
475 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200476 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200478 * RETURN VALUE:
479 * -EINVAL if the requested state is invalid.
480 * -EIO if device does not support PCI PM or its PM capabilities register has a
481 * wrong version, or device doesn't support the requested state.
482 * 0 if device already is in the requested state.
483 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100485static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200487 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200488 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100490 /* Check if we're already there */
491 if (dev->current_state == state)
492 return 0;
493
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200494 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700495 return -EIO;
496
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200497 if (state < PCI_D0 || state > PCI_D3hot)
498 return -EINVAL;
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Validate current state:
501 * Can enter D0 from any state, but if we can only go deeper
502 * to sleep if we're already in a low power state
503 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100504 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200505 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600506 dev_err(&dev->dev, "invalid power transition "
507 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200512 if ((state == PCI_D1 && !dev->d1_support)
513 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700514 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200516 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400517
John W. Linville32a36582005-09-14 09:52:42 -0400518 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 * This doesn't affect PME_Status, disables PME_En, and
520 * sets PowerState to 0.
521 */
John W. Linville32a36582005-09-14 09:52:42 -0400522 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400523 case PCI_D0:
524 case PCI_D1:
525 case PCI_D2:
526 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
527 pmcsr |= state;
528 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200529 case PCI_D3hot:
530 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400531 case PCI_UNKNOWN: /* Boot-up */
532 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100533 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200534 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400535 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400536 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400537 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400538 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 }
540
541 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200542 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
544 /* Mandatory power management transition delays */
545 /* see PCI PM 1.1 5.6.1 table 18 */
546 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100547 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100549 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200551 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
552 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
553 if (dev->current_state != state && printk_ratelimit())
554 dev_info(&dev->dev, "Refused to change power state, "
555 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400556
557 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
558 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
559 * from D3hot to D0 _may_ perform an internal reset, thereby
560 * going to "D0 Uninitialized" rather than "D0 Initialized".
561 * For example, at least some versions of the 3c905B and the
562 * 3c556B exhibit this behaviour.
563 *
564 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
565 * devices in a D3hot state at boot. Consequently, we need to
566 * restore at least the BARs so that the device will be
567 * accessible to its driver.
568 */
569 if (need_restore)
570 pci_restore_bars(dev);
571
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100572 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800573 pcie_aspm_pm_state_change(dev->bus->self);
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 return 0;
576}
577
578/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200579 * pci_update_current_state - Read PCI power state of given device from its
580 * PCI PM registers and cache it
581 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100582 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200583 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100584void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200585{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200586 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200587 u16 pmcsr;
588
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200589 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200590 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100591 } else {
592 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200593 }
594}
595
596/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100597 * pci_platform_power_transition - Use platform to change device power state
598 * @dev: PCI device to handle.
599 * @state: State to put the device into.
600 */
601static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
602{
603 int error;
604
605 if (platform_pci_power_manageable(dev)) {
606 error = platform_pci_set_power_state(dev, state);
607 if (!error)
608 pci_update_current_state(dev, state);
609 } else {
610 error = -ENODEV;
611 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200612 if (!dev->pm_cap)
613 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100614 }
615
616 return error;
617}
618
619/**
620 * __pci_start_power_transition - Start power transition of a PCI device
621 * @dev: PCI device to handle.
622 * @state: State to put the device into.
623 */
624static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
625{
626 if (state == PCI_D0)
627 pci_platform_power_transition(dev, PCI_D0);
628}
629
630/**
631 * __pci_complete_power_transition - Complete power transition of a PCI device
632 * @dev: PCI device to handle.
633 * @state: State to put the device into.
634 *
635 * This function should not be called directly by device drivers.
636 */
637int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
638{
639 return state > PCI_D0 ?
640 pci_platform_power_transition(dev, state) : -EINVAL;
641}
642EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
643
644/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200645 * pci_set_power_state - Set the power state of a PCI device
646 * @dev: PCI device to handle.
647 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
648 *
Nick Andrew877d0312009-01-26 11:06:57 +0100649 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200650 * the device's PCI PM registers.
651 *
652 * RETURN VALUE:
653 * -EINVAL if the requested state is invalid.
654 * -EIO if device does not support PCI PM or its PM capabilities register has a
655 * wrong version, or device doesn't support the requested state.
656 * 0 if device already is in the requested state.
657 * 0 if device's power state has been successfully changed.
658 */
659int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
660{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200661 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200662
663 /* bound the state we're entering */
664 if (state > PCI_D3hot)
665 state = PCI_D3hot;
666 else if (state < PCI_D0)
667 state = PCI_D0;
668 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
669 /*
670 * If the device or the parent bridge do not support PCI PM,
671 * ignore the request if we're doing anything other than putting
672 * it into D0 (which would only happen on boot).
673 */
674 return 0;
675
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100676 /* Check if we're already there */
677 if (dev->current_state == state)
678 return 0;
679
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100680 __pci_start_power_transition(dev, state);
681
Alan Cox979b1792008-07-24 17:18:38 +0100682 /* This device is quirked not to be put into D3, so
683 don't put it in D3 */
684 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
685 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200686
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100687 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200688
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100689 if (!__pci_complete_power_transition(dev, state))
690 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200691
692 return error;
693}
694
695/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 * pci_choose_state - Choose the power state of a PCI device
697 * @dev: PCI device to be suspended
698 * @state: target sleep state for the whole system. This is the value
699 * that is passed to suspend() function.
700 *
701 * Returns PCI power state suitable for given device and given system
702 * message.
703 */
704
705pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
706{
Shaohua Liab826ca2007-07-20 10:03:22 +0800707 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
710 return PCI_D0;
711
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200712 ret = platform_pci_choose_state(dev);
713 if (ret != PCI_POWER_ERROR)
714 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700715
716 switch (state.event) {
717 case PM_EVENT_ON:
718 return PCI_D0;
719 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700720 case PM_EVENT_PRETHAW:
721 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700722 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100723 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700724 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600726 dev_info(&dev->dev, "unrecognized suspend event %d\n",
727 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 BUG();
729 }
730 return PCI_D0;
731}
732
733EXPORT_SYMBOL(pci_choose_state);
734
Yu Zhao89858512009-02-16 02:55:47 +0800735#define PCI_EXP_SAVE_REGS 7
736
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800737#define pcie_cap_has_devctl(type, flags) 1
738#define pcie_cap_has_lnkctl(type, flags) \
739 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
740 (type == PCI_EXP_TYPE_ROOT_PORT || \
741 type == PCI_EXP_TYPE_ENDPOINT || \
742 type == PCI_EXP_TYPE_LEG_END))
743#define pcie_cap_has_sltctl(type, flags) \
744 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
745 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
746 (type == PCI_EXP_TYPE_DOWNSTREAM && \
747 (flags & PCI_EXP_FLAGS_SLOT))))
748#define pcie_cap_has_rtctl(type, flags) \
749 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
750 (type == PCI_EXP_TYPE_ROOT_PORT || \
751 type == PCI_EXP_TYPE_RC_EC))
752#define pcie_cap_has_devctl2(type, flags) \
753 ((flags & PCI_EXP_FLAGS_VERS) > 1)
754#define pcie_cap_has_lnkctl2(type, flags) \
755 ((flags & PCI_EXP_FLAGS_VERS) > 1)
756#define pcie_cap_has_sltctl2(type, flags) \
757 ((flags & PCI_EXP_FLAGS_VERS) > 1)
758
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300759static int pci_save_pcie_state(struct pci_dev *dev)
760{
761 int pos, i = 0;
762 struct pci_cap_saved_state *save_state;
763 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800764 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300765
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900766 pos = pci_pcie_cap(dev);
767 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300768 return 0;
769
Eric W. Biederman9f355752007-03-08 13:06:13 -0700770 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300771 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800772 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300773 return -ENOMEM;
774 }
775 cap = (u16 *)&save_state->data[0];
776
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800777 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
778
779 if (pcie_cap_has_devctl(dev->pcie_type, flags))
780 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
781 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
782 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
783 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
784 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
785 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
786 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
787 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
788 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
789 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
790 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
791 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
792 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100793
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300794 return 0;
795}
796
797static void pci_restore_pcie_state(struct pci_dev *dev)
798{
799 int i = 0, pos;
800 struct pci_cap_saved_state *save_state;
801 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800802 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300803
804 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
805 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
806 if (!save_state || pos <= 0)
807 return;
808 cap = (u16 *)&save_state->data[0];
809
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800810 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
811
812 if (pcie_cap_has_devctl(dev->pcie_type, flags))
813 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
814 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
815 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
816 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
817 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
818 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
819 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
820 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
821 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
822 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
823 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
824 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
825 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300826}
827
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800828
829static int pci_save_pcix_state(struct pci_dev *dev)
830{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100831 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800832 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800833
834 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
835 if (pos <= 0)
836 return 0;
837
Shaohua Lif34303d2007-12-18 09:56:47 +0800838 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800839 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800840 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800841 return -ENOMEM;
842 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800843
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100844 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
845
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800846 return 0;
847}
848
849static void pci_restore_pcix_state(struct pci_dev *dev)
850{
851 int i = 0, pos;
852 struct pci_cap_saved_state *save_state;
853 u16 *cap;
854
855 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
856 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
857 if (!save_state || pos <= 0)
858 return;
859 cap = (u16 *)&save_state->data[0];
860
861 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800862}
863
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865/**
866 * pci_save_state - save the PCI configuration space of a device before suspending
867 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 */
869int
870pci_save_state(struct pci_dev *dev)
871{
872 int i;
873 /* XXX: 100% dword access ok here? */
874 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200875 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100876 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300877 if ((i = pci_save_pcie_state(dev)) != 0)
878 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800879 if ((i = pci_save_pcix_state(dev)) != 0)
880 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 return 0;
882}
883
884/**
885 * pci_restore_state - Restore the saved state of a PCI device
886 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 */
888int
889pci_restore_state(struct pci_dev *dev)
890{
891 int i;
Al Virob4482a42007-10-14 19:35:40 +0100892 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
Alek Duc82f63e2009-08-08 08:46:19 +0800894 if (!dev->state_saved)
895 return 0;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200896
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300897 /* PCI Express register must be restored first */
898 pci_restore_pcie_state(dev);
899
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700900 /*
901 * The Base Address register should be programmed before the command
902 * register(s)
903 */
904 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700905 pci_read_config_dword(dev, i * 4, &val);
906 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600907 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
908 "space at offset %#x (was %#x, writing %#x)\n",
909 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700910 pci_write_config_dword(dev,i * 4,
911 dev->saved_config_space[i]);
912 }
913 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800914 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800915 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800916 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100917
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200918 dev->state_saved = false;
919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 return 0;
921}
922
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900923static int do_pci_enable_device(struct pci_dev *dev, int bars)
924{
925 int err;
926
927 err = pci_set_power_state(dev, PCI_D0);
928 if (err < 0 && err != -EIO)
929 return err;
930 err = pcibios_enable_device(dev, bars);
931 if (err < 0)
932 return err;
933 pci_fixup_device(pci_fixup_enable, dev);
934
935 return 0;
936}
937
938/**
Tejun Heo0b62e132007-07-27 14:43:35 +0900939 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900940 * @dev: PCI device to be resumed
941 *
942 * Note this function is a backend of pci_default_resume and is not supposed
943 * to be called by normal code, write proper resume handler and use it instead.
944 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900945int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900946{
Yuji Shimada296ccb02009-04-03 16:41:46 +0900947 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900948 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
949 return 0;
950}
951
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100952static int __pci_enable_device_flags(struct pci_dev *dev,
953 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100956 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900958 if (atomic_add_return(1, &dev->enable_cnt) > 1)
959 return 0; /* already enabled */
960
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100961 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
962 if (dev->resource[i].flags & flags)
963 bars |= (1 << i);
964
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900965 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -0700966 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900967 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900968 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
971/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100972 * pci_enable_device_io - Initialize a device for use with IO space
973 * @dev: PCI device to be initialized
974 *
975 * Initialize device before it's used by a driver. Ask low-level code
976 * to enable I/O resources. Wake up the device if it was suspended.
977 * Beware, this function can fail.
978 */
979int pci_enable_device_io(struct pci_dev *dev)
980{
981 return __pci_enable_device_flags(dev, IORESOURCE_IO);
982}
983
984/**
985 * pci_enable_device_mem - Initialize a device for use with Memory space
986 * @dev: PCI device to be initialized
987 *
988 * Initialize device before it's used by a driver. Ask low-level code
989 * to enable Memory resources. Wake up the device if it was suspended.
990 * Beware, this function can fail.
991 */
992int pci_enable_device_mem(struct pci_dev *dev)
993{
994 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
995}
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997/**
998 * pci_enable_device - Initialize device before it's used by a driver.
999 * @dev: PCI device to be initialized
1000 *
1001 * Initialize device before it's used by a driver. Ask low-level code
1002 * to enable I/O and memory. Wake up the device if it was suspended.
1003 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001004 *
1005 * Note we don't actually enable the device many times if we call
1006 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001008int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001010 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
1012
Tejun Heo9ac78492007-01-20 16:00:26 +09001013/*
1014 * Managed PCI resources. This manages device on/off, intx/msi/msix
1015 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1016 * there's no need to track it separately. pci_devres is initialized
1017 * when a device is enabled using managed PCI device enable interface.
1018 */
1019struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001020 unsigned int enabled:1;
1021 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001022 unsigned int orig_intx:1;
1023 unsigned int restore_intx:1;
1024 u32 region_mask;
1025};
1026
1027static void pcim_release(struct device *gendev, void *res)
1028{
1029 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1030 struct pci_devres *this = res;
1031 int i;
1032
1033 if (dev->msi_enabled)
1034 pci_disable_msi(dev);
1035 if (dev->msix_enabled)
1036 pci_disable_msix(dev);
1037
1038 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1039 if (this->region_mask & (1 << i))
1040 pci_release_region(dev, i);
1041
1042 if (this->restore_intx)
1043 pci_intx(dev, this->orig_intx);
1044
Tejun Heo7f375f32007-02-25 04:36:01 -08001045 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001046 pci_disable_device(dev);
1047}
1048
1049static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1050{
1051 struct pci_devres *dr, *new_dr;
1052
1053 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1054 if (dr)
1055 return dr;
1056
1057 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1058 if (!new_dr)
1059 return NULL;
1060 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1061}
1062
1063static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1064{
1065 if (pci_is_managed(pdev))
1066 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1067 return NULL;
1068}
1069
1070/**
1071 * pcim_enable_device - Managed pci_enable_device()
1072 * @pdev: PCI device to be initialized
1073 *
1074 * Managed pci_enable_device().
1075 */
1076int pcim_enable_device(struct pci_dev *pdev)
1077{
1078 struct pci_devres *dr;
1079 int rc;
1080
1081 dr = get_pci_dr(pdev);
1082 if (unlikely(!dr))
1083 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001084 if (dr->enabled)
1085 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001086
1087 rc = pci_enable_device(pdev);
1088 if (!rc) {
1089 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001090 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001091 }
1092 return rc;
1093}
1094
1095/**
1096 * pcim_pin_device - Pin managed PCI device
1097 * @pdev: PCI device to pin
1098 *
1099 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1100 * driver detach. @pdev must have been enabled with
1101 * pcim_enable_device().
1102 */
1103void pcim_pin_device(struct pci_dev *pdev)
1104{
1105 struct pci_devres *dr;
1106
1107 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001108 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001109 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001110 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001111}
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113/**
1114 * pcibios_disable_device - disable arch specific PCI resources for device dev
1115 * @dev: the PCI device to disable
1116 *
1117 * Disables architecture specific PCI resources for the device. This
1118 * is the default implementation. Architecture implementations can
1119 * override this.
1120 */
1121void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1122
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001123static void do_pci_disable_device(struct pci_dev *dev)
1124{
1125 u16 pci_command;
1126
1127 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1128 if (pci_command & PCI_COMMAND_MASTER) {
1129 pci_command &= ~PCI_COMMAND_MASTER;
1130 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1131 }
1132
1133 pcibios_disable_device(dev);
1134}
1135
1136/**
1137 * pci_disable_enabled_device - Disable device without updating enable_cnt
1138 * @dev: PCI device to disable
1139 *
1140 * NOTE: This function is a backend of PCI power management routines and is
1141 * not supposed to be called drivers.
1142 */
1143void pci_disable_enabled_device(struct pci_dev *dev)
1144{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001145 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001146 do_pci_disable_device(dev);
1147}
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149/**
1150 * pci_disable_device - Disable PCI device after use
1151 * @dev: PCI device to be disabled
1152 *
1153 * Signal to the system that the PCI device is not in use by the system
1154 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001155 *
1156 * Note we don't actually disable the device until all callers of
1157 * pci_device_enable() have called pci_device_disable().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 */
1159void
1160pci_disable_device(struct pci_dev *dev)
1161{
Tejun Heo9ac78492007-01-20 16:00:26 +09001162 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001163
Tejun Heo9ac78492007-01-20 16:00:26 +09001164 dr = find_pci_dr(dev);
1165 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001166 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001167
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001168 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1169 return;
1170
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001171 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001173 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174}
1175
1176/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001177 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001178 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001179 * @state: Reset state to enter into
1180 *
1181 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001182 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001183 * implementation. Architecture implementations can override this.
1184 */
1185int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1186 enum pcie_reset_state state)
1187{
1188 return -EINVAL;
1189}
1190
1191/**
1192 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001193 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001194 * @state: Reset state to enter into
1195 *
1196 *
1197 * Sets the PCI reset state for the device.
1198 */
1199int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1200{
1201 return pcibios_set_pcie_reset_state(dev, state);
1202}
1203
1204/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001205 * pci_check_pme_status - Check if given device has generated PME.
1206 * @dev: Device to check.
1207 *
1208 * Check the PME status of the device and if set, clear it and clear PME enable
1209 * (if set). Return 'true' if PME status and PME enable were both set or
1210 * 'false' otherwise.
1211 */
1212bool pci_check_pme_status(struct pci_dev *dev)
1213{
1214 int pmcsr_pos;
1215 u16 pmcsr;
1216 bool ret = false;
1217
1218 if (!dev->pm_cap)
1219 return false;
1220
1221 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1222 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1223 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1224 return false;
1225
1226 /* Clear PME status. */
1227 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1228 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1229 /* Disable PME to avoid interrupt flood. */
1230 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1231 ret = true;
1232 }
1233
1234 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1235
1236 return ret;
1237}
1238
1239/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001240 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1241 * @dev: Device to handle.
1242 * @ign: Ignored.
1243 *
1244 * Check if @dev has generated PME and queue a resume request for it in that
1245 * case.
1246 */
1247static int pci_pme_wakeup(struct pci_dev *dev, void *ign)
1248{
1249 if (pci_check_pme_status(dev))
1250 pm_request_resume(&dev->dev);
1251 return 0;
1252}
1253
1254/**
1255 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1256 * @bus: Top bus of the subtree to walk.
1257 */
1258void pci_pme_wakeup_bus(struct pci_bus *bus)
1259{
1260 if (bus)
1261 pci_walk_bus(bus, pci_pme_wakeup, NULL);
1262}
1263
1264/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001265 * pci_pme_capable - check the capability of PCI device to generate PME#
1266 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001267 * @state: PCI state from which device will issue PME#.
1268 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001269bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001270{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001271 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001272 return false;
1273
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001274 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001275}
1276
1277/**
1278 * pci_pme_active - enable or disable PCI device's PME# function
1279 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001280 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1281 *
1282 * The caller must verify that the device is capable of generating PME# before
1283 * calling this function with @enable equal to 'true'.
1284 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001285void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001286{
1287 u16 pmcsr;
1288
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001289 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001290 return;
1291
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001292 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001293 /* Clear PME_Status by writing 1 to it and enable PME# */
1294 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1295 if (!enable)
1296 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1297
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001298 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001299
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001300 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001301 enable ? "enabled" : "disabled");
1302}
1303
1304/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001305 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001306 * @dev: PCI device affected
1307 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001308 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001309 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 *
David Brownell075c1772007-04-26 00:12:06 -07001311 * This enables the device as a wakeup event source, or disables it.
1312 * When such events involves platform-specific hooks, those hooks are
1313 * called automatically by this routine.
1314 *
1315 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001316 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001317 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001318 * RETURN VALUE:
1319 * 0 is returned on success
1320 * -EINVAL is returned if device is not supposed to wake up the system
1321 * Error code depending on the platform is returned if both the platform and
1322 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001324int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1325 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001327 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001329 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001330 return -EINVAL;
1331
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001332 /* Don't do the same thing twice in a row for one device. */
1333 if (!!enable == !!dev->wakeup_prepared)
1334 return 0;
1335
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001336 /*
1337 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1338 * Anderson we should be doing PME# wake enable followed by ACPI wake
1339 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001340 */
1341
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001342 if (enable) {
1343 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001344
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001345 if (pci_pme_capable(dev, state))
1346 pci_pme_active(dev, true);
1347 else
1348 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001349 error = runtime ? platform_pci_run_wake(dev, true) :
1350 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001351 if (ret)
1352 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001353 if (!ret)
1354 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001355 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001356 if (runtime)
1357 platform_pci_run_wake(dev, false);
1358 else
1359 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001360 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001361 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001362 }
1363
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001364 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001365}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001366EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001367
1368/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001369 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1370 * @dev: PCI device to prepare
1371 * @enable: True to enable wake-up event generation; false to disable
1372 *
1373 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1374 * and this function allows them to set that up cleanly - pci_enable_wake()
1375 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1376 * ordering constraints.
1377 *
1378 * This function only returns error code if the device is not capable of
1379 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1380 * enable wake-up power for it.
1381 */
1382int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1383{
1384 return pci_pme_capable(dev, PCI_D3cold) ?
1385 pci_enable_wake(dev, PCI_D3cold, enable) :
1386 pci_enable_wake(dev, PCI_D3hot, enable);
1387}
1388
1389/**
Jesse Barnes37139072008-07-28 11:49:26 -07001390 * pci_target_state - find an appropriate low power state for a given PCI dev
1391 * @dev: PCI device
1392 *
1393 * Use underlying platform code to find a supported low power state for @dev.
1394 * If the platform can't manage @dev, return the deepest state from which it
1395 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001396 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001397pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001398{
1399 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001400
1401 if (platform_pci_power_manageable(dev)) {
1402 /*
1403 * Call the platform to choose the target state of the device
1404 * and enable wake-up from this state if supported.
1405 */
1406 pci_power_t state = platform_pci_choose_state(dev);
1407
1408 switch (state) {
1409 case PCI_POWER_ERROR:
1410 case PCI_UNKNOWN:
1411 break;
1412 case PCI_D1:
1413 case PCI_D2:
1414 if (pci_no_d1d2(dev))
1415 break;
1416 default:
1417 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001418 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001419 } else if (!dev->pm_cap) {
1420 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001421 } else if (device_may_wakeup(&dev->dev)) {
1422 /*
1423 * Find the deepest state from which the device can generate
1424 * wake-up events, make it the target state and enable device
1425 * to generate PME#.
1426 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001427 if (dev->pme_support) {
1428 while (target_state
1429 && !(dev->pme_support & (1 << target_state)))
1430 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001431 }
1432 }
1433
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001434 return target_state;
1435}
1436
1437/**
1438 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1439 * @dev: Device to handle.
1440 *
1441 * Choose the power state appropriate for the device depending on whether
1442 * it can wake up the system and/or is power manageable by the platform
1443 * (PCI_D3hot is the default) and put the device into that state.
1444 */
1445int pci_prepare_to_sleep(struct pci_dev *dev)
1446{
1447 pci_power_t target_state = pci_target_state(dev);
1448 int error;
1449
1450 if (target_state == PCI_POWER_ERROR)
1451 return -EIO;
1452
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001453 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001454
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001455 error = pci_set_power_state(dev, target_state);
1456
1457 if (error)
1458 pci_enable_wake(dev, target_state, false);
1459
1460 return error;
1461}
1462
1463/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001464 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001465 * @dev: Device to handle.
1466 *
1467 * Disable device's sytem wake-up capability and put it into D0.
1468 */
1469int pci_back_from_sleep(struct pci_dev *dev)
1470{
1471 pci_enable_wake(dev, PCI_D0, false);
1472 return pci_set_power_state(dev, PCI_D0);
1473}
1474
1475/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001476 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1477 * @dev: PCI device being suspended.
1478 *
1479 * Prepare @dev to generate wake-up events at run time and put it into a low
1480 * power state.
1481 */
1482int pci_finish_runtime_suspend(struct pci_dev *dev)
1483{
1484 pci_power_t target_state = pci_target_state(dev);
1485 int error;
1486
1487 if (target_state == PCI_POWER_ERROR)
1488 return -EIO;
1489
1490 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1491
1492 error = pci_set_power_state(dev, target_state);
1493
1494 if (error)
1495 __pci_enable_wake(dev, target_state, true, false);
1496
1497 return error;
1498}
1499
1500/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001501 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1502 * @dev: Device to check.
1503 *
1504 * Return true if the device itself is cabable of generating wake-up events
1505 * (through the platform or using the native PCIe PME) or if the device supports
1506 * PME and one of its upstream bridges can generate wake-up events.
1507 */
1508bool pci_dev_run_wake(struct pci_dev *dev)
1509{
1510 struct pci_bus *bus = dev->bus;
1511
1512 if (device_run_wake(&dev->dev))
1513 return true;
1514
1515 if (!dev->pme_support)
1516 return false;
1517
1518 while (bus->parent) {
1519 struct pci_dev *bridge = bus->self;
1520
1521 if (device_run_wake(&bridge->dev))
1522 return true;
1523
1524 bus = bus->parent;
1525 }
1526
1527 /* We have reached the root bus. */
1528 if (bus->bridge)
1529 return device_run_wake(bus->bridge);
1530
1531 return false;
1532}
1533EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1534
1535/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001536 * pci_pm_init - Initialize PM functions of given PCI device
1537 * @dev: PCI device to handle.
1538 */
1539void pci_pm_init(struct pci_dev *dev)
1540{
1541 int pm;
1542 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001543
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001544 dev->wakeup_prepared = false;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001545 dev->pm_cap = 0;
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 /* find PCI PM capability in list */
1548 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001549 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001550 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001552 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001554 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1555 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1556 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001557 return;
David Brownell075c1772007-04-26 00:12:06 -07001558 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001560 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001561 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001562
1563 dev->d1_support = false;
1564 dev->d2_support = false;
1565 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001566 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001567 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001568 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001569 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001570
1571 if (dev->d1_support || dev->d2_support)
1572 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001573 dev->d1_support ? " D1" : "",
1574 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001575 }
1576
1577 pmc &= PCI_PM_CAP_PME_MASK;
1578 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001579 dev_printk(KERN_DEBUG, &dev->dev,
1580 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001581 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1582 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1583 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1584 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1585 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001586 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001587 /*
1588 * Make device's PM flags reflect the wake-up capability, but
1589 * let the user space enable it to wake up the system as needed.
1590 */
1591 device_set_wakeup_capable(&dev->dev, true);
1592 device_set_wakeup_enable(&dev->dev, false);
1593 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001594 pci_pme_active(dev, false);
1595 } else {
1596 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598}
1599
Yu Zhao58c3a722008-10-14 14:02:53 +08001600/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001601 * platform_pci_wakeup_init - init platform wakeup if present
1602 * @dev: PCI device
1603 *
1604 * Some devices don't have PCI PM caps but can still generate wakeup
1605 * events through platform methods (like ACPI events). If @dev supports
1606 * platform wakeup events, set the device flag to indicate as much. This
1607 * may be redundant if the device also supports PCI PM caps, but double
1608 * initialization should be safe in that case.
1609 */
1610void platform_pci_wakeup_init(struct pci_dev *dev)
1611{
1612 if (!platform_pci_can_wakeup(dev))
1613 return;
1614
1615 device_set_wakeup_capable(&dev->dev, true);
1616 device_set_wakeup_enable(&dev->dev, false);
1617 platform_pci_sleep_wake(dev, false);
1618}
1619
1620/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001621 * pci_add_save_buffer - allocate buffer for saving given capability registers
1622 * @dev: the PCI device
1623 * @cap: the capability to allocate the buffer for
1624 * @size: requested size of the buffer
1625 */
1626static int pci_add_cap_save_buffer(
1627 struct pci_dev *dev, char cap, unsigned int size)
1628{
1629 int pos;
1630 struct pci_cap_saved_state *save_state;
1631
1632 pos = pci_find_capability(dev, cap);
1633 if (pos <= 0)
1634 return 0;
1635
1636 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1637 if (!save_state)
1638 return -ENOMEM;
1639
1640 save_state->cap_nr = cap;
1641 pci_add_saved_cap(dev, save_state);
1642
1643 return 0;
1644}
1645
1646/**
1647 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1648 * @dev: the PCI device
1649 */
1650void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1651{
1652 int error;
1653
Yu Zhao89858512009-02-16 02:55:47 +08001654 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1655 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001656 if (error)
1657 dev_err(&dev->dev,
1658 "unable to preallocate PCI Express save buffer\n");
1659
1660 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1661 if (error)
1662 dev_err(&dev->dev,
1663 "unable to preallocate PCI-X save buffer\n");
1664}
1665
1666/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001667 * pci_enable_ari - enable ARI forwarding if hardware support it
1668 * @dev: the PCI device
1669 */
1670void pci_enable_ari(struct pci_dev *dev)
1671{
1672 int pos;
1673 u32 cap;
1674 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001675 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001676
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001677 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001678 return;
1679
Zhao, Yu81135872008-10-23 13:15:39 +08001680 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001681 if (!pos)
1682 return;
1683
Zhao, Yu81135872008-10-23 13:15:39 +08001684 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001685 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001686 return;
1687
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001688 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001689 if (!pos)
1690 return;
1691
1692 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001693 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1694 return;
1695
Zhao, Yu81135872008-10-23 13:15:39 +08001696 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001697 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001698 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001699
Zhao, Yu81135872008-10-23 13:15:39 +08001700 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001701}
1702
Chris Wright5d990b62009-12-04 12:15:21 -08001703static int pci_acs_enable;
1704
1705/**
1706 * pci_request_acs - ask for ACS to be enabled if supported
1707 */
1708void pci_request_acs(void)
1709{
1710 pci_acs_enable = 1;
1711}
1712
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001713/**
Allen Kayae21ee62009-10-07 10:27:17 -07001714 * pci_enable_acs - enable ACS if hardware support it
1715 * @dev: the PCI device
1716 */
1717void pci_enable_acs(struct pci_dev *dev)
1718{
1719 int pos;
1720 u16 cap;
1721 u16 ctrl;
1722
Chris Wright5d990b62009-12-04 12:15:21 -08001723 if (!pci_acs_enable)
1724 return;
1725
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001726 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07001727 return;
1728
1729 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
1730 if (!pos)
1731 return;
1732
1733 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
1734 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
1735
1736 /* Source Validation */
1737 ctrl |= (cap & PCI_ACS_SV);
1738
1739 /* P2P Request Redirect */
1740 ctrl |= (cap & PCI_ACS_RR);
1741
1742 /* P2P Completion Redirect */
1743 ctrl |= (cap & PCI_ACS_CR);
1744
1745 /* Upstream Forwarding */
1746 ctrl |= (cap & PCI_ACS_UF);
1747
1748 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
1749}
1750
1751/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001752 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1753 * @dev: the PCI device
1754 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1755 *
1756 * Perform INTx swizzling for a device behind one level of bridge. This is
1757 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001758 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1759 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1760 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001761 */
1762u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1763{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001764 int slot;
1765
1766 if (pci_ari_enabled(dev->bus))
1767 slot = 0;
1768 else
1769 slot = PCI_SLOT(dev->devfn);
1770
1771 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001772}
1773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774int
1775pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1776{
1777 u8 pin;
1778
Kristen Accardi514d2072005-11-02 16:24:39 -08001779 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 if (!pin)
1781 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07001782
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09001783 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001784 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 dev = dev->bus->self;
1786 }
1787 *bridge = dev;
1788 return pin;
1789}
1790
1791/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001792 * pci_common_swizzle - swizzle INTx all the way to root bridge
1793 * @dev: the PCI device
1794 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1795 *
1796 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1797 * bridges all the way up to a PCI root bus.
1798 */
1799u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1800{
1801 u8 pin = *pinp;
1802
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09001803 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001804 pin = pci_swizzle_interrupt_pin(dev, pin);
1805 dev = dev->bus->self;
1806 }
1807 *pinp = pin;
1808 return PCI_SLOT(dev->devfn);
1809}
1810
1811/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 * pci_release_region - Release a PCI bar
1813 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1814 * @bar: BAR to release
1815 *
1816 * Releases the PCI I/O and memory resources previously reserved by a
1817 * successful call to pci_request_region. Call this function only
1818 * after all use of the PCI regions has ceased.
1819 */
1820void pci_release_region(struct pci_dev *pdev, int bar)
1821{
Tejun Heo9ac78492007-01-20 16:00:26 +09001822 struct pci_devres *dr;
1823
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 if (pci_resource_len(pdev, bar) == 0)
1825 return;
1826 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1827 release_region(pci_resource_start(pdev, bar),
1828 pci_resource_len(pdev, bar));
1829 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1830 release_mem_region(pci_resource_start(pdev, bar),
1831 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09001832
1833 dr = find_pci_dr(pdev);
1834 if (dr)
1835 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836}
1837
1838/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001839 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 * @pdev: PCI device whose resources are to be reserved
1841 * @bar: BAR to be reserved
1842 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001843 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 *
1845 * Mark the PCI region associated with PCI device @pdev BR @bar as
1846 * being reserved by owner @res_name. Do not access any
1847 * address inside the PCI regions unless this call returns
1848 * successfully.
1849 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001850 * If @exclusive is set, then the region is marked so that userspace
1851 * is explicitly not allowed to map the resource via /dev/mem or
1852 * sysfs MMIO access.
1853 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 * Returns 0 on success, or %EBUSY on error. A warning
1855 * message is also printed on failure.
1856 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07001857static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1858 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859{
Tejun Heo9ac78492007-01-20 16:00:26 +09001860 struct pci_devres *dr;
1861
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 if (pci_resource_len(pdev, bar) == 0)
1863 return 0;
1864
1865 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1866 if (!request_region(pci_resource_start(pdev, bar),
1867 pci_resource_len(pdev, bar), res_name))
1868 goto err_out;
1869 }
1870 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07001871 if (!__request_mem_region(pci_resource_start(pdev, bar),
1872 pci_resource_len(pdev, bar), res_name,
1873 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 goto err_out;
1875 }
Tejun Heo9ac78492007-01-20 16:00:26 +09001876
1877 dr = find_pci_dr(pdev);
1878 if (dr)
1879 dr->region_mask |= 1 << bar;
1880
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 return 0;
1882
1883err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001884 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001885 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 return -EBUSY;
1887}
1888
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001889/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001890 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001891 * @pdev: PCI device whose resources are to be reserved
1892 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001893 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001894 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001895 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07001896 * being reserved by owner @res_name. Do not access any
1897 * address inside the PCI regions unless this call returns
1898 * successfully.
1899 *
1900 * Returns 0 on success, or %EBUSY on error. A warning
1901 * message is also printed on failure.
1902 */
1903int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1904{
1905 return __pci_request_region(pdev, bar, res_name, 0);
1906}
1907
1908/**
1909 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1910 * @pdev: PCI device whose resources are to be reserved
1911 * @bar: BAR to be reserved
1912 * @res_name: Name to be associated with resource.
1913 *
1914 * Mark the PCI region associated with PCI device @pdev BR @bar as
1915 * being reserved by owner @res_name. Do not access any
1916 * address inside the PCI regions unless this call returns
1917 * successfully.
1918 *
1919 * Returns 0 on success, or %EBUSY on error. A warning
1920 * message is also printed on failure.
1921 *
1922 * The key difference that _exclusive makes it that userspace is
1923 * explicitly not allowed to map the resource via /dev/mem or
1924 * sysfs.
1925 */
1926int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1927{
1928 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1929}
1930/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001931 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1932 * @pdev: PCI device whose resources were previously reserved
1933 * @bars: Bitmask of BARs to be released
1934 *
1935 * Release selected PCI I/O and memory resources previously reserved.
1936 * Call this function only after all use of the PCI regions has ceased.
1937 */
1938void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1939{
1940 int i;
1941
1942 for (i = 0; i < 6; i++)
1943 if (bars & (1 << i))
1944 pci_release_region(pdev, i);
1945}
1946
Arjan van de Vene8de1482008-10-22 19:55:31 -07001947int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1948 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001949{
1950 int i;
1951
1952 for (i = 0; i < 6; i++)
1953 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07001954 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001955 goto err_out;
1956 return 0;
1957
1958err_out:
1959 while(--i >= 0)
1960 if (bars & (1 << i))
1961 pci_release_region(pdev, i);
1962
1963 return -EBUSY;
1964}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
Arjan van de Vene8de1482008-10-22 19:55:31 -07001966
1967/**
1968 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1969 * @pdev: PCI device whose resources are to be reserved
1970 * @bars: Bitmask of BARs to be requested
1971 * @res_name: Name to be associated with resource
1972 */
1973int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1974 const char *res_name)
1975{
1976 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1977}
1978
1979int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1980 int bars, const char *res_name)
1981{
1982 return __pci_request_selected_regions(pdev, bars, res_name,
1983 IORESOURCE_EXCLUSIVE);
1984}
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986/**
1987 * pci_release_regions - Release reserved PCI I/O and memory resources
1988 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1989 *
1990 * Releases all PCI I/O and memory resources previously reserved by a
1991 * successful call to pci_request_regions. Call this function only
1992 * after all use of the PCI regions has ceased.
1993 */
1994
1995void pci_release_regions(struct pci_dev *pdev)
1996{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001997 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
2000/**
2001 * pci_request_regions - Reserved PCI I/O and memory resources
2002 * @pdev: PCI device whose resources are to be reserved
2003 * @res_name: Name to be associated with resource.
2004 *
2005 * Mark all PCI regions associated with PCI device @pdev as
2006 * being reserved by owner @res_name. Do not access any
2007 * address inside the PCI regions unless this call returns
2008 * successfully.
2009 *
2010 * Returns 0 on success, or %EBUSY on error. A warning
2011 * message is also printed on failure.
2012 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002013int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002015 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016}
2017
2018/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002019 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2020 * @pdev: PCI device whose resources are to be reserved
2021 * @res_name: Name to be associated with resource.
2022 *
2023 * Mark all PCI regions associated with PCI device @pdev as
2024 * being reserved by owner @res_name. Do not access any
2025 * address inside the PCI regions unless this call returns
2026 * successfully.
2027 *
2028 * pci_request_regions_exclusive() will mark the region so that
2029 * /dev/mem and the sysfs MMIO access will not be allowed.
2030 *
2031 * Returns 0 on success, or %EBUSY on error. A warning
2032 * message is also printed on failure.
2033 */
2034int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2035{
2036 return pci_request_selected_regions_exclusive(pdev,
2037 ((1 << 6) - 1), res_name);
2038}
2039
Ben Hutchings6a479072008-12-23 03:08:29 +00002040static void __pci_set_master(struct pci_dev *dev, bool enable)
2041{
2042 u16 old_cmd, cmd;
2043
2044 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2045 if (enable)
2046 cmd = old_cmd | PCI_COMMAND_MASTER;
2047 else
2048 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2049 if (cmd != old_cmd) {
2050 dev_dbg(&dev->dev, "%s bus mastering\n",
2051 enable ? "enabling" : "disabling");
2052 pci_write_config_word(dev, PCI_COMMAND, cmd);
2053 }
2054 dev->is_busmaster = enable;
2055}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002056
2057/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 * pci_set_master - enables bus-mastering for device dev
2059 * @dev: the PCI device to enable
2060 *
2061 * Enables bus-mastering on the device and calls pcibios_set_master()
2062 * to do the needed arch specific settings.
2063 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002064void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065{
Ben Hutchings6a479072008-12-23 03:08:29 +00002066 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 pcibios_set_master(dev);
2068}
2069
Ben Hutchings6a479072008-12-23 03:08:29 +00002070/**
2071 * pci_clear_master - disables bus-mastering for device dev
2072 * @dev: the PCI device to disable
2073 */
2074void pci_clear_master(struct pci_dev *dev)
2075{
2076 __pci_set_master(dev, false);
2077}
2078
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002080 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2081 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002083 * Helper function for pci_set_mwi.
2084 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2086 *
2087 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2088 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002089int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090{
2091 u8 cacheline_size;
2092
2093 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002094 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
2096 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2097 equal to or multiple of the right value. */
2098 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2099 if (cacheline_size >= pci_cache_line_size &&
2100 (cacheline_size % pci_cache_line_size) == 0)
2101 return 0;
2102
2103 /* Write the correct value. */
2104 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2105 /* Read it back. */
2106 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2107 if (cacheline_size == pci_cache_line_size)
2108 return 0;
2109
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002110 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2111 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112
2113 return -EINVAL;
2114}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002115EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2116
2117#ifdef PCI_DISABLE_MWI
2118int pci_set_mwi(struct pci_dev *dev)
2119{
2120 return 0;
2121}
2122
2123int pci_try_set_mwi(struct pci_dev *dev)
2124{
2125 return 0;
2126}
2127
2128void pci_clear_mwi(struct pci_dev *dev)
2129{
2130}
2131
2132#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
2134/**
2135 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2136 * @dev: the PCI device for which MWI is enabled
2137 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002138 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 *
2140 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2141 */
2142int
2143pci_set_mwi(struct pci_dev *dev)
2144{
2145 int rc;
2146 u16 cmd;
2147
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002148 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 if (rc)
2150 return rc;
2151
2152 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2153 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002154 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 cmd |= PCI_COMMAND_INVALIDATE;
2156 pci_write_config_word(dev, PCI_COMMAND, cmd);
2157 }
2158
2159 return 0;
2160}
2161
2162/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002163 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2164 * @dev: the PCI device for which MWI is enabled
2165 *
2166 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2167 * Callers are not required to check the return value.
2168 *
2169 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2170 */
2171int pci_try_set_mwi(struct pci_dev *dev)
2172{
2173 int rc = pci_set_mwi(dev);
2174 return rc;
2175}
2176
2177/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2179 * @dev: the PCI device to disable
2180 *
2181 * Disables PCI Memory-Write-Invalidate transaction on the device
2182 */
2183void
2184pci_clear_mwi(struct pci_dev *dev)
2185{
2186 u16 cmd;
2187
2188 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2189 if (cmd & PCI_COMMAND_INVALIDATE) {
2190 cmd &= ~PCI_COMMAND_INVALIDATE;
2191 pci_write_config_word(dev, PCI_COMMAND, cmd);
2192 }
2193}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002194#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Brett M Russa04ce0f2005-08-15 15:23:41 -04002196/**
2197 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002198 * @pdev: the PCI device to operate on
2199 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002200 *
2201 * Enables/disables PCI INTx for device dev
2202 */
2203void
2204pci_intx(struct pci_dev *pdev, int enable)
2205{
2206 u16 pci_command, new;
2207
2208 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2209
2210 if (enable) {
2211 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2212 } else {
2213 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2214 }
2215
2216 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002217 struct pci_devres *dr;
2218
Brett M Russ2fd9d742005-09-09 10:02:22 -07002219 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002220
2221 dr = find_pci_dr(pdev);
2222 if (dr && !dr->restore_intx) {
2223 dr->restore_intx = 1;
2224 dr->orig_intx = !enable;
2225 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002226 }
2227}
2228
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002229/**
2230 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002231 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002232 *
2233 * If you want to use msi see pci_enable_msi and friends.
2234 * This is a lower level primitive that allows us to disable
2235 * msi operation at the device level.
2236 */
2237void pci_msi_off(struct pci_dev *dev)
2238{
2239 int pos;
2240 u16 control;
2241
2242 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2243 if (pos) {
2244 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2245 control &= ~PCI_MSI_FLAGS_ENABLE;
2246 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2247 }
2248 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2249 if (pos) {
2250 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2251 control &= ~PCI_MSIX_FLAGS_ENABLE;
2252 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2253 }
2254}
2255
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
2257/*
2258 * These can be overridden by arch-specific implementations
2259 */
2260int
2261pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2262{
2263 if (!pci_dma_supported(dev, mask))
2264 return -EIO;
2265
2266 dev->dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002267 dev_dbg(&dev->dev, "using %dbit DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268
2269 return 0;
2270}
2271
2272int
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2274{
2275 if (!pci_dma_supported(dev, mask))
2276 return -EIO;
2277
2278 dev->dev.coherent_dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002279 dev_dbg(&dev->dev, "using %dbit consistent DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280
2281 return 0;
2282}
2283#endif
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002284
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002285#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2286int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2287{
2288 return dma_set_max_seg_size(&dev->dev, size);
2289}
2290EXPORT_SYMBOL(pci_set_dma_max_seg_size);
2291#endif
2292
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002293#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2294int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2295{
2296 return dma_set_seg_boundary(&dev->dev, mask);
2297}
2298EXPORT_SYMBOL(pci_set_dma_seg_boundary);
2299#endif
2300
Yu Zhao8c1c6992009-06-13 15:52:13 +08002301static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002302{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002303 int i;
2304 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002305 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002306 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002307
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002308 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002309 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002310 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002311
2312 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002313 if (!(cap & PCI_EXP_DEVCAP_FLR))
2314 return -ENOTTY;
2315
Sheng Yangd91cdc72008-11-11 17:17:47 +08002316 if (probe)
2317 return 0;
2318
Sheng Yang8dd7f802008-10-21 17:38:25 +08002319 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002320 for (i = 0; i < 4; i++) {
2321 if (i)
2322 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002323
Yu Zhao8c1c6992009-06-13 15:52:13 +08002324 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2325 if (!(status & PCI_EXP_DEVSTA_TRPND))
2326 goto clear;
2327 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002328
Yu Zhao8c1c6992009-06-13 15:52:13 +08002329 dev_err(&dev->dev, "transaction is not cleared; "
2330 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002331
Yu Zhao8c1c6992009-06-13 15:52:13 +08002332clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002333 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2334 control |= PCI_EXP_DEVCTL_BCR_FLR;
2335 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2336
Yu Zhao8c1c6992009-06-13 15:52:13 +08002337 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002338
Sheng Yang8dd7f802008-10-21 17:38:25 +08002339 return 0;
2340}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002341
Yu Zhao8c1c6992009-06-13 15:52:13 +08002342static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002343{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002344 int i;
2345 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002346 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002347 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002348
Yu Zhao8c1c6992009-06-13 15:52:13 +08002349 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2350 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002351 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002352
2353 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002354 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2355 return -ENOTTY;
2356
2357 if (probe)
2358 return 0;
2359
Sheng Yang1ca88792008-11-11 17:17:48 +08002360 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002361 for (i = 0; i < 4; i++) {
2362 if (i)
2363 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002364
Yu Zhao8c1c6992009-06-13 15:52:13 +08002365 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2366 if (!(status & PCI_AF_STATUS_TP))
2367 goto clear;
2368 }
2369
2370 dev_err(&dev->dev, "transaction is not cleared; "
2371 "proceeding with reset anyway\n");
2372
2373clear:
2374 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002375 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002376
Sheng Yang1ca88792008-11-11 17:17:48 +08002377 return 0;
2378}
2379
Yu Zhaof85876b2009-06-13 15:52:14 +08002380static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002381{
Yu Zhaof85876b2009-06-13 15:52:14 +08002382 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002383
Yu Zhaof85876b2009-06-13 15:52:14 +08002384 if (!dev->pm_cap)
2385 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002386
Yu Zhaof85876b2009-06-13 15:52:14 +08002387 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2388 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2389 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002390
Yu Zhaof85876b2009-06-13 15:52:14 +08002391 if (probe)
2392 return 0;
2393
2394 if (dev->current_state != PCI_D0)
2395 return -EINVAL;
2396
2397 csr &= ~PCI_PM_CTRL_STATE_MASK;
2398 csr |= PCI_D3hot;
2399 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002400 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002401
2402 csr &= ~PCI_PM_CTRL_STATE_MASK;
2403 csr |= PCI_D0;
2404 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002405 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002406
2407 return 0;
2408}
2409
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002410static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2411{
2412 u16 ctrl;
2413 struct pci_dev *pdev;
2414
Yu Zhao654b75e2009-06-26 14:04:46 +08002415 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002416 return -ENOTTY;
2417
2418 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2419 if (pdev != dev)
2420 return -ENOTTY;
2421
2422 if (probe)
2423 return 0;
2424
2425 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2426 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2427 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2428 msleep(100);
2429
2430 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2431 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2432 msleep(100);
2433
2434 return 0;
2435}
2436
Yu Zhao8c1c6992009-06-13 15:52:13 +08002437static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002438{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002439 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002440
Yu Zhao8c1c6992009-06-13 15:52:13 +08002441 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002442
Yu Zhao8c1c6992009-06-13 15:52:13 +08002443 if (!probe) {
2444 pci_block_user_cfg_access(dev);
2445 /* block PM suspend, driver probe, etc. */
2446 down(&dev->dev.sem);
2447 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002448
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002449 rc = pci_dev_specific_reset(dev, probe);
2450 if (rc != -ENOTTY)
2451 goto done;
2452
Yu Zhao8c1c6992009-06-13 15:52:13 +08002453 rc = pcie_flr(dev, probe);
2454 if (rc != -ENOTTY)
2455 goto done;
2456
2457 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002458 if (rc != -ENOTTY)
2459 goto done;
2460
2461 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002462 if (rc != -ENOTTY)
2463 goto done;
2464
2465 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002466done:
2467 if (!probe) {
2468 up(&dev->dev.sem);
2469 pci_unblock_user_cfg_access(dev);
2470 }
2471
2472 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002473}
2474
2475/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002476 * __pci_reset_function - reset a PCI device function
2477 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002478 *
2479 * Some devices allow an individual function to be reset without affecting
2480 * other functions in the same device. The PCI device must be responsive
2481 * to PCI config space in order to use this function.
2482 *
2483 * The device function is presumed to be unused when this function is called.
2484 * Resetting the device will make the contents of PCI configuration space
2485 * random, so any caller of this must be prepared to reinitialise the
2486 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2487 * etc.
2488 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002489 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002490 * device doesn't support resetting a single function.
2491 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002492int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002493{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002494 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002495}
Yu Zhao8c1c6992009-06-13 15:52:13 +08002496EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002497
2498/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03002499 * pci_probe_reset_function - check whether the device can be safely reset
2500 * @dev: PCI device to reset
2501 *
2502 * Some devices allow an individual function to be reset without affecting
2503 * other functions in the same device. The PCI device must be responsive
2504 * to PCI config space in order to use this function.
2505 *
2506 * Returns 0 if the device function can be reset or negative if the
2507 * device doesn't support resetting a single function.
2508 */
2509int pci_probe_reset_function(struct pci_dev *dev)
2510{
2511 return pci_dev_reset(dev, 1);
2512}
2513
2514/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002515 * pci_reset_function - quiesce and reset a PCI device function
2516 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002517 *
2518 * Some devices allow an individual function to be reset without affecting
2519 * other functions in the same device. The PCI device must be responsive
2520 * to PCI config space in order to use this function.
2521 *
2522 * This function does not just reset the PCI portion of a device, but
2523 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08002524 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08002525 * over the reset.
2526 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002527 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002528 * device doesn't support resetting a single function.
2529 */
2530int pci_reset_function(struct pci_dev *dev)
2531{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002532 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002533
Yu Zhao8c1c6992009-06-13 15:52:13 +08002534 rc = pci_dev_reset(dev, 1);
2535 if (rc)
2536 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002537
Sheng Yang8dd7f802008-10-21 17:38:25 +08002538 pci_save_state(dev);
2539
Yu Zhao8c1c6992009-06-13 15:52:13 +08002540 /*
2541 * both INTx and MSI are disabled after the Interrupt Disable bit
2542 * is set and the Bus Master bit is cleared.
2543 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08002544 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2545
Yu Zhao8c1c6992009-06-13 15:52:13 +08002546 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002547
2548 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002549
Yu Zhao8c1c6992009-06-13 15:52:13 +08002550 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002551}
2552EXPORT_SYMBOL_GPL(pci_reset_function);
2553
2554/**
Peter Orubad556ad42007-05-15 13:59:13 +02002555 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2556 * @dev: PCI device to query
2557 *
2558 * Returns mmrbc: maximum designed memory read count in bytes
2559 * or appropriate error value.
2560 */
2561int pcix_get_max_mmrbc(struct pci_dev *dev)
2562{
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002563 int err, cap;
Peter Orubad556ad42007-05-15 13:59:13 +02002564 u32 stat;
2565
2566 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2567 if (!cap)
2568 return -EINVAL;
2569
2570 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2571 if (err)
2572 return -EINVAL;
2573
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002574 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
Peter Orubad556ad42007-05-15 13:59:13 +02002575}
2576EXPORT_SYMBOL(pcix_get_max_mmrbc);
2577
2578/**
2579 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2580 * @dev: PCI device to query
2581 *
2582 * Returns mmrbc: maximum memory read count in bytes
2583 * or appropriate error value.
2584 */
2585int pcix_get_mmrbc(struct pci_dev *dev)
2586{
2587 int ret, cap;
2588 u32 cmd;
2589
2590 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2591 if (!cap)
2592 return -EINVAL;
2593
2594 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2595 if (!ret)
2596 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2597
2598 return ret;
2599}
2600EXPORT_SYMBOL(pcix_get_mmrbc);
2601
2602/**
2603 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2604 * @dev: PCI device to query
2605 * @mmrbc: maximum memory read count in bytes
2606 * valid values are 512, 1024, 2048, 4096
2607 *
2608 * If possible sets maximum memory read byte count, some bridges have erratas
2609 * that prevent this.
2610 */
2611int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2612{
2613 int cap, err = -EINVAL;
2614 u32 stat, cmd, v, o;
2615
vignesh babu229f5af2007-08-13 18:23:14 +05302616 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Peter Orubad556ad42007-05-15 13:59:13 +02002617 goto out;
2618
2619 v = ffs(mmrbc) - 10;
2620
2621 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2622 if (!cap)
2623 goto out;
2624
2625 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2626 if (err)
2627 goto out;
2628
2629 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2630 return -E2BIG;
2631
2632 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2633 if (err)
2634 goto out;
2635
2636 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2637 if (o != v) {
2638 if (v > o && dev->bus &&
2639 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2640 return -EIO;
2641
2642 cmd &= ~PCI_X_CMD_MAX_READ;
2643 cmd |= v << 2;
2644 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2645 }
2646out:
2647 return err;
2648}
2649EXPORT_SYMBOL(pcix_set_mmrbc);
2650
2651/**
2652 * pcie_get_readrq - get PCI Express read request size
2653 * @dev: PCI device to query
2654 *
2655 * Returns maximum memory read request in bytes
2656 * or appropriate error value.
2657 */
2658int pcie_get_readrq(struct pci_dev *dev)
2659{
2660 int ret, cap;
2661 u16 ctl;
2662
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002663 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002664 if (!cap)
2665 return -EINVAL;
2666
2667 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2668 if (!ret)
2669 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2670
2671 return ret;
2672}
2673EXPORT_SYMBOL(pcie_get_readrq);
2674
2675/**
2676 * pcie_set_readrq - set PCI Express maximum memory read request
2677 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07002678 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02002679 * valid values are 128, 256, 512, 1024, 2048, 4096
2680 *
2681 * If possible sets maximum read byte count
2682 */
2683int pcie_set_readrq(struct pci_dev *dev, int rq)
2684{
2685 int cap, err = -EINVAL;
2686 u16 ctl, v;
2687
vignesh babu229f5af2007-08-13 18:23:14 +05302688 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02002689 goto out;
2690
2691 v = (ffs(rq) - 8) << 12;
2692
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002693 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002694 if (!cap)
2695 goto out;
2696
2697 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2698 if (err)
2699 goto out;
2700
2701 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2702 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2703 ctl |= v;
2704 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2705 }
2706
2707out:
2708 return err;
2709}
2710EXPORT_SYMBOL(pcie_set_readrq);
2711
2712/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002713 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08002714 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002715 * @flags: resource type mask to be selected
2716 *
2717 * This helper routine makes bar mask from the type of resource.
2718 */
2719int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2720{
2721 int i, bars = 0;
2722 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2723 if (pci_resource_flags(dev, i) & flags)
2724 bars |= (1 << i);
2725 return bars;
2726}
2727
Yu Zhao613e7ed2008-11-22 02:41:27 +08002728/**
2729 * pci_resource_bar - get position of the BAR associated with a resource
2730 * @dev: the PCI device
2731 * @resno: the resource number
2732 * @type: the BAR type to be filled in
2733 *
2734 * Returns BAR position in config space, or 0 if the BAR is invalid.
2735 */
2736int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2737{
Yu Zhaod1b054d2009-03-20 11:25:11 +08002738 int reg;
2739
Yu Zhao613e7ed2008-11-22 02:41:27 +08002740 if (resno < PCI_ROM_RESOURCE) {
2741 *type = pci_bar_unknown;
2742 return PCI_BASE_ADDRESS_0 + 4 * resno;
2743 } else if (resno == PCI_ROM_RESOURCE) {
2744 *type = pci_bar_mem32;
2745 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08002746 } else if (resno < PCI_BRIDGE_RESOURCES) {
2747 /* device specific resource */
2748 reg = pci_iov_resource_bar(dev, resno, type);
2749 if (reg)
2750 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08002751 }
2752
Bjorn Helgaas865df572009-11-04 10:32:57 -07002753 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08002754 return 0;
2755}
2756
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002757/**
2758 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07002759 * @dev: the PCI device
2760 * @decode: true = enable decoding, false = disable decoding
2761 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2762 * @change_bridge: traverse ancestors and change bridges
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002763 */
2764int pci_set_vga_state(struct pci_dev *dev, bool decode,
2765 unsigned int command_bits, bool change_bridge)
2766{
2767 struct pci_bus *bus;
2768 struct pci_dev *bridge;
2769 u16 cmd;
2770
2771 WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
2772
2773 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2774 if (decode == true)
2775 cmd |= command_bits;
2776 else
2777 cmd &= ~command_bits;
2778 pci_write_config_word(dev, PCI_COMMAND, cmd);
2779
2780 if (change_bridge == false)
2781 return 0;
2782
2783 bus = dev->bus;
2784 while (bus) {
2785 bridge = bus->self;
2786 if (bridge) {
2787 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
2788 &cmd);
2789 if (decode == true)
2790 cmd |= PCI_BRIDGE_CTL_VGA;
2791 else
2792 cmd &= ~PCI_BRIDGE_CTL_VGA;
2793 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
2794 cmd);
2795 }
2796 bus = bus->parent;
2797 }
2798 return 0;
2799}
2800
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002801#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2802static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00002803static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002804
2805/**
2806 * pci_specified_resource_alignment - get resource alignment specified by user.
2807 * @dev: the PCI device to get
2808 *
2809 * RETURNS: Resource alignment if it is specified.
2810 * Zero if it is not specified.
2811 */
2812resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
2813{
2814 int seg, bus, slot, func, align_order, count;
2815 resource_size_t align = 0;
2816 char *p;
2817
2818 spin_lock(&resource_alignment_lock);
2819 p = resource_alignment_param;
2820 while (*p) {
2821 count = 0;
2822 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
2823 p[count] == '@') {
2824 p += count + 1;
2825 } else {
2826 align_order = -1;
2827 }
2828 if (sscanf(p, "%x:%x:%x.%x%n",
2829 &seg, &bus, &slot, &func, &count) != 4) {
2830 seg = 0;
2831 if (sscanf(p, "%x:%x.%x%n",
2832 &bus, &slot, &func, &count) != 3) {
2833 /* Invalid format */
2834 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
2835 p);
2836 break;
2837 }
2838 }
2839 p += count;
2840 if (seg == pci_domain_nr(dev->bus) &&
2841 bus == dev->bus->number &&
2842 slot == PCI_SLOT(dev->devfn) &&
2843 func == PCI_FUNC(dev->devfn)) {
2844 if (align_order == -1) {
2845 align = PAGE_SIZE;
2846 } else {
2847 align = 1 << align_order;
2848 }
2849 /* Found */
2850 break;
2851 }
2852 if (*p != ';' && *p != ',') {
2853 /* End of param or invalid format */
2854 break;
2855 }
2856 p++;
2857 }
2858 spin_unlock(&resource_alignment_lock);
2859 return align;
2860}
2861
2862/**
2863 * pci_is_reassigndev - check if specified PCI is target device to reassign
2864 * @dev: the PCI device to check
2865 *
2866 * RETURNS: non-zero for PCI device is a target device to reassign,
2867 * or zero is not.
2868 */
2869int pci_is_reassigndev(struct pci_dev *dev)
2870{
2871 return (pci_specified_resource_alignment(dev) != 0);
2872}
2873
2874ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
2875{
2876 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
2877 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
2878 spin_lock(&resource_alignment_lock);
2879 strncpy(resource_alignment_param, buf, count);
2880 resource_alignment_param[count] = '\0';
2881 spin_unlock(&resource_alignment_lock);
2882 return count;
2883}
2884
2885ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
2886{
2887 size_t count;
2888 spin_lock(&resource_alignment_lock);
2889 count = snprintf(buf, size, "%s", resource_alignment_param);
2890 spin_unlock(&resource_alignment_lock);
2891 return count;
2892}
2893
2894static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
2895{
2896 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
2897}
2898
2899static ssize_t pci_resource_alignment_store(struct bus_type *bus,
2900 const char *buf, size_t count)
2901{
2902 return pci_set_resource_alignment_param(buf, count);
2903}
2904
2905BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
2906 pci_resource_alignment_store);
2907
2908static int __init pci_resource_alignment_sysfs_init(void)
2909{
2910 return bus_create_file(&pci_bus_type,
2911 &bus_attr_resource_alignment);
2912}
2913
2914late_initcall(pci_resource_alignment_sysfs_init);
2915
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002916static void __devinit pci_no_domains(void)
2917{
2918#ifdef CONFIG_PCI_DOMAINS
2919 pci_domains_supported = 0;
2920#endif
2921}
2922
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07002923/**
2924 * pci_ext_cfg_enabled - can we access extended PCI config space?
2925 * @dev: The PCI device of the root bridge.
2926 *
2927 * Returns 1 if we can access PCI extended config space (offsets
2928 * greater than 0xff). This is the default implementation. Architecture
2929 * implementations can override this.
2930 */
2931int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2932{
2933 return 1;
2934}
2935
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11002936void __weak pci_fixup_cardbus(struct pci_bus *bus)
2937{
2938}
2939EXPORT_SYMBOL(pci_fixup_cardbus);
2940
Al Viroad04d312008-11-22 17:37:14 +00002941static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942{
2943 while (str) {
2944 char *k = strchr(str, ',');
2945 if (k)
2946 *k++ = 0;
2947 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002948 if (!strcmp(str, "nomsi")) {
2949 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07002950 } else if (!strcmp(str, "noaer")) {
2951 pci_no_aer();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002952 } else if (!strcmp(str, "nodomains")) {
2953 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08002954 } else if (!strncmp(str, "cbiosize=", 9)) {
2955 pci_cardbus_io_size = memparse(str + 9, &str);
2956 } else if (!strncmp(str, "cbmemsize=", 10)) {
2957 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002958 } else if (!strncmp(str, "resource_alignment=", 19)) {
2959 pci_set_resource_alignment_param(str + 19,
2960 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06002961 } else if (!strncmp(str, "ecrc=", 5)) {
2962 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07002963 } else if (!strncmp(str, "hpiosize=", 9)) {
2964 pci_hotplug_io_size = memparse(str + 9, &str);
2965 } else if (!strncmp(str, "hpmemsize=", 10)) {
2966 pci_hotplug_mem_size = memparse(str + 10, &str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002967 } else {
2968 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2969 str);
2970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971 }
2972 str = k;
2973 }
Andi Kleen0637a702006-09-26 10:52:41 +02002974 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975}
Andi Kleen0637a702006-09-26 10:52:41 +02002976early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977
Tejun Heo0b62e132007-07-27 14:43:35 +09002978EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11002979EXPORT_SYMBOL(pci_enable_device_io);
2980EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002982EXPORT_SYMBOL(pcim_enable_device);
2983EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985EXPORT_SYMBOL(pci_find_capability);
2986EXPORT_SYMBOL(pci_bus_find_capability);
2987EXPORT_SYMBOL(pci_release_regions);
2988EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002989EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990EXPORT_SYMBOL(pci_release_region);
2991EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002992EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002993EXPORT_SYMBOL(pci_release_selected_regions);
2994EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002995EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002997EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002999EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003001EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002EXPORT_SYMBOL(pci_set_dma_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003EXPORT_SYMBOL(pci_set_consistent_dma_mask);
3004EXPORT_SYMBOL(pci_assign_resource);
3005EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003006EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007
3008EXPORT_SYMBOL(pci_set_power_state);
3009EXPORT_SYMBOL(pci_save_state);
3010EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003011EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003012EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003013EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003014EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003015EXPORT_SYMBOL(pci_prepare_to_sleep);
3016EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003017EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018