blob: 14d4731c13b0906fdd5e7893724ec84b3cfba53e [file] [log] [blame]
Wu Hao543be3d2018-06-30 08:53:13 +08001/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * Driver Header File for FPGA Device Feature List (DFL) Support
4 *
5 * Copyright (C) 2017-2018 Intel Corporation, Inc.
6 *
7 * Authors:
8 * Kang Luwei <luwei.kang@intel.com>
9 * Zhang Yi <yi.z.zhang@intel.com>
10 * Wu Hao <hao.wu@intel.com>
11 * Xiao Guangrong <guangrong.xiao@linux.intel.com>
12 */
13
14#ifndef __FPGA_DFL_H
15#define __FPGA_DFL_H
16
17#include <linux/bitfield.h>
Wu Haob16c5142018-06-30 08:53:14 +080018#include <linux/cdev.h>
Wu Hao543be3d2018-06-30 08:53:13 +080019#include <linux/delay.h>
20#include <linux/fs.h>
21#include <linux/iopoll.h>
22#include <linux/io-64-nonatomic-lo-hi.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25#include <linux/uuid.h>
26#include <linux/fpga/fpga-region.h>
27
28/* maximum supported number of ports */
29#define MAX_DFL_FPGA_PORT_NUM 4
30/* plus one for fme device */
31#define MAX_DFL_FEATURE_DEV_NUM (MAX_DFL_FPGA_PORT_NUM + 1)
32
33/* Reserved 0x0 for Header Group Register and 0xff for AFU */
34#define FEATURE_ID_FIU_HEADER 0x0
35#define FEATURE_ID_AFU 0xff
36
37#define FME_FEATURE_ID_HEADER FEATURE_ID_FIU_HEADER
38#define FME_FEATURE_ID_THERMAL_MGMT 0x1
39#define FME_FEATURE_ID_POWER_MGMT 0x2
40#define FME_FEATURE_ID_GLOBAL_IPERF 0x3
41#define FME_FEATURE_ID_GLOBAL_ERR 0x4
42#define FME_FEATURE_ID_PR_MGMT 0x5
43#define FME_FEATURE_ID_HSSI 0x6
44#define FME_FEATURE_ID_GLOBAL_DPERF 0x7
45
46#define PORT_FEATURE_ID_HEADER FEATURE_ID_FIU_HEADER
47#define PORT_FEATURE_ID_AFU FEATURE_ID_AFU
48#define PORT_FEATURE_ID_ERROR 0x10
49#define PORT_FEATURE_ID_UMSG 0x11
50#define PORT_FEATURE_ID_UINT 0x12
51#define PORT_FEATURE_ID_STP 0x13
52
53/*
54 * Device Feature Header Register Set
55 *
56 * For FIUs, they all have DFH + GUID + NEXT_AFU as common header registers.
57 * For AFUs, they have DFH + GUID as common header registers.
58 * For private features, they only have DFH register as common header.
59 */
60#define DFH 0x0
61#define GUID_L 0x8
62#define GUID_H 0x10
63#define NEXT_AFU 0x18
64
65#define DFH_SIZE 0x8
66
67/* Device Feature Header Register Bitfield */
68#define DFH_ID GENMASK_ULL(11, 0) /* Feature ID */
69#define DFH_ID_FIU_FME 0
70#define DFH_ID_FIU_PORT 1
71#define DFH_REVISION GENMASK_ULL(15, 12) /* Feature revision */
72#define DFH_NEXT_HDR_OFST GENMASK_ULL(39, 16) /* Offset to next DFH */
73#define DFH_EOL BIT_ULL(40) /* End of list */
74#define DFH_TYPE GENMASK_ULL(63, 60) /* Feature type */
75#define DFH_TYPE_AFU 1
76#define DFH_TYPE_PRIVATE 3
77#define DFH_TYPE_FIU 4
78
79/* Next AFU Register Bitfield */
80#define NEXT_AFU_NEXT_DFH_OFST GENMASK_ULL(23, 0) /* Offset to next AFU */
81
82/* FME Header Register Set */
83#define FME_HDR_DFH DFH
84#define FME_HDR_GUID_L GUID_L
85#define FME_HDR_GUID_H GUID_H
86#define FME_HDR_NEXT_AFU NEXT_AFU
87#define FME_HDR_CAP 0x30
88#define FME_HDR_PORT_OFST(n) (0x38 + ((n) * 0x8))
89#define FME_HDR_BITSTREAM_ID 0x60
90#define FME_HDR_BITSTREAM_MD 0x68
91
92/* FME Fab Capability Register Bitfield */
93#define FME_CAP_FABRIC_VERID GENMASK_ULL(7, 0) /* Fabric version ID */
94#define FME_CAP_SOCKET_ID BIT_ULL(8) /* Socket ID */
95#define FME_CAP_PCIE0_LINK_AVL BIT_ULL(12) /* PCIE0 Link */
96#define FME_CAP_PCIE1_LINK_AVL BIT_ULL(13) /* PCIE1 Link */
97#define FME_CAP_COHR_LINK_AVL BIT_ULL(14) /* Coherent Link */
98#define FME_CAP_IOMMU_AVL BIT_ULL(16) /* IOMMU available */
99#define FME_CAP_NUM_PORTS GENMASK_ULL(19, 17) /* Number of ports */
100#define FME_CAP_ADDR_WIDTH GENMASK_ULL(29, 24) /* Address bus width */
101#define FME_CAP_CACHE_SIZE GENMASK_ULL(43, 32) /* cache size in KB */
102#define FME_CAP_CACHE_ASSOC GENMASK_ULL(47, 44) /* Associativity */
103
104/* FME Port Offset Register Bitfield */
105/* Offset to port device feature header */
106#define FME_PORT_OFST_DFH_OFST GENMASK_ULL(23, 0)
107/* PCI Bar ID for this port */
108#define FME_PORT_OFST_BAR_ID GENMASK_ULL(34, 32)
109/* AFU MMIO access permission. 1 - VF, 0 - PF. */
110#define FME_PORT_OFST_ACC_CTRL BIT_ULL(55)
111#define FME_PORT_OFST_ACC_PF 0
112#define FME_PORT_OFST_ACC_VF 1
113#define FME_PORT_OFST_IMP BIT_ULL(60)
114
115/* PORT Header Register Set */
116#define PORT_HDR_DFH DFH
117#define PORT_HDR_GUID_L GUID_L
118#define PORT_HDR_GUID_H GUID_H
119#define PORT_HDR_NEXT_AFU NEXT_AFU
120#define PORT_HDR_CAP 0x30
121#define PORT_HDR_CTRL 0x38
122
123/* Port Capability Register Bitfield */
124#define PORT_CAP_PORT_NUM GENMASK_ULL(1, 0) /* ID of this port */
125#define PORT_CAP_MMIO_SIZE GENMASK_ULL(23, 8) /* MMIO size in KB */
126#define PORT_CAP_SUPP_INT_NUM GENMASK_ULL(35, 32) /* Interrupts num */
127
128/* Port Control Register Bitfield */
129#define PORT_CTRL_SFTRST BIT_ULL(0) /* Port soft reset */
130/* Latency tolerance reporting. '1' >= 40us, '0' < 40us.*/
131#define PORT_CTRL_LATENCY BIT_ULL(2)
132#define PORT_CTRL_SFTRST_ACK BIT_ULL(4) /* HW ack for reset */
133
134/**
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800135 * struct dfl_feature_driver - sub feature's driver
136 *
137 * @id: sub feature id.
138 * @ops: ops of this sub feature.
139 */
140struct dfl_feature_driver {
141 u64 id;
142 const struct dfl_feature_ops *ops;
143};
144
145/**
Wu Hao543be3d2018-06-30 08:53:13 +0800146 * struct dfl_feature - sub feature of the feature devices
147 *
148 * @id: sub feature id.
149 * @resource_index: each sub feature has one mmio resource for its registers.
150 * this index is used to find its mmio resource from the
151 * feature dev (platform device)'s reources.
152 * @ioaddr: mapped mmio resource address.
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800153 * @ops: ops of this sub feature.
Wu Hao543be3d2018-06-30 08:53:13 +0800154 */
155struct dfl_feature {
156 u64 id;
157 int resource_index;
158 void __iomem *ioaddr;
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800159 const struct dfl_feature_ops *ops;
Wu Hao543be3d2018-06-30 08:53:13 +0800160};
161
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800162#define DEV_STATUS_IN_USE 0
163
Wu Hao543be3d2018-06-30 08:53:13 +0800164/**
165 * struct dfl_feature_platform_data - platform data for feature devices
166 *
167 * @node: node to link feature devs to container device's port_dev_list.
168 * @lock: mutex to protect platform data.
Wu Haob16c5142018-06-30 08:53:14 +0800169 * @cdev: cdev of feature dev.
Wu Hao543be3d2018-06-30 08:53:13 +0800170 * @dev: ptr to platform device linked with this platform data.
171 * @dfl_cdev: ptr to container device.
172 * @disable_count: count for port disable.
173 * @num: number for sub features.
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800174 * @dev_status: dev status (e.g. DEV_STATUS_IN_USE).
175 * @private: ptr to feature dev private data.
Wu Hao543be3d2018-06-30 08:53:13 +0800176 * @features: sub features of this feature dev.
177 */
178struct dfl_feature_platform_data {
179 struct list_head node;
180 struct mutex lock;
Wu Haob16c5142018-06-30 08:53:14 +0800181 struct cdev cdev;
Wu Hao543be3d2018-06-30 08:53:13 +0800182 struct platform_device *dev;
183 struct dfl_fpga_cdev *dfl_cdev;
184 unsigned int disable_count;
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800185 unsigned long dev_status;
186 void *private;
Wu Hao543be3d2018-06-30 08:53:13 +0800187 int num;
188 struct dfl_feature features[0];
189};
190
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800191static inline
192int dfl_feature_dev_use_begin(struct dfl_feature_platform_data *pdata)
193{
194 /* Test and set IN_USE flags to ensure file is exclusively used */
195 if (test_and_set_bit_lock(DEV_STATUS_IN_USE, &pdata->dev_status))
196 return -EBUSY;
197
198 return 0;
199}
200
201static inline
202void dfl_feature_dev_use_end(struct dfl_feature_platform_data *pdata)
203{
204 clear_bit_unlock(DEV_STATUS_IN_USE, &pdata->dev_status);
205}
206
207static inline
208void dfl_fpga_pdata_set_private(struct dfl_feature_platform_data *pdata,
209 void *private)
210{
211 pdata->private = private;
212}
213
214static inline
215void *dfl_fpga_pdata_get_private(struct dfl_feature_platform_data *pdata)
216{
217 return pdata->private;
218}
219
220struct dfl_feature_ops {
221 int (*init)(struct platform_device *pdev, struct dfl_feature *feature);
222 void (*uinit)(struct platform_device *pdev,
223 struct dfl_feature *feature);
224 long (*ioctl)(struct platform_device *pdev, struct dfl_feature *feature,
225 unsigned int cmd, unsigned long arg);
226};
227
Wu Hao543be3d2018-06-30 08:53:13 +0800228#define DFL_FPGA_FEATURE_DEV_FME "dfl-fme"
229#define DFL_FPGA_FEATURE_DEV_PORT "dfl-port"
230
231static inline int dfl_feature_platform_data_size(const int num)
232{
233 return sizeof(struct dfl_feature_platform_data) +
234 num * sizeof(struct dfl_feature);
235}
236
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800237void dfl_fpga_dev_feature_uinit(struct platform_device *pdev);
238int dfl_fpga_dev_feature_init(struct platform_device *pdev,
239 struct dfl_feature_driver *feature_drvs);
240
Wu Haob16c5142018-06-30 08:53:14 +0800241int dfl_fpga_dev_ops_register(struct platform_device *pdev,
242 const struct file_operations *fops,
243 struct module *owner);
244void dfl_fpga_dev_ops_unregister(struct platform_device *pdev);
245
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800246static inline
247struct platform_device *dfl_fpga_inode_to_feature_dev(struct inode *inode)
248{
249 struct dfl_feature_platform_data *pdata;
250
251 pdata = container_of(inode->i_cdev, struct dfl_feature_platform_data,
252 cdev);
253 return pdata->dev;
254}
255
Wu Hao543be3d2018-06-30 08:53:13 +0800256#define dfl_fpga_dev_for_each_feature(pdata, feature) \
257 for ((feature) = (pdata)->features; \
258 (feature) < (pdata)->features + (pdata)->num; (feature)++)
259
260static inline
261struct dfl_feature *dfl_get_feature_by_id(struct device *dev, u64 id)
262{
263 struct dfl_feature_platform_data *pdata = dev_get_platdata(dev);
264 struct dfl_feature *feature;
265
266 dfl_fpga_dev_for_each_feature(pdata, feature)
267 if (feature->id == id)
268 return feature;
269
270 return NULL;
271}
272
273static inline
274void __iomem *dfl_get_feature_ioaddr_by_id(struct device *dev, u64 id)
275{
276 struct dfl_feature *feature = dfl_get_feature_by_id(dev, id);
277
278 if (feature && feature->ioaddr)
279 return feature->ioaddr;
280
281 WARN_ON(1);
282 return NULL;
283}
284
Xiao Guangrong5b57d022018-06-30 08:53:16 +0800285static inline bool is_dfl_feature_present(struct device *dev, u64 id)
286{
287 return !!dfl_get_feature_ioaddr_by_id(dev, id);
288}
289
290static inline
291struct device *dfl_fpga_pdata_to_parent(struct dfl_feature_platform_data *pdata)
292{
293 return pdata->dev->dev.parent->parent;
294}
295
Wu Hao543be3d2018-06-30 08:53:13 +0800296static inline bool dfl_feature_is_fme(void __iomem *base)
297{
298 u64 v = readq(base + DFH);
299
300 return (FIELD_GET(DFH_TYPE, v) == DFH_TYPE_FIU) &&
301 (FIELD_GET(DFH_ID, v) == DFH_ID_FIU_FME);
302}
303
304static inline bool dfl_feature_is_port(void __iomem *base)
305{
306 u64 v = readq(base + DFH);
307
308 return (FIELD_GET(DFH_TYPE, v) == DFH_TYPE_FIU) &&
309 (FIELD_GET(DFH_ID, v) == DFH_ID_FIU_PORT);
310}
311
312/**
313 * struct dfl_fpga_enum_info - DFL FPGA enumeration information
314 *
315 * @dev: parent device.
316 * @dfls: list of device feature lists.
317 */
318struct dfl_fpga_enum_info {
319 struct device *dev;
320 struct list_head dfls;
321};
322
323/**
324 * struct dfl_fpga_enum_dfl - DFL FPGA enumeration device feature list info
325 *
326 * @start: base address of this device feature list.
327 * @len: size of this device feature list.
328 * @ioaddr: mapped base address of this device feature list.
329 * @node: node in list of device feature lists.
330 */
331struct dfl_fpga_enum_dfl {
332 resource_size_t start;
333 resource_size_t len;
334
335 void __iomem *ioaddr;
336
337 struct list_head node;
338};
339
340struct dfl_fpga_enum_info *dfl_fpga_enum_info_alloc(struct device *dev);
341int dfl_fpga_enum_info_add_dfl(struct dfl_fpga_enum_info *info,
342 resource_size_t start, resource_size_t len,
343 void __iomem *ioaddr);
344void dfl_fpga_enum_info_free(struct dfl_fpga_enum_info *info);
345
346/**
347 * struct dfl_fpga_cdev - container device of DFL based FPGA
348 *
349 * @parent: parent device of this container device.
350 * @region: base fpga region.
351 * @fme_dev: FME feature device under this container device.
352 * @lock: mutex lock to protect the port device list.
353 * @port_dev_list: list of all port feature devices under this container device.
354 */
355struct dfl_fpga_cdev {
356 struct device *parent;
357 struct fpga_region *region;
358 struct device *fme_dev;
359 struct mutex lock;
360 struct list_head port_dev_list;
361};
362
363struct dfl_fpga_cdev *
364dfl_fpga_feature_devs_enumerate(struct dfl_fpga_enum_info *info);
365void dfl_fpga_feature_devs_remove(struct dfl_fpga_cdev *cdev);
366
Wu Hao5d56e112018-06-30 08:53:15 +0800367/*
368 * need to drop the device reference with put_device() after use port platform
369 * device returned by __dfl_fpga_cdev_find_port and dfl_fpga_cdev_find_port
370 * functions.
371 */
372struct platform_device *
373__dfl_fpga_cdev_find_port(struct dfl_fpga_cdev *cdev, void *data,
374 int (*match)(struct platform_device *, void *));
375
376static inline struct platform_device *
377dfl_fpga_cdev_find_port(struct dfl_fpga_cdev *cdev, void *data,
378 int (*match)(struct platform_device *, void *))
379{
380 struct platform_device *pdev;
381
382 mutex_lock(&cdev->lock);
383 pdev = __dfl_fpga_cdev_find_port(cdev, data, match);
384 mutex_unlock(&cdev->lock);
385
386 return pdev;
387}
Wu Hao543be3d2018-06-30 08:53:13 +0800388#endif /* __FPGA_DFL_H */