blob: adb608ccd9aa7fcac860497bcb6f5cde61c8d598 [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010018#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000019
20static int reg_read(struct dsa_switch *ds, int addr, int reg)
21{
Andrew Lunna77d43f2016-04-13 02:40:42 +020022 struct mv88e6060_priv *priv = ds_to_priv(ds);
Guenter Roeckb184e492014-10-17 12:30:58 -070023
Andrew Lunna77d43f2016-04-13 02:40:42 +020024 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000025}
26
27#define REG_READ(addr, reg) \
28 ({ \
29 int __ret; \
30 \
31 __ret = reg_read(ds, addr, reg); \
32 if (__ret < 0) \
33 return __ret; \
34 __ret; \
35 })
36
37
38static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
39{
Andrew Lunna77d43f2016-04-13 02:40:42 +020040 struct mv88e6060_priv *priv = ds_to_priv(ds);
Guenter Roeckb184e492014-10-17 12:30:58 -070041
Andrew Lunna77d43f2016-04-13 02:40:42 +020042 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000043}
44
45#define REG_WRITE(addr, reg, val) \
46 ({ \
47 int __ret; \
48 \
49 __ret = reg_write(ds, addr, reg, val); \
50 if (__ret < 0) \
51 return __ret; \
52 })
53
Andrew Lunna77d43f2016-04-13 02:40:42 +020054static char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000055{
56 int ret;
57
Neil Armstrong6a4b2982015-11-10 16:51:36 +010058 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000059 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010060 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070061 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010062 if (ret == PORT_SWITCH_ID_6060_R1 ||
63 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070064 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010065 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000066 return "Marvell 88E6060";
67 }
68
69 return NULL;
70}
71
Andrew Lunne49bad32016-04-13 02:40:43 +020072static char *mv88e6060_drv_probe(struct device *dsa_dev,
73 struct device *host_dev,
74 int sw_addr, void **_priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +020075{
76 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
77 struct mv88e6060_priv *priv;
78 char *name;
79
80 name = mv88e6060_get_name(bus, sw_addr);
81 if (name) {
82 priv = devm_kzalloc(dsa_dev, sizeof(*priv), GFP_KERNEL);
83 if (!priv)
84 return NULL;
85 *_priv = priv;
86 priv->bus = bus;
87 priv->sw_addr = sw_addr;
88 }
89
90 return name;
91}
92
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000093static int mv88e6060_switch_reset(struct dsa_switch *ds)
94{
95 int i;
96 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000097 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000098
Barry Grussling3675c8d2013-01-08 16:05:53 +000099 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100100 for (i = 0; i < MV88E6060_PORTS; i++) {
101 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
102 REG_WRITE(REG_PORT(i), PORT_CONTROL,
103 ret & ~PORT_CONTROL_STATE_MASK);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000104 }
105
Barry Grussling3675c8d2013-01-08 16:05:53 +0000106 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000107 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000108
Barry Grussling3675c8d2013-01-08 16:05:53 +0000109 /* Reset the switch. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100110 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
111 GLOBAL_ATU_CONTROL_SWRESET |
112 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
113 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000114
Barry Grussling3675c8d2013-01-08 16:05:53 +0000115 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000116 timeout = jiffies + 1 * HZ;
117 while (time_before(jiffies, timeout)) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100118 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
119 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000120 break;
121
Barry Grussling19b2f972013-01-08 16:05:54 +0000122 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000123 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000124 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000125 return -ETIMEDOUT;
126
127 return 0;
128}
129
130static int mv88e6060_setup_global(struct dsa_switch *ds)
131{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000132 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000133 * set the maximum frame size to 1536 bytes, and mask all
134 * interrupt sources.
135 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100136 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Enable automatic address learning, set the address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000139 * database size to 1024 entries, and set the default aging
140 * time to 5 minutes.
141 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100142 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
143 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
144 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000145
146 return 0;
147}
148
149static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
150{
151 int addr = REG_PORT(p);
152
Barry Grussling3675c8d2013-01-08 16:05:53 +0000153 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000154 * Header tagging, disable VLAN tunneling, and set the port
155 * state to Forwarding. Additionally, if this is the CPU
156 * port, enable Ingress and Egress Trailer tagging mode.
157 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100158 REG_WRITE(addr, PORT_CONTROL,
159 dsa_is_cpu_port(ds, p) ?
160 PORT_CONTROL_TRAILER |
161 PORT_CONTROL_INGRESS_MODE |
162 PORT_CONTROL_STATE_FORWARDING :
163 PORT_CONTROL_STATE_FORWARDING);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000164
Barry Grussling3675c8d2013-01-08 16:05:53 +0000165 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000166 * database, allow the CPU port to talk to each of the 'real'
167 * ports, and allow each of the 'real' ports to only talk to
168 * the CPU port.
169 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100170 REG_WRITE(addr, PORT_VLAN_MAP,
171 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
172 (dsa_is_cpu_port(ds, p) ?
173 ds->phys_port_mask :
174 BIT(ds->dst->cpu_port)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000175
Barry Grussling3675c8d2013-01-08 16:05:53 +0000176 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000177 * of packets, add the address to the address database using
178 * a port bitmap that has only the bit for this port set and
179 * the other bits clear.
180 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100181 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000182
183 return 0;
184}
185
186static int mv88e6060_setup(struct dsa_switch *ds)
187{
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000188 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200189 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000190
191 ret = mv88e6060_switch_reset(ds);
192 if (ret < 0)
193 return ret;
194
195 /* @@@ initialise atu */
196
197 ret = mv88e6060_setup_global(ds);
198 if (ret < 0)
199 return ret;
200
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100201 for (i = 0; i < MV88E6060_PORTS; i++) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000202 ret = mv88e6060_setup_port(ds, i);
203 if (ret < 0)
204 return ret;
205 }
206
207 return 0;
208}
209
210static int mv88e6060_set_addr(struct dsa_switch *ds, u8 *addr)
211{
Neil Armstrong83ea0f42015-11-10 16:51:32 +0100212 /* Use the same MAC Address as FD Pause frames for all ports */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100213 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, (addr[0] << 9) | addr[1]);
214 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
215 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000216
217 return 0;
218}
219
220static int mv88e6060_port_to_phy_addr(int port)
221{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100222 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000223 return port;
224 return -1;
225}
226
227static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
228{
229 int addr;
230
231 addr = mv88e6060_port_to_phy_addr(port);
232 if (addr == -1)
233 return 0xffff;
234
235 return reg_read(ds, addr, regnum);
236}
237
238static int
239mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
240{
241 int addr;
242
243 addr = mv88e6060_port_to_phy_addr(port);
244 if (addr == -1)
245 return 0xffff;
246
247 return reg_write(ds, addr, regnum, val);
248}
249
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000250static struct dsa_switch_driver mv88e6060_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700251 .tag_protocol = DSA_TAG_PROTO_TRAILER,
Andrew Lunne49bad32016-04-13 02:40:43 +0200252 .probe = mv88e6060_drv_probe,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000253 .setup = mv88e6060_setup,
254 .set_addr = mv88e6060_set_addr,
255 .phy_read = mv88e6060_phy_read,
256 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000257};
258
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800259static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000260{
261 register_switch_driver(&mv88e6060_switch_driver);
262 return 0;
263}
264module_init(mv88e6060_init);
265
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800266static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000267{
268 unregister_switch_driver(&mv88e6060_switch_driver);
269}
270module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000271
272MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
273MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
274MODULE_LICENSE("GPL");
275MODULE_ALIAS("platform:mv88e6060");