blob: 7bcefe749a394ab772625d8c84ecb24681a47de5 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Amir Vadaiec693d42013-04-23 06:06:49 +000045#include <linux/clocksource.h>
46
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000047#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
Eugenia Emantayev523ece82014-07-08 11:25:19 +030052#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020063#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020064#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020065
Roland Dreier225c7b12007-05-08 18:00:38 -070066enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070068 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000069 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020072 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070073};
74
75enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000076 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
80enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000081 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070083};
84
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030085/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
Roland Dreier225c7b12007-05-08 18:00:38 -070092enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020093 MLX4_BOARD_ID_LEN = 64
94};
95
96enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000097 MLX4_MAX_NUM_PF = 16,
98 MLX4_MAX_NUM_VF = 64,
Matan Barak1ab95d32014-03-19 18:11:50 +020099 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000100 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000101 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000118};
119
120static inline const char *mlx4_steering_mode_str(int steering_mode)
121{
122 switch (steering_mode) {
123 case MLX4_STEERING_MODE_A0:
124 return "A0 steering";
125
126 case MLX4_STEERING_MODE_B0:
127 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000128
129 case MLX4_STEERING_MODE_DEVICE_MANAGED:
130 return "Device managed flow steering";
131
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000132 default:
133 return "Unrecognize steering mode";
134 }
135}
136
Jack Morgenstein623ed842011-12-13 04:10:33 +0000137enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200138 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
139 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
140};
141
142enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000143 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
144 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
145 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700146 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000147 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
148 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
149 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
150 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
151 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
152 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
153 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
154 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
155 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
156 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
157 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
158 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000159 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
160 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000161 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000162 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
163 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000164 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
165 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000166 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000167 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000168 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300169 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
170 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000171 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
172 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700173};
174
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300175enum {
176 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
177 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000178 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000179 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200180 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000181 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000182 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300183 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200184 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800185 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
186 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300187 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300188 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
189 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300190};
191
Or Gerlitz08ff3232012-10-21 14:59:24 +0000192enum {
193 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300194 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
195 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
196 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000197};
198
199enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300200 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000201};
202
203enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300204 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
205 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1
Or Gerlitz08ff3232012-10-21 14:59:24 +0000206};
207
208
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200209#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
210
211enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000212 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700213 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
214 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
215 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
216 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
217 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
218};
219
Roland Dreier225c7b12007-05-08 18:00:38 -0700220enum mlx4_event {
221 MLX4_EVENT_TYPE_COMP = 0x00,
222 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
223 MLX4_EVENT_TYPE_COMM_EST = 0x02,
224 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
225 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
226 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
227 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
228 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
229 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
230 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
231 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
232 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
233 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
234 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
235 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
236 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
237 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000238 MLX4_EVENT_TYPE_CMD = 0x0a,
239 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
240 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300241 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200242 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000243 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300244 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000245 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700246};
247
248enum {
249 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
250 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
251};
252
253enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200254 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
255};
256
Jack Morgenstein993c4012012-08-03 08:40:48 +0000257enum slave_port_state {
258 SLAVE_PORT_DOWN = 0,
259 SLAVE_PENDING_UP,
260 SLAVE_PORT_UP,
261};
262
263enum slave_port_gen_event {
264 SLAVE_PORT_GEN_EVENT_DOWN = 0,
265 SLAVE_PORT_GEN_EVENT_UP,
266 SLAVE_PORT_GEN_EVENT_NONE,
267};
268
269enum slave_port_state_event {
270 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
271 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
272 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
273 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
274};
275
Jack Morgenstein5984be92012-03-06 15:50:49 +0200276enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700277 MLX4_PERM_LOCAL_READ = 1 << 10,
278 MLX4_PERM_LOCAL_WRITE = 1 << 11,
279 MLX4_PERM_REMOTE_READ = 1 << 12,
280 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000281 MLX4_PERM_ATOMIC = 1 << 14,
282 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300283 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700284};
285
286enum {
287 MLX4_OPCODE_NOP = 0x00,
288 MLX4_OPCODE_SEND_INVAL = 0x01,
289 MLX4_OPCODE_RDMA_WRITE = 0x08,
290 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
291 MLX4_OPCODE_SEND = 0x0a,
292 MLX4_OPCODE_SEND_IMM = 0x0b,
293 MLX4_OPCODE_LSO = 0x0e,
294 MLX4_OPCODE_RDMA_READ = 0x10,
295 MLX4_OPCODE_ATOMIC_CS = 0x11,
296 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300297 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
298 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700299 MLX4_OPCODE_BIND_MW = 0x18,
300 MLX4_OPCODE_FMR = 0x19,
301 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
302 MLX4_OPCODE_CONFIG_CMD = 0x1f,
303
304 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
305 MLX4_RECV_OPCODE_SEND = 0x01,
306 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
307 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
308
309 MLX4_CQE_OPCODE_ERROR = 0x1e,
310 MLX4_CQE_OPCODE_RESIZE = 0x16,
311};
312
313enum {
314 MLX4_STAT_RATE_OFFSET = 5
315};
316
Aleksey Seninda995a82010-12-02 11:44:49 +0000317enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000318 MLX4_PROT_IB_IPV6 = 0,
319 MLX4_PROT_ETH,
320 MLX4_PROT_IB_IPV4,
321 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000322};
323
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700324enum {
325 MLX4_MTT_FLAG_PRESENT = 1
326};
327
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700328enum mlx4_qp_region {
329 MLX4_QP_REGION_FW = 0,
330 MLX4_QP_REGION_ETH_ADDR,
331 MLX4_QP_REGION_FC_ADDR,
332 MLX4_QP_REGION_FC_EXCH,
333 MLX4_NUM_QP_REGION
334};
335
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700336enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000337 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700338 MLX4_PORT_TYPE_IB = 1,
339 MLX4_PORT_TYPE_ETH = 2,
340 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700341};
342
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700343enum mlx4_special_vlan_idx {
344 MLX4_NO_VLAN_IDX = 0,
345 MLX4_VLAN_MISS_IDX,
346 MLX4_VLAN_REGULAR
347};
348
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000349enum mlx4_steer_type {
350 MLX4_MC_STEER = 0,
351 MLX4_UC_STEER,
352 MLX4_NUM_STEERS
353};
354
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700355enum {
356 MLX4_NUM_FEXCH = 64 * 1024,
357};
358
Eli Cohen5a0fd092010-10-07 16:24:16 +0200359enum {
360 MLX4_MAX_FAST_REG_PAGES = 511,
361};
362
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300363enum {
364 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
365 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
366 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
367};
368
369/* Port mgmt change event handling */
370enum {
371 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
372 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
373 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
374 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
375 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
376};
377
378#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
379 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
380
Jack Morgensteinea54b102008-01-28 10:40:59 +0200381static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
382{
383 return (major << 32) | (minor << 16) | subminor;
384}
385
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000386struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300387 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
388 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000389 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000390 u32 base_sqpn;
391 u32 base_proxy_sqpn;
392 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000393};
394
Roland Dreier225c7b12007-05-08 18:00:38 -0700395struct mlx4_caps {
396 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000397 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700398 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700399 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700400 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800401 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700402 u64 def_mac[MLX4_MAX_PORTS + 1];
403 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700404 int gid_table_len[MLX4_MAX_PORTS + 1];
405 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000406 int trans_type[MLX4_MAX_PORTS + 1];
407 int vendor_oui[MLX4_MAX_PORTS + 1];
408 int wavelength[MLX4_MAX_PORTS + 1];
409 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700410 int local_ca_ack_delay;
411 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000412 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700413 int bf_reg_size;
414 int bf_regs_per_page;
415 int max_sq_sg;
416 int max_rq_sg;
417 int num_qps;
418 int max_wqes;
419 int max_sq_desc_sz;
420 int max_rq_desc_sz;
421 int max_qp_init_rdma;
422 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300423 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000424 u32 *qp0_proxy;
425 u32 *qp1_proxy;
426 u32 *qp0_tunnel;
427 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700428 int num_srqs;
429 int max_srq_wqes;
430 int max_srq_sge;
431 int reserved_srqs;
432 int num_cqs;
433 int max_cqes;
434 int reserved_cqs;
435 int num_eqs;
436 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800437 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000438 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200440 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000441 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700442 int fmr_reserved_mtts;
443 int reserved_mtts;
444 int reserved_mrws;
445 int reserved_uars;
446 int num_mgms;
447 int num_amgms;
448 int reserved_mcgs;
449 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000450 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000451 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700452 int num_pds;
453 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700454 int max_xrcds;
455 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700456 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300457 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700458 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000459 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300460 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700461 u32 bmme_flags;
462 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700463 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700464 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700465 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300466 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700467 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
468 int reserved_qps;
469 int reserved_qps_base[MLX4_NUM_QP_REGION];
470 int log_num_macs;
471 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700472 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
473 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000474 u8 suggested_type[MLX4_MAX_PORTS + 1];
475 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000476 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700477 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000478 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200479 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000480 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000481 u32 eqe_size;
482 u32 cqe_size;
483 u8 eqe_factor;
484 u32 userspace_caps; /* userspace must be aware of these */
485 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000486 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200487 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200488 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700489};
490
491struct mlx4_buf_list {
492 void *buf;
493 dma_addr_t map;
494};
495
496struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800497 struct mlx4_buf_list direct;
498 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700499 int nbufs;
500 int npages;
501 int page_shift;
502};
503
504struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000505 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700506 int order;
507 int page_shift;
508};
509
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700510enum {
511 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
512};
513
514struct mlx4_db_pgdir {
515 struct list_head list;
516 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
517 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
518 unsigned long *bits[2];
519 __be32 *db_page;
520 dma_addr_t db_dma;
521};
522
523struct mlx4_ib_user_db_page;
524
525struct mlx4_db {
526 __be32 *db;
527 union {
528 struct mlx4_db_pgdir *pgdir;
529 struct mlx4_ib_user_db_page *user_page;
530 } u;
531 dma_addr_t dma;
532 int index;
533 int order;
534};
535
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700536struct mlx4_hwq_resources {
537 struct mlx4_db db;
538 struct mlx4_mtt mtt;
539 struct mlx4_buf buf;
540};
541
Roland Dreier225c7b12007-05-08 18:00:38 -0700542struct mlx4_mr {
543 struct mlx4_mtt mtt;
544 u64 iova;
545 u64 size;
546 u32 key;
547 u32 pd;
548 u32 access;
549 int enabled;
550};
551
Shani Michaeli804d6a82013-02-06 16:19:14 +0000552enum mlx4_mw_type {
553 MLX4_MW_TYPE_1 = 1,
554 MLX4_MW_TYPE_2 = 2,
555};
556
557struct mlx4_mw {
558 u32 key;
559 u32 pd;
560 enum mlx4_mw_type type;
561 int enabled;
562};
563
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300564struct mlx4_fmr {
565 struct mlx4_mr mr;
566 struct mlx4_mpt_entry *mpt;
567 __be64 *mtts;
568 dma_addr_t dma_handle;
569 int max_pages;
570 int max_maps;
571 int maps;
572 u8 page_shift;
573};
574
Roland Dreier225c7b12007-05-08 18:00:38 -0700575struct mlx4_uar {
576 unsigned long pfn;
577 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000578 struct list_head bf_list;
579 unsigned free_bf_bmap;
580 void __iomem *map;
581 void __iomem *bf_map;
582};
583
584struct mlx4_bf {
585 unsigned long offset;
586 int buf_size;
587 struct mlx4_uar *uar;
588 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700589};
590
591struct mlx4_cq {
592 void (*comp) (struct mlx4_cq *);
593 void (*event) (struct mlx4_cq *, enum mlx4_event);
594
595 struct mlx4_uar *uar;
596
597 u32 cons_index;
598
Yuval Atias2eacc232014-05-14 12:15:10 +0300599 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700600 __be32 *set_ci_db;
601 __be32 *arm_db;
602 int arm_sn;
603
604 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800605 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700606
607 atomic_t refcount;
608 struct completion free;
609};
610
611struct mlx4_qp {
612 void (*event) (struct mlx4_qp *, enum mlx4_event);
613
614 int qpn;
615
616 atomic_t refcount;
617 struct completion free;
618};
619
620struct mlx4_srq {
621 void (*event) (struct mlx4_srq *, enum mlx4_event);
622
623 int srqn;
624 int max;
625 int max_gs;
626 int wqe_shift;
627
628 atomic_t refcount;
629 struct completion free;
630};
631
632struct mlx4_av {
633 __be32 port_pd;
634 u8 reserved1;
635 u8 g_slid;
636 __be16 dlid;
637 u8 reserved2;
638 u8 gid_index;
639 u8 stat_rate;
640 u8 hop_limit;
641 __be32 sl_tclass_flowlabel;
642 u8 dgid[16];
643};
644
Eli Cohenfa417f72010-10-24 21:08:52 -0700645struct mlx4_eth_av {
646 __be32 port_pd;
647 u8 reserved1;
648 u8 smac_idx;
649 u16 reserved2;
650 u8 reserved3;
651 u8 gid_index;
652 u8 stat_rate;
653 u8 hop_limit;
654 __be32 sl_tclass_flowlabel;
655 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200656 u8 s_mac[6];
657 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700658 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700659 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700660};
661
662union mlx4_ext_av {
663 struct mlx4_av ib;
664 struct mlx4_eth_av eth;
665};
666
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000667struct mlx4_counter {
668 u8 reserved1[3];
669 u8 counter_mode;
670 __be32 num_ifc;
671 u32 reserved2[2];
672 __be64 rx_frames;
673 __be64 rx_bytes;
674 __be64 tx_frames;
675 __be64 tx_bytes;
676};
677
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200678struct mlx4_quotas {
679 int qp;
680 int cq;
681 int srq;
682 int mpt;
683 int mtt;
684 int counter;
685 int xrcd;
686};
687
Matan Barak1ab95d32014-03-19 18:11:50 +0200688struct mlx4_vf_dev {
689 u8 min_port;
690 u8 n_ports;
691};
692
Roland Dreier225c7b12007-05-08 18:00:38 -0700693struct mlx4_dev {
694 struct pci_dev *pdev;
695 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000696 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700697 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000698 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200699 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700700 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000701 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200702 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000703 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200704 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000705 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000706 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
707 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d32014-03-19 18:11:50 +0200708 struct mlx4_vf_dev *dev_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700709};
710
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300711struct mlx4_eqe {
712 u8 reserved1;
713 u8 type;
714 u8 reserved2;
715 u8 subtype;
716 union {
717 u32 raw[6];
718 struct {
719 __be32 cqn;
720 } __packed comp;
721 struct {
722 u16 reserved1;
723 __be16 token;
724 u32 reserved2;
725 u8 reserved3[3];
726 u8 status;
727 __be64 out_param;
728 } __packed cmd;
729 struct {
730 __be32 qpn;
731 } __packed qp;
732 struct {
733 __be32 srqn;
734 } __packed srq;
735 struct {
736 __be32 cqn;
737 u32 reserved1;
738 u8 reserved2[3];
739 u8 syndrome;
740 } __packed cq_err;
741 struct {
742 u32 reserved1[2];
743 __be32 port;
744 } __packed port_change;
745 struct {
746 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
747 u32 reserved;
748 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
749 } __packed comm_channel_arm;
750 struct {
751 u8 port;
752 u8 reserved[3];
753 __be64 mac;
754 } __packed mac_update;
755 struct {
756 __be32 slave_id;
757 } __packed flr_event;
758 struct {
759 __be16 current_temperature;
760 __be16 warning_threshold;
761 } __packed warming;
762 struct {
763 u8 reserved[3];
764 u8 port;
765 union {
766 struct {
767 __be16 mstr_sm_lid;
768 __be16 port_lid;
769 __be32 changed_attr;
770 u8 reserved[3];
771 u8 mstr_sm_sl;
772 __be64 gid_prefix;
773 } __packed port_info;
774 struct {
775 __be32 block_ptr;
776 __be32 tbl_entries_mask;
777 } __packed tbl_change_info;
778 } params;
779 } __packed port_mgmt_change;
780 } event;
781 u8 slave_id;
782 u8 reserved3[2];
783 u8 owner;
784} __packed;
785
Roland Dreier225c7b12007-05-08 18:00:38 -0700786struct mlx4_init_port_param {
787 int set_guid0;
788 int set_node_guid;
789 int set_si_guid;
790 u16 mtu;
791 int port_width_cap;
792 u16 vl_cap;
793 u16 max_gid;
794 u16 max_pkey;
795 u64 guid0;
796 u64 node_guid;
797 u64 si_guid;
798};
799
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700800#define mlx4_foreach_port(port, dev, type) \
801 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000802 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700803
Jack Morgenstein026149c2012-08-03 08:40:55 +0000804#define mlx4_foreach_non_ib_transport_port(port, dev) \
805 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
806 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
807
Jack Morgenstein65dab252011-12-13 04:10:41 +0000808#define mlx4_foreach_ib_transport_port(port, dev) \
809 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
810 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
811 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700812
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300813#define MLX4_INVALID_SLAVE_ID 0xFF
814
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300815void handle_port_mgmt_change_event(struct work_struct *work);
816
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300817static inline int mlx4_master_func_num(struct mlx4_dev *dev)
818{
819 return dev->caps.function;
820}
821
Jack Morgenstein623ed842011-12-13 04:10:33 +0000822static inline int mlx4_is_master(struct mlx4_dev *dev)
823{
824 return dev->flags & MLX4_FLAG_MASTER;
825}
826
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200827static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
828{
829 return dev->phys_caps.base_sqpn + 8 +
830 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
831}
832
Jack Morgenstein623ed842011-12-13 04:10:33 +0000833static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
834{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000835 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000836 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
837}
838
839static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
840{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000841 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000842
Jack Morgenstein47605df2012-08-03 08:40:57 +0000843 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000844 return 1;
845
846 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000847}
848
849static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
850{
851 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
852}
853
854static inline int mlx4_is_slave(struct mlx4_dev *dev)
855{
856 return dev->flags & MLX4_FLAG_SLAVE;
857}
Eli Cohenfa417f72010-10-24 21:08:52 -0700858
Roland Dreier225c7b12007-05-08 18:00:38 -0700859int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +0300860 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700861void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800862static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
863{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200864 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800865 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800866 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800867 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800868 (offset & (PAGE_SIZE - 1));
869}
Roland Dreier225c7b12007-05-08 18:00:38 -0700870
871int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
872void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700873int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
874void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700875
876int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
877void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200878int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000879void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700880
881int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
882 struct mlx4_mtt *mtt);
883void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
884u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
885
886int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
887 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000888int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700889int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000890int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
891 struct mlx4_mw *mw);
892void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
893int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700894int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
895 int start_index, int npages, u64 *page_list);
896int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +0300897 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700898
Jiri Kosina40f22872014-05-11 15:15:12 +0300899int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
900 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700901void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
902
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700903int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
904 int size, int max_direct);
905void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
906 int size);
907
Roland Dreier225c7b12007-05-08 18:00:38 -0700908int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700909 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000910 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700911void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
912
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700913int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
914void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
915
Jiri Kosina40f22872014-05-11 15:15:12 +0300916int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
917 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700918void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
919
Sean Hefty18abd5e2011-06-02 10:43:26 -0700920int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
921 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700922void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
923int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300924int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700925
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700926int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700927int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
928
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000929int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
930 int block_mcast_loopback, enum mlx4_protocol prot);
931int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
932 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700933int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000934 u8 port, int block_mcast_loopback,
935 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000936int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000937 enum mlx4_protocol protocol, u64 reg_id);
938
939enum {
940 MLX4_DOMAIN_UVERBS = 0x1000,
941 MLX4_DOMAIN_ETHTOOL = 0x2000,
942 MLX4_DOMAIN_RFS = 0x3000,
943 MLX4_DOMAIN_NIC = 0x5000,
944};
945
946enum mlx4_net_trans_rule_id {
947 MLX4_NET_TRANS_RULE_ID_ETH = 0,
948 MLX4_NET_TRANS_RULE_ID_IB,
949 MLX4_NET_TRANS_RULE_ID_IPV6,
950 MLX4_NET_TRANS_RULE_ID_IPV4,
951 MLX4_NET_TRANS_RULE_ID_TCP,
952 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200953 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000954 MLX4_NET_TRANS_RULE_NUM, /* should be last */
955};
956
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000957extern const u16 __sw_id_hw[];
958
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000959static inline int map_hw_to_sw_id(u16 header_id)
960{
961
962 int i;
963 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
964 if (header_id == __sw_id_hw[i])
965 return i;
966 }
967 return -EINVAL;
968}
969
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000970enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000971 MLX4_FS_REGULAR = 1,
972 MLX4_FS_ALL_DEFAULT,
973 MLX4_FS_MC_DEFAULT,
974 MLX4_FS_UC_SNIFFER,
975 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000976 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000977};
978
979struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -0700980 u8 dst_mac[ETH_ALEN];
981 u8 dst_mac_msk[ETH_ALEN];
982 u8 src_mac[ETH_ALEN];
983 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000984 u8 ether_type_enable;
985 __be16 ether_type;
986 __be16 vlan_id_msk;
987 __be16 vlan_id;
988};
989
990struct mlx4_spec_tcp_udp {
991 __be16 dst_port;
992 __be16 dst_port_msk;
993 __be16 src_port;
994 __be16 src_port_msk;
995};
996
997struct mlx4_spec_ipv4 {
998 __be32 dst_ip;
999 __be32 dst_ip_msk;
1000 __be32 src_ip;
1001 __be32 src_ip_msk;
1002};
1003
1004struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001005 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001006 __be32 qpn_msk;
1007 u8 dst_gid[16];
1008 u8 dst_gid_msk[16];
1009};
1010
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001011struct mlx4_spec_vxlan {
1012 __be32 vni;
1013 __be32 vni_mask;
1014
1015};
1016
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001017struct mlx4_spec_list {
1018 struct list_head list;
1019 enum mlx4_net_trans_rule_id id;
1020 union {
1021 struct mlx4_spec_eth eth;
1022 struct mlx4_spec_ib ib;
1023 struct mlx4_spec_ipv4 ipv4;
1024 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001025 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001026 };
1027};
1028
1029enum mlx4_net_trans_hw_rule_queue {
1030 MLX4_NET_TRANS_Q_FIFO,
1031 MLX4_NET_TRANS_Q_LIFO,
1032};
1033
1034struct mlx4_net_trans_rule {
1035 struct list_head list;
1036 enum mlx4_net_trans_hw_rule_queue queue_mode;
1037 bool exclusive;
1038 bool allow_loopback;
1039 enum mlx4_net_trans_promisc_mode promisc_mode;
1040 u8 port;
1041 u16 priority;
1042 u32 qpn;
1043};
1044
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001045struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001046 __be16 prio;
1047 u8 type;
1048 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001049 u8 rsvd1;
1050 u8 funcid;
1051 u8 vep;
1052 u8 port;
1053 __be32 qpn;
1054 __be32 rsvd2;
1055};
1056
1057struct mlx4_net_trans_rule_hw_ib {
1058 u8 size;
1059 u8 rsvd1;
1060 __be16 id;
1061 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001062 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001063 __be32 qpn_mask;
1064 u8 dst_gid[16];
1065 u8 dst_gid_msk[16];
1066} __packed;
1067
1068struct mlx4_net_trans_rule_hw_eth {
1069 u8 size;
1070 u8 rsvd;
1071 __be16 id;
1072 u8 rsvd1[6];
1073 u8 dst_mac[6];
1074 u16 rsvd2;
1075 u8 dst_mac_msk[6];
1076 u16 rsvd3;
1077 u8 src_mac[6];
1078 u16 rsvd4;
1079 u8 src_mac_msk[6];
1080 u8 rsvd5;
1081 u8 ether_type_enable;
1082 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001083 __be16 vlan_tag_msk;
1084 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001085} __packed;
1086
1087struct mlx4_net_trans_rule_hw_tcp_udp {
1088 u8 size;
1089 u8 rsvd;
1090 __be16 id;
1091 __be16 rsvd1[3];
1092 __be16 dst_port;
1093 __be16 rsvd2;
1094 __be16 dst_port_msk;
1095 __be16 rsvd3;
1096 __be16 src_port;
1097 __be16 rsvd4;
1098 __be16 src_port_msk;
1099} __packed;
1100
1101struct mlx4_net_trans_rule_hw_ipv4 {
1102 u8 size;
1103 u8 rsvd;
1104 __be16 id;
1105 __be32 rsvd1;
1106 __be32 dst_ip;
1107 __be32 dst_ip_msk;
1108 __be32 src_ip;
1109 __be32 src_ip_msk;
1110} __packed;
1111
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001112struct mlx4_net_trans_rule_hw_vxlan {
1113 u8 size;
1114 u8 rsvd;
1115 __be16 id;
1116 __be32 rsvd1;
1117 __be32 vni;
1118 __be32 vni_mask;
1119} __packed;
1120
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001121struct _rule_hw {
1122 union {
1123 struct {
1124 u8 size;
1125 u8 rsvd;
1126 __be16 id;
1127 };
1128 struct mlx4_net_trans_rule_hw_eth eth;
1129 struct mlx4_net_trans_rule_hw_ib ib;
1130 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1131 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001132 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001133 };
1134};
1135
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001136enum {
1137 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1138 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1139 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1140 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1141 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1142};
1143
1144
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001145int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1146 enum mlx4_net_trans_promisc_mode mode);
1147int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1148 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001149int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1150int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1151int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1152int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1153int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001154
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001155int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1156void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001157int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1158int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001159void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001160int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1161 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1162int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1163 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001164int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1165int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1166 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001167int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001168int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001169int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001170int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001171void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001172
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001173int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1174 int npages, u64 iova, u32 *lkey, u32 *rkey);
1175int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1176 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1177int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1178void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1179 u32 *lkey, u32 *rkey);
1180int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1181int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001182int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001183int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1184 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001185void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001186
Amir Vadai35f6f452014-06-29 11:54:55 +03001187int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1188
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001189int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001190int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1191int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1192
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001193int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1194void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1195
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001196int mlx4_flow_attach(struct mlx4_dev *dev,
1197 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1198int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001199int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1200 enum mlx4_net_trans_promisc_mode flow_type);
1201int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1202 enum mlx4_net_trans_rule_id id);
1203int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001204
Or Gerlitzb95089d2014-08-27 16:47:48 +03001205int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1206 int port, int qpn, u16 prio, u64 *reg_id);
1207
Jack Morgenstein54679e12012-08-03 08:40:43 +00001208void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1209 int i, int val);
1210
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001211int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1212
Jack Morgenstein993c4012012-08-03 08:40:48 +00001213int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1214int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1215int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1216int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1217int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1218enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1219int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1220
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001221void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1222__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001223
1224int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1225 int *slave_id);
1226int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1227 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001228
Matan Barak4de65802013-11-07 15:25:14 +02001229int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1230 u32 max_range_qpn);
1231
Amir Vadaiec693d42013-04-23 06:06:49 +00001232cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1233
Matan Barakf74462a2014-03-19 18:11:51 +02001234struct mlx4_active_ports {
1235 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1236};
1237/* Returns a bitmap of the physical ports which are assigned to slave */
1238struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1239
1240/* Returns the physical port that represents the virtual port of the slave, */
1241/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1242/* mapping is returned. */
1243int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1244
1245struct mlx4_slaves_pport {
1246 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1247};
1248/* Returns a bitmap of all slaves that are assigned to port. */
1249struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1250 int port);
1251
1252/* Returns a bitmap of all slaves that are assigned exactly to all the */
1253/* the ports that are set in crit_ports. */
1254struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1255 struct mlx4_dev *dev,
1256 const struct mlx4_active_ports *crit_ports);
1257
1258/* Returns the slave's virtual port that represents the physical port. */
1259int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1260
Matan Barak449fc482014-03-19 18:11:52 +02001261int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001262
1263int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001264int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001265int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1266int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1267 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001268int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1269 struct mlx4_mpt_entry ***mpt_entry);
1270int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1271 struct mlx4_mpt_entry **mpt_entry);
1272int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1273 u32 pdn);
1274int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1275 struct mlx4_mpt_entry *mpt_entry,
1276 u32 access);
1277void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1278 struct mlx4_mpt_entry **mpt_entry);
1279void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1280int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1281 u64 iova, u64 size, int npages,
1282 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001283
1284/* Returns true if running in low memory profile (kdump kernel) */
1285static inline bool mlx4_low_memory_profile(void)
1286{
Amir Vadai48ea5262014-08-25 16:06:53 +03001287 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001288}
1289
Roland Dreier225c7b12007-05-08 18:00:38 -07001290#endif /* MLX4_DEVICE_H */