blob: 74e194d66bba8d3146760653c21d81d3d1a5f57c [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Chon Ming Leeef9348c2014-04-09 13:28:18 +030067/*
68 * CHV supports eDP 1.4 that have more link rates.
69 * Below only provides the fixed rate but exclude variable rate.
70 */
71static const struct dp_link_dpll chv_dpll[] = {
72 /*
73 * CHV requires to program fractional division for m2.
74 * m2 is stored in fixed point format using formula below
75 * (m2_int << 22) | m2_fraction
76 */
77 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
78 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
79 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
80 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
81 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
83};
84
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070085/**
86 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
87 * @intel_dp: DP struct
88 *
89 * If a CPU or PCH DP output is attached to an eDP panel, this function
90 * will return true, and false otherwise.
91 */
92static bool is_edp(struct intel_dp *intel_dp)
93{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
95
96 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070097}
98
Imre Deak68b4d822013-05-08 13:14:06 +030099static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100{
Imre Deak68b4d822013-05-08 13:14:06 +0300101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
102
103 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104}
105
Chris Wilsondf0e9242010-09-09 16:20:55 +0100106static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
107{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200108 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100109}
110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200112static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100113static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114
115static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700118 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700119 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120
121 switch (max_link_bw) {
122 case DP_LINK_BW_1_62:
123 case DP_LINK_BW_2_7:
124 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300125 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300126 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
127 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700128 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
129 max_link_bw = DP_LINK_BW_5_4;
130 else
131 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300132 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300134 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
135 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136 max_link_bw = DP_LINK_BW_1_62;
137 break;
138 }
139 return max_link_bw;
140}
141
Paulo Zanonieeb63242014-05-06 14:56:50 +0300142static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
143{
144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
145 struct drm_device *dev = intel_dig_port->base.base.dev;
146 u8 source_max, sink_max;
147
148 source_max = 4;
149 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
150 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
151 source_max = 2;
152
153 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
154
155 return min(source_max, sink_max);
156}
157
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400158/*
159 * The units on the numbers in the next two are... bizarre. Examples will
160 * make it clearer; this one parallels an example in the eDP spec.
161 *
162 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
163 *
164 * 270000 * 1 * 8 / 10 == 216000
165 *
166 * The actual data capacity of that configuration is 2.16Gbit/s, so the
167 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
168 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
169 * 119000. At 18bpp that's 2142000 kilobits per second.
170 *
171 * Thus the strange-looking division by 10 in intel_dp_link_required, to
172 * get the result in decakilobits instead of kilobits.
173 */
174
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175static int
Keith Packardc8982612012-01-25 08:16:25 -0800176intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400178 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179}
180
181static int
Dave Airliefe27d532010-06-30 11:46:17 +1000182intel_dp_max_data_rate(int max_link_clock, int max_lanes)
183{
184 return (max_link_clock * max_lanes * 8) / 10;
185}
186
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000187static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188intel_dp_mode_valid(struct drm_connector *connector,
189 struct drm_display_mode *mode)
190{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100191 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300192 struct intel_connector *intel_connector = to_intel_connector(connector);
193 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100194 int target_clock = mode->clock;
195 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 if (is_edp(intel_dp) && fixed_mode) {
198 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100199 return MODE_PANEL;
200
Jani Nikuladd06f902012-10-19 14:51:50 +0300201 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100202 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200203
204 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100205 }
206
Daniel Vetter36008362013-03-27 00:44:59 +0100207 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300208 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100209
210 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
211 mode_rate = intel_dp_link_required(target_clock, 18);
212
213 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200214 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
216 if (mode->clock < 10000)
217 return MODE_CLOCK_LOW;
218
Daniel Vetter0af78a22012-05-23 11:30:55 +0200219 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
220 return MODE_H_ILLEGAL;
221
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530255 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
256 if (IS_VALLEYVIEW(dev))
257 return 200;
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259 clkcfg = I915_READ(CLKCFG);
260 switch (clkcfg & CLKCFG_FSB_MASK) {
261 case CLKCFG_FSB_400:
262 return 100;
263 case CLKCFG_FSB_533:
264 return 133;
265 case CLKCFG_FSB_667:
266 return 166;
267 case CLKCFG_FSB_800:
268 return 200;
269 case CLKCFG_FSB_1067:
270 return 266;
271 case CLKCFG_FSB_1333:
272 return 333;
273 /* these two are just a guess; one of them might be right */
274 case CLKCFG_FSB_1600:
275 case CLKCFG_FSB_1600_ALT:
276 return 400;
277 default:
278 return 133;
279 }
280}
281
Jani Nikulabf13e812013-09-06 07:40:05 +0300282static void
283intel_dp_init_panel_power_sequencer(struct drm_device *dev,
284 struct intel_dp *intel_dp,
285 struct edp_power_seq *out);
286static void
287intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
288 struct intel_dp *intel_dp,
289 struct edp_power_seq *out);
290
291static enum pipe
292vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum port port = intel_dig_port->port;
299 enum pipe pipe;
300
301 /* modeset should have pipe */
302 if (crtc)
303 return to_intel_crtc(crtc)->pipe;
304
305 /* init time, try to find a pipe with this port selected */
306 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
307 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
308 PANEL_PORT_SELECT_MASK;
309 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
310 return pipe;
311 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Daniel Vetter4be73782014-01-17 14:39:48 +0100339static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700340{
Paulo Zanoni30add222012-10-26 19:05:45 -0200341 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700342 struct drm_i915_private *dev_priv = dev->dev_private;
343
Jani Nikulabf13e812013-09-06 07:40:05 +0300344 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700345}
346
Daniel Vetter4be73782014-01-17 14:39:48 +0100347static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700348{
Paulo Zanoni30add222012-10-26 19:05:45 -0200349 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700350 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
352 struct intel_encoder *intel_encoder = &intel_dig_port->base;
353 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700354
Imre Deakbb4932c2014-04-14 20:24:33 +0300355 power_domain = intel_display_port_power_domain(intel_encoder);
356 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300357 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700358}
359
Keith Packard9b984da2011-09-19 13:54:47 -0700360static void
361intel_dp_check_edp(struct intel_dp *intel_dp)
362{
Paulo Zanoni30add222012-10-26 19:05:45 -0200363 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700364 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700365
Keith Packard9b984da2011-09-19 13:54:47 -0700366 if (!is_edp(intel_dp))
367 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700368
Daniel Vetter4be73782014-01-17 14:39:48 +0100369 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700370 WARN(1, "eDP powered off while attempting aux channel communication.\n");
371 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 I915_READ(_pp_stat_reg(intel_dp)),
373 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700374 }
375}
376
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100377static uint32_t
378intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
379{
380 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
381 struct drm_device *dev = intel_dig_port->base.base.dev;
382 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300383 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100384 uint32_t status;
385 bool done;
386
Daniel Vetteref04f002012-12-01 21:03:59 +0100387#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100388 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300389 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300390 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100391 else
392 done = wait_for_atomic(C, 10) == 0;
393 if (!done)
394 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
395 has_aux_irq);
396#undef C
397
398 return status;
399}
400
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
402{
403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
404 struct drm_device *dev = intel_dig_port->base.base.dev;
405
406 /*
407 * The clock divider is based off the hrawclk, and would like to run at
408 * 2MHz. So, take the hrawclk value and divide by 2 and use that
409 */
410 return index ? 0 : intel_hrawclk(dev) / 2;
411}
412
413static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
416 struct drm_device *dev = intel_dig_port->base.base.dev;
417
418 if (index)
419 return 0;
420
421 if (intel_dig_port->port == PORT_A) {
422 if (IS_GEN6(dev) || IS_GEN7(dev))
423 return 200; /* SNB & IVB eDP input clock at 400Mhz */
424 else
425 return 225; /* eDP input clock at 450Mhz */
426 } else {
427 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
428 }
429}
430
431static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300432{
433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
434 struct drm_device *dev = intel_dig_port->base.base.dev;
435 struct drm_i915_private *dev_priv = dev->dev_private;
436
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000437 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100438 if (index)
439 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000440 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300441 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
442 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100443 switch (index) {
444 case 0: return 63;
445 case 1: return 72;
446 default: return 0;
447 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000448 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100449 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300450 }
451}
452
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000453static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
454{
455 return index ? 0 : 100;
456}
457
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000458static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
459 bool has_aux_irq,
460 int send_bytes,
461 uint32_t aux_clock_divider)
462{
463 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
464 struct drm_device *dev = intel_dig_port->base.base.dev;
465 uint32_t precharge, timeout;
466
467 if (IS_GEN6(dev))
468 precharge = 3;
469 else
470 precharge = 5;
471
472 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
473 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
474 else
475 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
476
477 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000478 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000479 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000481 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000482 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000483 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
484 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000485 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000486}
487
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100489intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 uint8_t *send, int send_bytes,
491 uint8_t *recv, int recv_size)
492{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
494 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300496 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100498 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100499 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000501 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100502 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200503 bool vdd;
504
505 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100506
507 /* dp aux is extremely sensitive to irq latency, hence request the
508 * lowest possible wakeup latency and so prevent the cpu from going into
509 * deep sleep states.
510 */
511 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800514
Paulo Zanonic67a4702013-08-19 13:18:09 -0300515 intel_aux_display_runtime_get(dev_priv);
516
Jesse Barnes11bee432011-08-01 15:02:20 -0700517 /* Try to wait for any previous AUX channel activity */
518 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100519 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700520 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
521 break;
522 msleep(1);
523 }
524
525 if (try == 3) {
526 WARN(1, "dp_aux_ch not started status 0x%08x\n",
527 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100528 ret = -EBUSY;
529 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 }
531
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300532 /* Only 5 data registers! */
533 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
534 ret = -E2BIG;
535 goto out;
536 }
537
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000538 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000539 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
540 has_aux_irq,
541 send_bytes,
542 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000543
Chris Wilsonbc866252013-07-21 16:00:03 +0100544 /* Must try at least 3 times according to DP spec */
545 for (try = 0; try < 5; try++) {
546 /* Load the send data into the aux channel data registers */
547 for (i = 0; i < send_bytes; i += 4)
548 I915_WRITE(ch_data + i,
549 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400550
Chris Wilsonbc866252013-07-21 16:00:03 +0100551 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000552 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553
Chris Wilsonbc866252013-07-21 16:00:03 +0100554 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400555
Chris Wilsonbc866252013-07-21 16:00:03 +0100556 /* Clear done status and any errors */
557 I915_WRITE(ch_ctl,
558 status |
559 DP_AUX_CH_CTL_DONE |
560 DP_AUX_CH_CTL_TIME_OUT_ERROR |
561 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400562
Chris Wilsonbc866252013-07-21 16:00:03 +0100563 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
564 DP_AUX_CH_CTL_RECEIVE_ERROR))
565 continue;
566 if (status & DP_AUX_CH_CTL_DONE)
567 break;
568 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100569 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 break;
571 }
572
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700574 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 ret = -EBUSY;
576 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 }
578
579 /* Check for timeout or receive error.
580 * Timeouts occur when the sink is not connected
581 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700582 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700583 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100584 ret = -EIO;
585 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700586 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700587
588 /* Timeouts occur when the device isn't connected, so they're
589 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700590 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800591 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100592 ret = -ETIMEDOUT;
593 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 }
595
596 /* Unload any bytes sent back from the other side */
597 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
598 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 if (recv_bytes > recv_size)
600 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400601
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 for (i = 0; i < recv_bytes; i += 4)
603 unpack_aux(I915_READ(ch_data + i),
604 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700605
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100606 ret = recv_bytes;
607out:
608 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300609 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100610
Jani Nikula884f19e2014-03-14 16:51:14 +0200611 if (vdd)
612 edp_panel_vdd_off(intel_dp, false);
613
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100614 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615}
616
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300617#define BARE_ADDRESS_SIZE 3
618#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200619static ssize_t
620intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200622 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
623 uint8_t txbuf[20], rxbuf[20];
624 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Jani Nikula9d1a1032014-03-14 16:51:15 +0200627 txbuf[0] = msg->request << 4;
628 txbuf[1] = msg->address >> 8;
629 txbuf[2] = msg->address & 0xff;
630 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300631
Jani Nikula9d1a1032014-03-14 16:51:15 +0200632 switch (msg->request & ~DP_AUX_I2C_MOT) {
633 case DP_AUX_NATIVE_WRITE:
634 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300635 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200636 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200637
Jani Nikula9d1a1032014-03-14 16:51:15 +0200638 if (WARN_ON(txsize > 20))
639 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640
Jani Nikula9d1a1032014-03-14 16:51:15 +0200641 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Jani Nikula9d1a1032014-03-14 16:51:15 +0200643 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
644 if (ret > 0) {
645 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700646
Jani Nikula9d1a1032014-03-14 16:51:15 +0200647 /* Return payload size. */
648 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200650 break;
651
652 case DP_AUX_NATIVE_READ:
653 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 rxsize = msg->size + 1;
656
657 if (WARN_ON(rxsize > 20))
658 return -E2BIG;
659
660 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
661 if (ret > 0) {
662 msg->reply = rxbuf[0] >> 4;
663 /*
664 * Assume happy day, and copy the data. The caller is
665 * expected to check msg->reply before touching it.
666 *
667 * Return payload size.
668 */
669 ret--;
670 memcpy(msg->buffer, rxbuf + 1, ret);
671 }
672 break;
673
674 default:
675 ret = -EINVAL;
676 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200678
Jani Nikula9d1a1032014-03-14 16:51:15 +0200679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
Jani Nikula9d1a1032014-03-14 16:51:15 +0200682static void
683intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700684{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200685 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200686 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
687 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200688 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000689 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690
Jani Nikula33ad6622014-03-14 16:51:16 +0200691 switch (port) {
692 case PORT_A:
693 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200694 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000695 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200696 case PORT_B:
697 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200698 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200699 break;
700 case PORT_C:
701 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200702 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200703 break;
704 case PORT_D:
705 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200706 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000707 break;
708 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200709 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 }
711
Jani Nikula33ad6622014-03-14 16:51:16 +0200712 if (!HAS_DDI(dev))
713 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000714
Jani Nikula0b998362014-03-14 16:51:17 +0200715 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 intel_dp->aux.dev = dev->dev;
717 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000718
Jani Nikula0b998362014-03-14 16:51:17 +0200719 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
720 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000722 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200723 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000724 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200725 name, ret);
726 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000727 }
David Flynn8316f332010-12-08 16:10:21 +0000728
Jani Nikula0b998362014-03-14 16:51:17 +0200729 ret = sysfs_create_link(&connector->base.kdev->kobj,
730 &intel_dp->aux.ddc.dev.kobj,
731 intel_dp->aux.ddc.dev.kobj.name);
732 if (ret < 0) {
733 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000734 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 }
736}
737
Imre Deak80f65de2014-02-11 17:12:49 +0200738static void
739intel_dp_connector_unregister(struct intel_connector *intel_connector)
740{
741 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
742
743 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200744 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200745 intel_connector_unregister(intel_connector);
746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
749intel_dp_set_clock(struct intel_encoder *encoder,
750 struct intel_crtc_config *pipe_config, int link_bw)
751{
752 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800753 const struct dp_link_dpll *divisor = NULL;
754 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200755
756 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = gen4_dpll;
758 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_HASWELL(dev)) {
760 /* Haswell has special-purpose DP DDI clocks. */
761 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800762 divisor = pch_dpll;
763 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300764 } else if (IS_CHERRYVIEW(dev)) {
765 divisor = chv_dpll;
766 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800768 divisor = vlv_dpll;
769 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200770 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800771
772 if (divisor && count) {
773 for (i = 0; i < count; i++) {
774 if (link_bw == divisor[i].link_bw) {
775 pipe_config->dpll = divisor[i].dpll;
776 pipe_config->clock_set = true;
777 break;
778 }
779 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200780 }
781}
782
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530783static void
784intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
785{
786 struct drm_device *dev = crtc->base.dev;
787 struct drm_i915_private *dev_priv = dev->dev_private;
788 enum transcoder transcoder = crtc->config.cpu_transcoder;
789
790 I915_WRITE(PIPE_DATA_M2(transcoder),
791 TU_SIZE(m_n->tu) | m_n->gmch_m);
792 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
793 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
794 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
795}
796
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200797bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798intel_dp_compute_config(struct intel_encoder *encoder,
799 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100804 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300805 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300807 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300809 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300810 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700811 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300812 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700813 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200814 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700815 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200816 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817
Imre Deakbc7d38a2013-05-16 14:40:36 +0300818 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100819 pipe_config->has_pch_encoder = true;
820
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200821 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200822 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823
Jani Nikuladd06f902012-10-19 14:51:50 +0300824 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
825 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
826 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700827 if (!HAS_PCH_SPLIT(dev))
828 intel_gmch_panel_fitting(intel_crtc, pipe_config,
829 intel_connector->panel.fitting_mode);
830 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700831 intel_pch_panel_fitting(intel_crtc, pipe_config,
832 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100833 }
834
Daniel Vettercb1793c2012-06-04 18:39:21 +0200835 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200836 return false;
837
Daniel Vetter083f9562012-04-20 20:23:49 +0200838 DRM_DEBUG_KMS("DP link computation with max lane count %i "
839 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100840 max_lane_count, bws[max_clock],
841 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200842
Daniel Vetter36008362013-03-27 00:44:59 +0100843 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
844 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200845 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300846 if (is_edp(intel_dp)) {
847 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
848 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
849 dev_priv->vbt.edp_bpp);
850 bpp = dev_priv->vbt.edp_bpp;
851 }
852
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300853 if (IS_BROADWELL(dev)) {
854 /* Yes, it's an ugly hack. */
855 min_lane_count = max_lane_count;
856 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
857 min_lane_count);
858 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300859 min_lane_count = min(dev_priv->vbt.edp_lanes,
860 max_lane_count);
861 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
862 min_lane_count);
863 }
864
865 if (dev_priv->vbt.edp_rate) {
866 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
867 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
868 bws[min_clock]);
869 }
Imre Deak79842112013-07-18 17:44:13 +0300870 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200871
Daniel Vetter36008362013-03-27 00:44:59 +0100872 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100873 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
874 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200875
Jani Nikula56071a22014-05-06 14:56:52 +0300876 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
877 for (clock = min_clock; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100878 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
879 link_avail = intel_dp_max_data_rate(link_clock,
880 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 if (mode_rate <= link_avail) {
883 goto found;
884 }
885 }
886 }
887 }
888
889 return false;
890
891found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200892 if (intel_dp->color_range_auto) {
893 /*
894 * See:
895 * CEA-861-E - 5.1 Default Encoding Parameters
896 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
897 */
Thierry Reding18316c82012-12-20 15:41:44 +0100898 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200899 intel_dp->color_range = DP_COLOR_RANGE_16_235;
900 else
901 intel_dp->color_range = 0;
902 }
903
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200904 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100905 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200906
Daniel Vetter36008362013-03-27 00:44:59 +0100907 intel_dp->link_bw = bws[clock];
908 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200909 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200911
Daniel Vetter36008362013-03-27 00:44:59 +0100912 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
913 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200914 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100915 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
916 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200918 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100919 adjusted_mode->crtc_clock,
920 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200921 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530923 if (intel_connector->panel.downclock_mode != NULL &&
924 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
925 intel_link_compute_m_n(bpp, lane_count,
926 intel_connector->panel.downclock_mode->clock,
927 pipe_config->port_clock,
928 &pipe_config->dp_m2_n2);
929 }
930
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200931 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
932
Daniel Vetter36008362013-03-27 00:44:59 +0100933 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934}
935
Daniel Vetter7c62a162013-06-01 17:16:20 +0200936static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100937{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200938 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
939 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
940 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100941 struct drm_i915_private *dev_priv = dev->dev_private;
942 u32 dpa_ctl;
943
Daniel Vetterff9a6752013-06-01 17:16:21 +0200944 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100945 dpa_ctl = I915_READ(DP_A);
946 dpa_ctl &= ~DP_PLL_FREQ_MASK;
947
Daniel Vetterff9a6752013-06-01 17:16:21 +0200948 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100949 /* For a long time we've carried around a ILK-DevA w/a for the
950 * 160MHz clock. If we're really unlucky, it's still required.
951 */
952 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100953 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200954 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100955 } else {
956 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200957 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100958 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100959
Daniel Vetterea9b6002012-11-29 15:59:31 +0100960 I915_WRITE(DP_A, dpa_ctl);
961
962 POSTING_READ(DP_A);
963 udelay(500);
964}
965
Daniel Vetter8ac33ed2014-04-24 23:54:54 +0200966static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200968 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200970 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300971 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200972 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
973 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Keith Packard417e8222011-11-01 19:54:11 -0700975 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800976 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700977 *
978 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800979 * SNB CPU
980 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700981 * CPT PCH
982 *
983 * IBX PCH and CPU are the same for almost everything,
984 * except that the CPU DP PLL is configured in this
985 * register
986 *
987 * CPT PCH is quite different, having many bits moved
988 * to the TRANS_DP_CTL register instead. That
989 * configuration happens (oddly) in ironlake_pch_enable
990 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400991
Keith Packard417e8222011-11-01 19:54:11 -0700992 /* Preserve the BIOS-computed detected bit. This is
993 * supposed to be read-only.
994 */
995 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996
Keith Packard417e8222011-11-01 19:54:11 -0700997 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700998 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200999 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001000
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001001 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001002 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001003 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001004 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001005 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001006 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001007
Keith Packard417e8222011-11-01 19:54:11 -07001008 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001009
Imre Deakbc7d38a2013-05-16 14:40:36 +03001010 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001011 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1012 intel_dp->DP |= DP_SYNC_HS_HIGH;
1013 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1014 intel_dp->DP |= DP_SYNC_VS_HIGH;
1015 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1016
Jani Nikula6aba5b62013-10-04 15:08:10 +03001017 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001018 intel_dp->DP |= DP_ENHANCED_FRAMING;
1019
Daniel Vetter7c62a162013-06-01 17:16:20 +02001020 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001021 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001022 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001023 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001024
1025 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1026 intel_dp->DP |= DP_SYNC_HS_HIGH;
1027 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1028 intel_dp->DP |= DP_SYNC_VS_HIGH;
1029 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1030
Jani Nikula6aba5b62013-10-04 15:08:10 +03001031 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001032 intel_dp->DP |= DP_ENHANCED_FRAMING;
1033
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001034 if (!IS_CHERRYVIEW(dev)) {
1035 if (crtc->pipe == 1)
1036 intel_dp->DP |= DP_PIPEB_SELECT;
1037 } else {
1038 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1039 }
Keith Packard417e8222011-11-01 19:54:11 -07001040 } else {
1041 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001042 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043}
1044
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001045#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1046#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001047
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001048#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1049#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001050
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001051#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1052#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001053
Daniel Vetter4be73782014-01-17 14:39:48 +01001054static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001055 u32 mask,
1056 u32 value)
1057{
Paulo Zanoni30add222012-10-26 19:05:45 -02001058 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001059 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001060 u32 pp_stat_reg, pp_ctrl_reg;
1061
Jani Nikulabf13e812013-09-06 07:40:05 +03001062 pp_stat_reg = _pp_stat_reg(intel_dp);
1063 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001064
1065 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001066 mask, value,
1067 I915_READ(pp_stat_reg),
1068 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001069
Jesse Barnes453c5422013-03-28 09:55:41 -07001070 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001071 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001072 I915_READ(pp_stat_reg),
1073 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001074 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001075
1076 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001077}
1078
Daniel Vetter4be73782014-01-17 14:39:48 +01001079static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001080{
1081 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001082 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001083}
1084
Daniel Vetter4be73782014-01-17 14:39:48 +01001085static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001086{
Keith Packardbd943152011-09-18 23:09:52 -07001087 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001088 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001089}
Keith Packardbd943152011-09-18 23:09:52 -07001090
Daniel Vetter4be73782014-01-17 14:39:48 +01001091static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001092{
1093 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001094
1095 /* When we disable the VDD override bit last we have to do the manual
1096 * wait. */
1097 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1098 intel_dp->panel_power_cycle_delay);
1099
Daniel Vetter4be73782014-01-17 14:39:48 +01001100 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001101}
Keith Packardbd943152011-09-18 23:09:52 -07001102
Daniel Vetter4be73782014-01-17 14:39:48 +01001103static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001104{
1105 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1106 intel_dp->backlight_on_delay);
1107}
1108
Daniel Vetter4be73782014-01-17 14:39:48 +01001109static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001110{
1111 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1112 intel_dp->backlight_off_delay);
1113}
Keith Packard99ea7122011-11-01 19:57:50 -07001114
Keith Packard832dd3c2011-11-01 19:34:06 -07001115/* Read the current pp_control value, unlocking the register if it
1116 * is locked
1117 */
1118
Jesse Barnes453c5422013-03-28 09:55:41 -07001119static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001120{
Jesse Barnes453c5422013-03-28 09:55:41 -07001121 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001124
Jani Nikulabf13e812013-09-06 07:40:05 +03001125 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001126 control &= ~PANEL_UNLOCK_MASK;
1127 control |= PANEL_UNLOCK_REGS;
1128 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001129}
1130
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001131static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001132{
Paulo Zanoni30add222012-10-26 19:05:45 -02001133 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001134 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1135 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001136 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001137 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001138 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001139 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001140 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001141
Keith Packard97af61f572011-09-28 16:23:51 -07001142 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001143 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001144
1145 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001146
Daniel Vetter4be73782014-01-17 14:39:48 +01001147 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001148 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001149
Imre Deak4e6e1a52014-03-27 17:45:11 +02001150 power_domain = intel_display_port_power_domain(intel_encoder);
1151 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001152
Paulo Zanonib0665d52013-10-30 19:50:27 -02001153 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001154
Daniel Vetter4be73782014-01-17 14:39:48 +01001155 if (!edp_have_panel_power(intel_dp))
1156 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001157
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001159 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001160
Jani Nikulabf13e812013-09-06 07:40:05 +03001161 pp_stat_reg = _pp_stat_reg(intel_dp);
1162 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001163
1164 I915_WRITE(pp_ctrl_reg, pp);
1165 POSTING_READ(pp_ctrl_reg);
1166 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1167 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001168 /*
1169 * If the panel wasn't on, delay before accessing aux channel
1170 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001171 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001172 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001173 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001174 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001175
1176 return need_to_disable;
1177}
1178
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001179void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001180{
1181 if (is_edp(intel_dp)) {
1182 bool vdd = _edp_panel_vdd_on(intel_dp);
1183
1184 WARN(!vdd, "eDP VDD already requested on\n");
1185 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001186}
1187
Daniel Vetter4be73782014-01-17 14:39:48 +01001188static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001189{
Paulo Zanoni30add222012-10-26 19:05:45 -02001190 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001193 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001194
Rob Clark51fd3712013-11-19 12:10:12 -05001195 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001196
Daniel Vetter4be73782014-01-17 14:39:48 +01001197 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001198 struct intel_digital_port *intel_dig_port =
1199 dp_to_dig_port(intel_dp);
1200 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1201 enum intel_display_power_domain power_domain;
1202
Paulo Zanonib0665d52013-10-30 19:50:27 -02001203 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1204
Jesse Barnes453c5422013-03-28 09:55:41 -07001205 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001206 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001207
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001208 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1209 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001210
1211 I915_WRITE(pp_ctrl_reg, pp);
1212 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001213
Keith Packardbd943152011-09-18 23:09:52 -07001214 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001215 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1216 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001217
1218 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001219 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001220
Imre Deak4e6e1a52014-03-27 17:45:11 +02001221 power_domain = intel_display_port_power_domain(intel_encoder);
1222 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001223 }
1224}
1225
Daniel Vetter4be73782014-01-17 14:39:48 +01001226static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001227{
1228 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1229 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001230 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001231
Rob Clark51fd3712013-11-19 12:10:12 -05001232 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001233 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001234 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001235}
1236
Daniel Vetter4be73782014-01-17 14:39:48 +01001237static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001238{
Keith Packard97af61f572011-09-28 16:23:51 -07001239 if (!is_edp(intel_dp))
1240 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001241
Keith Packardbd943152011-09-18 23:09:52 -07001242 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001243
Keith Packardbd943152011-09-18 23:09:52 -07001244 intel_dp->want_panel_vdd = false;
1245
1246 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001247 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001248 } else {
1249 /*
1250 * Queue the timer to fire a long
1251 * time from now (relative to the power down delay)
1252 * to keep the panel power up across a sequence of operations
1253 */
1254 schedule_delayed_work(&intel_dp->panel_vdd_work,
1255 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1256 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001257}
1258
Daniel Vetter4be73782014-01-17 14:39:48 +01001259void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001260{
Paulo Zanoni30add222012-10-26 19:05:45 -02001261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001262 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001263 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001264 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001265
Keith Packard97af61f572011-09-28 16:23:51 -07001266 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001267 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001268
1269 DRM_DEBUG_KMS("Turn eDP power on\n");
1270
Daniel Vetter4be73782014-01-17 14:39:48 +01001271 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001272 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001273 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001274 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001275
Daniel Vetter4be73782014-01-17 14:39:48 +01001276 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001277
Jani Nikulabf13e812013-09-06 07:40:05 +03001278 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001279 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001280 if (IS_GEN5(dev)) {
1281 /* ILK workaround: disable reset around power sequence */
1282 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001283 I915_WRITE(pp_ctrl_reg, pp);
1284 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001285 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001286
Keith Packard1c0ae802011-09-19 13:59:29 -07001287 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001288 if (!IS_GEN5(dev))
1289 pp |= PANEL_POWER_RESET;
1290
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 I915_WRITE(pp_ctrl_reg, pp);
1292 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001293
Daniel Vetter4be73782014-01-17 14:39:48 +01001294 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001295 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001296
Keith Packard05ce1a42011-09-29 16:33:01 -07001297 if (IS_GEN5(dev)) {
1298 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001299 I915_WRITE(pp_ctrl_reg, pp);
1300 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001301 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001302}
1303
Daniel Vetter4be73782014-01-17 14:39:48 +01001304void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001305{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1307 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001308 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001309 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001310 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001311 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001312 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001313
Keith Packard97af61f572011-09-28 16:23:51 -07001314 if (!is_edp(intel_dp))
1315 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001316
Keith Packard99ea7122011-11-01 19:57:50 -07001317 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001320
Jani Nikula24f3e092014-03-17 16:43:36 +02001321 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1322
Jesse Barnes453c5422013-03-28 09:55:41 -07001323 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001324 /* We need to switch off panel power _and_ force vdd, for otherwise some
1325 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001326 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1327 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001328
Jani Nikulabf13e812013-09-06 07:40:05 +03001329 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001330
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001331 intel_dp->want_panel_vdd = false;
1332
Jesse Barnes453c5422013-03-28 09:55:41 -07001333 I915_WRITE(pp_ctrl_reg, pp);
1334 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001335
Paulo Zanonidce56b32013-12-19 14:29:40 -02001336 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001337 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001338
1339 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001340 power_domain = intel_display_port_power_domain(intel_encoder);
1341 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001342}
1343
Daniel Vetter4be73782014-01-17 14:39:48 +01001344void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001345{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001346 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1347 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001348 struct drm_i915_private *dev_priv = dev->dev_private;
1349 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001350 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001351
Keith Packardf01eca22011-09-28 16:48:10 -07001352 if (!is_edp(intel_dp))
1353 return;
1354
Zhao Yakui28c97732009-10-09 11:39:41 +08001355 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001356 /*
1357 * If we enable the backlight right away following a panel power
1358 * on, we may see slight flicker as the panel syncs with the eDP
1359 * link. So delay a bit to make sure the image is solid before
1360 * allowing it to appear.
1361 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001362 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001363 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001364 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001365
Jani Nikulabf13e812013-09-06 07:40:05 +03001366 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001367
1368 I915_WRITE(pp_ctrl_reg, pp);
1369 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001370
Jesse Barnes752aa882013-10-31 18:55:49 +02001371 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001372}
1373
Daniel Vetter4be73782014-01-17 14:39:48 +01001374void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001375{
Paulo Zanoni30add222012-10-26 19:05:45 -02001376 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001377 struct drm_i915_private *dev_priv = dev->dev_private;
1378 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001379 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001380
Keith Packardf01eca22011-09-28 16:48:10 -07001381 if (!is_edp(intel_dp))
1382 return;
1383
Jesse Barnes752aa882013-10-31 18:55:49 +02001384 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001385
Zhao Yakui28c97732009-10-09 11:39:41 +08001386 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001387 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001388 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001389
Jani Nikulabf13e812013-09-06 07:40:05 +03001390 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001391
1392 I915_WRITE(pp_ctrl_reg, pp);
1393 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001394 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001395}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001396
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001397static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001398{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001399 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1400 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1401 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001402 struct drm_i915_private *dev_priv = dev->dev_private;
1403 u32 dpa_ctl;
1404
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001405 assert_pipe_disabled(dev_priv,
1406 to_intel_crtc(crtc)->pipe);
1407
Jesse Barnesd240f202010-08-13 15:43:26 -07001408 DRM_DEBUG_KMS("\n");
1409 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001410 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1411 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1412
1413 /* We don't adjust intel_dp->DP while tearing down the link, to
1414 * facilitate link retraining (e.g. after hotplug). Hence clear all
1415 * enable bits here to ensure that we don't enable too much. */
1416 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1417 intel_dp->DP |= DP_PLL_ENABLE;
1418 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001419 POSTING_READ(DP_A);
1420 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001421}
1422
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001423static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001424{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1426 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1427 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001428 struct drm_i915_private *dev_priv = dev->dev_private;
1429 u32 dpa_ctl;
1430
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001431 assert_pipe_disabled(dev_priv,
1432 to_intel_crtc(crtc)->pipe);
1433
Jesse Barnesd240f202010-08-13 15:43:26 -07001434 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001435 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1436 "dp pll off, should be on\n");
1437 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1438
1439 /* We can't rely on the value tracked for the DP register in
1440 * intel_dp->DP because link_down must not change that (otherwise link
1441 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001442 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001443 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001444 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001445 udelay(200);
1446}
1447
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001448/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001449void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001450{
1451 int ret, i;
1452
1453 /* Should have a valid DPCD by this point */
1454 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1455 return;
1456
1457 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001458 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1459 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001460 if (ret != 1)
1461 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1462 } else {
1463 /*
1464 * When turning on, we need to retry for 1ms to give the sink
1465 * time to wake up.
1466 */
1467 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001468 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1469 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001470 if (ret == 1)
1471 break;
1472 msleep(1);
1473 }
1474 }
1475}
1476
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001477static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1478 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001479{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001480 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001481 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001482 struct drm_device *dev = encoder->base.dev;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001484 enum intel_display_power_domain power_domain;
1485 u32 tmp;
1486
1487 power_domain = intel_display_port_power_domain(encoder);
1488 if (!intel_display_power_enabled(dev_priv, power_domain))
1489 return false;
1490
1491 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001492
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001493 if (!(tmp & DP_PORT_EN))
1494 return false;
1495
Imre Deakbc7d38a2013-05-16 14:40:36 +03001496 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001497 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001498 } else if (IS_CHERRYVIEW(dev)) {
1499 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001500 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001501 *pipe = PORT_TO_PIPE(tmp);
1502 } else {
1503 u32 trans_sel;
1504 u32 trans_dp;
1505 int i;
1506
1507 switch (intel_dp->output_reg) {
1508 case PCH_DP_B:
1509 trans_sel = TRANS_DP_PORT_SEL_B;
1510 break;
1511 case PCH_DP_C:
1512 trans_sel = TRANS_DP_PORT_SEL_C;
1513 break;
1514 case PCH_DP_D:
1515 trans_sel = TRANS_DP_PORT_SEL_D;
1516 break;
1517 default:
1518 return true;
1519 }
1520
1521 for_each_pipe(i) {
1522 trans_dp = I915_READ(TRANS_DP_CTL(i));
1523 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1524 *pipe = i;
1525 return true;
1526 }
1527 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001528
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001529 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1530 intel_dp->output_reg);
1531 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001532
1533 return true;
1534}
1535
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001536static void intel_dp_get_config(struct intel_encoder *encoder,
1537 struct intel_crtc_config *pipe_config)
1538{
1539 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001540 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001541 struct drm_device *dev = encoder->base.dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 enum port port = dp_to_dig_port(intel_dp)->port;
1544 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001545 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001546
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001547 tmp = I915_READ(intel_dp->output_reg);
1548 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1549 pipe_config->has_audio = true;
1550
Xiong Zhang63000ef2013-06-28 12:59:06 +08001551 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001552 if (tmp & DP_SYNC_HS_HIGH)
1553 flags |= DRM_MODE_FLAG_PHSYNC;
1554 else
1555 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001556
Xiong Zhang63000ef2013-06-28 12:59:06 +08001557 if (tmp & DP_SYNC_VS_HIGH)
1558 flags |= DRM_MODE_FLAG_PVSYNC;
1559 else
1560 flags |= DRM_MODE_FLAG_NVSYNC;
1561 } else {
1562 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1563 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1564 flags |= DRM_MODE_FLAG_PHSYNC;
1565 else
1566 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001567
Xiong Zhang63000ef2013-06-28 12:59:06 +08001568 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1569 flags |= DRM_MODE_FLAG_PVSYNC;
1570 else
1571 flags |= DRM_MODE_FLAG_NVSYNC;
1572 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001573
1574 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001575
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001576 pipe_config->has_dp_encoder = true;
1577
1578 intel_dp_get_m_n(crtc, pipe_config);
1579
Ville Syrjälä18442d02013-09-13 16:00:08 +03001580 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001581 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1582 pipe_config->port_clock = 162000;
1583 else
1584 pipe_config->port_clock = 270000;
1585 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001586
1587 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1588 &pipe_config->dp_m_n);
1589
1590 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1591 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1592
Damien Lespiau241bfc32013-09-25 16:45:37 +01001593 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001594
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001595 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1596 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1597 /*
1598 * This is a big fat ugly hack.
1599 *
1600 * Some machines in UEFI boot mode provide us a VBT that has 18
1601 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1602 * unknown we fail to light up. Yet the same BIOS boots up with
1603 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1604 * max, not what it tells us to use.
1605 *
1606 * Note: This will still be broken if the eDP panel is not lit
1607 * up by the BIOS, and thus we can't get the mode at module
1608 * load.
1609 */
1610 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1611 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1612 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1613 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001614}
1615
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001616static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001617{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001618 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001619}
1620
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001621static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624
Ben Widawsky18b59922013-09-20 09:35:30 -07001625 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001626 return false;
1627
Ben Widawsky18b59922013-09-20 09:35:30 -07001628 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001629}
1630
1631static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1632 struct edp_vsc_psr *vsc_psr)
1633{
1634 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1635 struct drm_device *dev = dig_port->base.base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1638 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1639 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1640 uint32_t *data = (uint32_t *) vsc_psr;
1641 unsigned int i;
1642
1643 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1644 the video DIP being updated before program video DIP data buffer
1645 registers for DIP being updated. */
1646 I915_WRITE(ctl_reg, 0);
1647 POSTING_READ(ctl_reg);
1648
1649 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1650 if (i < sizeof(struct edp_vsc_psr))
1651 I915_WRITE(data_reg + i, *data++);
1652 else
1653 I915_WRITE(data_reg + i, 0);
1654 }
1655
1656 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1657 POSTING_READ(ctl_reg);
1658}
1659
1660static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1661{
1662 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 struct edp_vsc_psr psr_vsc;
1665
Rodrigo Vivi6118efe2014-05-23 13:45:51 -07001666 if (dev_priv->psr.setup_done)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001667 return;
1668
1669 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1670 memset(&psr_vsc, 0, sizeof(psr_vsc));
1671 psr_vsc.sdp_header.HB0 = 0;
1672 psr_vsc.sdp_header.HB1 = 0x7;
1673 psr_vsc.sdp_header.HB2 = 0x2;
1674 psr_vsc.sdp_header.HB3 = 0x8;
1675 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1676
1677 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001678 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001679 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001680
Rodrigo Vivi6118efe2014-05-23 13:45:51 -07001681 dev_priv->psr.setup_done = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001682}
1683
1684static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1685{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001686 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1687 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001688 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001689 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001690 int precharge = 0x3;
1691 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001692 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001693
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001694 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1695
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001696 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1697 only_standby = true;
1698
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001699 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001700 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001701 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1702 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001703 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001704 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1705 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706
1707 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001708 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1709 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1710 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001711 DP_AUX_CH_CTL_TIME_OUT_400us |
1712 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1713 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1714 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1715}
1716
1717static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1718{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001719 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1720 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 uint32_t max_sleep_time = 0x1f;
1723 uint32_t idle_frames = 1;
1724 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001725 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001726 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001727
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001728 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1729 only_standby = true;
1730
1731 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001732 val |= EDP_PSR_LINK_STANDBY;
1733 val |= EDP_PSR_TP2_TP3_TIME_0us;
1734 val |= EDP_PSR_TP1_TIME_0us;
1735 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001736 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001737 } else
1738 val |= EDP_PSR_LINK_DISABLE;
1739
Ben Widawsky18b59922013-09-20 09:35:30 -07001740 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001741 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001742 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1743 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1744 EDP_PSR_ENABLE);
1745}
1746
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001747static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1748{
1749 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1750 struct drm_device *dev = dig_port->base.base.dev;
1751 struct drm_i915_private *dev_priv = dev->dev_private;
1752 struct drm_crtc *crtc = dig_port->base.base.crtc;
1753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001754 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001755 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1756
Rodrigo Vivia031d702013-10-03 16:15:06 -03001757 dev_priv->psr.source_ok = false;
1758
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001759 if (!HAS_PSR(dev)) {
1760 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1761 return false;
1762 }
1763
1764 if (IS_HASWELL(dev) && (intel_encoder->type != INTEL_OUTPUT_EDP ||
1765 dig_port->port != PORT_A)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001766 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001767 return false;
1768 }
1769
Jani Nikulad330a952014-01-21 11:24:25 +02001770 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001771 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001772 return false;
1773 }
1774
Chris Wilsoncd234b02013-08-02 20:39:49 +01001775 crtc = dig_port->base.base.crtc;
1776 if (crtc == NULL) {
1777 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001778 return false;
1779 }
1780
1781 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001782 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001783 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001784 return false;
1785 }
1786
Matt Roperf4510a22014-04-01 15:22:40 -07001787 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001788 if (obj->tiling_mode != I915_TILING_X ||
1789 obj->fence_reg == I915_FENCE_REG_NONE) {
1790 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001791 return false;
1792 }
1793
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001794 /* Below limitations aren't valid for Broadwell */
1795 if (IS_BROADWELL(dev))
1796 goto out;
1797
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001798 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1799 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001800 return false;
1801 }
1802
1803 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1804 S3D_ENABLE) {
1805 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001806 return false;
1807 }
1808
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001809 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001810 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001811 return false;
1812 }
1813
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001814 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001815 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001816 return true;
1817}
1818
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001819static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001820{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001821 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1822 struct drm_device *dev = intel_dig_port->base.base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001824
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001825 if (intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001826 return;
1827
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001828 /* Enable PSR on the panel */
1829 intel_edp_psr_enable_sink(intel_dp);
1830
1831 /* Enable PSR on the host */
1832 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001833
1834 dev_priv->psr.enabled = true;
1835 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001836}
1837
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001838void intel_edp_psr_enable(struct intel_dp *intel_dp)
1839{
1840 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1841
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001842 if (!HAS_PSR(dev)) {
1843 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1844 return;
1845 }
1846
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001847 if (!is_edp_psr(intel_dp)) {
1848 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1849 return;
1850 }
1851
Rodrigo Vivi16487252014-06-12 10:16:39 -07001852 /* Setup PSR once */
1853 intel_edp_psr_setup(intel_dp);
1854
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001855 if (intel_edp_psr_match_conditions(intel_dp))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001856 intel_edp_psr_do_enable(intel_dp);
1857}
1858
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001859void intel_edp_psr_disable(struct intel_dp *intel_dp)
1860{
1861 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001864 if (!dev_priv->psr.enabled)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001865 return;
1866
Ben Widawsky18b59922013-09-20 09:35:30 -07001867 I915_WRITE(EDP_PSR_CTL(dev),
1868 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001869
1870 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001871 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001872 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1873 DRM_ERROR("Timed out waiting for PSR Idle State\n");
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001874
1875 dev_priv->psr.enabled = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001876}
1877
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001878void intel_edp_psr_update(struct drm_device *dev)
1879{
Rodrigo Vivi16487252014-06-12 10:16:39 -07001880 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001881
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001882 if (!HAS_PSR(dev))
1883 return;
1884
Rodrigo Vivi16487252014-06-12 10:16:39 -07001885 if (!dev_priv->psr.setup_done)
1886 return;
1887
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001888 intel_edp_psr_exit(dev, true);
1889}
1890
Daniel Vetterf02a3262014-06-16 19:51:21 +02001891static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001892{
1893 struct drm_i915_private *dev_priv =
1894 container_of(work, typeof(*dev_priv), psr.work.work);
1895 struct drm_device *dev = dev_priv->dev;
1896 struct intel_encoder *encoder;
1897 struct intel_dp *intel_dp = NULL;
1898
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001899 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1900 if (encoder->type == INTEL_OUTPUT_EDP) {
1901 intel_dp = enc_to_intel_dp(&encoder->base);
1902
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001903 if (!intel_edp_psr_match_conditions(intel_dp))
1904 intel_edp_psr_disable(intel_dp);
1905 else
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001906 intel_edp_psr_do_enable(intel_dp);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001907 }
1908}
1909
Daniel Vetterf02a3262014-06-16 19:51:21 +02001910static void intel_edp_psr_inactivate(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001911{
1912 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001913
Daniel Vetter77c70c52014-06-18 13:59:02 +02001914 dev_priv->psr.active = false;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001915
Daniel Vetter77c70c52014-06-18 13:59:02 +02001916 I915_WRITE(EDP_PSR_CTL(dev), I915_READ(EDP_PSR_CTL(dev))
1917 & ~EDP_PSR_ENABLE);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001918}
1919
1920void intel_edp_psr_exit(struct drm_device *dev, bool schedule_back)
1921{
1922 struct drm_i915_private *dev_priv = dev->dev_private;
1923
1924 if (!HAS_PSR(dev))
1925 return;
1926
1927 if (!dev_priv->psr.setup_done)
1928 return;
1929
1930 cancel_delayed_work_sync(&dev_priv->psr.work);
1931
1932 if (dev_priv->psr.active)
1933 intel_edp_psr_inactivate(dev);
1934
1935 if (schedule_back)
1936 schedule_delayed_work(&dev_priv->psr.work,
1937 msecs_to_jiffies(100));
1938}
1939
1940void intel_edp_psr_init(struct drm_device *dev)
1941{
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943
1944 if (!HAS_PSR(dev))
1945 return;
1946
1947 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
1948}
1949
Daniel Vettere8cb4552012-07-01 13:05:48 +02001950static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001951{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001952 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001953 enum port port = dp_to_dig_port(intel_dp)->port;
1954 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001955
1956 /* Make sure the panel is off before trying to change the mode. But also
1957 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001958 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001959 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001960 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001961 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001962
1963 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001964 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001965 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001966}
1967
Ville Syrjälä49277c32014-03-31 18:21:26 +03001968static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001969{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001970 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001971 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001972
Ville Syrjälä49277c32014-03-31 18:21:26 +03001973 if (port != PORT_A)
1974 return;
1975
1976 intel_dp_link_down(intel_dp);
1977 ironlake_edp_pll_off(intel_dp);
1978}
1979
1980static void vlv_post_disable_dp(struct intel_encoder *encoder)
1981{
1982 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1983
1984 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001985}
1986
Ville Syrjälä580d3812014-04-09 13:29:00 +03001987static void chv_post_disable_dp(struct intel_encoder *encoder)
1988{
1989 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1990 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1991 struct drm_device *dev = encoder->base.dev;
1992 struct drm_i915_private *dev_priv = dev->dev_private;
1993 struct intel_crtc *intel_crtc =
1994 to_intel_crtc(encoder->base.crtc);
1995 enum dpio_channel ch = vlv_dport_to_channel(dport);
1996 enum pipe pipe = intel_crtc->pipe;
1997 u32 val;
1998
1999 intel_dp_link_down(intel_dp);
2000
2001 mutex_lock(&dev_priv->dpio_lock);
2002
2003 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002004 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002005 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002006 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002007
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002008 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2009 val |= CHV_PCS_REQ_SOFTRESET_EN;
2010 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2011
2012 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002013 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002014 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2015
2016 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2017 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2018 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002019
2020 mutex_unlock(&dev_priv->dpio_lock);
2021}
2022
Daniel Vettere8cb4552012-07-01 13:05:48 +02002023static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002024{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002025 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2026 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002027 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002028 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002029
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002030 if (WARN_ON(dp_reg & DP_PORT_EN))
2031 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002032
Jani Nikula24f3e092014-03-17 16:43:36 +02002033 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2035 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002036 intel_edp_panel_on(intel_dp);
2037 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002039 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002040}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002041
Jani Nikulaecff4f32013-09-06 07:38:29 +03002042static void g4x_enable_dp(struct intel_encoder *encoder)
2043{
Jani Nikula828f5c62013-09-05 16:44:45 +03002044 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2045
Jani Nikulaecff4f32013-09-06 07:38:29 +03002046 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002047 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002048}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002049
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002050static void vlv_enable_dp(struct intel_encoder *encoder)
2051{
Jani Nikula828f5c62013-09-05 16:44:45 +03002052 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2053
Daniel Vetter4be73782014-01-17 14:39:48 +01002054 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002055}
2056
Jani Nikulaecff4f32013-09-06 07:38:29 +03002057static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002058{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002059 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002060 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002061
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002062 intel_dp_prepare(encoder);
2063
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002064 /* Only ilk+ has port A */
2065 if (dport->port == PORT_A) {
2066 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002067 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002068 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002069}
2070
2071static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2072{
2073 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2074 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002075 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002076 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002077 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002078 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002079 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002080 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002081 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002082
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002083 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002084
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002085 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002086 val = 0;
2087 if (pipe)
2088 val |= (1<<21);
2089 else
2090 val &= ~(1<<21);
2091 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002092 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2093 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2094 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002095
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002096 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002097
Imre Deak2cac6132014-01-30 16:50:42 +02002098 if (is_edp(intel_dp)) {
2099 /* init power sequencer on this pipe and port */
2100 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2101 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2102 &power_seq);
2103 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002104
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002105 intel_enable_dp(encoder);
2106
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002107 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002108}
2109
Jani Nikulaecff4f32013-09-06 07:38:29 +03002110static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002111{
2112 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2113 struct drm_device *dev = encoder->base.dev;
2114 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002117 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002118 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002119
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002120 intel_dp_prepare(encoder);
2121
Jesse Barnes89b667f2013-04-18 14:51:36 -07002122 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002123 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002124 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002125 DPIO_PCS_TX_LANE2_RESET |
2126 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002127 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002128 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2129 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2130 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2131 DPIO_PCS_CLK_SOFT_RESET);
2132
2133 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002134 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2135 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2136 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002137 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138}
2139
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002140static void chv_pre_enable_dp(struct intel_encoder *encoder)
2141{
2142 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2143 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2144 struct drm_device *dev = encoder->base.dev;
2145 struct drm_i915_private *dev_priv = dev->dev_private;
2146 struct edp_power_seq power_seq;
2147 struct intel_crtc *intel_crtc =
2148 to_intel_crtc(encoder->base.crtc);
2149 enum dpio_channel ch = vlv_dport_to_channel(dport);
2150 int pipe = intel_crtc->pipe;
2151 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002152 u32 val;
2153
2154 mutex_lock(&dev_priv->dpio_lock);
2155
2156 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002157 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002158 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002159 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002160
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002161 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2162 val |= CHV_PCS_REQ_SOFTRESET_EN;
2163 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2164
2165 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002166 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002167 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2168
2169 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2170 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2171 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002172
2173 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002174 for (i = 0; i < 4; i++) {
2175 /* Set the latency optimal bit */
2176 data = (i == 1) ? 0x0 : 0x6;
2177 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2178 data << DPIO_FRC_LATENCY_SHFIT);
2179
2180 /* Set the upar bit */
2181 data = (i == 1) ? 0x0 : 0x1;
2182 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2183 data << DPIO_UPAR_SHIFT);
2184 }
2185
2186 /* Data lane stagger programming */
2187 /* FIXME: Fix up value only after power analysis */
2188
2189 mutex_unlock(&dev_priv->dpio_lock);
2190
2191 if (is_edp(intel_dp)) {
2192 /* init power sequencer on this pipe and port */
2193 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2194 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2195 &power_seq);
2196 }
2197
2198 intel_enable_dp(encoder);
2199
2200 vlv_wait_port_ready(dev_priv, dport);
2201}
2202
Ville Syrjälä9197c882014-04-09 13:29:05 +03002203static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2204{
2205 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2206 struct drm_device *dev = encoder->base.dev;
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct intel_crtc *intel_crtc =
2209 to_intel_crtc(encoder->base.crtc);
2210 enum dpio_channel ch = vlv_dport_to_channel(dport);
2211 enum pipe pipe = intel_crtc->pipe;
2212 u32 val;
2213
2214 mutex_lock(&dev_priv->dpio_lock);
2215
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002216 /* program left/right clock distribution */
2217 if (pipe != PIPE_B) {
2218 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2219 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2220 if (ch == DPIO_CH0)
2221 val |= CHV_BUFLEFTENA1_FORCE;
2222 if (ch == DPIO_CH1)
2223 val |= CHV_BUFRIGHTENA1_FORCE;
2224 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2225 } else {
2226 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2227 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2228 if (ch == DPIO_CH0)
2229 val |= CHV_BUFLEFTENA2_FORCE;
2230 if (ch == DPIO_CH1)
2231 val |= CHV_BUFRIGHTENA2_FORCE;
2232 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2233 }
2234
Ville Syrjälä9197c882014-04-09 13:29:05 +03002235 /* program clock channel usage */
2236 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2237 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2238 if (pipe != PIPE_B)
2239 val &= ~CHV_PCS_USEDCLKCHANNEL;
2240 else
2241 val |= CHV_PCS_USEDCLKCHANNEL;
2242 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2243
2244 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2245 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2246 if (pipe != PIPE_B)
2247 val &= ~CHV_PCS_USEDCLKCHANNEL;
2248 else
2249 val |= CHV_PCS_USEDCLKCHANNEL;
2250 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2251
2252 /*
2253 * This a a bit weird since generally CL
2254 * matches the pipe, but here we need to
2255 * pick the CL based on the port.
2256 */
2257 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2258 if (pipe != PIPE_B)
2259 val &= ~CHV_CMN_USEDCLKCHANNEL;
2260 else
2261 val |= CHV_CMN_USEDCLKCHANNEL;
2262 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2263
2264 mutex_unlock(&dev_priv->dpio_lock);
2265}
2266
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002267/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002268 * Native read with retry for link status and receiver capability reads for
2269 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002270 *
2271 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2272 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002273 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002274static ssize_t
2275intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2276 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002277{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002278 ssize_t ret;
2279 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002280
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002281 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002282 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2283 if (ret == size)
2284 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002285 msleep(1);
2286 }
2287
Jani Nikula9d1a1032014-03-14 16:51:15 +02002288 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002289}
2290
2291/*
2292 * Fetch AUX CH registers 0x202 - 0x207 which contain
2293 * link status information
2294 */
2295static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002296intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002297{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002298 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2299 DP_LANE0_1_STATUS,
2300 link_status,
2301 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002302}
2303
Paulo Zanoni11002442014-06-13 18:45:41 -03002304/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002305static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002306intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002307{
Paulo Zanoni30add222012-10-26 19:05:45 -02002308 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002309 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002310
Paulo Zanoni9576c272014-06-13 18:45:40 -03002311 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002312 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002313 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002314 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002315 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002316 return DP_TRAIN_VOLTAGE_SWING_1200;
2317 else
2318 return DP_TRAIN_VOLTAGE_SWING_800;
2319}
2320
2321static uint8_t
2322intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2323{
Paulo Zanoni30add222012-10-26 19:05:45 -02002324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002325 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002326
Paulo Zanoni9576c272014-06-13 18:45:40 -03002327 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002328 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2329 case DP_TRAIN_VOLTAGE_SWING_400:
2330 return DP_TRAIN_PRE_EMPHASIS_9_5;
2331 case DP_TRAIN_VOLTAGE_SWING_600:
2332 return DP_TRAIN_PRE_EMPHASIS_6;
2333 case DP_TRAIN_VOLTAGE_SWING_800:
2334 return DP_TRAIN_PRE_EMPHASIS_3_5;
2335 case DP_TRAIN_VOLTAGE_SWING_1200:
2336 default:
2337 return DP_TRAIN_PRE_EMPHASIS_0;
2338 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002339 } else if (IS_VALLEYVIEW(dev)) {
2340 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2341 case DP_TRAIN_VOLTAGE_SWING_400:
2342 return DP_TRAIN_PRE_EMPHASIS_9_5;
2343 case DP_TRAIN_VOLTAGE_SWING_600:
2344 return DP_TRAIN_PRE_EMPHASIS_6;
2345 case DP_TRAIN_VOLTAGE_SWING_800:
2346 return DP_TRAIN_PRE_EMPHASIS_3_5;
2347 case DP_TRAIN_VOLTAGE_SWING_1200:
2348 default:
2349 return DP_TRAIN_PRE_EMPHASIS_0;
2350 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002351 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002352 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2353 case DP_TRAIN_VOLTAGE_SWING_400:
2354 return DP_TRAIN_PRE_EMPHASIS_6;
2355 case DP_TRAIN_VOLTAGE_SWING_600:
2356 case DP_TRAIN_VOLTAGE_SWING_800:
2357 return DP_TRAIN_PRE_EMPHASIS_3_5;
2358 default:
2359 return DP_TRAIN_PRE_EMPHASIS_0;
2360 }
2361 } else {
2362 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2363 case DP_TRAIN_VOLTAGE_SWING_400:
2364 return DP_TRAIN_PRE_EMPHASIS_6;
2365 case DP_TRAIN_VOLTAGE_SWING_600:
2366 return DP_TRAIN_PRE_EMPHASIS_6;
2367 case DP_TRAIN_VOLTAGE_SWING_800:
2368 return DP_TRAIN_PRE_EMPHASIS_3_5;
2369 case DP_TRAIN_VOLTAGE_SWING_1200:
2370 default:
2371 return DP_TRAIN_PRE_EMPHASIS_0;
2372 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002373 }
2374}
2375
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002376static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2377{
2378 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002381 struct intel_crtc *intel_crtc =
2382 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002383 unsigned long demph_reg_value, preemph_reg_value,
2384 uniqtranscale_reg_value;
2385 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002386 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002387 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002388
2389 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2390 case DP_TRAIN_PRE_EMPHASIS_0:
2391 preemph_reg_value = 0x0004000;
2392 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2393 case DP_TRAIN_VOLTAGE_SWING_400:
2394 demph_reg_value = 0x2B405555;
2395 uniqtranscale_reg_value = 0x552AB83A;
2396 break;
2397 case DP_TRAIN_VOLTAGE_SWING_600:
2398 demph_reg_value = 0x2B404040;
2399 uniqtranscale_reg_value = 0x5548B83A;
2400 break;
2401 case DP_TRAIN_VOLTAGE_SWING_800:
2402 demph_reg_value = 0x2B245555;
2403 uniqtranscale_reg_value = 0x5560B83A;
2404 break;
2405 case DP_TRAIN_VOLTAGE_SWING_1200:
2406 demph_reg_value = 0x2B405555;
2407 uniqtranscale_reg_value = 0x5598DA3A;
2408 break;
2409 default:
2410 return 0;
2411 }
2412 break;
2413 case DP_TRAIN_PRE_EMPHASIS_3_5:
2414 preemph_reg_value = 0x0002000;
2415 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2416 case DP_TRAIN_VOLTAGE_SWING_400:
2417 demph_reg_value = 0x2B404040;
2418 uniqtranscale_reg_value = 0x5552B83A;
2419 break;
2420 case DP_TRAIN_VOLTAGE_SWING_600:
2421 demph_reg_value = 0x2B404848;
2422 uniqtranscale_reg_value = 0x5580B83A;
2423 break;
2424 case DP_TRAIN_VOLTAGE_SWING_800:
2425 demph_reg_value = 0x2B404040;
2426 uniqtranscale_reg_value = 0x55ADDA3A;
2427 break;
2428 default:
2429 return 0;
2430 }
2431 break;
2432 case DP_TRAIN_PRE_EMPHASIS_6:
2433 preemph_reg_value = 0x0000000;
2434 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2435 case DP_TRAIN_VOLTAGE_SWING_400:
2436 demph_reg_value = 0x2B305555;
2437 uniqtranscale_reg_value = 0x5570B83A;
2438 break;
2439 case DP_TRAIN_VOLTAGE_SWING_600:
2440 demph_reg_value = 0x2B2B4040;
2441 uniqtranscale_reg_value = 0x55ADDA3A;
2442 break;
2443 default:
2444 return 0;
2445 }
2446 break;
2447 case DP_TRAIN_PRE_EMPHASIS_9_5:
2448 preemph_reg_value = 0x0006000;
2449 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2450 case DP_TRAIN_VOLTAGE_SWING_400:
2451 demph_reg_value = 0x1B405555;
2452 uniqtranscale_reg_value = 0x55ADDA3A;
2453 break;
2454 default:
2455 return 0;
2456 }
2457 break;
2458 default:
2459 return 0;
2460 }
2461
Chris Wilson0980a602013-07-26 19:57:35 +01002462 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002463 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2464 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2465 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002466 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002467 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2468 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2469 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2470 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002471 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002472
2473 return 0;
2474}
2475
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002476static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2477{
2478 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2481 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002482 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002483 uint8_t train_set = intel_dp->train_set[0];
2484 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002485 enum pipe pipe = intel_crtc->pipe;
2486 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002487
2488 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2489 case DP_TRAIN_PRE_EMPHASIS_0:
2490 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2491 case DP_TRAIN_VOLTAGE_SWING_400:
2492 deemph_reg_value = 128;
2493 margin_reg_value = 52;
2494 break;
2495 case DP_TRAIN_VOLTAGE_SWING_600:
2496 deemph_reg_value = 128;
2497 margin_reg_value = 77;
2498 break;
2499 case DP_TRAIN_VOLTAGE_SWING_800:
2500 deemph_reg_value = 128;
2501 margin_reg_value = 102;
2502 break;
2503 case DP_TRAIN_VOLTAGE_SWING_1200:
2504 deemph_reg_value = 128;
2505 margin_reg_value = 154;
2506 /* FIXME extra to set for 1200 */
2507 break;
2508 default:
2509 return 0;
2510 }
2511 break;
2512 case DP_TRAIN_PRE_EMPHASIS_3_5:
2513 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2514 case DP_TRAIN_VOLTAGE_SWING_400:
2515 deemph_reg_value = 85;
2516 margin_reg_value = 78;
2517 break;
2518 case DP_TRAIN_VOLTAGE_SWING_600:
2519 deemph_reg_value = 85;
2520 margin_reg_value = 116;
2521 break;
2522 case DP_TRAIN_VOLTAGE_SWING_800:
2523 deemph_reg_value = 85;
2524 margin_reg_value = 154;
2525 break;
2526 default:
2527 return 0;
2528 }
2529 break;
2530 case DP_TRAIN_PRE_EMPHASIS_6:
2531 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2532 case DP_TRAIN_VOLTAGE_SWING_400:
2533 deemph_reg_value = 64;
2534 margin_reg_value = 104;
2535 break;
2536 case DP_TRAIN_VOLTAGE_SWING_600:
2537 deemph_reg_value = 64;
2538 margin_reg_value = 154;
2539 break;
2540 default:
2541 return 0;
2542 }
2543 break;
2544 case DP_TRAIN_PRE_EMPHASIS_9_5:
2545 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2546 case DP_TRAIN_VOLTAGE_SWING_400:
2547 deemph_reg_value = 43;
2548 margin_reg_value = 154;
2549 break;
2550 default:
2551 return 0;
2552 }
2553 break;
2554 default:
2555 return 0;
2556 }
2557
2558 mutex_lock(&dev_priv->dpio_lock);
2559
2560 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002561 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2562 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2563 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2564
2565 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2566 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2567 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002568
2569 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002570 for (i = 0; i < 4; i++) {
2571 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2572 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2573 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2574 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2575 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002576
2577 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002578 for (i = 0; i < 4; i++) {
2579 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2580 val &= ~DPIO_SWING_MARGIN_MASK;
2581 val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2582 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2583 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002584
2585 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002586 for (i = 0; i < 4; i++) {
2587 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2588 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2589 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2590 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002591
2592 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2593 == DP_TRAIN_PRE_EMPHASIS_0) &&
2594 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2595 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2596
2597 /*
2598 * The document said it needs to set bit 27 for ch0 and bit 26
2599 * for ch1. Might be a typo in the doc.
2600 * For now, for this unique transition scale selection, set bit
2601 * 27 for ch0 and ch1.
2602 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002603 for (i = 0; i < 4; i++) {
2604 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2605 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2606 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2607 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002608
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002609 for (i = 0; i < 4; i++) {
2610 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2611 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2612 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2613 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2614 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002615 }
2616
2617 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002618 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2619 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2620 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2621
2622 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2623 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2624 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002625
2626 /* LRC Bypass */
2627 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2628 val |= DPIO_LRC_BYPASS;
2629 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2630
2631 mutex_unlock(&dev_priv->dpio_lock);
2632
2633 return 0;
2634}
2635
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002637intel_get_adjust_train(struct intel_dp *intel_dp,
2638 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002639{
2640 uint8_t v = 0;
2641 uint8_t p = 0;
2642 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002643 uint8_t voltage_max;
2644 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002645
Jesse Barnes33a34e42010-09-08 12:42:02 -07002646 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002647 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2648 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649
2650 if (this_v > v)
2651 v = this_v;
2652 if (this_p > p)
2653 p = this_p;
2654 }
2655
Keith Packard1a2eb462011-11-16 16:26:07 -08002656 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002657 if (v >= voltage_max)
2658 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659
Keith Packard1a2eb462011-11-16 16:26:07 -08002660 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2661 if (p >= preemph_max)
2662 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663
2664 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002665 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002666}
2667
2668static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002669intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002670{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002671 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002672
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002673 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002674 case DP_TRAIN_VOLTAGE_SWING_400:
2675 default:
2676 signal_levels |= DP_VOLTAGE_0_4;
2677 break;
2678 case DP_TRAIN_VOLTAGE_SWING_600:
2679 signal_levels |= DP_VOLTAGE_0_6;
2680 break;
2681 case DP_TRAIN_VOLTAGE_SWING_800:
2682 signal_levels |= DP_VOLTAGE_0_8;
2683 break;
2684 case DP_TRAIN_VOLTAGE_SWING_1200:
2685 signal_levels |= DP_VOLTAGE_1_2;
2686 break;
2687 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002688 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002689 case DP_TRAIN_PRE_EMPHASIS_0:
2690 default:
2691 signal_levels |= DP_PRE_EMPHASIS_0;
2692 break;
2693 case DP_TRAIN_PRE_EMPHASIS_3_5:
2694 signal_levels |= DP_PRE_EMPHASIS_3_5;
2695 break;
2696 case DP_TRAIN_PRE_EMPHASIS_6:
2697 signal_levels |= DP_PRE_EMPHASIS_6;
2698 break;
2699 case DP_TRAIN_PRE_EMPHASIS_9_5:
2700 signal_levels |= DP_PRE_EMPHASIS_9_5;
2701 break;
2702 }
2703 return signal_levels;
2704}
2705
Zhenyu Wange3421a12010-04-08 09:43:27 +08002706/* Gen6's DP voltage swing and pre-emphasis control */
2707static uint32_t
2708intel_gen6_edp_signal_levels(uint8_t train_set)
2709{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002710 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2711 DP_TRAIN_PRE_EMPHASIS_MASK);
2712 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002713 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002714 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2715 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2716 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2717 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002718 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002719 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2720 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002721 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002722 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2723 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002724 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002725 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2726 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002727 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002728 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2729 "0x%x\n", signal_levels);
2730 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002731 }
2732}
2733
Keith Packard1a2eb462011-11-16 16:26:07 -08002734/* Gen7's DP voltage swing and pre-emphasis control */
2735static uint32_t
2736intel_gen7_edp_signal_levels(uint8_t train_set)
2737{
2738 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2739 DP_TRAIN_PRE_EMPHASIS_MASK);
2740 switch (signal_levels) {
2741 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2742 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2743 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2744 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2745 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2746 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2747
2748 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2749 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2750 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2751 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2752
2753 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2754 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2755 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2756 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2757
2758 default:
2759 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2760 "0x%x\n", signal_levels);
2761 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2762 }
2763}
2764
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002765/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2766static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002767intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002768{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002769 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2770 DP_TRAIN_PRE_EMPHASIS_MASK);
2771 switch (signal_levels) {
2772 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2773 return DDI_BUF_EMP_400MV_0DB_HSW;
2774 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2775 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2776 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2777 return DDI_BUF_EMP_400MV_6DB_HSW;
2778 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2779 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002780
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002781 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2782 return DDI_BUF_EMP_600MV_0DB_HSW;
2783 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2784 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2785 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2786 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002788 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2789 return DDI_BUF_EMP_800MV_0DB_HSW;
2790 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2791 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2792 default:
2793 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2794 "0x%x\n", signal_levels);
2795 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002796 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002797}
2798
Paulo Zanonif0a34242012-12-06 16:51:50 -02002799/* Properly updates "DP" with the correct signal levels. */
2800static void
2801intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2802{
2803 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002804 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002805 struct drm_device *dev = intel_dig_port->base.base.dev;
2806 uint32_t signal_levels, mask;
2807 uint8_t train_set = intel_dp->train_set[0];
2808
Paulo Zanoni9576c272014-06-13 18:45:40 -03002809 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002810 signal_levels = intel_hsw_signal_levels(train_set);
2811 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812 } else if (IS_CHERRYVIEW(dev)) {
2813 signal_levels = intel_chv_signal_levels(intel_dp);
2814 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002815 } else if (IS_VALLEYVIEW(dev)) {
2816 signal_levels = intel_vlv_signal_levels(intel_dp);
2817 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002818 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002819 signal_levels = intel_gen7_edp_signal_levels(train_set);
2820 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002821 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002822 signal_levels = intel_gen6_edp_signal_levels(train_set);
2823 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2824 } else {
2825 signal_levels = intel_gen4_signal_levels(train_set);
2826 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2827 }
2828
2829 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2830
2831 *DP = (*DP & ~mask) | signal_levels;
2832}
2833
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002834static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002835intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002836 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002837 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002838{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002839 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2840 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002842 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002843 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2844 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002845
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002846 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002847 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002848
2849 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2850 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2851 else
2852 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2853
2854 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2855 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2856 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002857 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2858
2859 break;
2860 case DP_TRAINING_PATTERN_1:
2861 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2862 break;
2863 case DP_TRAINING_PATTERN_2:
2864 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2865 break;
2866 case DP_TRAINING_PATTERN_3:
2867 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2868 break;
2869 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002870 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002871
Imre Deakbc7d38a2013-05-16 14:40:36 +03002872 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002873 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002874
2875 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2876 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002877 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002878 break;
2879 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002880 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002881 break;
2882 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002883 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002884 break;
2885 case DP_TRAINING_PATTERN_3:
2886 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002887 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002888 break;
2889 }
2890
2891 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002892 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002893
2894 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2895 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002896 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002897 break;
2898 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002899 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002900 break;
2901 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002902 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002903 break;
2904 case DP_TRAINING_PATTERN_3:
2905 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002906 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002907 break;
2908 }
2909 }
2910
Jani Nikula70aff662013-09-27 15:10:44 +03002911 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002912 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002913
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002914 buf[0] = dp_train_pat;
2915 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002916 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002917 /* don't write DP_TRAINING_LANEx_SET on disable */
2918 len = 1;
2919 } else {
2920 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2921 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2922 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002923 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924
Jani Nikula9d1a1032014-03-14 16:51:15 +02002925 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2926 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002927
2928 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002929}
2930
Jani Nikula70aff662013-09-27 15:10:44 +03002931static bool
2932intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2933 uint8_t dp_train_pat)
2934{
Jani Nikula953d22e2013-10-04 15:08:47 +03002935 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002936 intel_dp_set_signal_levels(intel_dp, DP);
2937 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2938}
2939
2940static bool
2941intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002942 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002943{
2944 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2945 struct drm_device *dev = intel_dig_port->base.base.dev;
2946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 int ret;
2948
2949 intel_get_adjust_train(intel_dp, link_status);
2950 intel_dp_set_signal_levels(intel_dp, DP);
2951
2952 I915_WRITE(intel_dp->output_reg, *DP);
2953 POSTING_READ(intel_dp->output_reg);
2954
Jani Nikula9d1a1032014-03-14 16:51:15 +02002955 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2956 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002957
2958 return ret == intel_dp->lane_count;
2959}
2960
Imre Deak3ab9c632013-05-03 12:57:41 +03002961static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2962{
2963 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2964 struct drm_device *dev = intel_dig_port->base.base.dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
2966 enum port port = intel_dig_port->port;
2967 uint32_t val;
2968
2969 if (!HAS_DDI(dev))
2970 return;
2971
2972 val = I915_READ(DP_TP_CTL(port));
2973 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2974 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2975 I915_WRITE(DP_TP_CTL(port), val);
2976
2977 /*
2978 * On PORT_A we can have only eDP in SST mode. There the only reason
2979 * we need to set idle transmission mode is to work around a HW issue
2980 * where we enable the pipe while not in idle link-training mode.
2981 * In this case there is requirement to wait for a minimum number of
2982 * idle patterns to be sent.
2983 */
2984 if (port == PORT_A)
2985 return;
2986
2987 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2988 1))
2989 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2990}
2991
Jesse Barnes33a34e42010-09-08 12:42:02 -07002992/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002993void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002994intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002996 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002997 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002998 int i;
2999 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003000 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003001 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003002 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003003
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003004 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003005 intel_ddi_prepare_link_retrain(encoder);
3006
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003007 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003008 link_config[0] = intel_dp->link_bw;
3009 link_config[1] = intel_dp->lane_count;
3010 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3011 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003012 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003013
3014 link_config[0] = 0;
3015 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003016 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003017
3018 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003019
Jani Nikula70aff662013-09-27 15:10:44 +03003020 /* clock recovery */
3021 if (!intel_dp_reset_link_train(intel_dp, &DP,
3022 DP_TRAINING_PATTERN_1 |
3023 DP_LINK_SCRAMBLING_DISABLE)) {
3024 DRM_ERROR("failed to enable link training\n");
3025 return;
3026 }
3027
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003029 voltage_tries = 0;
3030 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003031 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003032 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003033
Daniel Vettera7c96552012-10-18 10:15:30 +02003034 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003035 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3036 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003037 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003038 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003039
Daniel Vetter01916272012-10-18 10:15:25 +02003040 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003041 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003042 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003043 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003044
3045 /* Check to see if we've tried the max voltage */
3046 for (i = 0; i < intel_dp->lane_count; i++)
3047 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3048 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003049 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003050 ++loop_tries;
3051 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003052 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003053 break;
3054 }
Jani Nikula70aff662013-09-27 15:10:44 +03003055 intel_dp_reset_link_train(intel_dp, &DP,
3056 DP_TRAINING_PATTERN_1 |
3057 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003058 voltage_tries = 0;
3059 continue;
3060 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003061
3062 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003063 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003064 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003065 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003066 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003067 break;
3068 }
3069 } else
3070 voltage_tries = 0;
3071 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003072
Jani Nikula70aff662013-09-27 15:10:44 +03003073 /* Update training set as requested by target */
3074 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3075 DRM_ERROR("failed to update link training\n");
3076 break;
3077 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003078 }
3079
Jesse Barnes33a34e42010-09-08 12:42:02 -07003080 intel_dp->DP = DP;
3081}
3082
Paulo Zanonic19b0662012-10-15 15:51:41 -03003083void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003084intel_dp_complete_link_train(struct intel_dp *intel_dp)
3085{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003086 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003087 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003088 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003089 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3090
3091 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3092 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3093 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003094
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003095 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003096 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003097 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003098 DP_LINK_SCRAMBLING_DISABLE)) {
3099 DRM_ERROR("failed to start channel equalization\n");
3100 return;
3101 }
3102
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003103 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003104 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003105 channel_eq = false;
3106 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003107 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003108
Jesse Barnes37f80972011-01-05 14:45:24 -08003109 if (cr_tries > 5) {
3110 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003111 break;
3112 }
3113
Daniel Vettera7c96552012-10-18 10:15:30 +02003114 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003115 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3116 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003117 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003118 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003119
Jesse Barnes37f80972011-01-05 14:45:24 -08003120 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003121 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003122 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003123 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003124 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003125 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003126 cr_tries++;
3127 continue;
3128 }
3129
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003130 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003131 channel_eq = true;
3132 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003133 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003134
Jesse Barnes37f80972011-01-05 14:45:24 -08003135 /* Try 5 times, then try clock recovery if that fails */
3136 if (tries > 5) {
3137 intel_dp_link_down(intel_dp);
3138 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003139 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003140 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003141 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003142 tries = 0;
3143 cr_tries++;
3144 continue;
3145 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003146
Jani Nikula70aff662013-09-27 15:10:44 +03003147 /* Update training set as requested by target */
3148 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3149 DRM_ERROR("failed to update link training\n");
3150 break;
3151 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003152 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003154
Imre Deak3ab9c632013-05-03 12:57:41 +03003155 intel_dp_set_idle_link_train(intel_dp);
3156
3157 intel_dp->DP = DP;
3158
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003159 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003160 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003161
Imre Deak3ab9c632013-05-03 12:57:41 +03003162}
3163
3164void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3165{
Jani Nikula70aff662013-09-27 15:10:44 +03003166 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003167 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003168}
3169
3170static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003171intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003174 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003175 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003177 struct intel_crtc *intel_crtc =
3178 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003179 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180
Daniel Vetterbc76e322014-05-20 22:46:50 +02003181 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003182 return;
3183
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003184 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003185 return;
3186
Zhao Yakui28c97732009-10-09 11:39:41 +08003187 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003188
Imre Deakbc7d38a2013-05-16 14:40:36 +03003189 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003190 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003191 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003192 } else {
3193 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003194 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003195 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003196 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003197
Daniel Vetter493a7082012-05-30 12:31:56 +02003198 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003199 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003200 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003201
Eric Anholt5bddd172010-11-18 09:32:59 +08003202 /* Hardware workaround: leaving our transcoder select
3203 * set to transcoder B while it's off will prevent the
3204 * corresponding HDMI output on transcoder A.
3205 *
3206 * Combine this with another hardware workaround:
3207 * transcoder select bit can only be cleared while the
3208 * port is enabled.
3209 */
3210 DP &= ~DP_PIPEB_SELECT;
3211 I915_WRITE(intel_dp->output_reg, DP);
3212
3213 /* Changes to enable or select take place the vblank
3214 * after being written.
3215 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003216 if (WARN_ON(crtc == NULL)) {
3217 /* We should never try to disable a port without a crtc
3218 * attached. For paranoia keep the code around for a
3219 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003220 POSTING_READ(intel_dp->output_reg);
3221 msleep(50);
3222 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003223 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003224 }
3225
Wu Fengguang832afda2011-12-09 20:42:21 +08003226 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003227 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3228 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003229 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003230}
3231
Keith Packard26d61aa2011-07-25 20:01:09 -07003232static bool
3233intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003234{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003235 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3236 struct drm_device *dev = dig_port->base.base.dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238
Damien Lespiau577c7a52012-12-13 16:09:02 +00003239 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3240
Jani Nikula9d1a1032014-03-14 16:51:15 +02003241 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3242 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003243 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003244
Damien Lespiau577c7a52012-12-13 16:09:02 +00003245 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3246 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3247 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3248
Adam Jacksonedb39242012-09-18 10:58:49 -04003249 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3250 return false; /* DPCD not present */
3251
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003252 /* Check if the panel supports PSR */
3253 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003254 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003255 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3256 intel_dp->psr_dpcd,
3257 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003258 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3259 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003260 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003261 }
Jani Nikula50003932013-09-20 16:42:17 +03003262 }
3263
Todd Previte06ea66b2014-01-20 10:19:39 -07003264 /* Training Pattern 3 support */
3265 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3266 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3267 intel_dp->use_tps3 = true;
3268 DRM_DEBUG_KMS("Displayport TPS3 supported");
3269 } else
3270 intel_dp->use_tps3 = false;
3271
Adam Jacksonedb39242012-09-18 10:58:49 -04003272 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3273 DP_DWN_STRM_PORT_PRESENT))
3274 return true; /* native DP sink */
3275
3276 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3277 return true; /* no per-port downstream info */
3278
Jani Nikula9d1a1032014-03-14 16:51:15 +02003279 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3280 intel_dp->downstream_ports,
3281 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003282 return false; /* downstream port status fetch failed */
3283
3284 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003285}
3286
Adam Jackson0d198322012-05-14 16:05:47 -04003287static void
3288intel_dp_probe_oui(struct intel_dp *intel_dp)
3289{
3290 u8 buf[3];
3291
3292 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3293 return;
3294
Jani Nikula24f3e092014-03-17 16:43:36 +02003295 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003296
Jani Nikula9d1a1032014-03-14 16:51:15 +02003297 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003298 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3299 buf[0], buf[1], buf[2]);
3300
Jani Nikula9d1a1032014-03-14 16:51:15 +02003301 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003302 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3303 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003304
Daniel Vetter4be73782014-01-17 14:39:48 +01003305 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003306}
3307
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003308int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3309{
3310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3311 struct drm_device *dev = intel_dig_port->base.base.dev;
3312 struct intel_crtc *intel_crtc =
3313 to_intel_crtc(intel_dig_port->base.base.crtc);
3314 u8 buf[1];
3315
Jani Nikula9d1a1032014-03-14 16:51:15 +02003316 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003317 return -EAGAIN;
3318
3319 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3320 return -ENOTTY;
3321
Jani Nikula9d1a1032014-03-14 16:51:15 +02003322 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3323 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003324 return -EAGAIN;
3325
3326 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3327 intel_wait_for_vblank(dev, intel_crtc->pipe);
3328 intel_wait_for_vblank(dev, intel_crtc->pipe);
3329
Jani Nikula9d1a1032014-03-14 16:51:15 +02003330 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003331 return -EAGAIN;
3332
Jani Nikula9d1a1032014-03-14 16:51:15 +02003333 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003334 return 0;
3335}
3336
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003337static bool
3338intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3339{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003340 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3341 DP_DEVICE_SERVICE_IRQ_VECTOR,
3342 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003343}
3344
3345static void
3346intel_dp_handle_test_request(struct intel_dp *intel_dp)
3347{
3348 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003349 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003350}
3351
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352/*
3353 * According to DP spec
3354 * 5.1.2:
3355 * 1. Read DPCD
3356 * 2. Configure link according to Receiver Capabilities
3357 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3358 * 4. Check link status on receipt of hot-plug interrupt
3359 */
3360
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003361void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003362intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003363{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003364 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003365 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003366 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003367
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003368 /* FIXME: This access isn't protected by any locks. */
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003369 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003370 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003371
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003372 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003373 return;
3374
Keith Packard92fd8fd2011-07-25 19:50:10 -07003375 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003376 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003377 return;
3378 }
3379
Keith Packard92fd8fd2011-07-25 19:50:10 -07003380 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003381 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003382 return;
3383 }
3384
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003385 /* Try to read the source of the interrupt */
3386 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3387 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3388 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003389 drm_dp_dpcd_writeb(&intel_dp->aux,
3390 DP_DEVICE_SERVICE_IRQ_VECTOR,
3391 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003392
3393 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3394 intel_dp_handle_test_request(intel_dp);
3395 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3396 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3397 }
3398
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003399 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003400 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003401 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003402 intel_dp_start_link_train(intel_dp);
3403 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003404 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003405 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003406}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003408/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003409static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003410intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003411{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003412 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003413 uint8_t type;
3414
3415 if (!intel_dp_get_dpcd(intel_dp))
3416 return connector_status_disconnected;
3417
3418 /* if there's no downstream port, we're done */
3419 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003420 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003421
3422 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003423 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3424 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003425 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003426
3427 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3428 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003429 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003430
Adam Jackson23235172012-09-20 16:42:45 -04003431 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3432 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003433 }
3434
3435 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003436 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003437 return connector_status_connected;
3438
3439 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003440 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3441 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3442 if (type == DP_DS_PORT_TYPE_VGA ||
3443 type == DP_DS_PORT_TYPE_NON_EDID)
3444 return connector_status_unknown;
3445 } else {
3446 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3447 DP_DWN_STRM_PORT_TYPE_MASK;
3448 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3449 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3450 return connector_status_unknown;
3451 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003452
3453 /* Anything else is out of spec, warn and ignore */
3454 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003455 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003456}
3457
3458static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003459ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003460{
Paulo Zanoni30add222012-10-26 19:05:45 -02003461 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003462 struct drm_i915_private *dev_priv = dev->dev_private;
3463 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003464 enum drm_connector_status status;
3465
Chris Wilsonfe16d942011-02-12 10:29:38 +00003466 /* Can't disconnect eDP, but you can close the lid... */
3467 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003468 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003469 if (status == connector_status_unknown)
3470 status = connector_status_connected;
3471 return status;
3472 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003473
Damien Lespiau1b469632012-12-13 16:09:01 +00003474 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3475 return connector_status_disconnected;
3476
Keith Packard26d61aa2011-07-25 20:01:09 -07003477 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003478}
3479
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003481g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003482{
Paulo Zanoni30add222012-10-26 19:05:45 -02003483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003485 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003486 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003487
Jesse Barnes35aad752013-03-01 13:14:31 -08003488 /* Can't disconnect eDP, but you can close the lid... */
3489 if (is_edp(intel_dp)) {
3490 enum drm_connector_status status;
3491
3492 status = intel_panel_detect(dev);
3493 if (status == connector_status_unknown)
3494 status = connector_status_connected;
3495 return status;
3496 }
3497
Todd Previte232a6ee2014-01-23 00:13:41 -07003498 if (IS_VALLEYVIEW(dev)) {
3499 switch (intel_dig_port->port) {
3500 case PORT_B:
3501 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3502 break;
3503 case PORT_C:
3504 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3505 break;
3506 case PORT_D:
3507 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3508 break;
3509 default:
3510 return connector_status_unknown;
3511 }
3512 } else {
3513 switch (intel_dig_port->port) {
3514 case PORT_B:
3515 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3516 break;
3517 case PORT_C:
3518 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3519 break;
3520 case PORT_D:
3521 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3522 break;
3523 default:
3524 return connector_status_unknown;
3525 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003526 }
3527
Chris Wilson10f76a32012-05-11 18:01:32 +01003528 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529 return connector_status_disconnected;
3530
Keith Packard26d61aa2011-07-25 20:01:09 -07003531 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003532}
3533
Keith Packard8c241fe2011-09-28 16:38:44 -07003534static struct edid *
3535intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3536{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003537 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003538
Jani Nikula9cd300e2012-10-19 14:51:52 +03003539 /* use cached edid if we have one */
3540 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003541 /* invalid edid */
3542 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003543 return NULL;
3544
Jani Nikula55e9ede2013-10-01 10:38:54 +03003545 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003546 }
3547
Jani Nikula9cd300e2012-10-19 14:51:52 +03003548 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003549}
3550
3551static int
3552intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3553{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003554 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003555
Jani Nikula9cd300e2012-10-19 14:51:52 +03003556 /* use cached edid if we have one */
3557 if (intel_connector->edid) {
3558 /* invalid edid */
3559 if (IS_ERR(intel_connector->edid))
3560 return 0;
3561
3562 return intel_connector_update_modes(connector,
3563 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003564 }
3565
Jani Nikula9cd300e2012-10-19 14:51:52 +03003566 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003567}
3568
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003569static enum drm_connector_status
3570intel_dp_detect(struct drm_connector *connector, bool force)
3571{
3572 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003573 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3574 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003575 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003576 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003577 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003578 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003579 struct edid *edid = NULL;
3580
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003581 intel_runtime_pm_get(dev_priv);
3582
Imre Deak671dedd2014-03-05 16:20:53 +02003583 power_domain = intel_display_port_power_domain(intel_encoder);
3584 intel_display_power_get(dev_priv, power_domain);
3585
Chris Wilson164c8592013-07-20 20:27:08 +01003586 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003587 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003588
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003589 intel_dp->has_audio = false;
3590
3591 if (HAS_PCH_SPLIT(dev))
3592 status = ironlake_dp_detect(intel_dp);
3593 else
3594 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003595
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003596 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003597 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003598
Adam Jackson0d198322012-05-14 16:05:47 -04003599 intel_dp_probe_oui(intel_dp);
3600
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003601 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3602 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003603 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003604 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003605 if (edid) {
3606 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003607 kfree(edid);
3608 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003609 }
3610
Paulo Zanonid63885d2012-10-26 19:05:49 -02003611 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3612 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003613 status = connector_status_connected;
3614
3615out:
Imre Deak671dedd2014-03-05 16:20:53 +02003616 intel_display_power_put(dev_priv, power_domain);
3617
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003618 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003619
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003620 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621}
3622
3623static int intel_dp_get_modes(struct drm_connector *connector)
3624{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003625 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3627 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003628 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003629 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003632 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633
3634 /* We should parse the EDID data and find out if it has an audio sink
3635 */
3636
Imre Deak671dedd2014-03-05 16:20:53 +02003637 power_domain = intel_display_port_power_domain(intel_encoder);
3638 intel_display_power_get(dev_priv, power_domain);
3639
Jani Nikula0b998362014-03-14 16:51:17 +02003640 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003641 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003642 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003643 return ret;
3644
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003645 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003646 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003647 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003648 mode = drm_mode_duplicate(dev,
3649 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003650 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003651 drm_mode_probed_add(connector, mode);
3652 return 1;
3653 }
3654 }
3655 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656}
3657
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003658static bool
3659intel_dp_detect_audio(struct drm_connector *connector)
3660{
3661 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3663 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3664 struct drm_device *dev = connector->dev;
3665 struct drm_i915_private *dev_priv = dev->dev_private;
3666 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003667 struct edid *edid;
3668 bool has_audio = false;
3669
Imre Deak671dedd2014-03-05 16:20:53 +02003670 power_domain = intel_display_port_power_domain(intel_encoder);
3671 intel_display_power_get(dev_priv, power_domain);
3672
Jani Nikula0b998362014-03-14 16:51:17 +02003673 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003674 if (edid) {
3675 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003676 kfree(edid);
3677 }
3678
Imre Deak671dedd2014-03-05 16:20:53 +02003679 intel_display_power_put(dev_priv, power_domain);
3680
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003681 return has_audio;
3682}
3683
Chris Wilsonf6849602010-09-19 09:29:33 +01003684static int
3685intel_dp_set_property(struct drm_connector *connector,
3686 struct drm_property *property,
3687 uint64_t val)
3688{
Chris Wilsone953fd72011-02-21 22:23:52 +00003689 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003690 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003691 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3692 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003693 int ret;
3694
Rob Clark662595d2012-10-11 20:36:04 -05003695 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003696 if (ret)
3697 return ret;
3698
Chris Wilson3f43c482011-05-12 22:17:24 +01003699 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003700 int i = val;
3701 bool has_audio;
3702
3703 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003704 return 0;
3705
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003706 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003707
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003708 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003709 has_audio = intel_dp_detect_audio(connector);
3710 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003711 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003712
3713 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003714 return 0;
3715
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003716 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003717 goto done;
3718 }
3719
Chris Wilsone953fd72011-02-21 22:23:52 +00003720 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003721 bool old_auto = intel_dp->color_range_auto;
3722 uint32_t old_range = intel_dp->color_range;
3723
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003724 switch (val) {
3725 case INTEL_BROADCAST_RGB_AUTO:
3726 intel_dp->color_range_auto = true;
3727 break;
3728 case INTEL_BROADCAST_RGB_FULL:
3729 intel_dp->color_range_auto = false;
3730 intel_dp->color_range = 0;
3731 break;
3732 case INTEL_BROADCAST_RGB_LIMITED:
3733 intel_dp->color_range_auto = false;
3734 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3735 break;
3736 default:
3737 return -EINVAL;
3738 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003739
3740 if (old_auto == intel_dp->color_range_auto &&
3741 old_range == intel_dp->color_range)
3742 return 0;
3743
Chris Wilsone953fd72011-02-21 22:23:52 +00003744 goto done;
3745 }
3746
Yuly Novikov53b41832012-10-26 12:04:00 +03003747 if (is_edp(intel_dp) &&
3748 property == connector->dev->mode_config.scaling_mode_property) {
3749 if (val == DRM_MODE_SCALE_NONE) {
3750 DRM_DEBUG_KMS("no scaling not supported\n");
3751 return -EINVAL;
3752 }
3753
3754 if (intel_connector->panel.fitting_mode == val) {
3755 /* the eDP scaling property is not changed */
3756 return 0;
3757 }
3758 intel_connector->panel.fitting_mode = val;
3759
3760 goto done;
3761 }
3762
Chris Wilsonf6849602010-09-19 09:29:33 +01003763 return -EINVAL;
3764
3765done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003766 if (intel_encoder->base.crtc)
3767 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003768
3769 return 0;
3770}
3771
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003772static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003773intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003774{
Jani Nikula1d508702012-10-19 14:51:49 +03003775 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003776
Jani Nikula9cd300e2012-10-19 14:51:52 +03003777 if (!IS_ERR_OR_NULL(intel_connector->edid))
3778 kfree(intel_connector->edid);
3779
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003780 /* Can't call is_edp() since the encoder may have been destroyed
3781 * already. */
3782 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003783 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003784
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003786 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787}
3788
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003789void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003790{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003791 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3792 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003793 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003794
Dave Airlie4f71d0c2014-06-04 16:02:28 +10003795 drm_dp_aux_unregister(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003796 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003797 if (is_edp(intel_dp)) {
3798 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05003799 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01003800 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05003801 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003802 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003803 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003804}
3805
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003806static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003807 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003808 .detect = intel_dp_detect,
3809 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003810 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003811 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003812};
3813
3814static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3815 .get_modes = intel_dp_get_modes,
3816 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003817 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818};
3819
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003820static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003821 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003822};
3823
Chris Wilson995b67622010-08-20 13:23:26 +01003824static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003825intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003826{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003827 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003828
Jesse Barnes885a5012011-07-07 11:11:01 -07003829 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003830}
3831
Zhenyu Wange3421a12010-04-08 09:43:27 +08003832/* Return which DP Port should be selected for Transcoder DP control */
3833int
Akshay Joshi0206e352011-08-16 15:34:10 -04003834intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003835{
3836 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003837 struct intel_encoder *intel_encoder;
3838 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003839
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003840 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3841 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003842
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003843 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3844 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003845 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003846 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003847
Zhenyu Wange3421a12010-04-08 09:43:27 +08003848 return -1;
3849}
3850
Zhao Yakui36e83a12010-06-12 14:32:21 +08003851/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003852bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003853{
3854 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003855 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003856 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003857 static const short port_mapping[] = {
3858 [PORT_B] = PORT_IDPB,
3859 [PORT_C] = PORT_IDPC,
3860 [PORT_D] = PORT_IDPD,
3861 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003862
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003863 if (port == PORT_A)
3864 return true;
3865
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003866 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003867 return false;
3868
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003869 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3870 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003871
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003872 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003873 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3874 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003875 return true;
3876 }
3877 return false;
3878}
3879
Chris Wilsonf6849602010-09-19 09:29:33 +01003880static void
3881intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3882{
Yuly Novikov53b41832012-10-26 12:04:00 +03003883 struct intel_connector *intel_connector = to_intel_connector(connector);
3884
Chris Wilson3f43c482011-05-12 22:17:24 +01003885 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003886 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003887 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003888
3889 if (is_edp(intel_dp)) {
3890 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003891 drm_object_attach_property(
3892 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003893 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003894 DRM_MODE_SCALE_ASPECT);
3895 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003896 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003897}
3898
Imre Deakdada1a92014-01-29 13:25:41 +02003899static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3900{
3901 intel_dp->last_power_cycle = jiffies;
3902 intel_dp->last_power_on = jiffies;
3903 intel_dp->last_backlight_off = jiffies;
3904}
3905
Daniel Vetter67a54562012-10-20 20:57:45 +02003906static void
3907intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003908 struct intel_dp *intel_dp,
3909 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003910{
3911 struct drm_i915_private *dev_priv = dev->dev_private;
3912 struct edp_power_seq cur, vbt, spec, final;
3913 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003914 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003915
3916 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003917 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003918 pp_on_reg = PCH_PP_ON_DELAYS;
3919 pp_off_reg = PCH_PP_OFF_DELAYS;
3920 pp_div_reg = PCH_PP_DIVISOR;
3921 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003922 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3923
3924 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3925 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3926 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3927 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003928 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003929
3930 /* Workaround: Need to write PP_CONTROL with the unlock key as
3931 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003932 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003933 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003934
Jesse Barnes453c5422013-03-28 09:55:41 -07003935 pp_on = I915_READ(pp_on_reg);
3936 pp_off = I915_READ(pp_off_reg);
3937 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003938
3939 /* Pull timing values out of registers */
3940 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3941 PANEL_POWER_UP_DELAY_SHIFT;
3942
3943 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3944 PANEL_LIGHT_ON_DELAY_SHIFT;
3945
3946 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3947 PANEL_LIGHT_OFF_DELAY_SHIFT;
3948
3949 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3950 PANEL_POWER_DOWN_DELAY_SHIFT;
3951
3952 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3953 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3954
3955 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3956 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3957
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003958 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003959
3960 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3961 * our hw here, which are all in 100usec. */
3962 spec.t1_t3 = 210 * 10;
3963 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3964 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3965 spec.t10 = 500 * 10;
3966 /* This one is special and actually in units of 100ms, but zero
3967 * based in the hw (so we need to add 100 ms). But the sw vbt
3968 * table multiplies it with 1000 to make it in units of 100usec,
3969 * too. */
3970 spec.t11_t12 = (510 + 100) * 10;
3971
3972 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3973 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3974
3975 /* Use the max of the register settings and vbt. If both are
3976 * unset, fall back to the spec limits. */
3977#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3978 spec.field : \
3979 max(cur.field, vbt.field))
3980 assign_final(t1_t3);
3981 assign_final(t8);
3982 assign_final(t9);
3983 assign_final(t10);
3984 assign_final(t11_t12);
3985#undef assign_final
3986
3987#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3988 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3989 intel_dp->backlight_on_delay = get_delay(t8);
3990 intel_dp->backlight_off_delay = get_delay(t9);
3991 intel_dp->panel_power_down_delay = get_delay(t10);
3992 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3993#undef get_delay
3994
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003995 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3996 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3997 intel_dp->panel_power_cycle_delay);
3998
3999 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4000 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4001
4002 if (out)
4003 *out = final;
4004}
4005
4006static void
4007intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4008 struct intel_dp *intel_dp,
4009 struct edp_power_seq *seq)
4010{
4011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004012 u32 pp_on, pp_off, pp_div, port_sel = 0;
4013 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4014 int pp_on_reg, pp_off_reg, pp_div_reg;
4015
4016 if (HAS_PCH_SPLIT(dev)) {
4017 pp_on_reg = PCH_PP_ON_DELAYS;
4018 pp_off_reg = PCH_PP_OFF_DELAYS;
4019 pp_div_reg = PCH_PP_DIVISOR;
4020 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004021 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4022
4023 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4024 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4025 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004026 }
4027
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004028 /*
4029 * And finally store the new values in the power sequencer. The
4030 * backlight delays are set to 1 because we do manual waits on them. For
4031 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4032 * we'll end up waiting for the backlight off delay twice: once when we
4033 * do the manual sleep, and once when we disable the panel and wait for
4034 * the PP_STATUS bit to become zero.
4035 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004036 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004037 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4038 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004039 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004040 /* Compute the divisor for the pp clock, simply match the Bspec
4041 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004042 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004043 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004044 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4045
4046 /* Haswell doesn't have any port selection bits for the panel
4047 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004048 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004049 if (dp_to_dig_port(intel_dp)->port == PORT_B)
4050 port_sel = PANEL_PORT_SELECT_DPB_VLV;
4051 else
4052 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03004053 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4054 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004055 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004056 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004057 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004058 }
4059
Jesse Barnes453c5422013-03-28 09:55:41 -07004060 pp_on |= port_sel;
4061
4062 I915_WRITE(pp_on_reg, pp_on);
4063 I915_WRITE(pp_off_reg, pp_off);
4064 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004065
Daniel Vetter67a54562012-10-20 20:57:45 +02004066 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004067 I915_READ(pp_on_reg),
4068 I915_READ(pp_off_reg),
4069 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004070}
4071
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304072void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4073{
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 struct intel_encoder *encoder;
4076 struct intel_dp *intel_dp = NULL;
4077 struct intel_crtc_config *config = NULL;
4078 struct intel_crtc *intel_crtc = NULL;
4079 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4080 u32 reg, val;
4081 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4082
4083 if (refresh_rate <= 0) {
4084 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4085 return;
4086 }
4087
4088 if (intel_connector == NULL) {
4089 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4090 return;
4091 }
4092
4093 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4094 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4095 return;
4096 }
4097
4098 encoder = intel_attached_encoder(&intel_connector->base);
4099 intel_dp = enc_to_intel_dp(&encoder->base);
4100 intel_crtc = encoder->new_crtc;
4101
4102 if (!intel_crtc) {
4103 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4104 return;
4105 }
4106
4107 config = &intel_crtc->config;
4108
4109 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4110 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4111 return;
4112 }
4113
4114 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4115 index = DRRS_LOW_RR;
4116
4117 if (index == intel_dp->drrs_state.refresh_rate_type) {
4118 DRM_DEBUG_KMS(
4119 "DRRS requested for previously set RR...ignoring\n");
4120 return;
4121 }
4122
4123 if (!intel_crtc->active) {
4124 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4125 return;
4126 }
4127
4128 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4129 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4130 val = I915_READ(reg);
4131 if (index > DRRS_HIGH_RR) {
4132 val |= PIPECONF_EDP_RR_MODE_SWITCH;
4133 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
4134 } else {
4135 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4136 }
4137 I915_WRITE(reg, val);
4138 }
4139
4140 /*
4141 * mutex taken to ensure that there is no race between differnt
4142 * drrs calls trying to update refresh rate. This scenario may occur
4143 * in future when idleness detection based DRRS in kernel and
4144 * possible calls from user space to set differnt RR are made.
4145 */
4146
4147 mutex_lock(&intel_dp->drrs_state.mutex);
4148
4149 intel_dp->drrs_state.refresh_rate_type = index;
4150
4151 mutex_unlock(&intel_dp->drrs_state.mutex);
4152
4153 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4154}
4155
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304156static struct drm_display_mode *
4157intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4158 struct intel_connector *intel_connector,
4159 struct drm_display_mode *fixed_mode)
4160{
4161 struct drm_connector *connector = &intel_connector->base;
4162 struct intel_dp *intel_dp = &intel_dig_port->dp;
4163 struct drm_device *dev = intel_dig_port->base.base.dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 struct drm_display_mode *downclock_mode = NULL;
4166
4167 if (INTEL_INFO(dev)->gen <= 6) {
4168 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4169 return NULL;
4170 }
4171
4172 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4173 DRM_INFO("VBT doesn't support DRRS\n");
4174 return NULL;
4175 }
4176
4177 downclock_mode = intel_find_panel_downclock
4178 (dev, fixed_mode, connector);
4179
4180 if (!downclock_mode) {
4181 DRM_INFO("DRRS not supported\n");
4182 return NULL;
4183 }
4184
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304185 dev_priv->drrs.connector = intel_connector;
4186
4187 mutex_init(&intel_dp->drrs_state.mutex);
4188
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304189 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4190
4191 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4192 DRM_INFO("seamless DRRS supported for eDP panel.\n");
4193 return downclock_mode;
4194}
4195
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004196static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004197 struct intel_connector *intel_connector,
4198 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004199{
4200 struct drm_connector *connector = &intel_connector->base;
4201 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004202 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4203 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304206 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004207 bool has_dpcd;
4208 struct drm_display_mode *scan;
4209 struct edid *edid;
4210
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304211 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4212
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004213 if (!is_edp(intel_dp))
4214 return true;
4215
Paulo Zanoni63635212014-04-22 19:55:42 -03004216 /* The VDD bit needs a power domain reference, so if the bit is already
4217 * enabled when we boot, grab this reference. */
4218 if (edp_have_panel_vdd(intel_dp)) {
4219 enum intel_display_power_domain power_domain;
4220 power_domain = intel_display_port_power_domain(intel_encoder);
4221 intel_display_power_get(dev_priv, power_domain);
4222 }
4223
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004224 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004225 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004226 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004227 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004228
4229 if (has_dpcd) {
4230 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4231 dev_priv->no_aux_handshake =
4232 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4233 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4234 } else {
4235 /* if this fails, presume the device is a ghost */
4236 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004237 return false;
4238 }
4239
4240 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004241 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004242
Daniel Vetter060c8772014-03-21 23:22:35 +01004243 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004244 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004245 if (edid) {
4246 if (drm_add_edid_modes(connector, edid)) {
4247 drm_mode_connector_update_edid_property(connector,
4248 edid);
4249 drm_edid_to_eld(connector, edid);
4250 } else {
4251 kfree(edid);
4252 edid = ERR_PTR(-EINVAL);
4253 }
4254 } else {
4255 edid = ERR_PTR(-ENOENT);
4256 }
4257 intel_connector->edid = edid;
4258
4259 /* prefer fixed mode from EDID if available */
4260 list_for_each_entry(scan, &connector->probed_modes, head) {
4261 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4262 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304263 downclock_mode = intel_dp_drrs_init(
4264 intel_dig_port,
4265 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004266 break;
4267 }
4268 }
4269
4270 /* fallback to VBT if available for eDP */
4271 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4272 fixed_mode = drm_mode_duplicate(dev,
4273 dev_priv->vbt.lfp_lvds_vbt_mode);
4274 if (fixed_mode)
4275 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4276 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004277 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004278
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304279 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004280 intel_panel_setup_backlight(connector);
4281
4282 return true;
4283}
4284
Paulo Zanoni16c25532013-06-12 17:27:25 -03004285bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004286intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4287 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004288{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004289 struct drm_connector *connector = &intel_connector->base;
4290 struct intel_dp *intel_dp = &intel_dig_port->dp;
4291 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4292 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004293 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004294 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004295 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004296 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004297
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004298 /* intel_dp vfuncs */
4299 if (IS_VALLEYVIEW(dev))
4300 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4301 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4302 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4303 else if (HAS_PCH_SPLIT(dev))
4304 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4305 else
4306 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4307
Damien Lespiau153b1102014-01-21 13:37:15 +00004308 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4309
Daniel Vetter07679352012-09-06 22:15:42 +02004310 /* Preserve the current hw state. */
4311 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004312 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004313
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004314 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304315 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004316 else
4317 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004318
Imre Deakf7d24902013-05-08 13:14:05 +03004319 /*
4320 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4321 * for DP the encoder type can be set by the caller to
4322 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4323 */
4324 if (type == DRM_MODE_CONNECTOR_eDP)
4325 intel_encoder->type = INTEL_OUTPUT_EDP;
4326
Imre Deake7281ea2013-05-08 13:14:08 +03004327 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4328 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4329 port_name(port));
4330
Adam Jacksonb3295302010-07-16 14:46:28 -04004331 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004332 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4333
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004334 connector->interlace_allowed = true;
4335 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004336
Daniel Vetter66a92782012-07-12 20:08:18 +02004337 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004338 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004339
Chris Wilsondf0e9242010-09-09 16:20:55 +01004340 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004341 drm_sysfs_connector_add(connector);
4342
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004343 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004344 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4345 else
4346 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004347 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004348
Jani Nikula0b998362014-03-14 16:51:17 +02004349 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004350 switch (port) {
4351 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004352 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004353 break;
4354 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004355 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004356 break;
4357 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004358 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004359 break;
4360 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004361 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004362 break;
4363 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004364 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004365 }
4366
Imre Deakdada1a92014-01-29 13:25:41 +02004367 if (is_edp(intel_dp)) {
4368 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004369 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004370 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004371
Jani Nikula9d1a1032014-03-14 16:51:15 +02004372 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004373
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004374 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004375 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004376 if (is_edp(intel_dp)) {
4377 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004378 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004379 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004380 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004381 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004382 drm_sysfs_connector_remove(connector);
4383 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004384 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004385 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004386
Chris Wilsonf6849602010-09-19 09:29:33 +01004387 intel_dp_add_properties(intel_dp, connector);
4388
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004389 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4390 * 0xd. Failure to do so will result in spurious interrupts being
4391 * generated on the port when a cable is not attached.
4392 */
4393 if (IS_G4X(dev) && !IS_GM45(dev)) {
4394 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4395 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4396 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004397
4398 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004399}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004400
4401void
4402intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4403{
4404 struct intel_digital_port *intel_dig_port;
4405 struct intel_encoder *intel_encoder;
4406 struct drm_encoder *encoder;
4407 struct intel_connector *intel_connector;
4408
Daniel Vetterb14c5672013-09-19 12:18:32 +02004409 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004410 if (!intel_dig_port)
4411 return;
4412
Daniel Vetterb14c5672013-09-19 12:18:32 +02004413 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004414 if (!intel_connector) {
4415 kfree(intel_dig_port);
4416 return;
4417 }
4418
4419 intel_encoder = &intel_dig_port->base;
4420 encoder = &intel_encoder->base;
4421
4422 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4423 DRM_MODE_ENCODER_TMDS);
4424
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004425 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004426 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004427 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004428 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004429 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004430 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004431 intel_encoder->pre_enable = chv_pre_enable_dp;
4432 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004433 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004434 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004435 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004436 intel_encoder->pre_enable = vlv_pre_enable_dp;
4437 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004438 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004439 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004440 intel_encoder->pre_enable = g4x_pre_enable_dp;
4441 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004442 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004443 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004444
Paulo Zanoni174edf12012-10-26 19:05:50 -02004445 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004446 intel_dig_port->dp.output_reg = output_reg;
4447
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004448 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004449 if (IS_CHERRYVIEW(dev)) {
4450 if (port == PORT_D)
4451 intel_encoder->crtc_mask = 1 << 2;
4452 else
4453 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4454 } else {
4455 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4456 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004457 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004458 intel_encoder->hot_plug = intel_dp_hot_plug;
4459
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004460 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4461 drm_encoder_cleanup(encoder);
4462 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004463 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004464 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004465}