blob: bf67c3aeb6342e0554d5e568365f2272bf35ef73 [file] [log] [blame]
Terje Bergstrom75471682013-03-22 16:34:01 +02001/*
2 * Tegra host1x driver
3 *
4 * Copyright (c) 2010-2013, NVIDIA Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Terje Bergstrom75471682013-03-22 16:34:01 +020019#include <linux/clk.h>
Alexandre Courbot097452e2016-02-26 18:06:52 +090020#include <linux/dma-mapping.h>
Thierry Reding7e7d4322017-03-21 08:54:21 +010021#include <linux/io.h>
22#include <linux/list.h>
23#include <linux/module.h>
24#include <linux/of_device.h>
25#include <linux/of.h>
26#include <linux/slab.h>
Terje Bergstrom75471682013-03-22 16:34:01 +020027
28#define CREATE_TRACE_POINTS
29#include <trace/events/host1x.h>
Mikko Perttunen404bfb72016-12-14 13:16:14 +020030#undef CREATE_TRACE_POINTS
Terje Bergstrom75471682013-03-22 16:34:01 +020031
Thierry Reding776dc382013-10-14 14:43:22 +020032#include "bus.h"
Terje Bergstrom65793242013-03-22 16:34:03 +020033#include "channel.h"
Terje Bergstrom62364512013-03-22 16:34:04 +020034#include "debug.h"
Thierry Reding7e7d4322017-03-21 08:54:21 +010035#include "dev.h"
36#include "intr.h"
37
Terje Bergstrom75471682013-03-22 16:34:01 +020038#include "hw/host1x01.h"
Thierry Reding5407f312013-09-30 14:17:39 +020039#include "hw/host1x02.h"
Thierry Redinge6fff4a2013-11-15 14:58:05 +010040#include "hw/host1x04.h"
Thierry Redinga1347892015-03-23 10:46:28 +010041#include "hw/host1x05.h"
Mikko Perttunenf1b53c42017-09-05 11:43:05 +030042#include "hw/host1x06.h"
43
44void host1x_hypervisor_writel(struct host1x *host1x, u32 v, u32 r)
45{
46 writel(v, host1x->hv_regs + r);
47}
48
49u32 host1x_hypervisor_readl(struct host1x *host1x, u32 r)
50{
51 return readl(host1x->hv_regs + r);
52}
Terje Bergstrom75471682013-03-22 16:34:01 +020053
54void host1x_sync_writel(struct host1x *host1x, u32 v, u32 r)
55{
56 void __iomem *sync_regs = host1x->regs + host1x->info->sync_offset;
57
58 writel(v, sync_regs + r);
59}
60
61u32 host1x_sync_readl(struct host1x *host1x, u32 r)
62{
63 void __iomem *sync_regs = host1x->regs + host1x->info->sync_offset;
64
65 return readl(sync_regs + r);
66}
67
Terje Bergstrom65793242013-03-22 16:34:03 +020068void host1x_ch_writel(struct host1x_channel *ch, u32 v, u32 r)
69{
70 writel(v, ch->regs + r);
71}
72
73u32 host1x_ch_readl(struct host1x_channel *ch, u32 r)
74{
75 return readl(ch->regs + r);
76}
77
Terje Bergstrom75471682013-03-22 16:34:01 +020078static const struct host1x_info host1x01_info = {
Thierry Reding0b8070d12016-06-23 11:35:50 +020079 .nb_channels = 8,
80 .nb_pts = 32,
81 .nb_mlocks = 16,
82 .nb_bases = 8,
83 .init = host1x01_init,
84 .sync_offset = 0x3000,
85 .dma_mask = DMA_BIT_MASK(32),
Terje Bergstrom75471682013-03-22 16:34:01 +020086};
87
Thierry Reding5407f312013-09-30 14:17:39 +020088static const struct host1x_info host1x02_info = {
89 .nb_channels = 9,
90 .nb_pts = 32,
91 .nb_mlocks = 16,
92 .nb_bases = 12,
93 .init = host1x02_init,
94 .sync_offset = 0x3000,
Alexandre Courbot097452e2016-02-26 18:06:52 +090095 .dma_mask = DMA_BIT_MASK(32),
Thierry Reding5407f312013-09-30 14:17:39 +020096};
97
Thierry Redinge6fff4a2013-11-15 14:58:05 +010098static const struct host1x_info host1x04_info = {
99 .nb_channels = 12,
100 .nb_pts = 192,
101 .nb_mlocks = 16,
102 .nb_bases = 64,
103 .init = host1x04_init,
104 .sync_offset = 0x2100,
Alexandre Courbot097452e2016-02-26 18:06:52 +0900105 .dma_mask = DMA_BIT_MASK(34),
Thierry Redinge6fff4a2013-11-15 14:58:05 +0100106};
107
Thierry Redinga1347892015-03-23 10:46:28 +0100108static const struct host1x_info host1x05_info = {
109 .nb_channels = 14,
110 .nb_pts = 192,
111 .nb_mlocks = 16,
112 .nb_bases = 64,
113 .init = host1x05_init,
114 .sync_offset = 0x2100,
Alexandre Courbot097452e2016-02-26 18:06:52 +0900115 .dma_mask = DMA_BIT_MASK(34),
Thierry Redinga1347892015-03-23 10:46:28 +0100116};
117
Mikko Perttunenf1b53c42017-09-05 11:43:05 +0300118static const struct host1x_info host1x06_info = {
119 .nb_channels = 63,
120 .nb_pts = 576,
121 .nb_mlocks = 24,
122 .nb_bases = 16,
123 .init = host1x06_init,
124 .sync_offset = 0x0,
125 .dma_mask = DMA_BIT_MASK(34),
126 .has_hypervisor = true,
127};
128
Thierry Reding6df633d2016-06-23 11:33:31 +0200129static const struct of_device_id host1x_of_match[] = {
Mikko Perttunenf1b53c42017-09-05 11:43:05 +0300130 { .compatible = "nvidia,tegra186-host1x", .data = &host1x06_info, },
Thierry Redinga1347892015-03-23 10:46:28 +0100131 { .compatible = "nvidia,tegra210-host1x", .data = &host1x05_info, },
Thierry Redinge6fff4a2013-11-15 14:58:05 +0100132 { .compatible = "nvidia,tegra124-host1x", .data = &host1x04_info, },
Thierry Reding5407f312013-09-30 14:17:39 +0200133 { .compatible = "nvidia,tegra114-host1x", .data = &host1x02_info, },
Terje Bergstrom75471682013-03-22 16:34:01 +0200134 { .compatible = "nvidia,tegra30-host1x", .data = &host1x01_info, },
135 { .compatible = "nvidia,tegra20-host1x", .data = &host1x01_info, },
136 { },
137};
138MODULE_DEVICE_TABLE(of, host1x_of_match);
139
140static int host1x_probe(struct platform_device *pdev)
141{
Terje Bergstrom75471682013-03-22 16:34:01 +0200142 struct host1x *host;
Mikko Perttunenf1b53c42017-09-05 11:43:05 +0300143 struct resource *regs, *hv_regs = NULL;
Terje Bergstrom75471682013-03-22 16:34:01 +0200144 int syncpt_irq;
145 int err;
146
Thierry Reding6a341fd2017-08-21 18:08:42 +0200147 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
148 if (!host)
149 return -ENOMEM;
Terje Bergstrom75471682013-03-22 16:34:01 +0200150
Thierry Reding6a341fd2017-08-21 18:08:42 +0200151 host->info = of_device_get_match_data(&pdev->dev);
Terje Bergstrom75471682013-03-22 16:34:01 +0200152
Mikko Perttunenf1b53c42017-09-05 11:43:05 +0300153 if (host->info->has_hypervisor) {
154 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vm");
155 if (!regs) {
156 dev_err(&pdev->dev, "failed to get vm registers\n");
157 return -ENXIO;
158 }
159
160 hv_regs = platform_get_resource_byname(pdev, IORESOURCE_MEM,
161 "hypervisor");
162 if (!hv_regs) {
163 dev_err(&pdev->dev,
164 "failed to get hypervisor registers\n");
165 return -ENXIO;
166 }
167 } else {
168 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
169 if (!regs) {
170 dev_err(&pdev->dev, "failed to get registers\n");
171 return -ENXIO;
172 }
Terje Bergstrom75471682013-03-22 16:34:01 +0200173 }
174
175 syncpt_irq = platform_get_irq(pdev, 0);
176 if (syncpt_irq < 0) {
Gustavo A. R. Silva7b2c63d2017-08-08 00:08:06 -0500177 dev_err(&pdev->dev, "failed to get IRQ: %d\n", syncpt_irq);
178 return syncpt_irq;
Terje Bergstrom75471682013-03-22 16:34:01 +0200179 }
180
Thierry Reding776dc382013-10-14 14:43:22 +0200181 mutex_init(&host->devices_lock);
182 INIT_LIST_HEAD(&host->devices);
183 INIT_LIST_HEAD(&host->list);
Terje Bergstrom75471682013-03-22 16:34:01 +0200184 host->dev = &pdev->dev;
Terje Bergstrom75471682013-03-22 16:34:01 +0200185
186 /* set common host1x device data */
187 platform_set_drvdata(pdev, host);
188
189 host->regs = devm_ioremap_resource(&pdev->dev, regs);
190 if (IS_ERR(host->regs))
191 return PTR_ERR(host->regs);
192
Mikko Perttunenf1b53c42017-09-05 11:43:05 +0300193 if (host->info->has_hypervisor) {
194 host->hv_regs = devm_ioremap_resource(&pdev->dev, hv_regs);
195 if (IS_ERR(host->hv_regs))
196 return PTR_ERR(host->hv_regs);
197 }
198
Alexandre Courbot097452e2016-02-26 18:06:52 +0900199 dma_set_mask_and_coherent(host->dev, host->info->dma_mask);
200
Terje Bergstrom75471682013-03-22 16:34:01 +0200201 if (host->info->init) {
202 err = host->info->init(host);
203 if (err)
204 return err;
205 }
206
207 host->clk = devm_clk_get(&pdev->dev, NULL);
208 if (IS_ERR(host->clk)) {
209 dev_err(&pdev->dev, "failed to get clock\n");
210 err = PTR_ERR(host->clk);
211 return err;
212 }
213
Thierry Redingb386c6b2017-03-21 08:54:22 +0100214 host->rst = devm_reset_control_get(&pdev->dev, "host1x");
215 if (IS_ERR(host->rst)) {
Christophe JAILLET59e04bc2017-04-10 22:29:22 +0200216 err = PTR_ERR(host->rst);
Thierry Redingb386c6b2017-03-21 08:54:22 +0100217 dev_err(&pdev->dev, "failed to get reset: %d\n", err);
218 return err;
219 }
220
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200221 if (iommu_present(&platform_bus_type)) {
222 struct iommu_domain_geometry *geometry;
223 unsigned long order;
224
225 host->domain = iommu_domain_alloc(&platform_bus_type);
226 if (!host->domain)
227 return -ENOMEM;
228
229 err = iommu_attach_device(host->domain, &pdev->dev);
Paul Kocialkowskifea20992017-07-10 21:33:05 +0200230 if (err == -ENODEV) {
231 iommu_domain_free(host->domain);
232 host->domain = NULL;
233 goto skip_iommu;
234 } else if (err) {
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200235 goto fail_free_domain;
Paul Kocialkowskifea20992017-07-10 21:33:05 +0200236 }
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200237
238 geometry = &host->domain->geometry;
239
240 order = __ffs(host->domain->pgsize_bitmap);
241 init_iova_domain(&host->iova, 1UL << order,
Zhen Leiaa3ac942017-09-21 16:52:45 +0100242 geometry->aperture_start >> order);
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200243 host->iova_end = geometry->aperture_end;
244 }
245
Paul Kocialkowskifea20992017-07-10 21:33:05 +0200246skip_iommu:
Mikko Perttunen8474b022017-06-15 02:18:42 +0300247 err = host1x_channel_list_init(&host->channel_list,
248 host->info->nb_channels);
Terje Bergstrom65793242013-03-22 16:34:03 +0200249 if (err) {
250 dev_err(&pdev->dev, "failed to initialize channel list\n");
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200251 goto fail_detach_device;
Terje Bergstrom65793242013-03-22 16:34:03 +0200252 }
253
Terje Bergstrom75471682013-03-22 16:34:01 +0200254 err = clk_prepare_enable(host->clk);
255 if (err < 0) {
256 dev_err(&pdev->dev, "failed to enable clock\n");
Mikko Perttunen8474b022017-06-15 02:18:42 +0300257 goto fail_free_channels;
Terje Bergstrom75471682013-03-22 16:34:01 +0200258 }
259
Thierry Redingb386c6b2017-03-21 08:54:22 +0100260 err = reset_control_deassert(host->rst);
261 if (err < 0) {
262 dev_err(&pdev->dev, "failed to deassert reset: %d\n", err);
263 goto fail_unprepare_disable;
264 }
265
Terje Bergstrom75471682013-03-22 16:34:01 +0200266 err = host1x_syncpt_init(host);
267 if (err) {
268 dev_err(&pdev->dev, "failed to initialize syncpts\n");
Thierry Redingb386c6b2017-03-21 08:54:22 +0100269 goto fail_reset_assert;
Terje Bergstrom75471682013-03-22 16:34:01 +0200270 }
271
Terje Bergstrom7ede0b02013-03-22 16:34:02 +0200272 err = host1x_intr_init(host, syncpt_irq);
273 if (err) {
274 dev_err(&pdev->dev, "failed to initialize interrupts\n");
275 goto fail_deinit_syncpt;
276 }
277
Terje Bergstrom62364512013-03-22 16:34:04 +0200278 host1x_debug_init(host);
279
Thierry Reding776dc382013-10-14 14:43:22 +0200280 err = host1x_register(host);
281 if (err < 0)
282 goto fail_deinit_intr;
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200283
Terje Bergstrom75471682013-03-22 16:34:01 +0200284 return 0;
Terje Bergstrom7ede0b02013-03-22 16:34:02 +0200285
Thierry Reding776dc382013-10-14 14:43:22 +0200286fail_deinit_intr:
287 host1x_intr_deinit(host);
Terje Bergstrom7ede0b02013-03-22 16:34:02 +0200288fail_deinit_syncpt:
289 host1x_syncpt_deinit(host);
Thierry Redingb386c6b2017-03-21 08:54:22 +0100290fail_reset_assert:
291 reset_control_assert(host->rst);
Wei Yongjun9c78c4c2013-10-21 13:37:31 +0800292fail_unprepare_disable:
293 clk_disable_unprepare(host->clk);
Mikko Perttunen8474b022017-06-15 02:18:42 +0300294fail_free_channels:
295 host1x_channel_list_free(&host->channel_list);
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200296fail_detach_device:
297 if (host->domain) {
298 put_iova_domain(&host->iova);
299 iommu_detach_device(host->domain, &pdev->dev);
300 }
301fail_free_domain:
302 if (host->domain)
303 iommu_domain_free(host->domain);
304
Terje Bergstrom7ede0b02013-03-22 16:34:02 +0200305 return err;
Terje Bergstrom75471682013-03-22 16:34:01 +0200306}
307
Thierry Reding452e7f02013-09-25 18:33:31 +0200308static int host1x_remove(struct platform_device *pdev)
Terje Bergstrom75471682013-03-22 16:34:01 +0200309{
310 struct host1x *host = platform_get_drvdata(pdev);
311
Thierry Reding776dc382013-10-14 14:43:22 +0200312 host1x_unregister(host);
Terje Bergstrom7ede0b02013-03-22 16:34:02 +0200313 host1x_intr_deinit(host);
Terje Bergstrom75471682013-03-22 16:34:01 +0200314 host1x_syncpt_deinit(host);
Thierry Redingb386c6b2017-03-21 08:54:22 +0100315 reset_control_assert(host->rst);
Terje Bergstrom75471682013-03-22 16:34:01 +0200316 clk_disable_unprepare(host->clk);
317
Mikko Perttunen404bfb72016-12-14 13:16:14 +0200318 if (host->domain) {
319 put_iova_domain(&host->iova);
320 iommu_detach_device(host->domain, &pdev->dev);
321 iommu_domain_free(host->domain);
322 }
323
Terje Bergstrom75471682013-03-22 16:34:01 +0200324 return 0;
325}
326
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200327static struct platform_driver tegra_host1x_driver = {
Terje Bergstrom75471682013-03-22 16:34:01 +0200328 .driver = {
Terje Bergstrom75471682013-03-22 16:34:01 +0200329 .name = "tegra-host1x",
330 .of_match_table = host1x_of_match,
331 },
Thierry Reding452e7f02013-09-25 18:33:31 +0200332 .probe = host1x_probe,
333 .remove = host1x_remove,
Terje Bergstrom75471682013-03-22 16:34:01 +0200334};
335
Thierry Reding28fae812015-12-02 17:24:20 +0100336static struct platform_driver * const drivers[] = {
337 &tegra_host1x_driver,
338 &tegra_mipi_driver,
339};
340
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200341static int __init tegra_host1x_init(void)
342{
343 int err;
Terje Bergstrom75471682013-03-22 16:34:01 +0200344
Thierry Redingf4c5cf82014-12-18 15:29:14 +0100345 err = bus_register(&host1x_bus_type);
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200346 if (err < 0)
347 return err;
348
Thierry Reding28fae812015-12-02 17:24:20 +0100349 err = platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Thierry Reding4de6a2d2013-09-02 09:48:53 +0200350 if (err < 0)
Thierry Reding28fae812015-12-02 17:24:20 +0100351 bus_unregister(&host1x_bus_type);
Thierry Reding4de6a2d2013-09-02 09:48:53 +0200352
Thierry Reding4de6a2d2013-09-02 09:48:53 +0200353 return err;
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200354}
355module_init(tegra_host1x_init);
356
357static void __exit tegra_host1x_exit(void)
358{
Thierry Reding28fae812015-12-02 17:24:20 +0100359 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Thierry Redingf4c5cf82014-12-18 15:29:14 +0100360 bus_unregister(&host1x_bus_type);
Terje Bergstrom692e6d72013-03-22 16:34:07 +0200361}
362module_exit(tegra_host1x_exit);
363
364MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
Terje Bergstrom75471682013-03-22 16:34:01 +0200365MODULE_AUTHOR("Terje Bergstrom <tbergstrom@nvidia.com>");
366MODULE_DESCRIPTION("Host1x driver for Tegra products");
367MODULE_LICENSE("GPL");