blob: 00247c7713135a1f403eeaa9a0ea196895efaea3 [file] [log] [blame]
Saeed Bisharaedabd382009-08-06 15:12:43 +03001/*
2 * arch/arm/mach-dove/common.c
3 *
4 * Core functions for Marvell Dove 88AP510 System On Chip
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
Andrew Lunn2f129bf2011-12-15 08:15:07 +010011#include <linux/clk-provider.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010012#include <linux/dma-mapping.h>
13#include <linux/init.h>
Sebastian Hesselbarth81d2ef72012-08-15 19:07:33 +020014#include <linux/of.h>
15#include <linux/of_platform.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010016#include <linux/platform_data/dma-mv_xor.h>
17#include <linux/platform_data/usb-ehci-orion.h>
18#include <linux/platform_device.h>
Lennert Buytenhek573a6522009-11-24 19:33:52 +020019#include <asm/hardware/cache-tauros2.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010020#include <asm/mach/arch.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030021#include <asm/mach/map.h>
22#include <asm/mach/time.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030023#include <mach/bridge-regs.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010024#include <mach/pm.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020025#include <plat/common.h>
Sebastian Hesselbarthb3af7a12013-01-29 22:23:09 +010026#include <plat/irq.h>
27#include <plat/time.h>
Saeed Bisharaedabd382009-08-06 15:12:43 +030028#include "common.h"
29
30/*****************************************************************************
31 * I/O Address Mapping
32 ****************************************************************************/
33static struct map_desc dove_io_desc[] __initdata = {
34 {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020035 .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030036 .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
37 .length = DOVE_SB_REGS_SIZE,
38 .type = MT_DEVICE,
39 }, {
Thomas Petazzonic3c5a282012-09-11 14:27:18 +020040 .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030041 .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
42 .length = DOVE_NB_REGS_SIZE,
43 .type = MT_DEVICE,
Saeed Bisharaedabd382009-08-06 15:12:43 +030044 },
45};
46
47void __init dove_map_io(void)
48{
49 iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
50}
51
52/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010053 * CLK tree
54 ****************************************************************************/
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020055static int dove_tclk;
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020056
57static DEFINE_SPINLOCK(gating_lock);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010058static struct clk *tclk;
59
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020060static struct clk __init *dove_register_gate(const char *name,
61 const char *parent, u8 bit_idx)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010062{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020063 return clk_register_gate(NULL, name, parent, 0,
64 (void __iomem *)CLOCK_GATING_CONTROL,
65 bit_idx, 0, &gating_lock);
66}
Andrew Lunn4574b882012-04-06 17:17:26 +020067
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020068static void __init dove_clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010069{
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020070 struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
71 struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
72 struct clk *xor0, *xor1, *ge, *gephy;
73
Andrew Lunn2f129bf2011-12-15 08:15:07 +010074 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +020075 dove_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020076
Sebastian Hesselbarth52167472012-08-15 19:07:31 +020077 usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
78 usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
79 sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
80 pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
81 pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
82 sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
83 sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
84 nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
85 camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
86 i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
87 i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
88 crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
89 ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
90 pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
91 xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
92 xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
93 gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
94 ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
95
96 orion_clkdev_add(NULL, "orion_spi.0", tclk);
97 orion_clkdev_add(NULL, "orion_spi.1", tclk);
98 orion_clkdev_add(NULL, "orion_wdt", tclk);
99 orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
100
101 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
102 orion_clkdev_add(NULL, "orion-ehci.1", usb1);
Sebastian Hesselbarth3fbcd3d2012-09-25 02:02:15 +0200103 orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
104 orion_clkdev_add(NULL, "sata_mv.0", sata);
Sebastian Hesselbarth52167472012-08-15 19:07:31 +0200105 orion_clkdev_add("0", "pcie", pex0);
106 orion_clkdev_add("1", "pcie", pex1);
107 orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
108 orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
109 orion_clkdev_add(NULL, "orion_nand", nand);
110 orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
111 orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
112 orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
113 orion_clkdev_add(NULL, "mv_crypto", crypto);
114 orion_clkdev_add(NULL, "dove-ac97", ac97);
115 orion_clkdev_add(NULL, "dove-pdma", pdma);
Thomas Petazzoni0dddee72012-10-30 11:59:42 +0100116 orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
117 orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100118}
119
120/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300121 * EHCI0
122 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300123void __init dove_ehci0_init(void)
124{
Andrew Lunn72053352012-02-08 15:52:47 +0100125 orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300126}
127
128/*****************************************************************************
129 * EHCI1
130 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300131void __init dove_ehci1_init(void)
132{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100133 orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300134}
135
136/*****************************************************************************
137 * GE00
138 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300139void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
140{
Hannes Reinecke30e0f582012-06-12 15:59:45 +0200141 orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200142 IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
143 1600);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300144}
145
146/*****************************************************************************
147 * SoC RTC
148 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300149void __init dove_rtc_init(void)
150{
Andrew Lunnf6eaccb2011-05-15 13:32:42 +0200151 orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300152}
153
154/*****************************************************************************
155 * SATA
156 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300157void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
158{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100159 orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
Andrew Lunn9e613f82011-05-15 13:32:50 +0200160
Saeed Bisharaedabd382009-08-06 15:12:43 +0300161}
162
163/*****************************************************************************
164 * UART0
165 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300166void __init dove_uart0_init(void)
167{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200168 orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100169 IRQ_DOVE_UART_0, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300170}
171
172/*****************************************************************************
173 * UART1
174 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300175void __init dove_uart1_init(void)
176{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200177 orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100178 IRQ_DOVE_UART_1, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300179}
180
181/*****************************************************************************
182 * UART2
183 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300184void __init dove_uart2_init(void)
185{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200186 orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100187 IRQ_DOVE_UART_2, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300188}
189
190/*****************************************************************************
191 * UART3
192 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300193void __init dove_uart3_init(void)
194{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200195 orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100196 IRQ_DOVE_UART_3, tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300197}
198
199/*****************************************************************************
Andrew Lunn980f9f62011-05-15 13:32:46 +0200200 * SPI
Saeed Bisharaedabd382009-08-06 15:12:43 +0300201 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300202void __init dove_spi0_init(void)
203{
Andrew Lunn4574b882012-04-06 17:17:26 +0200204 orion_spi_init(DOVE_SPI0_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300205}
206
Saeed Bisharaedabd382009-08-06 15:12:43 +0300207void __init dove_spi1_init(void)
208{
Andrew Lunn4574b882012-04-06 17:17:26 +0200209 orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300210}
211
212/*****************************************************************************
213 * I2C
214 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300215void __init dove_i2c_init(void)
216{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200217 orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300218}
219
220/*****************************************************************************
221 * Time handling
222 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200223void __init dove_init_early(void)
224{
225 orion_time_set_base(TIMER_VIRT_BASE);
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100226 mvebu_mbus_init("marvell,dove-mbus",
227 BRIDGE_WINS_BASE, BRIDGE_WINS_SZ,
228 DOVE_MC_WINS_BASE, DOVE_MC_WINS_SZ);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200229}
230
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200231static int __init dove_find_tclk(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300232{
Saeed Bisharaedabd382009-08-06 15:12:43 +0300233 return 166666667;
234}
235
Stephen Warren6bb27d72012-11-08 12:40:59 -0700236void __init dove_timer_init(void)
Saeed Bisharaedabd382009-08-06 15:12:43 +0300237{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200238 dove_tclk = dove_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200239 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200240 IRQ_DOVE_BRIDGE, dove_tclk);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300241}
242
Saeed Bisharaedabd382009-08-06 15:12:43 +0300243/*****************************************************************************
Sebastian Hesselbarth624d0b52012-08-15 19:07:32 +0200244 * Cryptographic Engines and Security Accelerator (CESA)
245 ****************************************************************************/
246void __init dove_crypto_init(void)
247{
248 orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
249 DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
250}
251
252/*****************************************************************************
Saeed Bisharaedabd382009-08-06 15:12:43 +0300253 * XOR 0
254 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300255void __init dove_xor0_init(void)
256{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100257 orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200258 IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300259}
260
261/*****************************************************************************
262 * XOR 1
263 ****************************************************************************/
Saeed Bisharaedabd382009-08-06 15:12:43 +0300264void __init dove_xor1_init(void)
265{
Andrew Lunnee962722011-05-15 13:32:48 +0200266 orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
267 IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300268}
269
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300270/*****************************************************************************
271 * SDIO
272 ****************************************************************************/
273static u64 sdio_dmamask = DMA_BIT_MASK(32);
274
275static struct resource dove_sdio0_resources[] = {
276 {
277 .start = DOVE_SDIO0_PHYS_BASE,
278 .end = DOVE_SDIO0_PHYS_BASE + 0xff,
279 .flags = IORESOURCE_MEM,
280 }, {
281 .start = IRQ_DOVE_SDIO0,
282 .end = IRQ_DOVE_SDIO0,
283 .flags = IORESOURCE_IRQ,
284 },
285};
286
287static struct platform_device dove_sdio0 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200288 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300289 .id = 0,
290 .dev = {
291 .dma_mask = &sdio_dmamask,
292 .coherent_dma_mask = DMA_BIT_MASK(32),
293 },
294 .resource = dove_sdio0_resources,
295 .num_resources = ARRAY_SIZE(dove_sdio0_resources),
296};
297
298void __init dove_sdio0_init(void)
299{
300 platform_device_register(&dove_sdio0);
301}
302
303static struct resource dove_sdio1_resources[] = {
304 {
305 .start = DOVE_SDIO1_PHYS_BASE,
306 .end = DOVE_SDIO1_PHYS_BASE + 0xff,
307 .flags = IORESOURCE_MEM,
308 }, {
309 .start = IRQ_DOVE_SDIO1,
310 .end = IRQ_DOVE_SDIO1,
311 .flags = IORESOURCE_IRQ,
312 },
313};
314
315static struct platform_device dove_sdio1 = {
Mike Rapoport930e2fe2010-10-28 21:23:53 +0200316 .name = "sdhci-dove",
Saeed Bishara16bc90a2010-05-06 16:12:06 +0300317 .id = 1,
318 .dev = {
319 .dma_mask = &sdio_dmamask,
320 .coherent_dma_mask = DMA_BIT_MASK(32),
321 },
322 .resource = dove_sdio1_resources,
323 .num_resources = ARRAY_SIZE(dove_sdio1_resources),
324};
325
326void __init dove_sdio1_init(void)
327{
328 platform_device_register(&dove_sdio1);
329}
330
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100331void __init dove_setup_cpu_wins(void)
332{
333 /*
334 * The PCIe windows will no longer be statically allocated
335 * here once Dove is migrated to the pci-mvebu driver.
336 */
337 mvebu_mbus_add_window_remap_flags("pcie0.0",
338 DOVE_PCIE0_IO_PHYS_BASE,
339 DOVE_PCIE0_IO_SIZE,
340 DOVE_PCIE0_IO_BUS_BASE,
341 MVEBU_MBUS_PCI_IO);
342 mvebu_mbus_add_window_remap_flags("pcie1.0",
343 DOVE_PCIE1_IO_PHYS_BASE,
344 DOVE_PCIE1_IO_SIZE,
345 DOVE_PCIE1_IO_BUS_BASE,
346 MVEBU_MBUS_PCI_IO);
347 mvebu_mbus_add_window_remap_flags("pcie0.0",
348 DOVE_PCIE0_MEM_PHYS_BASE,
349 DOVE_PCIE0_MEM_SIZE,
350 MVEBU_MBUS_NO_REMAP,
351 MVEBU_MBUS_PCI_MEM);
352 mvebu_mbus_add_window_remap_flags("pcie1.0",
353 DOVE_PCIE1_MEM_PHYS_BASE,
354 DOVE_PCIE1_MEM_SIZE,
355 MVEBU_MBUS_NO_REMAP,
356 MVEBU_MBUS_PCI_MEM);
357 mvebu_mbus_add_window("cesa", DOVE_CESA_PHYS_BASE,
358 DOVE_CESA_SIZE);
359 mvebu_mbus_add_window("bootrom", DOVE_BOOTROM_PHYS_BASE,
360 DOVE_BOOTROM_SIZE);
361 mvebu_mbus_add_window("scratchpad", DOVE_SCRATCHPAD_PHYS_BASE,
362 DOVE_SCRATCHPAD_SIZE);
363}
364
Saeed Bisharaedabd382009-08-06 15:12:43 +0300365void __init dove_init(void)
366{
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200367 pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
368 (dove_tclk + 499999) / 1000000);
Saeed Bisharaedabd382009-08-06 15:12:43 +0300369
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200370#ifdef CONFIG_CACHE_TAUROS2
Chao Xie5cc58152012-07-31 14:13:13 +0800371 tauros2_init(0);
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200372#endif
Thomas Petazzoni7d554902013-03-21 17:59:17 +0100373 dove_setup_cpu_wins();
Saeed Bisharaedabd382009-08-06 15:12:43 +0300374
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100375 /* Setup root of clk tree */
Sebastian Hesselbarth5817d10b2012-08-15 19:07:30 +0200376 dove_clk_init();
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100377
Saeed Bisharaedabd382009-08-06 15:12:43 +0300378 /* internal devices that every board has */
379 dove_rtc_init();
380 dove_xor0_init();
381 dove_xor1_init();
382}
Russell King6ca6ff92011-11-05 09:48:52 +0000383
Robin Holt7b6d8642013-07-08 16:01:40 -0700384void dove_restart(enum reboot_mode mode, const char *cmd)
Russell King6ca6ff92011-11-05 09:48:52 +0000385{
386 /*
387 * Enable soft reset to assert RSTOUTn.
388 */
389 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
390
391 /*
392 * Assert soft reset.
393 */
394 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
395
396 while (1)
397 ;
398}