blob: 984e2fe6688c4c2cabd8829fe2e5cad97e88770e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567 const struct drm_display_mode *mode =
568 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100570 htotal = mode->crtc_htotal;
571 hsync_start = mode->crtc_hsync_start;
572 vbl_start = mode->crtc_vblank_start;
573 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
574 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300575
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300576 /* Convert to pixel count */
577 vbl_start *= htotal;
578
579 /* Start of vblank event occurs at start of hsync */
580 vbl_start -= htotal - hsync_start;
581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 high_frame = PIPEFRAME(pipe);
583 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100584
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585 /*
586 * High & low register fields aren't synchronized, so make sure
587 * we get a low value that's stable across two reads of the high
588 * register.
589 */
590 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700594 } while (high1 != high2);
595
Chris Wilson5eddb702010-09-11 13:48:45 +0100596 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100598 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300599
600 /*
601 * The frame counter increments at beginning of active.
602 * Cook up a vblank counter by also checking the pixel
603 * counter against vblank start.
604 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200605 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700606}
607
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700608static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800609{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800613 return I915_READ(reg);
614}
615
Mario Kleinerad3543e2013-10-30 05:13:08 +0100616/* raw reads, only for fast reads of display block, no need for forcewake etc. */
617#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100618
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620{
621 struct drm_device *dev = crtc->base.dev;
622 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200623 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300624 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300625 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300626
Ville Syrjälä80715b22014-05-15 20:23:23 +0300627 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300628 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629 vtotal /= 2;
630
631 if (IS_GEN2(dev))
632 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633 else
634 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635
636 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300637 * See update_scanline_offset() for the details on the
638 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300639 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300640 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300641}
642
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700643static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200644 unsigned int flags, int *vpos, int *hpos,
645 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100646{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300647 struct drm_i915_private *dev_priv = dev->dev_private;
648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200650 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300651 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300652 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 bool in_vbl = true;
654 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100655 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100658 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800659 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100660 return 0;
661 }
662
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300663 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300664 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300665 vtotal = mode->crtc_vtotal;
666 vbl_start = mode->crtc_vblank_start;
667 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100668
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200669 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670 vbl_start = DIV_ROUND_UP(vbl_start, 2);
671 vbl_end /= 2;
672 vtotal /= 2;
673 }
674
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300675 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676
Mario Kleinerad3543e2013-10-30 05:13:08 +0100677 /*
678 * Lock uncore.lock, as we will do multiple timing critical raw
679 * register reads, potentially with preemption disabled, so the
680 * following code must not block on uncore.lock.
681 */
682 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300683
Mario Kleinerad3543e2013-10-30 05:13:08 +0100684 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685
686 /* Get optional system timestamp before query. */
687 if (stime)
688 *stime = ktime_get();
689
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300690 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691 /* No obvious pixelcount register. Only query vertical
692 * scanout position from Display scan line register.
693 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300694 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695 } else {
696 /* Have access to pixelcount since start of frame.
697 * We can split this into vertical and horizontal
698 * scanout position.
699 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100700 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100701
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300702 /* convert to pixel counts */
703 vbl_start *= htotal;
704 vbl_end *= htotal;
705 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300706
707 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300708 * In interlaced modes, the pixel counter counts all pixels,
709 * so one field will have htotal more pixels. In order to avoid
710 * the reported position from jumping backwards when the pixel
711 * counter is beyond the length of the shorter field, just
712 * clamp the position the length of the shorter field. This
713 * matches how the scanline counter based position works since
714 * the scanline counter doesn't count the two half lines.
715 */
716 if (position >= vtotal)
717 position = vtotal - 1;
718
719 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300720 * Start of vblank interrupt is triggered at start of hsync,
721 * just prior to the first active line of vblank. However we
722 * consider lines to start at the leading edge of horizontal
723 * active. So, should we get here before we've crossed into
724 * the horizontal active of the first line in vblank, we would
725 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
726 * always add htotal-hsync_start to the current pixel position.
727 */
728 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300729 }
730
Mario Kleinerad3543e2013-10-30 05:13:08 +0100731 /* Get optional system timestamp after query. */
732 if (etime)
733 *etime = ktime_get();
734
735 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736
737 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300739 in_vbl = position >= vbl_start && position < vbl_end;
740
741 /*
742 * While in vblank, position will be negative
743 * counting up towards 0 at vbl_end. And outside
744 * vblank, position will be positive counting
745 * up since vbl_end.
746 */
747 if (position >= vbl_start)
748 position -= vbl_end;
749 else
750 position += vtotal - vbl_end;
751
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300752 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300753 *vpos = position;
754 *hpos = 0;
755 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100756 *vpos = position / htotal;
757 *hpos = position - (*vpos * htotal);
758 }
759
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760 /* In vblank? */
761 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200762 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
764 return ret;
765}
766
Ville Syrjäläa225f072014-04-29 13:35:45 +0300767int intel_get_crtc_scanline(struct intel_crtc *crtc)
768{
769 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770 unsigned long irqflags;
771 int position;
772
773 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774 position = __intel_get_crtc_scanline(crtc);
775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
777 return position;
778}
779
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700780static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781 int *max_error,
782 struct timeval *vblank_time,
783 unsigned flags)
784{
Chris Wilson4041b852011-01-22 10:07:56 +0000785 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000788 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 return -EINVAL;
790 }
791
792 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000793 crtc = intel_get_crtc_for_pipe(dev, pipe);
794 if (crtc == NULL) {
795 DRM_ERROR("Invalid crtc %d\n", pipe);
796 return -EINVAL;
797 }
798
Matt Roper83d65732015-02-25 13:12:16 -0800799 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000800 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
801 return -EBUSY;
802 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803
804 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000805 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
806 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300807 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200808 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809}
810
Jani Nikula67c347f2013-09-17 14:26:34 +0300811static bool intel_hpd_irq_event(struct drm_device *dev,
812 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200813{
814 enum drm_connector_status old_status;
815
816 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817 old_status = connector->status;
818
819 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 if (old_status == connector->status)
821 return false;
822
823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300825 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300826 drm_get_connector_status_name(old_status),
827 drm_get_connector_status_name(connector->status));
828
829 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200830}
831
Dave Airlie13cf5502014-06-18 11:29:35 +1000832static void i915_digport_work_func(struct work_struct *work)
833{
834 struct drm_i915_private *dev_priv =
835 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 u32 long_port_mask, short_port_mask;
837 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100838 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000839 u32 old_bits = 0;
840
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000842 long_port_mask = dev_priv->long_hpd_port_mask;
843 dev_priv->long_hpd_port_mask = 0;
844 short_port_mask = dev_priv->short_hpd_port_mask;
845 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200846 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000847
848 for (i = 0; i < I915_MAX_PORTS; i++) {
849 bool valid = false;
850 bool long_hpd = false;
851 intel_dig_port = dev_priv->hpd_irq_port[i];
852 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
853 continue;
854
855 if (long_port_mask & (1 << i)) {
856 valid = true;
857 long_hpd = true;
858 } else if (short_port_mask & (1 << i))
859 valid = true;
860
861 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100862 enum irqreturn ret;
863
Dave Airlie13cf5502014-06-18 11:29:35 +1000864 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100865 if (ret == IRQ_NONE) {
866 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000867 old_bits |= (1 << intel_dig_port->base.hpd_pin);
868 }
869 }
870 }
871
872 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200873 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000874 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200875 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000876 schedule_work(&dev_priv->hotplug_work);
877 }
878}
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880/*
881 * Handle hotplug events outside the interrupt handler proper.
882 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200883#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884
Jesse Barnes5ca58282009-03-31 14:11:15 -0700885static void i915_hotplug_work_func(struct work_struct *work)
886{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300887 struct drm_i915_private *dev_priv =
888 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700889 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700890 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200891 struct intel_connector *intel_connector;
892 struct intel_encoder *intel_encoder;
893 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200894 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200895 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200896 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700897
Keith Packarda65e34c2011-07-25 10:04:56 -0700898 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800899 DRM_DEBUG_KMS("running encoder hotplug functions\n");
900
Daniel Vetter4cb21832014-09-15 14:55:26 +0200901 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200902
903 hpd_event_bits = dev_priv->hpd_event_bits;
904 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200905 list_for_each_entry(connector, &mode_config->connector_list, head) {
906 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000907 if (!intel_connector->encoder)
908 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200909 intel_encoder = intel_connector->encoder;
910 if (intel_encoder->hpd_pin > HPD_NONE &&
911 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
912 connector->polled == DRM_CONNECTOR_POLL_HPD) {
913 DRM_INFO("HPD interrupt storm detected on connector %s: "
914 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300915 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200916 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
917 connector->polled = DRM_CONNECTOR_POLL_CONNECT
918 | DRM_CONNECTOR_POLL_DISCONNECT;
919 hpd_disabled = true;
920 }
Egbert Eich142e2392013-04-11 15:57:57 +0200921 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300923 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200924 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 }
926 /* if there were no outputs to poll, poll was disabled,
927 * therefore make sure it's enabled when disabling HPD on
928 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200929 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300931 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
932 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200933 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200934
Daniel Vetter4cb21832014-09-15 14:55:26 +0200935 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200936
Egbert Eich321a1b32013-04-11 16:00:26 +0200937 list_for_each_entry(connector, &mode_config->connector_list, head) {
938 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000939 if (!intel_connector->encoder)
940 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200941 intel_encoder = intel_connector->encoder;
942 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943 if (intel_encoder->hot_plug)
944 intel_encoder->hot_plug(intel_encoder);
945 if (intel_hpd_irq_event(dev, connector))
946 changed = true;
947 }
948 }
Keith Packard40ee3382011-07-28 15:31:19 -0700949 mutex_unlock(&mode_config->mutex);
950
Egbert Eich321a1b32013-04-11 16:00:26 +0200951 if (changed)
952 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700953}
954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300957 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000958 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200959 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200961 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800962
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200963 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
964
Daniel Vetter20e4d402012-08-08 23:35:39 +0200965 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Jesse Barnes7648fa92010-05-20 14:28:11 -0700967 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 busy_up = I915_READ(RCPREVBSYTUPAVG);
969 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 max_avg = I915_READ(RCBMAXAVG);
971 min_avg = I915_READ(RCBMINAVG);
972
973 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
976 new_delay = dev_priv->ips.cur_delay - 1;
977 if (new_delay < dev_priv->ips.max_delay)
978 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000979 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200980 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
981 new_delay = dev_priv->ips.cur_delay + 1;
982 if (new_delay > dev_priv->ips.min_delay)
983 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800984 }
985
Jesse Barnes7648fa92010-05-20 14:28:11 -0700986 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200987 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800988
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200989 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200990
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991 return;
992}
993
Chris Wilson74cdb332015-04-07 16:21:05 +0100994static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100995{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100996 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000997 return;
998
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000999 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001000
Chris Wilson549f7362010-10-19 11:19:32 +01001001 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001002}
1003
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004static void vlv_c0_read(struct drm_i915_private *dev_priv,
1005 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001006{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1008 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1009 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001010}
1011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1013 const struct intel_rps_ei *old,
1014 const struct intel_rps_ei *now,
1015 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001016{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 if (old->cz_clock == 0)
1020 return false;
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022 time = now->cz_clock - old->cz_clock;
1023 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001024
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001025 /* Workload can be split between render + media, e.g. SwapBuffers
1026 * being blitted in X after being rendered in mesa. To account for
1027 * this we need to combine both engines into our activity counter.
1028 */
1029 c0 = now->render_c0 - old->render_c0;
1030 c0 += now->media_c0 - old->media_c0;
1031 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 return c0 >= time;
1034}
Deepak S31685c22014-07-03 17:33:01 -04001035
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1037{
1038 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1039 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040}
1041
1042static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1043{
1044 struct intel_rps_ei now;
1045 u32 events = 0;
1046
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001047 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 return 0;
1049
1050 vlv_c0_read(dev_priv, &now);
1051 if (now.cz_clock == 0)
1052 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001053
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1055 if (!vlv_c0_above(dev_priv,
1056 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001057 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1059 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001060 }
1061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1063 if (vlv_c0_above(dev_priv,
1064 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_UP_THRESHOLD;
1067 dev_priv->rps.up_ei = now;
1068 }
1069
1070 return events;
Deepak S31685c22014-07-03 17:33:01 -04001071}
1072
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001073static bool any_waiters(struct drm_i915_private *dev_priv)
1074{
1075 struct intel_engine_cs *ring;
1076 int i;
1077
1078 for_each_ring(ring, dev_priv, i)
1079 if (ring->irq_refcount)
1080 return true;
1081
1082 return false;
1083}
1084
Ben Widawsky4912d042011-04-25 11:25:20 -07001085static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001087 struct drm_i915_private *dev_priv =
1088 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001089 bool client_boost;
1090 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092
Daniel Vetter59cdb632013-07-04 23:35:28 +02001093 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 /* Speed up work cancelation during disabling rps interrupts. */
1095 if (!dev_priv->rps.interrupts_enabled) {
1096 spin_unlock_irq(&dev_priv->irq_lock);
1097 return;
1098 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001099 pm_iir = dev_priv->rps.pm_iir;
1100 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001101 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1102 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001103 client_boost = dev_priv->rps.client_boost;
1104 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001105 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001106
Paulo Zanoni60611c12013-08-15 11:50:01 -03001107 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301108 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001109
Chris Wilson8d3afd72015-05-21 21:01:47 +01001110 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111 return;
1112
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001113 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001114
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001115 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1116
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001119 min = dev_priv->rps.min_freq_softlimit;
1120 max = dev_priv->rps.max_freq_softlimit;
1121
1122 if (client_boost) {
1123 new_delay = dev_priv->rps.max_freq_softlimit;
1124 adj = 0;
1125 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 if (adj > 0)
1127 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001128 else /* CHV needs even encode values */
1129 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001130 /*
1131 * For better performance, jump directly
1132 * to RPe if we're below it.
1133 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001134 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001135 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001136 adj = 0;
1137 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001138 } else if (any_waiters(dev_priv)) {
1139 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001141 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1142 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001144 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001145 adj = 0;
1146 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1147 if (adj < 0)
1148 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 else /* CHV needs even encode values */
1150 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Chris Wilsonedcf2842015-04-07 16:20:29 +01001155 dev_priv->rps.last_adj = adj;
1156
Ben Widawsky79249632012-09-07 19:43:42 -07001157 /* sysfs frequency interfaces may have snuck in while servicing the
1158 * interrupt
1159 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301162
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001163 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001165 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166}
1167
Ben Widawskye3689192012-05-25 16:56:22 -07001168
1169/**
1170 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1171 * occurred.
1172 * @work: workqueue struct
1173 *
1174 * Doesn't actually do anything except notify userspace. As a consequence of
1175 * this event, userspace should try to remap the bad rows since statistically
1176 * it is likely the same row is more likely to go bad again.
1177 */
1178static void ivybridge_parity_work(struct work_struct *work)
1179{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001180 struct drm_i915_private *dev_priv =
1181 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001182 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001184 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001185 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001186
1187 /* We must turn off DOP level clock gating to access the L3 registers.
1188 * In order to prevent a get/put style interface, acquire struct mutex
1189 * any time we access those registers.
1190 */
1191 mutex_lock(&dev_priv->dev->struct_mutex);
1192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 /* If we've screwed up tracking, just let the interrupt fire again */
1194 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1195 goto out;
1196
Ben Widawskye3689192012-05-25 16:56:22 -07001197 misccpctl = I915_READ(GEN7_MISCCPCTL);
1198 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1199 POSTING_READ(GEN7_MISCCPCTL);
1200
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001201 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1202 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001204 slice--;
1205 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1206 break;
1207
1208 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1209
1210 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1211
1212 error_status = I915_READ(reg);
1213 row = GEN7_PARITY_ERROR_ROW(error_status);
1214 bank = GEN7_PARITY_ERROR_BANK(error_status);
1215 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1216
1217 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1218 POSTING_READ(reg);
1219
1220 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1221 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1222 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1223 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1224 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1225 parity_event[5] = NULL;
1226
Dave Airlie5bdebb12013-10-11 14:07:25 +10001227 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 KOBJ_CHANGE, parity_event);
1229
1230 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1231 slice, row, bank, subbank);
1232
1233 kfree(parity_event[4]);
1234 kfree(parity_event[3]);
1235 kfree(parity_event[2]);
1236 kfree(parity_event[1]);
1237 }
Ben Widawskye3689192012-05-25 16:56:22 -07001238
1239 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1240
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241out:
1242 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001243 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001244 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001245 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001246
1247 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001248}
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001251{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001252 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001253
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001254 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001255 return;
1256
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001257 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001258 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001259 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001260
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001261 iir &= GT_PARITY_ERROR(dev);
1262 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1263 dev_priv->l3_parity.which_slice |= 1 << 1;
1264
1265 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1266 dev_priv->l3_parity.which_slice |= 1 << 0;
1267
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001268 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001269}
1270
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001271static void ilk_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275 if (gt_iir &
1276 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001277 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001278 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001279 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001280}
1281
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282static void snb_gt_irq_handler(struct drm_device *dev,
1283 struct drm_i915_private *dev_priv,
1284 u32 gt_iir)
1285{
1286
Ben Widawskycc609d52013-05-28 19:22:29 -07001287 if (gt_iir &
1288 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001289 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001290 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001291 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001292 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001293 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001294
Ben Widawskycc609d52013-05-28 19:22:29 -07001295 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1296 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001297 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1298 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001299
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001300 if (gt_iir & GT_PARITY_ERROR(dev))
1301 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001302}
1303
Chris Wilson74cdb332015-04-07 16:21:05 +01001304static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001305 u32 master_ctl)
1306{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001307 irqreturn_t ret = IRQ_NONE;
1308
1309 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001310 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001312 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001313 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001314
Chris Wilson74cdb332015-04-07 16:21:05 +01001315 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1316 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1317 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1318 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319
Chris Wilson74cdb332015-04-07 16:21:05 +01001320 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1321 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1322 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1323 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001324 } else
1325 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1326 }
1327
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001328 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001329 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001331 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001333
Chris Wilson74cdb332015-04-07 16:21:05 +01001334 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1335 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1336 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1337 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001338
Chris Wilson74cdb332015-04-07 16:21:05 +01001339 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1340 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1341 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1342 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001343 } else
1344 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1345 }
1346
Chris Wilson74cdb332015-04-07 16:21:05 +01001347 if (master_ctl & GEN8_GT_VECS_IRQ) {
1348 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1349 if (tmp) {
1350 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1351 ret = IRQ_HANDLED;
1352
1353 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1354 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1355 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1356 notify_ring(&dev_priv->ring[VECS]);
1357 } else
1358 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1359 }
1360
Ben Widawsky09610212014-05-15 20:58:08 +03001361 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001362 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001363 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001364 I915_WRITE_FW(GEN8_GT_IIR(2),
1365 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001366 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001367 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001368 } else
1369 DRM_ERROR("The master control interrupt lied (PM)!\n");
1370 }
1371
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 return ret;
1373}
1374
Egbert Eichb543fb02013-04-16 13:36:54 +02001375#define HPD_STORM_DETECT_PERIOD 1000
1376#define HPD_STORM_THRESHOLD 5
1377
Jani Nikula07c338c2014-10-02 11:16:32 +03001378static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001379{
1380 switch (port) {
1381 case PORT_A:
1382 case PORT_E:
1383 default:
1384 return -1;
1385 case PORT_B:
1386 return 0;
1387 case PORT_C:
1388 return 8;
1389 case PORT_D:
1390 return 16;
1391 }
1392}
1393
Jani Nikula07c338c2014-10-02 11:16:32 +03001394static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001395{
1396 switch (port) {
1397 case PORT_A:
1398 case PORT_E:
1399 default:
1400 return -1;
1401 case PORT_B:
1402 return 17;
1403 case PORT_C:
1404 return 19;
1405 case PORT_D:
1406 return 21;
1407 }
1408}
1409
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001410static enum port get_port_from_pin(enum hpd_pin pin)
Dave Airlie13cf5502014-06-18 11:29:35 +10001411{
1412 switch (pin) {
1413 case HPD_PORT_B:
1414 return PORT_B;
1415 case HPD_PORT_C:
1416 return PORT_C;
1417 case HPD_PORT_D:
1418 return PORT_D;
1419 default:
1420 return PORT_A; /* no hpd */
1421 }
1422}
1423
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001424static void intel_hpd_irq_handler(struct drm_device *dev,
1425 u32 hotplug_trigger,
1426 u32 dig_hotplug_reg,
1427 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001428{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001429 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001430 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001431 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001432 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 bool queue_dig = false, queue_hp = false;
1434 u32 dig_shift;
1435 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001436
Daniel Vetter91d131d2013-06-27 17:52:14 +02001437 if (!hotplug_trigger)
1438 return;
1439
Dave Airlie13cf5502014-06-18 11:29:35 +10001440 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1441 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001442
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001443 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001444 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001445 if (!(hpd[i] & hotplug_trigger))
1446 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001447
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 port = get_port_from_pin(i);
1449 if (port && dev_priv->hpd_irq_port[port]) {
1450 bool long_hpd;
1451
Imre Deak6b5ad422015-03-27 17:22:34 +02001452 if (!HAS_GMCH_DISPLAY(dev_priv)) {
Jani Nikula07c338c2014-10-02 11:16:32 +03001453 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001454 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001455 } else {
1456 dig_shift = i915_port_to_hotplug_shift(port);
1457 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 }
1459
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001460 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1461 port_name(port),
1462 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001463 /* for long HPD pulses we want to have the digital queue happen,
1464 but we still want HPD storm detection to function. */
1465 if (long_hpd) {
1466 dev_priv->long_hpd_port_mask |= (1 << port);
1467 dig_port_mask |= hpd[i];
1468 } else {
1469 /* for short HPD just trigger the digital queue */
1470 dev_priv->short_hpd_port_mask |= (1 << port);
1471 hotplug_trigger &= ~hpd[i];
1472 }
1473 queue_dig = true;
1474 }
1475 }
1476
1477 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001478 if (hpd[i] & hotplug_trigger &&
1479 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1480 /*
1481 * On GMCH platforms the interrupt mask bits only
1482 * prevent irq generation, not the setting of the
1483 * hotplug bits itself. So only WARN about unexpected
1484 * interrupts on saner platforms.
1485 */
1486 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1487 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1488 hotplug_trigger, i, hpd[i]);
1489
1490 continue;
1491 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001492
Egbert Eichb543fb02013-04-16 13:36:54 +02001493 if (!(hpd[i] & hotplug_trigger) ||
1494 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1495 continue;
1496
Dave Airlie13cf5502014-06-18 11:29:35 +10001497 if (!(dig_port_mask & hpd[i])) {
1498 dev_priv->hpd_event_bits |= (1 << i);
1499 queue_hp = true;
1500 }
1501
Egbert Eichb543fb02013-04-16 13:36:54 +02001502 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1503 dev_priv->hpd_stats[i].hpd_last_jiffies
1504 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1505 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1506 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001507 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001508 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1509 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001510 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001511 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001512 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001513 } else {
1514 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001515 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1516 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001517 }
1518 }
1519
Daniel Vetter10a504d2013-06-27 17:52:12 +02001520 if (storm_detected)
1521 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001522 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001523
Daniel Vetter645416f2013-09-02 16:22:25 +02001524 /*
1525 * Our hotplug handler can grab modeset locks (by calling down into the
1526 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1527 * queue for otherwise the flush_work in the pageflip code will
1528 * deadlock.
1529 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001530 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001531 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001532 if (queue_hp)
1533 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001534}
1535
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001536static void gmbus_irq_handler(struct drm_device *dev)
1537{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001538 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001539
Daniel Vetter28c70f12012-12-01 13:53:45 +01001540 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001541}
1542
Daniel Vetterce99c252012-12-01 13:53:47 +01001543static void dp_aux_irq_handler(struct drm_device *dev)
1544{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001545 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001546
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001547 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001548}
1549
Shuang He8bf1e9f2013-10-15 18:55:27 +01001550#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001551static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1552 uint32_t crc0, uint32_t crc1,
1553 uint32_t crc2, uint32_t crc3,
1554 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001555{
1556 struct drm_i915_private *dev_priv = dev->dev_private;
1557 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1558 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001559 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001560
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001561 spin_lock(&pipe_crc->lock);
1562
Damien Lespiau0c912c72013-10-15 18:55:37 +01001563 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001564 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001565 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001566 return;
1567 }
1568
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001569 head = pipe_crc->head;
1570 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001571
1572 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001573 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001574 DRM_ERROR("CRC buffer overflowing\n");
1575 return;
1576 }
1577
1578 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001579
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001580 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001581 entry->crc[0] = crc0;
1582 entry->crc[1] = crc1;
1583 entry->crc[2] = crc2;
1584 entry->crc[3] = crc3;
1585 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001586
1587 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001588 pipe_crc->head = head;
1589
1590 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001591
1592 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001593}
Daniel Vetter277de952013-10-18 16:37:07 +02001594#else
1595static inline void
1596display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1597 uint32_t crc0, uint32_t crc1,
1598 uint32_t crc2, uint32_t crc3,
1599 uint32_t crc4) {}
1600#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001601
Daniel Vetter277de952013-10-18 16:37:07 +02001602
1603static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001604{
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606
Daniel Vetter277de952013-10-18 16:37:07 +02001607 display_pipe_crc_irq_handler(dev, pipe,
1608 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1609 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001610}
1611
Daniel Vetter277de952013-10-18 16:37:07 +02001612static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615
Daniel Vetter277de952013-10-18 16:37:07 +02001616 display_pipe_crc_irq_handler(dev, pipe,
1617 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1618 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1619 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1620 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1621 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001622}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001623
Daniel Vetter277de952013-10-18 16:37:07 +02001624static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001625{
1626 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001627 uint32_t res1, res2;
1628
1629 if (INTEL_INFO(dev)->gen >= 3)
1630 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1631 else
1632 res1 = 0;
1633
1634 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1635 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1636 else
1637 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001638
Daniel Vetter277de952013-10-18 16:37:07 +02001639 display_pipe_crc_irq_handler(dev, pipe,
1640 I915_READ(PIPE_CRC_RES_RED(pipe)),
1641 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1642 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1643 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001644}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001645
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001646/* The RPS events need forcewake, so we add them to a work queue and mask their
1647 * IMR bits until the work is done. Other interrupts can be processed without
1648 * the work queue. */
1649static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001650{
Deepak Sa6706b42014-03-15 20:23:22 +05301651 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001652 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001653 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001654 if (dev_priv->rps.interrupts_enabled) {
1655 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1656 queue_work(dev_priv->wq, &dev_priv->rps.work);
1657 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001658 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001659 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001660
Imre Deakc9a9a262014-11-05 20:48:37 +02001661 if (INTEL_INFO(dev_priv)->gen >= 8)
1662 return;
1663
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001664 if (HAS_VEBOX(dev_priv->dev)) {
1665 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001666 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001667
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001668 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1669 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001670 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001671}
1672
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001673static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1674{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001675 if (!drm_handle_vblank(dev, pipe))
1676 return false;
1677
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001678 return true;
1679}
1680
Imre Deakc1874ed2014-02-04 21:35:46 +02001681static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1682{
1683 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001684 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001685 int pipe;
1686
Imre Deak58ead0d2014-02-04 21:35:47 +02001687 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001688 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001689 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001690 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001691
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001692 /*
1693 * PIPESTAT bits get signalled even when the interrupt is
1694 * disabled with the mask bits, and some of the status bits do
1695 * not generate interrupts at all (like the underrun bit). Hence
1696 * we need to be careful that we only handle what we want to
1697 * handle.
1698 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001699
1700 /* fifo underruns are filterered in the underrun handler. */
1701 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001702
1703 switch (pipe) {
1704 case PIPE_A:
1705 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1706 break;
1707 case PIPE_B:
1708 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1709 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001710 case PIPE_C:
1711 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1712 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001713 }
1714 if (iir & iir_bit)
1715 mask |= dev_priv->pipestat_irq_mask[pipe];
1716
1717 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001718 continue;
1719
1720 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001721 mask |= PIPESTAT_INT_ENABLE_MASK;
1722 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001723
1724 /*
1725 * Clear the PIPE*STAT regs before the IIR
1726 */
Imre Deak91d181d2014-02-10 18:42:49 +02001727 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1728 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001729 I915_WRITE(reg, pipe_stats[pipe]);
1730 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001731 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001732
Damien Lespiau055e3932014-08-18 13:49:10 +01001733 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001734 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1735 intel_pipe_handle_vblank(dev, pipe))
1736 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001737
Imre Deak579a9b02014-02-04 21:35:48 +02001738 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001739 intel_prepare_page_flip(dev, pipe);
1740 intel_finish_page_flip(dev, pipe);
1741 }
1742
1743 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1744 i9xx_pipe_crc_irq_handler(dev, pipe);
1745
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001746 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1747 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001748 }
1749
1750 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1751 gmbus_irq_handler(dev);
1752}
1753
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001754static void i9xx_hpd_irq_handler(struct drm_device *dev)
1755{
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1758
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001759 if (hotplug_status) {
1760 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1761 /*
1762 * Make sure hotplug status is cleared before we clear IIR, or else we
1763 * may miss hotplug events.
1764 */
1765 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001766
Ville Syrjälä4bca26d2015-05-11 20:49:10 +03001767 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001768 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001769
Dave Airlie13cf5502014-06-18 11:29:35 +10001770 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001771 } else {
1772 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1773
Dave Airlie13cf5502014-06-18 11:29:35 +10001774 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001775 }
1776
1777 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1778 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1779 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001780 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001781}
1782
Daniel Vetterff1f5252012-10-02 15:10:55 +02001783static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001785 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787 u32 iir, gt_iir, pm_iir;
1788 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001789
Imre Deak2dd2a882015-02-24 11:14:30 +02001790 if (!intel_irqs_enabled(dev_priv))
1791 return IRQ_NONE;
1792
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001793 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001794 /* Find, clear, then process each source of interrupt */
1795
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001796 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001797 if (gt_iir)
1798 I915_WRITE(GTIIR, gt_iir);
1799
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001800 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001801 if (pm_iir)
1802 I915_WRITE(GEN6_PMIIR, pm_iir);
1803
1804 iir = I915_READ(VLV_IIR);
1805 if (iir) {
1806 /* Consume port before clearing IIR or we'll miss events */
1807 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1808 i9xx_hpd_irq_handler(dev);
1809 I915_WRITE(VLV_IIR, iir);
1810 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001811
1812 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1813 goto out;
1814
1815 ret = IRQ_HANDLED;
1816
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001817 if (gt_iir)
1818 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001819 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001820 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001821 /* Call regardless, as some status bits might not be
1822 * signalled in iir */
1823 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001824 }
1825
1826out:
1827 return ret;
1828}
1829
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001830static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1831{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001832 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001833 struct drm_i915_private *dev_priv = dev->dev_private;
1834 u32 master_ctl, iir;
1835 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001836
Imre Deak2dd2a882015-02-24 11:14:30 +02001837 if (!intel_irqs_enabled(dev_priv))
1838 return IRQ_NONE;
1839
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001840 for (;;) {
1841 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1842 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001843
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001844 if (master_ctl == 0 && iir == 0)
1845 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001846
Oscar Mateo27b6c122014-06-16 16:11:00 +01001847 ret = IRQ_HANDLED;
1848
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001849 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001850
Oscar Mateo27b6c122014-06-16 16:11:00 +01001851 /* Find, clear, then process each source of interrupt */
1852
1853 if (iir) {
1854 /* Consume port before clearing IIR or we'll miss events */
1855 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1856 i9xx_hpd_irq_handler(dev);
1857 I915_WRITE(VLV_IIR, iir);
1858 }
1859
Chris Wilson74cdb332015-04-07 16:21:05 +01001860 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001861
Oscar Mateo27b6c122014-06-16 16:11:00 +01001862 /* Call regardless, as some status bits might not be
1863 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001864 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001865
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001866 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1867 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001868 }
1869
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001870 return ret;
1871}
1872
Adam Jackson23e81d62012-06-06 15:45:44 -04001873static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001874{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001876 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001877 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001878 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001879
Dave Airlie13cf5502014-06-18 11:29:35 +10001880 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1881 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1882
1883 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001884
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001885 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1886 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1887 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001888 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001889 port_name(port));
1890 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001891
Daniel Vetterce99c252012-12-01 13:53:47 +01001892 if (pch_iir & SDE_AUX_MASK)
1893 dp_aux_irq_handler(dev);
1894
Jesse Barnes776ad802011-01-04 15:09:39 -08001895 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001896 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001897
1898 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1899 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1900
1901 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1902 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1903
1904 if (pch_iir & SDE_POISON)
1905 DRM_ERROR("PCH poison interrupt\n");
1906
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001907 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001908 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001909 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1910 pipe_name(pipe),
1911 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001912
1913 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1914 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1915
1916 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1917 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1918
Jesse Barnes776ad802011-01-04 15:09:39 -08001919 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001920 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001921
1922 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001923 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001924}
1925
1926static void ivb_err_int_handler(struct drm_device *dev)
1927{
1928 struct drm_i915_private *dev_priv = dev->dev_private;
1929 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001930 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001931
Paulo Zanonide032bf2013-04-12 17:57:58 -03001932 if (err_int & ERR_INT_POISON)
1933 DRM_ERROR("Poison interrupt\n");
1934
Damien Lespiau055e3932014-08-18 13:49:10 +01001935 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001936 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1937 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001938
Daniel Vetter5a69b892013-10-16 22:55:52 +02001939 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1940 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001941 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001942 else
Daniel Vetter277de952013-10-18 16:37:07 +02001943 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001944 }
1945 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001946
Paulo Zanoni86642812013-04-12 17:57:57 -03001947 I915_WRITE(GEN7_ERR_INT, err_int);
1948}
1949
1950static void cpt_serr_int_handler(struct drm_device *dev)
1951{
1952 struct drm_i915_private *dev_priv = dev->dev_private;
1953 u32 serr_int = I915_READ(SERR_INT);
1954
Paulo Zanonide032bf2013-04-12 17:57:58 -03001955 if (serr_int & SERR_INT_POISON)
1956 DRM_ERROR("PCH poison interrupt\n");
1957
Paulo Zanoni86642812013-04-12 17:57:57 -03001958 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001959 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001960
1961 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001962 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001963
1964 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001965 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001966
1967 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001968}
1969
Adam Jackson23e81d62012-06-06 15:45:44 -04001970static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1971{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001972 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001973 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001974 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001975 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001976
Dave Airlie13cf5502014-06-18 11:29:35 +10001977 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1978 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1979
1980 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001981
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001982 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1983 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1984 SDE_AUDIO_POWER_SHIFT_CPT);
1985 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1986 port_name(port));
1987 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001988
1989 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001990 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001991
1992 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001993 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001994
1995 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1996 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1997
1998 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1999 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2000
2001 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002002 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002003 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2004 pipe_name(pipe),
2005 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002006
2007 if (pch_iir & SDE_ERROR_CPT)
2008 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002009}
2010
Paulo Zanonic008bc62013-07-12 16:35:10 -03002011static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2012{
2013 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002014 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002015
2016 if (de_iir & DE_AUX_CHANNEL_A)
2017 dp_aux_irq_handler(dev);
2018
2019 if (de_iir & DE_GSE)
2020 intel_opregion_asle_intr(dev);
2021
Paulo Zanonic008bc62013-07-12 16:35:10 -03002022 if (de_iir & DE_POISON)
2023 DRM_ERROR("Poison interrupt\n");
2024
Damien Lespiau055e3932014-08-18 13:49:10 +01002025 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002026 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2027 intel_pipe_handle_vblank(dev, pipe))
2028 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002029
Daniel Vetter40da17c2013-10-21 18:04:36 +02002030 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002031 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002032
Daniel Vetter40da17c2013-10-21 18:04:36 +02002033 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2034 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002035
Daniel Vetter40da17c2013-10-21 18:04:36 +02002036 /* plane/pipes map 1:1 on ilk+ */
2037 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2038 intel_prepare_page_flip(dev, pipe);
2039 intel_finish_page_flip_plane(dev, pipe);
2040 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002041 }
2042
2043 /* check event from PCH */
2044 if (de_iir & DE_PCH_EVENT) {
2045 u32 pch_iir = I915_READ(SDEIIR);
2046
2047 if (HAS_PCH_CPT(dev))
2048 cpt_irq_handler(dev, pch_iir);
2049 else
2050 ibx_irq_handler(dev, pch_iir);
2051
2052 /* should clear PCH hotplug event before clear CPU irq */
2053 I915_WRITE(SDEIIR, pch_iir);
2054 }
2055
2056 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2057 ironlake_rps_change_irq_handler(dev);
2058}
2059
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002060static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2061{
2062 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002063 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002064
2065 if (de_iir & DE_ERR_INT_IVB)
2066 ivb_err_int_handler(dev);
2067
2068 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2069 dp_aux_irq_handler(dev);
2070
2071 if (de_iir & DE_GSE_IVB)
2072 intel_opregion_asle_intr(dev);
2073
Damien Lespiau055e3932014-08-18 13:49:10 +01002074 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002075 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2076 intel_pipe_handle_vblank(dev, pipe))
2077 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002078
2079 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002080 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2081 intel_prepare_page_flip(dev, pipe);
2082 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002083 }
2084 }
2085
2086 /* check event from PCH */
2087 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2088 u32 pch_iir = I915_READ(SDEIIR);
2089
2090 cpt_irq_handler(dev, pch_iir);
2091
2092 /* clear PCH hotplug event before clear CPU irq */
2093 I915_WRITE(SDEIIR, pch_iir);
2094 }
2095}
2096
Oscar Mateo72c90f62014-06-16 16:10:57 +01002097/*
2098 * To handle irqs with the minimum potential races with fresh interrupts, we:
2099 * 1 - Disable Master Interrupt Control.
2100 * 2 - Find the source(s) of the interrupt.
2101 * 3 - Clear the Interrupt Identity bits (IIR).
2102 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2103 * 5 - Re-enable Master Interrupt Control.
2104 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002105static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002106{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002107 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002108 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002109 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002110 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002111
Imre Deak2dd2a882015-02-24 11:14:30 +02002112 if (!intel_irqs_enabled(dev_priv))
2113 return IRQ_NONE;
2114
Paulo Zanoni86642812013-04-12 17:57:57 -03002115 /* We get interrupts on unclaimed registers, so check for this before we
2116 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002117 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002118
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002119 /* disable master interrupt before clearing iir */
2120 de_ier = I915_READ(DEIER);
2121 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002122 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002123
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002124 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2125 * interrupts will will be stored on its back queue, and then we'll be
2126 * able to process them after we restore SDEIER (as soon as we restore
2127 * it, we'll get an interrupt if SDEIIR still has something to process
2128 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002129 if (!HAS_PCH_NOP(dev)) {
2130 sde_ier = I915_READ(SDEIER);
2131 I915_WRITE(SDEIER, 0);
2132 POSTING_READ(SDEIER);
2133 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002134
Oscar Mateo72c90f62014-06-16 16:10:57 +01002135 /* Find, clear, then process each source of interrupt */
2136
Chris Wilson0e434062012-05-09 21:45:44 +01002137 gt_iir = I915_READ(GTIIR);
2138 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002139 I915_WRITE(GTIIR, gt_iir);
2140 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002141 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002142 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002143 else
2144 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002145 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002146
2147 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002148 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002149 I915_WRITE(DEIIR, de_iir);
2150 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 if (INTEL_INFO(dev)->gen >= 7)
2152 ivb_display_irq_handler(dev, de_iir);
2153 else
2154 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002155 }
2156
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002157 if (INTEL_INFO(dev)->gen >= 6) {
2158 u32 pm_iir = I915_READ(GEN6_PMIIR);
2159 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002160 I915_WRITE(GEN6_PMIIR, pm_iir);
2161 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002162 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002163 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002164 }
2165
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002166 I915_WRITE(DEIER, de_ier);
2167 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002168 if (!HAS_PCH_NOP(dev)) {
2169 I915_WRITE(SDEIER, sde_ier);
2170 POSTING_READ(SDEIER);
2171 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002172
2173 return ret;
2174}
2175
Shashank Sharmad04a4922014-08-22 17:40:41 +05302176static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2177{
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 uint32_t hp_control;
2180 uint32_t hp_trigger;
2181
2182 /* Get the status */
2183 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2184 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2185
2186 /* Hotplug not enabled ? */
2187 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2188 DRM_ERROR("Interrupt when HPD disabled\n");
2189 return;
2190 }
2191
2192 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2193 hp_control & BXT_HOTPLUG_CTL_MASK);
2194
2195 /* Check for HPD storm and schedule bottom half */
2196 intel_hpd_irq_handler(dev, hp_trigger, hp_control, hpd_bxt);
2197
2198 /*
2199 * FIXME: Save the hot plug status for bottom half before
2200 * clearing the sticky status bits, else the status will be
2201 * lost.
2202 */
2203
2204 /* Clear sticky bits in hpd status */
2205 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2206}
2207
Ben Widawskyabd58f02013-11-02 21:07:09 -07002208static irqreturn_t gen8_irq_handler(int irq, void *arg)
2209{
2210 struct drm_device *dev = arg;
2211 struct drm_i915_private *dev_priv = dev->dev_private;
2212 u32 master_ctl;
2213 irqreturn_t ret = IRQ_NONE;
2214 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002215 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002216 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2217
Imre Deak2dd2a882015-02-24 11:14:30 +02002218 if (!intel_irqs_enabled(dev_priv))
2219 return IRQ_NONE;
2220
Jesse Barnes88e04702014-11-13 17:51:48 +00002221 if (IS_GEN9(dev))
2222 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2223 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002224
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002225 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002226 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2227 if (!master_ctl)
2228 return IRQ_NONE;
2229
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002230 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002231
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002232 /* Find, clear, then process each source of interrupt */
2233
Chris Wilson74cdb332015-04-07 16:21:05 +01002234 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002235
2236 if (master_ctl & GEN8_DE_MISC_IRQ) {
2237 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002238 if (tmp) {
2239 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2240 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002241 if (tmp & GEN8_DE_MISC_GSE)
2242 intel_opregion_asle_intr(dev);
2243 else
2244 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002245 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002246 else
2247 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002248 }
2249
Daniel Vetter6d766f02013-11-07 14:49:55 +01002250 if (master_ctl & GEN8_DE_PORT_IRQ) {
2251 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002252 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302253 bool found = false;
2254
Daniel Vetter6d766f02013-11-07 14:49:55 +01002255 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2256 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002257
Shashank Sharmad04a4922014-08-22 17:40:41 +05302258 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002259 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302260 found = true;
2261 }
2262
2263 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2264 bxt_hpd_handler(dev, tmp);
2265 found = true;
2266 }
2267
Shashank Sharma9e637432014-08-22 17:40:43 +05302268 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2269 gmbus_irq_handler(dev);
2270 found = true;
2271 }
2272
Shashank Sharmad04a4922014-08-22 17:40:41 +05302273 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002274 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002275 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002276 else
2277 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002278 }
2279
Damien Lespiau055e3932014-08-18 13:49:10 +01002280 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002281 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002282
Daniel Vetterc42664c2013-11-07 11:05:40 +01002283 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2284 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285
Daniel Vetterc42664c2013-11-07 11:05:40 +01002286 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002287 if (pipe_iir) {
2288 ret = IRQ_HANDLED;
2289 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002290
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002291 if (pipe_iir & GEN8_PIPE_VBLANK &&
2292 intel_pipe_handle_vblank(dev, pipe))
2293 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002294
Damien Lespiau770de832014-03-20 20:45:01 +00002295 if (IS_GEN9(dev))
2296 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2297 else
2298 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2299
2300 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002301 intel_prepare_page_flip(dev, pipe);
2302 intel_finish_page_flip_plane(dev, pipe);
2303 }
2304
2305 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2306 hsw_pipe_crc_irq_handler(dev, pipe);
2307
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002308 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2309 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2310 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002311
Damien Lespiau770de832014-03-20 20:45:01 +00002312
2313 if (IS_GEN9(dev))
2314 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2315 else
2316 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2317
2318 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002319 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2320 pipe_name(pipe),
2321 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002322 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002323 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2324 }
2325
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302326 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2327 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002328 /*
2329 * FIXME(BDW): Assume for now that the new interrupt handling
2330 * scheme also closed the SDE interrupt handling race we've seen
2331 * on older pch-split platforms. But this needs testing.
2332 */
2333 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002334 if (pch_iir) {
2335 I915_WRITE(SDEIIR, pch_iir);
2336 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002337 cpt_irq_handler(dev, pch_iir);
2338 } else
2339 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2340
Daniel Vetter92d03a82013-11-07 11:05:43 +01002341 }
2342
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002343 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2344 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002345
2346 return ret;
2347}
2348
Daniel Vetter17e1df02013-09-08 21:57:13 +02002349static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2350 bool reset_completed)
2351{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002352 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002353 int i;
2354
2355 /*
2356 * Notify all waiters for GPU completion events that reset state has
2357 * been changed, and that they need to restart their wait after
2358 * checking for potential errors (and bail out to drop locks if there is
2359 * a gpu reset pending so that i915_error_work_func can acquire them).
2360 */
2361
2362 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2363 for_each_ring(ring, dev_priv, i)
2364 wake_up_all(&ring->irq_queue);
2365
2366 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2367 wake_up_all(&dev_priv->pending_flip_queue);
2368
2369 /*
2370 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2371 * reset state is cleared.
2372 */
2373 if (reset_completed)
2374 wake_up_all(&dev_priv->gpu_error.reset_queue);
2375}
2376
Jesse Barnes8a905232009-07-11 16:48:03 -04002377/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002378 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002379 *
2380 * Fire an error uevent so userspace can see that a hang or error
2381 * was detected.
2382 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002383static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002384{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002385 struct drm_i915_private *dev_priv = to_i915(dev);
2386 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002387 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2388 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2389 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002390 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002391
Dave Airlie5bdebb12013-10-11 14:07:25 +10002392 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002393
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002394 /*
2395 * Note that there's only one work item which does gpu resets, so we
2396 * need not worry about concurrent gpu resets potentially incrementing
2397 * error->reset_counter twice. We only need to take care of another
2398 * racing irq/hangcheck declaring the gpu dead for a second time. A
2399 * quick check for that is good enough: schedule_work ensures the
2400 * correct ordering between hang detection and this work item, and since
2401 * the reset in-progress bit is only ever set by code outside of this
2402 * work we don't need to worry about any other races.
2403 */
2404 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002405 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002406 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002407 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002408
Daniel Vetter17e1df02013-09-08 21:57:13 +02002409 /*
Imre Deakf454c692014-04-23 01:09:04 +03002410 * In most cases it's guaranteed that we get here with an RPM
2411 * reference held, for example because there is a pending GPU
2412 * request that won't finish until the reset is done. This
2413 * isn't the case at least when we get here by doing a
2414 * simulated reset via debugs, so get an RPM reference.
2415 */
2416 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002417
2418 intel_prepare_reset(dev);
2419
Imre Deakf454c692014-04-23 01:09:04 +03002420 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002421 * All state reset _must_ be completed before we update the
2422 * reset counter, for otherwise waiters might miss the reset
2423 * pending state and not properly drop locks, resulting in
2424 * deadlocks with the reset work.
2425 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002426 ret = i915_reset(dev);
2427
Ville Syrjälä75147472014-11-24 18:28:11 +02002428 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002429
Imre Deakf454c692014-04-23 01:09:04 +03002430 intel_runtime_pm_put(dev_priv);
2431
Daniel Vetterf69061b2012-12-06 09:01:42 +01002432 if (ret == 0) {
2433 /*
2434 * After all the gem state is reset, increment the reset
2435 * counter and wake up everyone waiting for the reset to
2436 * complete.
2437 *
2438 * Since unlock operations are a one-sided barrier only,
2439 * we need to insert a barrier here to order any seqno
2440 * updates before
2441 * the counter increment.
2442 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002443 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002444 atomic_inc(&dev_priv->gpu_error.reset_counter);
2445
Dave Airlie5bdebb12013-10-11 14:07:25 +10002446 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002447 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002448 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002449 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002450 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002451
Daniel Vetter17e1df02013-09-08 21:57:13 +02002452 /*
2453 * Note: The wake_up also serves as a memory barrier so that
2454 * waiters see the update value of the reset counter atomic_t.
2455 */
2456 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002457 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002458}
2459
Chris Wilson35aed2e2010-05-27 13:18:12 +01002460static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002461{
2462 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002463 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002464 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002465 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002466
Chris Wilson35aed2e2010-05-27 13:18:12 +01002467 if (!eir)
2468 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002469
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002471
Ben Widawskybd9854f2012-08-23 15:18:09 -07002472 i915_get_extra_instdone(dev, instdone);
2473
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 if (IS_G4X(dev)) {
2475 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2476 u32 ipeir = I915_READ(IPEIR_I965);
2477
Joe Perchesa70491c2012-03-18 13:00:11 -07002478 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2479 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002480 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2481 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002482 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002483 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002484 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002485 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002486 }
2487 if (eir & GM45_ERROR_PAGE_TABLE) {
2488 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002489 pr_err("page table error\n");
2490 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002492 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002493 }
2494 }
2495
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002496 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002497 if (eir & I915_ERROR_PAGE_TABLE) {
2498 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002499 pr_err("page table error\n");
2500 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002501 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002502 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002503 }
2504 }
2505
2506 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002507 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002508 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002509 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002510 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002511 /* pipestat has already been acked */
2512 }
2513 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002514 pr_err("instruction error\n");
2515 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002516 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2517 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002518 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002519 u32 ipeir = I915_READ(IPEIR);
2520
Joe Perchesa70491c2012-03-18 13:00:11 -07002521 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2522 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002523 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002524 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002525 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002526 } else {
2527 u32 ipeir = I915_READ(IPEIR_I965);
2528
Joe Perchesa70491c2012-03-18 13:00:11 -07002529 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2530 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002531 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002532 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002533 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002534 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002535 }
2536 }
2537
2538 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002539 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002540 eir = I915_READ(EIR);
2541 if (eir) {
2542 /*
2543 * some errors might have become stuck,
2544 * mask them.
2545 */
2546 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2547 I915_WRITE(EMR, I915_READ(EMR) | eir);
2548 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2549 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002550}
2551
2552/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002553 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002554 * @dev: drm device
2555 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002556 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002557 * dump it to the syslog. Also call i915_capture_error_state() to make
2558 * sure we get a record and make it available in debugfs. Fire a uevent
2559 * so userspace knows something bad happened (should trigger collection
2560 * of a ring dump etc.).
2561 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002562void i915_handle_error(struct drm_device *dev, bool wedged,
2563 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002564{
2565 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002566 va_list args;
2567 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002568
Mika Kuoppala58174462014-02-25 17:11:26 +02002569 va_start(args, fmt);
2570 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2571 va_end(args);
2572
2573 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002574 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002575
Ben Gamariba1234d2009-09-14 17:48:47 -04002576 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002577 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2578 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002579
Ben Gamari11ed50e2009-09-14 17:48:45 -04002580 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002581 * Wakeup waiting processes so that the reset function
2582 * i915_reset_and_wakeup doesn't deadlock trying to grab
2583 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002584 * processes will see a reset in progress and back off,
2585 * releasing their locks and then wait for the reset completion.
2586 * We must do this for _all_ gpu waiters that might hold locks
2587 * that the reset work needs to acquire.
2588 *
2589 * Note: The wake_up serves as the required memory barrier to
2590 * ensure that the waiters see the updated value of the reset
2591 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002592 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002593 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002594 }
2595
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002596 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002597}
2598
Keith Packard42f52ef2008-10-18 19:39:29 -07002599/* Called from drm generic code, passed 'crtc' which
2600 * we use as a pipe index
2601 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002602static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002603{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002604 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002605 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002606
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002608 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002609 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002610 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002611 else
Keith Packard7c463582008-11-04 02:03:27 -08002612 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002613 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002614 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002615
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002616 return 0;
2617}
2618
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002619static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002620{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002621 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002622 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002623 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002624 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625
Jesse Barnesf796cf82011-04-07 13:58:17 -07002626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002627 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629
2630 return 0;
2631}
2632
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002633static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2634{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002635 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002636 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002637
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002639 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002640 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002641 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2642
2643 return 0;
2644}
2645
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2647{
2648 struct drm_i915_private *dev_priv = dev->dev_private;
2649 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002650
Ben Widawskyabd58f02013-11-02 21:07:09 -07002651 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002652 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2653 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2654 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002655 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2656 return 0;
2657}
2658
Keith Packard42f52ef2008-10-18 19:39:29 -07002659/* Called from drm generic code, passed 'crtc' which
2660 * we use as a pipe index
2661 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002662static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002663{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002664 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002665 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002666
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002669 PIPE_VBLANK_INTERRUPT_STATUS |
2670 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2672}
2673
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002674static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002675{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002676 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002678 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002679 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002680
2681 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002682 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002683 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2684}
2685
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2687{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002689 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002690
2691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002692 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002693 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002694 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2695}
2696
Ben Widawskyabd58f02013-11-02 21:07:09 -07002697static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2698{
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002701
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002703 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2704 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2705 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2707}
2708
Chris Wilson9107e9d2013-06-10 11:20:20 +01002709static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002710ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002711{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002712 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002713 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002714}
2715
Daniel Vettera028c4b2014-03-15 00:08:56 +01002716static bool
2717ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2718{
2719 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002720 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002721 } else {
2722 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2723 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2724 MI_SEMAPHORE_REGISTER);
2725 }
2726}
2727
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002728static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002729semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002730{
2731 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002732 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002733 int i;
2734
2735 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002736 for_each_ring(signaller, dev_priv, i) {
2737 if (ring == signaller)
2738 continue;
2739
2740 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2741 return signaller;
2742 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002743 } else {
2744 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2745
2746 for_each_ring(signaller, dev_priv, i) {
2747 if(ring == signaller)
2748 continue;
2749
Ben Widawskyebc348b2014-04-29 14:52:28 -07002750 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002751 return signaller;
2752 }
2753 }
2754
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002755 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2756 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002757
2758 return NULL;
2759}
2760
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002761static struct intel_engine_cs *
2762semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002763{
2764 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002765 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002766 u64 offset = 0;
2767 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002768
2769 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002770 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002771 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002772
Daniel Vetter88fe4292014-03-15 00:08:55 +01002773 /*
2774 * HEAD is likely pointing to the dword after the actual command,
2775 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002776 * or 4 dwords depending on the semaphore wait command size.
2777 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002778 * point at at batch, and semaphores are always emitted into the
2779 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002780 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002781 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002782 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002783
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002784 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002785 /*
2786 * Be paranoid and presume the hw has gone off into the wild -
2787 * our ring is smaller than what the hardware (and hence
2788 * HEAD_ADDR) allows. Also handles wrap-around.
2789 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002790 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002791
2792 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002793 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002794 if (cmd == ipehr)
2795 break;
2796
Daniel Vetter88fe4292014-03-15 00:08:55 +01002797 head -= 4;
2798 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002799
Daniel Vetter88fe4292014-03-15 00:08:55 +01002800 if (!i)
2801 return NULL;
2802
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002803 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002804 if (INTEL_INFO(ring->dev)->gen >= 8) {
2805 offset = ioread32(ring->buffer->virtual_start + head + 12);
2806 offset <<= 32;
2807 offset = ioread32(ring->buffer->virtual_start + head + 8);
2808 }
2809 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002810}
2811
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002812static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002813{
2814 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002815 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002816 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002817
Chris Wilson4be17382014-06-06 10:22:29 +01002818 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002819
2820 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002821 if (signaller == NULL)
2822 return -1;
2823
2824 /* Prevent pathological recursion due to driver bugs */
2825 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002826 return -1;
2827
Chris Wilson4be17382014-06-06 10:22:29 +01002828 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2829 return 1;
2830
Chris Wilsona0d036b2014-07-19 12:40:42 +01002831 /* cursory check for an unkickable deadlock */
2832 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2833 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002834 return -1;
2835
2836 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002837}
2838
2839static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2840{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002841 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002842 int i;
2843
2844 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002845 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002846}
2847
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002848static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002849ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002850{
2851 struct drm_device *dev = ring->dev;
2852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002853 u32 tmp;
2854
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002855 if (acthd != ring->hangcheck.acthd) {
2856 if (acthd > ring->hangcheck.max_acthd) {
2857 ring->hangcheck.max_acthd = acthd;
2858 return HANGCHECK_ACTIVE;
2859 }
2860
2861 return HANGCHECK_ACTIVE_LOOP;
2862 }
Chris Wilson6274f212013-06-10 11:20:21 +01002863
Chris Wilson9107e9d2013-06-10 11:20:20 +01002864 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002865 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002866
2867 /* Is the chip hanging on a WAIT_FOR_EVENT?
2868 * If so we can simply poke the RB_WAIT bit
2869 * and break the hang. This should work on
2870 * all but the second generation chipsets.
2871 */
2872 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002873 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002874 i915_handle_error(dev, false,
2875 "Kicking stuck wait on %s",
2876 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002877 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002878 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002879 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002880
Chris Wilson6274f212013-06-10 11:20:21 +01002881 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2882 switch (semaphore_passed(ring)) {
2883 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002884 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002885 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002886 i915_handle_error(dev, false,
2887 "Kicking stuck semaphore on %s",
2888 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002889 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002890 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002891 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002892 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002893 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002894 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002895
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002896 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002897}
2898
Chris Wilson737b1502015-01-26 18:03:03 +02002899/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002900 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002901 * batchbuffers in a long time. We keep track per ring seqno progress and
2902 * if there are no progress, hangcheck score for that ring is increased.
2903 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2904 * we kick the ring. If we see no progress on three subsequent calls
2905 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002906 */
Chris Wilson737b1502015-01-26 18:03:03 +02002907static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002908{
Chris Wilson737b1502015-01-26 18:03:03 +02002909 struct drm_i915_private *dev_priv =
2910 container_of(work, typeof(*dev_priv),
2911 gpu_error.hangcheck_work.work);
2912 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002913 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002914 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002915 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002916 bool stuck[I915_NUM_RINGS] = { 0 };
2917#define BUSY 1
2918#define KICK 5
2919#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002920
Jani Nikulad330a952014-01-21 11:24:25 +02002921 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002922 return;
2923
Chris Wilsonb4519512012-05-11 14:29:30 +01002924 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002925 u64 acthd;
2926 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002927 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002928
Chris Wilson6274f212013-06-10 11:20:21 +01002929 semaphore_clear_deadlocks(dev_priv);
2930
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002931 seqno = ring->get_seqno(ring, false);
2932 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002933
Chris Wilson9107e9d2013-06-10 11:20:20 +01002934 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002935 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002936 ring->hangcheck.action = HANGCHECK_IDLE;
2937
Chris Wilson9107e9d2013-06-10 11:20:20 +01002938 if (waitqueue_active(&ring->irq_queue)) {
2939 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002940 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002941 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2942 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2943 ring->name);
2944 else
2945 DRM_INFO("Fake missed irq on %s\n",
2946 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002947 wake_up_all(&ring->irq_queue);
2948 }
2949 /* Safeguard against driver failure */
2950 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002951 } else
2952 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002953 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002954 /* We always increment the hangcheck score
2955 * if the ring is busy and still processing
2956 * the same request, so that no single request
2957 * can run indefinitely (such as a chain of
2958 * batches). The only time we do not increment
2959 * the hangcheck score on this ring, if this
2960 * ring is in a legitimate wait for another
2961 * ring. In that case the waiting ring is a
2962 * victim and we want to be sure we catch the
2963 * right culprit. Then every time we do kick
2964 * the ring, add a small increment to the
2965 * score so that we can catch a batch that is
2966 * being repeatedly kicked and so responsible
2967 * for stalling the machine.
2968 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002969 ring->hangcheck.action = ring_stuck(ring,
2970 acthd);
2971
2972 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002973 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002974 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002975 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002976 break;
2977 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002978 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002979 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002980 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002981 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002982 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002983 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002984 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002985 stuck[i] = true;
2986 break;
2987 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002988 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002989 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002990 ring->hangcheck.action = HANGCHECK_ACTIVE;
2991
Chris Wilson9107e9d2013-06-10 11:20:20 +01002992 /* Gradually reduce the count so that we catch DoS
2993 * attempts across multiple batches.
2994 */
2995 if (ring->hangcheck.score > 0)
2996 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002997
2998 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002999 }
3000
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003001 ring->hangcheck.seqno = seqno;
3002 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003003 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003004 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003005
Mika Kuoppala92cab732013-05-24 17:16:07 +03003006 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003007 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003008 DRM_INFO("%s on %s\n",
3009 stuck[i] ? "stuck" : "no progress",
3010 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003011 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003012 }
3013 }
3014
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003015 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003016 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003017
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003018 if (busy_count)
3019 /* Reset timer case chip hangs without another request
3020 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003021 i915_queue_hangcheck(dev);
3022}
3023
3024void i915_queue_hangcheck(struct drm_device *dev)
3025{
Chris Wilson737b1502015-01-26 18:03:03 +02003026 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003027
Jani Nikulad330a952014-01-21 11:24:25 +02003028 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003029 return;
3030
Chris Wilson737b1502015-01-26 18:03:03 +02003031 /* Don't continually defer the hangcheck so that it is always run at
3032 * least once after work has been scheduled on any ring. Otherwise,
3033 * we will ignore a hung ring if a second ring is kept busy.
3034 */
3035
3036 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3037 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003038}
3039
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003040static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
3043
3044 if (HAS_PCH_NOP(dev))
3045 return;
3046
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003047 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003048
3049 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3050 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003051}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003052
Paulo Zanoni622364b2014-04-01 15:37:22 -03003053/*
3054 * SDEIER is also touched by the interrupt handler to work around missed PCH
3055 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3056 * instead we unconditionally enable all PCH interrupt sources here, but then
3057 * only unmask them as needed with SDEIMR.
3058 *
3059 * This function needs to be called before interrupts are enabled.
3060 */
3061static void ibx_irq_pre_postinstall(struct drm_device *dev)
3062{
3063 struct drm_i915_private *dev_priv = dev->dev_private;
3064
3065 if (HAS_PCH_NOP(dev))
3066 return;
3067
3068 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003069 I915_WRITE(SDEIER, 0xffffffff);
3070 POSTING_READ(SDEIER);
3071}
3072
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003073static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003074{
3075 struct drm_i915_private *dev_priv = dev->dev_private;
3076
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003077 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003078 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003079 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003080}
3081
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082/* drm_dma.h hooks
3083*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003084static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003085{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003086 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003087
Paulo Zanoni0c841212014-04-01 15:37:27 -03003088 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003089
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003090 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003091 if (IS_GEN7(dev))
3092 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003093
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003094 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003095
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003096 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003097}
3098
Ville Syrjälä70591a42014-10-30 19:42:58 +02003099static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3100{
3101 enum pipe pipe;
3102
3103 I915_WRITE(PORT_HOTPLUG_EN, 0);
3104 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3105
3106 for_each_pipe(dev_priv, pipe)
3107 I915_WRITE(PIPESTAT(pipe), 0xffff);
3108
3109 GEN5_IRQ_RESET(VLV_);
3110}
3111
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003112static void valleyview_irq_preinstall(struct drm_device *dev)
3113{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003114 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003115
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003116 /* VLV magic */
3117 I915_WRITE(VLV_IMR, 0);
3118 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3119 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3120 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3121
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003122 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003123
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003124 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125
Ville Syrjälä70591a42014-10-30 19:42:58 +02003126 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003127}
3128
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003129static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3130{
3131 GEN8_IRQ_RESET_NDX(GT, 0);
3132 GEN8_IRQ_RESET_NDX(GT, 1);
3133 GEN8_IRQ_RESET_NDX(GT, 2);
3134 GEN8_IRQ_RESET_NDX(GT, 3);
3135}
3136
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003137static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003138{
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140 int pipe;
3141
Ben Widawskyabd58f02013-11-02 21:07:09 -07003142 I915_WRITE(GEN8_MASTER_IRQ, 0);
3143 POSTING_READ(GEN8_MASTER_IRQ);
3144
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003145 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003146
Damien Lespiau055e3932014-08-18 13:49:10 +01003147 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003148 if (intel_display_power_is_enabled(dev_priv,
3149 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003150 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003151
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003152 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3153 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3154 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303156 if (HAS_PCH_SPLIT(dev))
3157 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003160void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3161 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003162{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003163 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003164
Daniel Vetter13321782014-09-15 14:55:29 +02003165 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003166 if (pipe_mask & 1 << PIPE_A)
3167 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3168 dev_priv->de_irq_mask[PIPE_A],
3169 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003170 if (pipe_mask & 1 << PIPE_B)
3171 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3172 dev_priv->de_irq_mask[PIPE_B],
3173 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3174 if (pipe_mask & 1 << PIPE_C)
3175 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3176 dev_priv->de_irq_mask[PIPE_C],
3177 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003178 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003179}
3180
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003181static void cherryview_irq_preinstall(struct drm_device *dev)
3182{
3183 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003184
3185 I915_WRITE(GEN8_MASTER_IRQ, 0);
3186 POSTING_READ(GEN8_MASTER_IRQ);
3187
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003188 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003189
3190 GEN5_IRQ_RESET(GEN8_PCU_);
3191
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003192 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3193
Ville Syrjälä70591a42014-10-30 19:42:58 +02003194 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003195}
3196
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003197static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003198{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003199 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003200 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003201 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003202
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003203 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003204 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003205 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003206 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003207 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003208 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003209 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003210 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003211 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003212 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003213 }
3214
Daniel Vetterfee884e2013-07-04 23:35:21 +02003215 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003216
3217 /*
3218 * Enable digital hotplug on the PCH, and configure the DP short pulse
3219 * duration to 2ms (which is the minimum in the Display Port spec)
3220 *
3221 * This register is the same on all known PCH chips.
3222 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003223 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3224 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3225 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3226 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3227 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3228 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3229}
3230
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003231static void bxt_hpd_irq_setup(struct drm_device *dev)
3232{
3233 struct drm_i915_private *dev_priv = dev->dev_private;
3234 struct intel_encoder *intel_encoder;
3235 u32 hotplug_port = 0;
3236 u32 hotplug_ctrl;
3237
3238 /* Now, enable HPD */
3239 for_each_intel_encoder(dev, intel_encoder) {
3240 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark
3241 == HPD_ENABLED)
3242 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3243 }
3244
3245 /* Mask all HPD control bits */
3246 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3247
3248 /* Enable requested port in hotplug control */
3249 /* TODO: implement (short) HPD support on port A */
3250 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3251 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3252 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3253 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3254 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3255 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3256
3257 /* Unmask DDI hotplug in IMR */
3258 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3259 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3260
3261 /* Enable DDI hotplug in IER */
3262 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3263 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3264 POSTING_READ(GEN8_DE_PORT_IER);
3265}
3266
Paulo Zanonid46da432013-02-08 17:35:15 -02003267static void ibx_irq_postinstall(struct drm_device *dev)
3268{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003270 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003271
Daniel Vetter692a04c2013-05-29 21:43:05 +02003272 if (HAS_PCH_NOP(dev))
3273 return;
3274
Paulo Zanoni105b1222014-04-01 15:37:17 -03003275 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003276 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003277 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003278 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003279
Paulo Zanoni337ba012014-04-01 15:37:16 -03003280 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003281 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003282}
3283
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003284static void gen5_gt_irq_postinstall(struct drm_device *dev)
3285{
3286 struct drm_i915_private *dev_priv = dev->dev_private;
3287 u32 pm_irqs, gt_irqs;
3288
3289 pm_irqs = gt_irqs = 0;
3290
3291 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003292 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003294 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3295 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003296 }
3297
3298 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3299 if (IS_GEN5(dev)) {
3300 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3301 ILK_BSD_USER_INTERRUPT;
3302 } else {
3303 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3304 }
3305
Paulo Zanoni35079892014-04-01 15:37:15 -03003306 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003307
3308 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003309 /*
3310 * RPS interrupts will get enabled/disabled on demand when RPS
3311 * itself is enabled/disabled.
3312 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003313 if (HAS_VEBOX(dev))
3314 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3315
Paulo Zanoni605cd252013-08-06 18:57:15 -03003316 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003317 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003318 }
3319}
3320
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003321static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003322{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003323 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003324 u32 display_mask, extra_mask;
3325
3326 if (INTEL_INFO(dev)->gen >= 7) {
3327 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3328 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3329 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003330 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003331 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003332 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003333 } else {
3334 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3335 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003336 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003337 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3338 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003339 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3340 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003341 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003342
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003343 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003344
Paulo Zanoni0c841212014-04-01 15:37:27 -03003345 I915_WRITE(HWSTAM, 0xeffe);
3346
Paulo Zanoni622364b2014-04-01 15:37:22 -03003347 ibx_irq_pre_postinstall(dev);
3348
Paulo Zanoni35079892014-04-01 15:37:15 -03003349 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003350
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003351 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003352
Paulo Zanonid46da432013-02-08 17:35:15 -02003353 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003354
Jesse Barnesf97108d2010-01-29 11:27:07 -08003355 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003356 /* Enable PCU event interrupts
3357 *
3358 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003359 * setup is guaranteed to run in single-threaded context. But we
3360 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003361 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003362 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003363 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003364 }
3365
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003366 return 0;
3367}
3368
Imre Deakf8b79e52014-03-04 19:23:07 +02003369static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3370{
3371 u32 pipestat_mask;
3372 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003373 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003374
3375 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3376 PIPE_FIFO_UNDERRUN_STATUS;
3377
Ville Syrjälä120dda42014-10-30 19:42:57 +02003378 for_each_pipe(dev_priv, pipe)
3379 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003380 POSTING_READ(PIPESTAT(PIPE_A));
3381
3382 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3383 PIPE_CRC_DONE_INTERRUPT_STATUS;
3384
Ville Syrjälä120dda42014-10-30 19:42:57 +02003385 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3386 for_each_pipe(dev_priv, pipe)
3387 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003388
3389 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3390 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3391 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003392 if (IS_CHERRYVIEW(dev_priv))
3393 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003394 dev_priv->irq_mask &= ~iir_mask;
3395
3396 I915_WRITE(VLV_IIR, iir_mask);
3397 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003398 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003399 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3400 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003401}
3402
3403static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3404{
3405 u32 pipestat_mask;
3406 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003407 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003408
3409 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3410 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003411 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003412 if (IS_CHERRYVIEW(dev_priv))
3413 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003414
3415 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003416 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003417 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003418 I915_WRITE(VLV_IIR, iir_mask);
3419 I915_WRITE(VLV_IIR, iir_mask);
3420 POSTING_READ(VLV_IIR);
3421
3422 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3423 PIPE_CRC_DONE_INTERRUPT_STATUS;
3424
Ville Syrjälä120dda42014-10-30 19:42:57 +02003425 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3426 for_each_pipe(dev_priv, pipe)
3427 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428
3429 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3430 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003431
3432 for_each_pipe(dev_priv, pipe)
3433 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003434 POSTING_READ(PIPESTAT(PIPE_A));
3435}
3436
3437void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3438{
3439 assert_spin_locked(&dev_priv->irq_lock);
3440
3441 if (dev_priv->display_irqs_enabled)
3442 return;
3443
3444 dev_priv->display_irqs_enabled = true;
3445
Imre Deak950eaba2014-09-08 15:21:09 +03003446 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003447 valleyview_display_irqs_install(dev_priv);
3448}
3449
3450void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3451{
3452 assert_spin_locked(&dev_priv->irq_lock);
3453
3454 if (!dev_priv->display_irqs_enabled)
3455 return;
3456
3457 dev_priv->display_irqs_enabled = false;
3458
Imre Deak950eaba2014-09-08 15:21:09 +03003459 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003460 valleyview_display_irqs_uninstall(dev_priv);
3461}
3462
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003463static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003464{
Imre Deakf8b79e52014-03-04 19:23:07 +02003465 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003466
Daniel Vetter20afbda2012-12-11 14:05:07 +01003467 I915_WRITE(PORT_HOTPLUG_EN, 0);
3468 POSTING_READ(PORT_HOTPLUG_EN);
3469
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003470 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003471 I915_WRITE(VLV_IIR, 0xffffffff);
3472 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3473 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3474 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003475
Daniel Vetterb79480b2013-06-27 17:52:10 +02003476 /* Interrupt setup is already guaranteed to be single-threaded, this is
3477 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003478 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003479 if (dev_priv->display_irqs_enabled)
3480 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003481 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003482}
3483
3484static int valleyview_irq_postinstall(struct drm_device *dev)
3485{
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487
3488 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003489
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003490 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003491
3492 /* ack & enable invalid PTE error interrupts */
3493#if 0 /* FIXME: add support to irq handler for checking these bits */
3494 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3495 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3496#endif
3497
3498 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003499
3500 return 0;
3501}
3502
Ben Widawskyabd58f02013-11-02 21:07:09 -07003503static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3504{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003505 /* These are interrupts we'll toggle with the ring mask register */
3506 uint32_t gt_interrupts[] = {
3507 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003508 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003509 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003510 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3511 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003512 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003513 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3514 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3515 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003517 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3518 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519 };
3520
Ben Widawsky09610212014-05-15 20:58:08 +03003521 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303522 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3523 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003524 /*
3525 * RPS interrupts will get enabled/disabled on demand when RPS itself
3526 * is enabled/disabled.
3527 */
3528 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303529 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003530}
3531
3532static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3533{
Damien Lespiau770de832014-03-20 20:45:01 +00003534 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3535 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003536 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303537 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003538
Jesse Barnes88e04702014-11-13 17:51:48 +00003539 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003540 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3541 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303542 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003543 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303544
3545 if (IS_BROXTON(dev_priv))
3546 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003547 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003548 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3549 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3550
3551 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3552 GEN8_PIPE_FIFO_UNDERRUN;
3553
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003554 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3555 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3556 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003557
Damien Lespiau055e3932014-08-18 13:49:10 +01003558 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003559 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003560 POWER_DOMAIN_PIPE(pipe)))
3561 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3562 dev_priv->de_irq_mask[pipe],
3563 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003564
Shashank Sharma9e637432014-08-22 17:40:43 +05303565 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003566}
3567
3568static int gen8_irq_postinstall(struct drm_device *dev)
3569{
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303572 if (HAS_PCH_SPLIT(dev))
3573 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003574
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575 gen8_gt_irq_postinstall(dev_priv);
3576 gen8_de_irq_postinstall(dev_priv);
3577
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303578 if (HAS_PCH_SPLIT(dev))
3579 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580
3581 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3582 POSTING_READ(GEN8_MASTER_IRQ);
3583
3584 return 0;
3585}
3586
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003587static int cherryview_irq_postinstall(struct drm_device *dev)
3588{
3589 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003590
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003591 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003592
3593 gen8_gt_irq_postinstall(dev_priv);
3594
3595 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3596 POSTING_READ(GEN8_MASTER_IRQ);
3597
3598 return 0;
3599}
3600
Ben Widawskyabd58f02013-11-02 21:07:09 -07003601static void gen8_irq_uninstall(struct drm_device *dev)
3602{
3603 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003604
3605 if (!dev_priv)
3606 return;
3607
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003608 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003609}
3610
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003611static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3612{
3613 /* Interrupt setup is already guaranteed to be single-threaded, this is
3614 * just to make the assert_spin_locked check happy. */
3615 spin_lock_irq(&dev_priv->irq_lock);
3616 if (dev_priv->display_irqs_enabled)
3617 valleyview_display_irqs_uninstall(dev_priv);
3618 spin_unlock_irq(&dev_priv->irq_lock);
3619
3620 vlv_display_irq_reset(dev_priv);
3621
Imre Deakc352d1b2014-11-20 16:05:55 +02003622 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003623}
3624
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003625static void valleyview_irq_uninstall(struct drm_device *dev)
3626{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003628
3629 if (!dev_priv)
3630 return;
3631
Imre Deak843d0e72014-04-14 20:24:23 +03003632 I915_WRITE(VLV_MASTER_IER, 0);
3633
Ville Syrjälä893fce82014-10-30 19:42:56 +02003634 gen5_gt_irq_reset(dev);
3635
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003636 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003637
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003638 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003639}
3640
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003641static void cherryview_irq_uninstall(struct drm_device *dev)
3642{
3643 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003644
3645 if (!dev_priv)
3646 return;
3647
3648 I915_WRITE(GEN8_MASTER_IRQ, 0);
3649 POSTING_READ(GEN8_MASTER_IRQ);
3650
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003651 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003652
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003653 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003654
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003655 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003656}
3657
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003658static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003659{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003660 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003661
3662 if (!dev_priv)
3663 return;
3664
Paulo Zanonibe30b292014-04-01 15:37:25 -03003665 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003666}
3667
Chris Wilsonc2798b12012-04-22 21:13:57 +01003668static void i8xx_irq_preinstall(struct drm_device * dev)
3669{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003670 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003671 int pipe;
3672
Damien Lespiau055e3932014-08-18 13:49:10 +01003673 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003674 I915_WRITE(PIPESTAT(pipe), 0);
3675 I915_WRITE16(IMR, 0xffff);
3676 I915_WRITE16(IER, 0x0);
3677 POSTING_READ16(IER);
3678}
3679
3680static int i8xx_irq_postinstall(struct drm_device *dev)
3681{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003682 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684 I915_WRITE16(EMR,
3685 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3686
3687 /* Unmask the interrupts that we always want on. */
3688 dev_priv->irq_mask =
3689 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3690 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3691 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003692 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003693 I915_WRITE16(IMR, dev_priv->irq_mask);
3694
3695 I915_WRITE16(IER,
3696 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3697 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698 I915_USER_INTERRUPT);
3699 POSTING_READ16(IER);
3700
Daniel Vetter379ef822013-10-16 22:55:56 +02003701 /* Interrupt setup is already guaranteed to be single-threaded, this is
3702 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003703 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003704 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3705 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003706 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003707
Chris Wilsonc2798b12012-04-22 21:13:57 +01003708 return 0;
3709}
3710
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003711/*
3712 * Returns true when a page flip has completed.
3713 */
3714static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003715 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003716{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003717 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003718 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003719
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003720 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003721 return false;
3722
3723 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003724 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003725
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003726 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3727 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3728 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3729 * the flip is completed (no longer pending). Since this doesn't raise
3730 * an interrupt per se, we watch for the change at vblank.
3731 */
3732 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003733 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003734
Ville Syrjälä7d475592014-12-17 23:08:03 +02003735 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003736 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003737 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003738
3739check_page_flip:
3740 intel_check_page_flip(dev, pipe);
3741 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003742}
3743
Daniel Vetterff1f5252012-10-02 15:10:55 +02003744static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003746 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 u16 iir, new_iir;
3749 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 int pipe;
3751 u16 flip_mask =
3752 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3753 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3754
Imre Deak2dd2a882015-02-24 11:14:30 +02003755 if (!intel_irqs_enabled(dev_priv))
3756 return IRQ_NONE;
3757
Chris Wilsonc2798b12012-04-22 21:13:57 +01003758 iir = I915_READ16(IIR);
3759 if (iir == 0)
3760 return IRQ_NONE;
3761
3762 while (iir & ~flip_mask) {
3763 /* Can't rely on pipestat interrupt bit in iir as it might
3764 * have been cleared after the pipestat interrupt was received.
3765 * It doesn't set the bit in iir again, but it still produces
3766 * interrupts (for non-MSI).
3767 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003768 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003770 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003771
Damien Lespiau055e3932014-08-18 13:49:10 +01003772 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773 int reg = PIPESTAT(pipe);
3774 pipe_stats[pipe] = I915_READ(reg);
3775
3776 /*
3777 * Clear the PIPE*STAT regs before the IIR
3778 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003779 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003780 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003781 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003782 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003783
3784 I915_WRITE16(IIR, iir & ~flip_mask);
3785 new_iir = I915_READ16(IIR); /* Flush posted writes */
3786
Chris Wilsonc2798b12012-04-22 21:13:57 +01003787 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003788 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003789
Damien Lespiau055e3932014-08-18 13:49:10 +01003790 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003791 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003792 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003793 plane = !plane;
3794
Daniel Vetter4356d582013-10-16 22:55:55 +02003795 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003796 i8xx_handle_vblank(dev, plane, pipe, iir))
3797 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003798
Daniel Vetter4356d582013-10-16 22:55:55 +02003799 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003800 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003801
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003802 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3803 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3804 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003805 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003806
3807 iir = new_iir;
3808 }
3809
3810 return IRQ_HANDLED;
3811}
3812
3813static void i8xx_irq_uninstall(struct drm_device * dev)
3814{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003815 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816 int pipe;
3817
Damien Lespiau055e3932014-08-18 13:49:10 +01003818 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003819 /* Clear enable bits; then clear status bits */
3820 I915_WRITE(PIPESTAT(pipe), 0);
3821 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3822 }
3823 I915_WRITE16(IMR, 0xffff);
3824 I915_WRITE16(IER, 0x0);
3825 I915_WRITE16(IIR, I915_READ16(IIR));
3826}
3827
Chris Wilsona266c7d2012-04-24 22:59:44 +01003828static void i915_irq_preinstall(struct drm_device * dev)
3829{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831 int pipe;
3832
Chris Wilsona266c7d2012-04-24 22:59:44 +01003833 if (I915_HAS_HOTPLUG(dev)) {
3834 I915_WRITE(PORT_HOTPLUG_EN, 0);
3835 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3836 }
3837
Chris Wilson00d98eb2012-04-24 22:59:48 +01003838 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003839 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 I915_WRITE(PIPESTAT(pipe), 0);
3841 I915_WRITE(IMR, 0xffffffff);
3842 I915_WRITE(IER, 0x0);
3843 POSTING_READ(IER);
3844}
3845
3846static int i915_irq_postinstall(struct drm_device *dev)
3847{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003849 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850
Chris Wilson38bde182012-04-24 22:59:50 +01003851 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3852
3853 /* Unmask the interrupts that we always want on. */
3854 dev_priv->irq_mask =
3855 ~(I915_ASLE_INTERRUPT |
3856 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3857 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3858 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003859 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003860
3861 enable_mask =
3862 I915_ASLE_INTERRUPT |
3863 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3864 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003865 I915_USER_INTERRUPT;
3866
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003868 I915_WRITE(PORT_HOTPLUG_EN, 0);
3869 POSTING_READ(PORT_HOTPLUG_EN);
3870
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 /* Enable in IER... */
3872 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3873 /* and unmask in IMR */
3874 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3875 }
3876
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 I915_WRITE(IMR, dev_priv->irq_mask);
3878 I915_WRITE(IER, enable_mask);
3879 POSTING_READ(IER);
3880
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003881 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003882
Daniel Vetter379ef822013-10-16 22:55:56 +02003883 /* Interrupt setup is already guaranteed to be single-threaded, this is
3884 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003885 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003886 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3887 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003888 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003889
Daniel Vetter20afbda2012-12-11 14:05:07 +01003890 return 0;
3891}
3892
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003893/*
3894 * Returns true when a page flip has completed.
3895 */
3896static bool i915_handle_vblank(struct drm_device *dev,
3897 int plane, int pipe, u32 iir)
3898{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003899 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003900 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3901
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003902 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003903 return false;
3904
3905 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003906 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003907
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003908 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3909 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3910 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3911 * the flip is completed (no longer pending). Since this doesn't raise
3912 * an interrupt per se, we watch for the change at vblank.
3913 */
3914 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003915 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003916
Ville Syrjälä7d475592014-12-17 23:08:03 +02003917 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003918 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003919 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003920
3921check_page_flip:
3922 intel_check_page_flip(dev, pipe);
3923 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003924}
3925
Daniel Vetterff1f5252012-10-02 15:10:55 +02003926static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003928 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003929 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003930 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003931 u32 flip_mask =
3932 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3933 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003934 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935
Imre Deak2dd2a882015-02-24 11:14:30 +02003936 if (!intel_irqs_enabled(dev_priv))
3937 return IRQ_NONE;
3938
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003940 do {
3941 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003942 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943
3944 /* Can't rely on pipestat interrupt bit in iir as it might
3945 * have been cleared after the pipestat interrupt was received.
3946 * It doesn't set the bit in iir again, but it still produces
3947 * interrupts (for non-MSI).
3948 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003949 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003951 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952
Damien Lespiau055e3932014-08-18 13:49:10 +01003953 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 int reg = PIPESTAT(pipe);
3955 pipe_stats[pipe] = I915_READ(reg);
3956
Chris Wilson38bde182012-04-24 22:59:50 +01003957 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003960 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961 }
3962 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003963 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964
3965 if (!irq_received)
3966 break;
3967
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003969 if (I915_HAS_HOTPLUG(dev) &&
3970 iir & I915_DISPLAY_PORT_INTERRUPT)
3971 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972
Chris Wilson38bde182012-04-24 22:59:50 +01003973 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 new_iir = I915_READ(IIR); /* Flush posted writes */
3975
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003977 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978
Damien Lespiau055e3932014-08-18 13:49:10 +01003979 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003980 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003981 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003982 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003983
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3985 i915_handle_vblank(dev, plane, pipe, iir))
3986 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
3988 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3989 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003990
3991 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003992 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003993
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003994 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3995 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3996 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997 }
3998
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4000 intel_opregion_asle_intr(dev);
4001
4002 /* With MSI, interrupts are only generated when iir
4003 * transitions from zero to nonzero. If another bit got
4004 * set while we were handling the existing iir bits, then
4005 * we would never get another interrupt.
4006 *
4007 * This is fine on non-MSI as well, as if we hit this path
4008 * we avoid exiting the interrupt handler only to generate
4009 * another one.
4010 *
4011 * Note that for MSI this could cause a stray interrupt report
4012 * if an interrupt landed in the time between writing IIR and
4013 * the posting read. This should be rare enough to never
4014 * trigger the 99% of 100,000 interrupts test for disabling
4015 * stray interrupts.
4016 */
Chris Wilson38bde182012-04-24 22:59:50 +01004017 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004019 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
4021 return ret;
4022}
4023
4024static void i915_irq_uninstall(struct drm_device * dev)
4025{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004026 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027 int pipe;
4028
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 if (I915_HAS_HOTPLUG(dev)) {
4030 I915_WRITE(PORT_HOTPLUG_EN, 0);
4031 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4032 }
4033
Chris Wilson00d98eb2012-04-24 22:59:48 +01004034 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004035 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004036 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004038 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4039 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040 I915_WRITE(IMR, 0xffffffff);
4041 I915_WRITE(IER, 0x0);
4042
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043 I915_WRITE(IIR, I915_READ(IIR));
4044}
4045
4046static void i965_irq_preinstall(struct drm_device * dev)
4047{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004048 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 int pipe;
4050
Chris Wilsonadca4732012-05-11 18:01:31 +01004051 I915_WRITE(PORT_HOTPLUG_EN, 0);
4052 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053
4054 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004055 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056 I915_WRITE(PIPESTAT(pipe), 0);
4057 I915_WRITE(IMR, 0xffffffff);
4058 I915_WRITE(IER, 0x0);
4059 POSTING_READ(IER);
4060}
4061
4062static int i965_irq_postinstall(struct drm_device *dev)
4063{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004065 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066 u32 error_mask;
4067
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004069 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004070 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004071 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4072 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4073 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4074 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4075 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4076
4077 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004078 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4079 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004080 enable_mask |= I915_USER_INTERRUPT;
4081
4082 if (IS_G4X(dev))
4083 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084
Daniel Vetterb79480b2013-06-27 17:52:10 +02004085 /* Interrupt setup is already guaranteed to be single-threaded, this is
4086 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004087 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004088 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4089 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4090 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004091 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 /*
4094 * Enable some error detection, note the instruction error mask
4095 * bit is reserved, so we leave it masked.
4096 */
4097 if (IS_G4X(dev)) {
4098 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4099 GM45_ERROR_MEM_PRIV |
4100 GM45_ERROR_CP_PRIV |
4101 I915_ERROR_MEMORY_REFRESH);
4102 } else {
4103 error_mask = ~(I915_ERROR_PAGE_TABLE |
4104 I915_ERROR_MEMORY_REFRESH);
4105 }
4106 I915_WRITE(EMR, error_mask);
4107
4108 I915_WRITE(IMR, dev_priv->irq_mask);
4109 I915_WRITE(IER, enable_mask);
4110 POSTING_READ(IER);
4111
Daniel Vetter20afbda2012-12-11 14:05:07 +01004112 I915_WRITE(PORT_HOTPLUG_EN, 0);
4113 POSTING_READ(PORT_HOTPLUG_EN);
4114
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004115 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004116
4117 return 0;
4118}
4119
Egbert Eichbac56d52013-02-25 12:06:51 -05004120static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004121{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004122 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004123 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004124 u32 hotplug_en;
4125
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004126 assert_spin_locked(&dev_priv->irq_lock);
4127
Ville Syrjälä778eb332015-01-09 14:21:13 +02004128 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4129 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4130 /* Note HDMI and DP share hotplug bits */
4131 /* enable bits are the same for all generations */
4132 for_each_intel_encoder(dev, intel_encoder)
4133 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4134 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4135 /* Programming the CRT detection parameters tends
4136 to generate a spurious hotplug event about three
4137 seconds later. So just do it once.
4138 */
4139 if (IS_G4X(dev))
4140 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4141 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4142 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143
Ville Syrjälä778eb332015-01-09 14:21:13 +02004144 /* Ignore TV since it's buggy */
4145 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146}
4147
Daniel Vetterff1f5252012-10-02 15:10:55 +02004148static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004150 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152 u32 iir, new_iir;
4153 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004155 u32 flip_mask =
4156 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4157 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158
Imre Deak2dd2a882015-02-24 11:14:30 +02004159 if (!intel_irqs_enabled(dev_priv))
4160 return IRQ_NONE;
4161
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 iir = I915_READ(IIR);
4163
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004165 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004166 bool blc_event = false;
4167
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168 /* Can't rely on pipestat interrupt bit in iir as it might
4169 * have been cleared after the pipestat interrupt was received.
4170 * It doesn't set the bit in iir again, but it still produces
4171 * interrupts (for non-MSI).
4172 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004173 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004175 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
Damien Lespiau055e3932014-08-18 13:49:10 +01004177 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 int reg = PIPESTAT(pipe);
4179 pipe_stats[pipe] = I915_READ(reg);
4180
4181 /*
4182 * Clear the PIPE*STAT regs before the IIR
4183 */
4184 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004186 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 }
4188 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004189 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190
4191 if (!irq_received)
4192 break;
4193
4194 ret = IRQ_HANDLED;
4195
4196 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004197 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4198 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004200 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 new_iir = I915_READ(IIR); /* Flush posted writes */
4202
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004204 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004206 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004207
Damien Lespiau055e3932014-08-18 13:49:10 +01004208 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004209 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004210 i915_handle_vblank(dev, pipe, pipe, iir))
4211 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212
4213 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4214 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004215
4216 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004217 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004219 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4220 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004221 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222
4223 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4224 intel_opregion_asle_intr(dev);
4225
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004226 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4227 gmbus_irq_handler(dev);
4228
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 /* With MSI, interrupts are only generated when iir
4230 * transitions from zero to nonzero. If another bit got
4231 * set while we were handling the existing iir bits, then
4232 * we would never get another interrupt.
4233 *
4234 * This is fine on non-MSI as well, as if we hit this path
4235 * we avoid exiting the interrupt handler only to generate
4236 * another one.
4237 *
4238 * Note that for MSI this could cause a stray interrupt report
4239 * if an interrupt landed in the time between writing IIR and
4240 * the posting read. This should be rare enough to never
4241 * trigger the 99% of 100,000 interrupts test for disabling
4242 * stray interrupts.
4243 */
4244 iir = new_iir;
4245 }
4246
4247 return ret;
4248}
4249
4250static void i965_irq_uninstall(struct drm_device * dev)
4251{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004253 int pipe;
4254
4255 if (!dev_priv)
4256 return;
4257
Chris Wilsonadca4732012-05-11 18:01:31 +01004258 I915_WRITE(PORT_HOTPLUG_EN, 0);
4259 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004260
4261 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004262 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 I915_WRITE(PIPESTAT(pipe), 0);
4264 I915_WRITE(IMR, 0xffffffff);
4265 I915_WRITE(IER, 0x0);
4266
Damien Lespiau055e3932014-08-18 13:49:10 +01004267 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004268 I915_WRITE(PIPESTAT(pipe),
4269 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4270 I915_WRITE(IIR, I915_READ(IIR));
4271}
4272
Daniel Vetter4cb21832014-09-15 14:55:26 +02004273static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004274{
Imre Deak63237512014-08-18 15:37:02 +03004275 struct drm_i915_private *dev_priv =
4276 container_of(work, typeof(*dev_priv),
4277 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004278 struct drm_device *dev = dev_priv->dev;
4279 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004280 int i;
4281
Imre Deak63237512014-08-18 15:37:02 +03004282 intel_runtime_pm_get(dev_priv);
4283
Daniel Vetter4cb21832014-09-15 14:55:26 +02004284 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004285 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4286 struct drm_connector *connector;
4287
4288 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4289 continue;
4290
4291 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4292
4293 list_for_each_entry(connector, &mode_config->connector_list, head) {
4294 struct intel_connector *intel_connector = to_intel_connector(connector);
4295
4296 if (intel_connector->encoder->hpd_pin == i) {
4297 if (connector->polled != intel_connector->polled)
4298 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004299 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004300 connector->polled = intel_connector->polled;
4301 if (!connector->polled)
4302 connector->polled = DRM_CONNECTOR_POLL_HPD;
4303 }
4304 }
4305 }
4306 if (dev_priv->display.hpd_irq_setup)
4307 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004308 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004309
4310 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004311}
4312
Daniel Vetterfca52a52014-09-30 10:56:45 +02004313/**
4314 * intel_irq_init - initializes irq support
4315 * @dev_priv: i915 device instance
4316 *
4317 * This function initializes all the irq support including work items, timers
4318 * and all the vtables. It does not setup the interrupt itself though.
4319 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004320void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004321{
Daniel Vetterb9632912014-09-30 10:56:44 +02004322 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004323
4324 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004325 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004326 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004327 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004328
Deepak Sa6706b42014-03-15 20:23:22 +05304329 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004330 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004331 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004332 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004333 else
4334 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304335
Chris Wilson737b1502015-01-26 18:03:03 +02004336 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4337 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004338 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004339 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004340
Tomas Janousek97a19a22012-12-08 13:48:13 +01004341 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004342
Daniel Vetterb9632912014-09-30 10:56:44 +02004343 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004344 dev->max_vblank_count = 0;
4345 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004346 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004347 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4348 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004349 } else {
4350 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4351 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004352 }
4353
Ville Syrjälä21da2702014-08-06 14:49:55 +03004354 /*
4355 * Opt out of the vblank disable timer on everything except gen2.
4356 * Gen2 doesn't have a hardware frame counter and so depends on
4357 * vblank interrupts to produce sane vblank seuquence numbers.
4358 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004359 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004360 dev->vblank_disable_immediate = true;
4361
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004362 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4363 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004364
Daniel Vetterb9632912014-09-30 10:56:44 +02004365 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004366 dev->driver->irq_handler = cherryview_irq_handler;
4367 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4368 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4369 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4370 dev->driver->enable_vblank = valleyview_enable_vblank;
4371 dev->driver->disable_vblank = valleyview_disable_vblank;
4372 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004373 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004374 dev->driver->irq_handler = valleyview_irq_handler;
4375 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4376 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4377 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4378 dev->driver->enable_vblank = valleyview_enable_vblank;
4379 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004380 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004381 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004382 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004383 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004384 dev->driver->irq_postinstall = gen8_irq_postinstall;
4385 dev->driver->irq_uninstall = gen8_irq_uninstall;
4386 dev->driver->enable_vblank = gen8_enable_vblank;
4387 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004388 if (HAS_PCH_SPLIT(dev))
4389 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4390 else
4391 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004392 } else if (HAS_PCH_SPLIT(dev)) {
4393 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004394 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004395 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4396 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4397 dev->driver->enable_vblank = ironlake_enable_vblank;
4398 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004399 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004400 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004401 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004402 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4403 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4404 dev->driver->irq_handler = i8xx_irq_handler;
4405 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004406 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004407 dev->driver->irq_preinstall = i915_irq_preinstall;
4408 dev->driver->irq_postinstall = i915_irq_postinstall;
4409 dev->driver->irq_uninstall = i915_irq_uninstall;
4410 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004411 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004412 dev->driver->irq_preinstall = i965_irq_preinstall;
4413 dev->driver->irq_postinstall = i965_irq_postinstall;
4414 dev->driver->irq_uninstall = i965_irq_uninstall;
4415 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004416 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004417 if (I915_HAS_HOTPLUG(dev_priv))
4418 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004419 dev->driver->enable_vblank = i915_enable_vblank;
4420 dev->driver->disable_vblank = i915_disable_vblank;
4421 }
4422}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004423
Daniel Vetterfca52a52014-09-30 10:56:45 +02004424/**
4425 * intel_hpd_init - initializes and enables hpd support
4426 * @dev_priv: i915 device instance
4427 *
4428 * This function enables the hotplug support. It requires that interrupts have
4429 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4430 * poll request can run concurrently to other code, so locking rules must be
4431 * obeyed.
4432 *
4433 * This is a separate step from interrupt enabling to simplify the locking rules
4434 * in the driver load and resume code.
4435 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004436void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004437{
Daniel Vetterb9632912014-09-30 10:56:44 +02004438 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004439 struct drm_mode_config *mode_config = &dev->mode_config;
4440 struct drm_connector *connector;
4441 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004442
Egbert Eich821450c2013-04-16 13:36:55 +02004443 for (i = 1; i < HPD_NUM_PINS; i++) {
4444 dev_priv->hpd_stats[i].hpd_cnt = 0;
4445 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4446 }
4447 list_for_each_entry(connector, &mode_config->connector_list, head) {
4448 struct intel_connector *intel_connector = to_intel_connector(connector);
4449 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004450 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4451 connector->polled = DRM_CONNECTOR_POLL_HPD;
4452 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004453 connector->polled = DRM_CONNECTOR_POLL_HPD;
4454 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004455
4456 /* Interrupt setup is already guaranteed to be single-threaded, this is
4457 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004458 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004459 if (dev_priv->display.hpd_irq_setup)
4460 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004461 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004462}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004463
Daniel Vetterfca52a52014-09-30 10:56:45 +02004464/**
4465 * intel_irq_install - enables the hardware interrupt
4466 * @dev_priv: i915 device instance
4467 *
4468 * This function enables the hardware interrupt handling, but leaves the hotplug
4469 * handling still disabled. It is called after intel_irq_init().
4470 *
4471 * In the driver load and resume code we need working interrupts in a few places
4472 * but don't want to deal with the hassle of concurrent probe and hotplug
4473 * workers. Hence the split into this two-stage approach.
4474 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004475int intel_irq_install(struct drm_i915_private *dev_priv)
4476{
4477 /*
4478 * We enable some interrupt sources in our postinstall hooks, so mark
4479 * interrupts as enabled _before_ actually enabling them to avoid
4480 * special cases in our ordering checks.
4481 */
4482 dev_priv->pm.irqs_enabled = true;
4483
4484 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4485}
4486
Daniel Vetterfca52a52014-09-30 10:56:45 +02004487/**
4488 * intel_irq_uninstall - finilizes all irq handling
4489 * @dev_priv: i915 device instance
4490 *
4491 * This stops interrupt and hotplug handling and unregisters and frees all
4492 * resources acquired in the init functions.
4493 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004494void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4495{
4496 drm_irq_uninstall(dev_priv->dev);
4497 intel_hpd_cancel_work(dev_priv);
4498 dev_priv->pm.irqs_enabled = false;
4499}
4500
Daniel Vetterfca52a52014-09-30 10:56:45 +02004501/**
4502 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4503 * @dev_priv: i915 device instance
4504 *
4505 * This function is used to disable interrupts at runtime, both in the runtime
4506 * pm and the system suspend/resume code.
4507 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004508void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004509{
Daniel Vetterb9632912014-09-30 10:56:44 +02004510 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004511 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004512 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004513}
4514
Daniel Vetterfca52a52014-09-30 10:56:45 +02004515/**
4516 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4517 * @dev_priv: i915 device instance
4518 *
4519 * This function is used to enable interrupts at runtime, both in the runtime
4520 * pm and the system suspend/resume code.
4521 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004522void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004523{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004524 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004525 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4526 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004527}