blob: d2225fdc953ee7601ab5ff2e8367964dce0c8b55 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Seiji Aguchieddc0e92013-06-20 11:45:17 -040015#include <asm/idle.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016
17#define ARCH_APICTIMER_STOPS_ON_C3 1
18
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010019/*
20 * Debugging macros
21 */
22#define APIC_QUIET 0
23#define APIC_VERBOSE 1
24#define APIC_DEBUG 2
25
26/*
27 * Define the default level of output to be very little
28 * This can be turned up by using apic=verbose for more
29 * information and apic=debug for _lots_ of information.
30 * apic_verbosity is defined in apic.c
31 */
32#define apic_printk(v, s, a...) do { \
33 if ((v) <= apic_verbosity) \
34 printk(s, ##a); \
35 } while (0)
36
37
Ingo Molnar160d8da2009-02-11 11:27:39 +010038#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010039extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#else
41static inline void generic_apic_probe(void)
42{
43}
44#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010045
46#ifdef CONFIG_X86_LOCAL_APIC
47
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010048extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050
Yinghai Lu3c999f12008-06-20 16:11:20 -070051extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000052extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040069 * With 82489DX we can't rely on apic feature bit
70 * retrieved via cpuid but still have to deal with
71 * such an apic chip so we assume that SMP configuration
72 * is found from MP table (64bit case uses ACPI mostly
73 * which set smp presence flag as well so we are safe
74 * to use this helper too).
75 */
76static inline bool apic_from_smp_config(void)
77{
78 return smp_found_config && !disable_apic;
79}
80
81/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010082 * Basic functions accessing APICs.
83 */
84#ifdef CONFIG_PARAVIRT
85#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020086#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010087
Jaswinder Singh2b97df02008-07-23 17:13:14 +053088extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070089
Suresh Siddha1b374e42008-07-10 11:16:49 -070090static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010091{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010092 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010093
Borislav Petkov9b13a932014-06-18 00:06:23 +020094 alternative_io("movl %0, %1", "xchgl %0, %1", X86_BUG_11AP,
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010095 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
96 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010097}
98
Suresh Siddha1b374e42008-07-10 11:16:49 -070099static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100100{
101 return *((volatile u32 *)(APIC_BASE + reg));
102}
103
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800104extern void native_apic_wait_icr_idle(void);
105extern u32 native_safe_apic_wait_icr_idle(void);
106extern void native_apic_icr_write(u32 low, u32 id);
107extern u64 native_apic_icr_read(void);
108
Thomas Gleixner8d806962015-01-15 21:22:09 +0000109static inline bool apic_is_x2apic_enabled(void)
110{
111 u64 msr;
112
113 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
114 return false;
115 return msr & X2APIC_ENABLE;
116}
117
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800118#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800119/*
120 * Make previous memory operations globally visible before
121 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
122 * mfence for this.
123 */
124static inline void x2apic_wrmsr_fence(void)
125{
126 asm volatile("mfence" : : : "memory");
127}
128
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700129static inline void native_apic_msr_write(u32 reg, u32 v)
130{
131 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
132 reg == APIC_LVR)
133 return;
134
135 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
136}
137
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300138static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
139{
140 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
141}
142
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700143static inline u32 native_apic_msr_read(u32 reg)
144{
Andi Kleen0059b2432010-11-08 22:20:29 +0100145 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700146
147 if (reg == APIC_DFR)
148 return -1;
149
Andi Kleen0059b2432010-11-08 22:20:29 +0100150 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
151 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700152}
153
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800154static inline void native_x2apic_wait_icr_idle(void)
155{
156 /* no need to wait for icr idle in x2apic */
157 return;
158}
159
160static inline u32 native_safe_x2apic_wait_icr_idle(void)
161{
162 /* no need to wait for icr idle in x2apic */
163 return 0;
164}
165
166static inline void native_x2apic_icr_write(u32 low, u32 id)
167{
168 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
169}
170
171static inline u64 native_x2apic_icr_read(void)
172{
173 unsigned long val;
174
175 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
176 return val;
177}
178
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000179extern int x2apic_mode;
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700180extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800181extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700182extern void check_x2apic(void);
183extern void enable_x2apic(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700184static inline int x2apic_enabled(void)
185{
Thomas Gleixner8d806962015-01-15 21:22:09 +0000186 return cpu_has_x2apic && apic_is_x2apic_enabled();
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700187}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700188
189#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300190static inline void x2apic_force_phys(void)
191{
192 x2apic_phys = 1;
193}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700194#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800195static inline void disable_x2apic(void)
196{
197}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800198static inline void check_x2apic(void)
199{
200}
201static inline void enable_x2apic(void)
202{
203}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800204static inline int x2apic_enabled(void)
205{
206 return 0;
207}
Gleb Natapovce69a782009-07-20 15:24:17 +0300208static inline void x2apic_force_phys(void)
209{
210}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700211
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000212#define x2apic_mode (0)
213#define x2apic_preenabled (0)
214#define x2apic_supported() (0)
Yinghai Luc535b6a2008-07-11 18:41:54 -0700215#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700216
Weidong Han93758232009-04-17 16:42:14 +0800217extern void enable_IR_x2apic(void);
218
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100219extern int get_physical_broadcast(void);
220
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100221extern int lapic_get_maxlvt(void);
222extern void clear_local_APIC(void);
223extern void connect_bsp_APIC(void);
224extern void disconnect_bsp_APIC(int virt_wire_setup);
225extern void disable_local_APIC(void);
226extern void lapic_shutdown(void);
227extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100228extern void sync_Arb_IDs(void);
229extern void init_bsp_APIC(void);
230extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100231extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000232extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100233extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800234void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100235extern void setup_boot_APIC_clock(void);
236extern void setup_secondary_APIC_clock(void);
237extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100238extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100239
240/*
241 * On 32bit this is mach-xxx local
242 */
243#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700244extern int apic_is_clustered_box(void);
245#else
246static inline int apic_is_clustered_box(void)
247{
248 return 0;
249}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100250#endif
251
Robert Richter27afdf22010-10-06 12:27:54 +0200252extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100253
254#else /* !CONFIG_X86_LOCAL_APIC */
255static inline void lapic_shutdown(void) { }
256#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700257static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100258static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200259# define setup_boot_APIC_clock x86_init_noop
260# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100261#endif /* !CONFIG_X86_LOCAL_APIC */
262
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100263#ifdef CONFIG_X86_64
264#define SET_APIC_ID(x) (apic->set_apic_id(x))
265#else
266
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100267#endif
268
Ingo Molnare2780a62009-02-17 13:52:29 +0100269/*
270 * Copyright 2004 James Cleverdon, IBM.
271 * Subject to the GNU Public License, v.2
272 *
273 * Generic APIC sub-arch data struct.
274 *
275 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
276 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
277 * James Cleverdon.
278 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100279struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100280 char *name;
281
282 int (*probe)(void);
283 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800284 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100285 int (*apic_id_registered)(void);
286
287 u32 irq_delivery_mode;
288 u32 irq_dest_mode;
289
290 const struct cpumask *(*target_cpus)(void);
291
292 int disable_esr;
293
294 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300295 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100296
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700297 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
298 const struct cpumask *mask);
Ingo Molnare2780a62009-02-17 13:52:29 +0100299 void (*init_apic_ldr)(void);
300
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300301 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100302
303 void (*setup_apic_routing)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100304 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300305 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200306 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100307 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
308
Ingo Molnare2780a62009-02-17 13:52:29 +0100309 unsigned int (*get_apic_id)(unsigned long x);
310 unsigned long (*set_apic_id)(unsigned int id);
311 unsigned long apic_id_mask;
312
Alexander Gordeevff164322012-06-07 15:15:59 +0200313 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
314 const struct cpumask *andmask,
315 unsigned int *apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316
317 /* ipi */
318 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
319 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
320 int vector);
321 void (*send_IPI_allbutself)(int vector);
322 void (*send_IPI_all)(int vector);
323 void (*send_IPI_self)(int vector);
324
325 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100326 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100327
David Rientjes465822c2014-02-04 23:55:01 -0800328 bool wait_for_init_deassert;
Ingo Molnare2780a62009-02-17 13:52:29 +0100329 void (*inquire_remote_apic)(int apicid);
330
331 /* apic ops */
332 u32 (*read)(u32 reg);
333 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300334 /*
335 * ->eoi_write() has the same signature as ->write().
336 *
337 * Drivers can support both ->eoi_write() and ->write() by passing the same
338 * callback value. Kernel can override ->eoi_write() and fall back
339 * on write for EOI.
340 */
341 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100342 u64 (*icr_read)(void);
343 void (*icr_write)(u32 low, u32 high);
344 void (*wait_icr_idle)(void);
345 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100346
347#ifdef CONFIG_X86_32
348 /*
349 * Called very early during boot from get_smp_config(). It should
350 * return the logical apicid. x86_[bios]_cpu_to_apicid is
351 * initialized before this function is called.
352 *
353 * If logical apicid can't be determined that early, the function
354 * may return BAD_APICID. Logical apicid will be configured after
355 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
356 * won't be applied properly during early boot in this case.
357 */
358 int (*x86_32_early_logical_apicid)(int cpu);
359#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100360};
361
Ingo Molnar0917c012009-02-26 12:47:40 +0100362/*
363 * Pointer to the local APIC driver in use on this system (there's
364 * always just one such driver in use - the kernel decides via an
365 * early probing process which one it picks - and then sticks to it):
366 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100367extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100368
369/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700370 * APIC drivers are probed based on how they are listed in the .apicdrivers
371 * section. So the order is important and enforced by the ordering
372 * of different apic driver files in the Makefile.
373 *
374 * For the files having two apic drivers, we use apic_drivers()
375 * to enforce the order with in them.
376 */
377#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700378 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700379 __aligned(sizeof(struct apic *)) \
380 __section(.apicdrivers) = { &sym }
381
382#define apic_drivers(sym1, sym2) \
383 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
384 __aligned(sizeof(struct apic *)) \
385 __section(.apicdrivers) = { &sym1, &sym2 }
386
387extern struct apic *__apicdrivers[], *__apicdrivers_end[];
388
389/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100390 * APIC functionality to boot other CPUs - only used on SMP:
391 */
392#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800393extern atomic_t init_deasserted;
394extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100395#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100396
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300397#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900398
Ingo Molnare2780a62009-02-17 13:52:29 +0100399static inline u32 apic_read(u32 reg)
400{
401 return apic->read(reg);
402}
403
404static inline void apic_write(u32 reg, u32 val)
405{
406 apic->write(reg, val);
407}
408
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300409static inline void apic_eoi(void)
410{
411 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
412}
413
Ingo Molnare2780a62009-02-17 13:52:29 +0100414static inline u64 apic_icr_read(void)
415{
416 return apic->icr_read();
417}
418
419static inline void apic_icr_write(u32 low, u32 high)
420{
421 apic->icr_write(low, high);
422}
423
424static inline void apic_wait_icr_idle(void)
425{
426 apic->wait_icr_idle();
427}
428
429static inline u32 safe_apic_wait_icr_idle(void)
430{
431 return apic->safe_wait_icr_idle();
432}
433
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300434extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
435
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300436#else /* CONFIG_X86_LOCAL_APIC */
437
438static inline u32 apic_read(u32 reg) { return 0; }
439static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300440static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300441static inline u64 apic_icr_read(void) { return 0; }
442static inline void apic_icr_write(u32 low, u32 high) { }
443static inline void apic_wait_icr_idle(void) { }
444static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300445static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300446
447#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100448
449static inline void ack_APIC_irq(void)
450{
451 /*
452 * ack_APIC_irq() actually gets compiled as a single instruction
453 * ... yummie.
454 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300455 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100456}
457
458static inline unsigned default_get_apic_id(unsigned long x)
459{
460 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
461
Andreas Herrmann42937e82009-06-08 15:55:09 +0200462 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100463 return (x >> 24) & 0xFF;
464 else
465 return (x >> 24) & 0x0F;
466}
467
468/*
David Rientjes6ab1b272014-07-30 23:53:27 -0700469 * Warm reset vector position:
Ingo Molnare2780a62009-02-17 13:52:29 +0100470 */
David Rientjes6ab1b272014-07-30 23:53:27 -0700471#define TRAMPOLINE_PHYS_LOW 0x467
472#define TRAMPOLINE_PHYS_HIGH 0x469
Ingo Molnare2780a62009-02-17 13:52:29 +0100473
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800474#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100475extern void apic_send_IPI_self(int vector);
476
Ingo Molnare2780a62009-02-17 13:52:29 +0100477DECLARE_PER_CPU(int, x2apic_extra_bits);
478
479extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200480extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100481#endif
482
Jan Beulich838312b2011-09-28 16:44:54 +0100483extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100484
485
486#ifdef CONFIG_X86_LOCAL_APIC
487
488#include <asm/smp.h>
489
490#define APIC_DFR_VALUE (APIC_DFR_FLAT)
491
492static inline const struct cpumask *default_target_cpus(void)
493{
494#ifdef CONFIG_SMP
495 return cpu_online_mask;
496#else
497 return cpumask_of(0);
498#endif
499}
500
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200501static inline const struct cpumask *online_target_cpus(void)
502{
503 return cpu_online_mask;
504}
505
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300506DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100507
508
509static inline unsigned int read_apic_id(void)
510{
511 unsigned int reg;
512
513 reg = apic_read(APIC_ID);
514
515 return apic->get_apic_id(reg);
516}
517
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800518static inline int default_apic_id_valid(int apicid)
519{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100520 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800521}
522
Jiang Liua491cc9022014-06-09 16:19:32 +0800523extern int default_acpi_madt_oem_check(char *, char *);
524
Ingo Molnare2780a62009-02-17 13:52:29 +0100525extern void default_setup_apic_routing(void);
526
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400527extern struct apic apic_noop;
528
Ingo Molnare2780a62009-02-17 13:52:29 +0100529#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530530
Tejun Heoacb8bc02011-01-23 14:37:33 +0100531static inline int noop_x86_32_early_logical_apicid(int cpu)
532{
533 return BAD_APICID;
534}
535
Ingo Molnare2780a62009-02-17 13:52:29 +0100536/*
537 * Set up the logical destination ID.
538 *
539 * Intel recommends to set DFR, LDR and TPR before enabling
540 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
541 * document number 292116). So here it goes...
542 */
543extern void default_init_apic_ldr(void);
544
545static inline int default_apic_id_registered(void)
546{
547 return physid_isset(read_apic_id(), phys_cpu_present_map);
548}
549
Yinghai Luf56e5032009-03-24 14:16:30 -0700550static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
551{
552 return cpuid_apic >> index_msb;
553}
554
Yinghai Luf56e5032009-03-24 14:16:30 -0700555#endif
556
Alexander Gordeevff164322012-06-07 15:15:59 +0200557static inline int
Alexander Gordeeva5a391562012-06-14 09:49:35 +0200558flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
559 const struct cpumask *andmask,
560 unsigned int *apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100561{
Alexander Gordeeva5a391562012-06-14 09:49:35 +0200562 unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
563 cpumask_bits(andmask)[0] &
564 cpumask_bits(cpu_online_mask)[0] &
565 APIC_ALL_CPUS;
566
Alexander Gordeevff164322012-06-07 15:15:59 +0200567 if (likely(cpu_mask)) {
568 *apicid = (unsigned int)cpu_mask;
569 return 0;
570 } else {
571 return -EINVAL;
572 }
Ingo Molnare2780a62009-02-17 13:52:29 +0100573}
574
Alexander Gordeevff164322012-06-07 15:15:59 +0200575extern int
Alexander Gordeev63982682012-06-05 13:23:44 +0200576default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
Alexander Gordeevff164322012-06-07 15:15:59 +0200577 const struct cpumask *andmask,
578 unsigned int *apicid);
Alexander Gordeev63982682012-06-05 13:23:44 +0200579
Suresh Siddhab39f25a2012-06-25 13:38:27 -0700580static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700581flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
582 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200583{
584 /* Careful. Some cpus do not strictly honor the set of cpus
585 * specified in the interrupt destination when using lowest
586 * priority interrupt delivery mode.
587 *
588 * In particular there was a hyperthreading cpu observed to
589 * deliver interrupts to the wrong hyperthread when only one
590 * hyperthread was specified in the interrupt desitination.
591 */
592 cpumask_clear(retmask);
593 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
594}
595
Suresh Siddhab39f25a2012-06-25 13:38:27 -0700596static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700597default_vector_allocation_domain(int cpu, struct cpumask *retmask,
598 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200599{
600 cpumask_copy(retmask, cpumask_of(cpu));
601}
602
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300603static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100604{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300605 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100606}
607
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300608static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100609{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300610 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100611}
612
Ingo Molnare2780a62009-02-17 13:52:29 +0100613static inline int __default_cpu_present_to_apicid(int mps_cpu)
614{
615 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
616 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
617 else
618 return BAD_APICID;
619}
620
621static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200622__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100623{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200624 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100625}
626
627#ifdef CONFIG_X86_32
628static inline int default_cpu_present_to_apicid(int mps_cpu)
629{
630 return __default_cpu_present_to_apicid(mps_cpu);
631}
632
633static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200634default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100635{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200636 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100637}
638#else
639extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200640extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100641#endif
642
Ingo Molnare2780a62009-02-17 13:52:29 +0100643#endif /* CONFIG_X86_LOCAL_APIC */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400644extern void irq_enter(void);
645extern void irq_exit(void);
646
647static inline void entering_irq(void)
648{
649 irq_enter();
650 exit_idle();
651}
652
653static inline void entering_ack_irq(void)
654{
655 ack_APIC_irq();
656 entering_irq();
657}
658
659static inline void exiting_irq(void)
660{
661 irq_exit();
662}
663
664static inline void exiting_ack_irq(void)
665{
666 irq_exit();
667 /* Ack only at the end to avoid potential reentry */
668 ack_APIC_irq();
669}
Ingo Molnare2780a62009-02-17 13:52:29 +0100670
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900671extern void ioapic_zap_locks(void);
672
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700673#endif /* _ASM_X86_APIC_H */