blob: b7035bc79e763cfdb48e5482e62ab6d87367a0ab [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allan8544b9f2010-03-24 12:55:30 +000022#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
Auke Kokbc7f75f2007-09-17 12:30:59 -070024#include <linux/module.h>
25#include <linux/types.h>
26#include <linux/init.h>
27#include <linux/pci.h>
28#include <linux/vmalloc.h>
29#include <linux/pagemap.h>
30#include <linux/delay.h>
31#include <linux/netdevice.h>
Bruce Allan9fb7a5f2011-07-29 05:52:51 +000032#include <linux/interrupt.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070033#include <linux/tcp.h>
34#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070036#include <net/checksum.h>
37#include <net/ip6_checksum.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070038#include <linux/ethtool.h>
39#include <linux/if_vlan.h>
40#include <linux/cpu.h>
41#include <linux/smp.h>
Linus Torvalds7e0bb712011-10-25 15:18:39 +020042#include <linux/pm_qos.h>
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000043#include <linux/pm_runtime.h>
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +000044#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070046
47#include "e1000.h"
48
Bruce Allanb3ccf262011-05-19 01:53:41 +000049#define DRV_EXTRAVERSION "-k"
Bruce Allanc14c6432010-06-16 13:28:34 +000050
Bruce Allan8defe712013-03-06 09:03:13 +000051#define DRV_VERSION "2.3.2" DRV_EXTRAVERSION
Auke Kokbc7f75f2007-09-17 12:30:59 -070052char e1000e_driver_name[] = "e1000e";
53const char e1000e_driver_version[] = DRV_VERSION;
54
stephen hemmingerb3f4d592012-03-13 06:04:20 +000055#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
56static int debug = -1;
57module_param(debug, int, 0);
58MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
59
Auke Kokbc7f75f2007-09-17 12:30:59 -070060static const struct e1000_info *e1000_info_tbl[] = {
61 [board_82571] = &e1000_82571_info,
62 [board_82572] = &e1000_82572_info,
63 [board_82573] = &e1000_82573_info,
Bruce Allan4662e822008-08-26 18:37:06 -070064 [board_82574] = &e1000_82574_info,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +000065 [board_82583] = &e1000_82583_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070066 [board_80003es2lan] = &e1000_es2_info,
67 [board_ich8lan] = &e1000_ich8_info,
68 [board_ich9lan] = &e1000_ich9_info,
Bruce Allanf4187b52008-08-26 18:36:50 -070069 [board_ich10lan] = &e1000_ich10_info,
Bruce Allana4f58f52009-06-02 11:29:18 +000070 [board_pchlan] = &e1000_pch_info,
Bruce Alland3738bb2010-06-16 13:27:28 +000071 [board_pch2lan] = &e1000_pch2_info,
Bruce Allan2fbe4522012-04-19 03:21:47 +000072 [board_pch_lpt] = &e1000_pch_lpt_info,
David Ertman79849eb2015-02-10 09:10:43 +000073 [board_pch_spt] = &e1000_pch_spt_info,
Auke Kokbc7f75f2007-09-17 12:30:59 -070074};
75
Taku Izumi84f4ee92010-04-27 14:39:08 +000076struct e1000_reg_info {
77 u32 ofs;
78 char *name;
79};
80
Taku Izumi84f4ee92010-04-27 14:39:08 +000081static const struct e1000_reg_info e1000_reg_info_tbl[] = {
Taku Izumi84f4ee92010-04-27 14:39:08 +000082 /* General Registers */
83 {E1000_CTRL, "CTRL"},
84 {E1000_STATUS, "STATUS"},
85 {E1000_CTRL_EXT, "CTRL_EXT"},
86
87 /* Interrupt Registers */
88 {E1000_ICR, "ICR"},
89
Bruce Allanaf667a22010-12-31 06:10:01 +000090 /* Rx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +000091 {E1000_RCTL, "RCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +000092 {E1000_RDLEN(0), "RDLEN"},
93 {E1000_RDH(0), "RDH"},
94 {E1000_RDT(0), "RDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +000095 {E1000_RDTR, "RDTR"},
96 {E1000_RXDCTL(0), "RXDCTL"},
97 {E1000_ERT, "ERT"},
Bruce Allan1e360522012-03-20 03:48:13 +000098 {E1000_RDBAL(0), "RDBAL"},
99 {E1000_RDBAH(0), "RDBAH"},
Taku Izumi84f4ee92010-04-27 14:39:08 +0000100 {E1000_RDFH, "RDFH"},
101 {E1000_RDFT, "RDFT"},
102 {E1000_RDFHS, "RDFHS"},
103 {E1000_RDFTS, "RDFTS"},
104 {E1000_RDFPC, "RDFPC"},
105
Bruce Allanaf667a22010-12-31 06:10:01 +0000106 /* Tx Registers */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000107 {E1000_TCTL, "TCTL"},
Bruce Allan1e360522012-03-20 03:48:13 +0000108 {E1000_TDBAL(0), "TDBAL"},
109 {E1000_TDBAH(0), "TDBAH"},
110 {E1000_TDLEN(0), "TDLEN"},
111 {E1000_TDH(0), "TDH"},
112 {E1000_TDT(0), "TDT"},
Taku Izumi84f4ee92010-04-27 14:39:08 +0000113 {E1000_TIDV, "TIDV"},
114 {E1000_TXDCTL(0), "TXDCTL"},
115 {E1000_TADV, "TADV"},
116 {E1000_TARC(0), "TARC"},
117 {E1000_TDFH, "TDFH"},
118 {E1000_TDFT, "TDFT"},
119 {E1000_TDFHS, "TDFHS"},
120 {E1000_TDFTS, "TDFTS"},
121 {E1000_TDFPC, "TDFPC"},
122
123 /* List Terminator */
Bruce Allanf36bb6c2012-01-31 06:38:04 +0000124 {0, NULL}
Taku Izumi84f4ee92010-04-27 14:39:08 +0000125};
126
Bruce Allane921eb12012-11-28 09:28:37 +0000127/**
Andi Kleenc6f31482014-05-20 08:22:45 +0000128 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
129 * @hw: pointer to the HW structure
130 *
131 * When updating the MAC CSR registers, the Manageability Engine (ME) could
132 * be accessing the registers at the same time. Normally, this is handled in
133 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
134 * accesses later than it should which could result in the register to have
135 * an incorrect value. Workaround this by checking the FWSM register which
136 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
137 * and try again a number of times.
138 **/
139s32 __ew32_prepare(struct e1000_hw *hw)
140{
141 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
142
143 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
144 udelay(50);
145
146 return i;
147}
148
149void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
150{
151 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
152 __ew32_prepare(hw);
153
154 writel(val, hw->hw_addr + reg);
155}
156
157/**
Taku Izumi84f4ee92010-04-27 14:39:08 +0000158 * e1000_regdump - register printout routine
Bruce Allane921eb12012-11-28 09:28:37 +0000159 * @hw: pointer to the HW structure
160 * @reginfo: pointer to the register info table
161 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000162static void e1000_regdump(struct e1000_hw *hw, struct e1000_reg_info *reginfo)
163{
164 int n = 0;
165 char rname[16];
166 u32 regs[8];
167
168 switch (reginfo->ofs) {
169 case E1000_RXDCTL(0):
170 for (n = 0; n < 2; n++)
171 regs[n] = __er32(hw, E1000_RXDCTL(n));
172 break;
173 case E1000_TXDCTL(0):
174 for (n = 0; n < 2; n++)
175 regs[n] = __er32(hw, E1000_TXDCTL(n));
176 break;
177 case E1000_TARC(0):
178 for (n = 0; n < 2; n++)
179 regs[n] = __er32(hw, E1000_TARC(n));
180 break;
181 default:
Jeff Kirsheref456f82011-11-03 11:40:28 +0000182 pr_info("%-15s %08x\n",
183 reginfo->name, __er32(hw, reginfo->ofs));
Taku Izumi84f4ee92010-04-27 14:39:08 +0000184 return;
185 }
186
187 snprintf(rname, 16, "%s%s", reginfo->name, "[0-1]");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000188 pr_info("%-15s %08x %08x\n", rname, regs[0], regs[1]);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000189}
190
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000191static void e1000e_dump_ps_pages(struct e1000_adapter *adapter,
192 struct e1000_buffer *bi)
193{
194 int i;
195 struct e1000_ps_page *ps_page;
196
197 for (i = 0; i < adapter->rx_ps_pages; i++) {
198 ps_page = &bi->ps_pages[i];
199
200 if (ps_page->page) {
201 pr_info("packet dump for ps_page %d:\n", i);
202 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
203 16, 1, page_address(ps_page->page),
204 PAGE_SIZE, true);
205 }
206 }
207}
208
Bruce Allane921eb12012-11-28 09:28:37 +0000209/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000210 * e1000e_dump - Print registers, Tx-ring and Rx-ring
Bruce Allane921eb12012-11-28 09:28:37 +0000211 * @adapter: board private structure
212 **/
Taku Izumi84f4ee92010-04-27 14:39:08 +0000213static void e1000e_dump(struct e1000_adapter *adapter)
214{
215 struct net_device *netdev = adapter->netdev;
216 struct e1000_hw *hw = &adapter->hw;
217 struct e1000_reg_info *reginfo;
218 struct e1000_ring *tx_ring = adapter->tx_ring;
219 struct e1000_tx_desc *tx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000220 struct my_u0 {
Bruce Allane885d762012-01-31 06:37:32 +0000221 __le64 a;
222 __le64 b;
Bruce Allanaf667a22010-12-31 06:10:01 +0000223 } *u0;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000224 struct e1000_buffer *buffer_info;
225 struct e1000_ring *rx_ring = adapter->rx_ring;
226 union e1000_rx_desc_packet_split *rx_desc_ps;
Bruce Allan5f450212011-07-22 06:21:46 +0000227 union e1000_rx_desc_extended *rx_desc;
Bruce Allanaf667a22010-12-31 06:10:01 +0000228 struct my_u1 {
Bruce Allane885d762012-01-31 06:37:32 +0000229 __le64 a;
230 __le64 b;
231 __le64 c;
232 __le64 d;
Bruce Allanaf667a22010-12-31 06:10:01 +0000233 } *u1;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000234 u32 staterr;
235 int i = 0;
236
237 if (!netif_msg_hw(adapter))
238 return;
239
240 /* Print netdevice Info */
241 if (netdev) {
242 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000243 pr_info("Device Name state trans_start last_rx\n");
Bruce Allane5fe2542013-02-20 04:06:27 +0000244 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
245 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000246 }
247
248 /* Print Registers */
249 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000250 pr_info(" Register Name Value\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000251 for (reginfo = (struct e1000_reg_info *)e1000_reg_info_tbl;
252 reginfo->name; reginfo++) {
253 e1000_regdump(hw, reginfo);
254 }
255
Bruce Allanaf667a22010-12-31 06:10:01 +0000256 /* Print Tx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000257 if (!netdev || !netif_running(netdev))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000258 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000259
Bruce Allanaf667a22010-12-31 06:10:01 +0000260 dev_info(&adapter->pdev->dev, "Tx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000261 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000262 buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
Jeff Kirsheref456f82011-11-03 11:40:28 +0000263 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
264 0, tx_ring->next_to_use, tx_ring->next_to_clean,
265 (unsigned long long)buffer_info->dma,
266 buffer_info->length,
267 buffer_info->next_to_watch,
268 (unsigned long long)buffer_info->time_stamp);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000269
Bruce Allanaf667a22010-12-31 06:10:01 +0000270 /* Print Tx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000271 if (!netif_msg_tx_done(adapter))
272 goto rx_ring_summary;
273
Bruce Allanaf667a22010-12-31 06:10:01 +0000274 dev_info(&adapter->pdev->dev, "Tx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000275
276 /* Transmit Descriptor Formats - DEXT[29] is 0 (Legacy) or 1 (Extended)
277 *
278 * Legacy Transmit Descriptor
279 * +--------------------------------------------------------------+
280 * 0 | Buffer Address [63:0] (Reserved on Write Back) |
281 * +--------------------------------------------------------------+
282 * 8 | Special | CSS | Status | CMD | CSO | Length |
283 * +--------------------------------------------------------------+
284 * 63 48 47 36 35 32 31 24 23 16 15 0
285 *
286 * Extended Context Descriptor (DTYP=0x0) for TSO or checksum offload
287 * 63 48 47 40 39 32 31 16 15 8 7 0
288 * +----------------------------------------------------------------+
289 * 0 | TUCSE | TUCS0 | TUCSS | IPCSE | IPCS0 | IPCSS |
290 * +----------------------------------------------------------------+
291 * 8 | MSS | HDRLEN | RSV | STA | TUCMD | DTYP | PAYLEN |
292 * +----------------------------------------------------------------+
293 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
294 *
295 * Extended Data Descriptor (DTYP=0x1)
296 * +----------------------------------------------------------------+
297 * 0 | Buffer Address [63:0] |
298 * +----------------------------------------------------------------+
299 * 8 | VLAN tag | POPTS | Rsvd | Status | Command | DTYP | DTALEN |
300 * +----------------------------------------------------------------+
301 * 63 48 47 40 39 36 35 32 31 24 23 20 19 0
302 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000303 pr_info("Tl[desc] [address 63:0 ] [SpeCssSCmCsLen] [bi->dma ] leng ntw timestamp bi->skb <-- Legacy format\n");
304 pr_info("Tc[desc] [Ce CoCsIpceCoS] [MssHlRSCm0Plen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Context format\n");
305 pr_info("Td[desc] [address 63:0 ] [VlaPoRSCm1Dlen] [bi->dma ] leng ntw timestamp bi->skb <-- Ext Data format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000306 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000307 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000308 tx_desc = E1000_TX_DESC(*tx_ring, i);
309 buffer_info = &tx_ring->buffer_info[i];
310 u0 = (struct my_u0 *)tx_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000311 if (i == tx_ring->next_to_use && i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000312 next_desc = " NTC/U";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000313 else if (i == tx_ring->next_to_use)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000314 next_desc = " NTU";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000315 else if (i == tx_ring->next_to_clean)
Jeff Kirsheref456f82011-11-03 11:40:28 +0000316 next_desc = " NTC";
Taku Izumi84f4ee92010-04-27 14:39:08 +0000317 else
Jeff Kirsheref456f82011-11-03 11:40:28 +0000318 next_desc = "";
319 pr_info("T%c[0x%03X] %016llX %016llX %016llX %04X %3X %016llX %p%s\n",
320 (!(le64_to_cpu(u0->b) & (1 << 29)) ? 'l' :
321 ((le64_to_cpu(u0->b) & (1 << 20)) ? 'd' : 'c')),
322 i,
323 (unsigned long long)le64_to_cpu(u0->a),
324 (unsigned long long)le64_to_cpu(u0->b),
325 (unsigned long long)buffer_info->dma,
326 buffer_info->length, buffer_info->next_to_watch,
327 (unsigned long long)buffer_info->time_stamp,
328 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000329
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000330 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumi84f4ee92010-04-27 14:39:08 +0000331 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_ADDRESS,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000332 16, 1, buffer_info->skb->data,
333 buffer_info->skb->len, true);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000334 }
335
Bruce Allanaf667a22010-12-31 06:10:01 +0000336 /* Print Rx Ring Summary */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000337rx_ring_summary:
Bruce Allanaf667a22010-12-31 06:10:01 +0000338 dev_info(&adapter->pdev->dev, "Rx Ring Summary\n");
Jeff Kirsheref456f82011-11-03 11:40:28 +0000339 pr_info("Queue [NTU] [NTC]\n");
340 pr_info(" %5d %5X %5X\n",
341 0, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000342
Bruce Allanaf667a22010-12-31 06:10:01 +0000343 /* Print Rx Ring */
Taku Izumi84f4ee92010-04-27 14:39:08 +0000344 if (!netif_msg_rx_status(adapter))
Bruce Allanfe1e9802012-01-31 06:37:54 +0000345 return;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000346
Bruce Allanaf667a22010-12-31 06:10:01 +0000347 dev_info(&adapter->pdev->dev, "Rx Ring Dump\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000348 switch (adapter->rx_ps_pages) {
349 case 1:
350 case 2:
351 case 3:
352 /* [Extended] Packet Split Receive Descriptor Format
353 *
354 * +-----------------------------------------------------+
355 * 0 | Buffer Address 0 [63:0] |
356 * +-----------------------------------------------------+
357 * 8 | Buffer Address 1 [63:0] |
358 * +-----------------------------------------------------+
359 * 16 | Buffer Address 2 [63:0] |
360 * +-----------------------------------------------------+
361 * 24 | Buffer Address 3 [63:0] |
362 * +-----------------------------------------------------+
363 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000364 pr_info("R [desc] [buffer 0 63:0 ] [buffer 1 63:0 ] [buffer 2 63:0 ] [buffer 3 63:0 ] [bi->dma ] [bi->skb] <-- Ext Pkt Split format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000365 /* [Extended] Receive Descriptor (Write-Back) Format
366 *
367 * 63 48 47 32 31 13 12 8 7 4 3 0
368 * +------------------------------------------------------+
369 * 0 | Packet | IP | Rsvd | MRQ | Rsvd | MRQ RSS |
370 * | Checksum | Ident | | Queue | | Type |
371 * +------------------------------------------------------+
372 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
373 * +------------------------------------------------------+
374 * 63 48 47 32 31 20 19 0
375 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000376 pr_info("RWB[desc] [ck ipid mrqhsh] [vl l0 ee es] [ l3 l2 l1 hs] [reserved ] ---------------- [bi->skb] <-- Ext Rx Write-Back format\n");
Taku Izumi84f4ee92010-04-27 14:39:08 +0000377 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000378 const char *next_desc;
Taku Izumi84f4ee92010-04-27 14:39:08 +0000379 buffer_info = &rx_ring->buffer_info[i];
380 rx_desc_ps = E1000_RX_DESC_PS(*rx_ring, i);
381 u1 = (struct my_u1 *)rx_desc_ps;
382 staterr =
Bruce Allanaf667a22010-12-31 06:10:01 +0000383 le32_to_cpu(rx_desc_ps->wb.middle.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000384
385 if (i == rx_ring->next_to_use)
386 next_desc = " NTU";
387 else if (i == rx_ring->next_to_clean)
388 next_desc = " NTC";
389 else
390 next_desc = "";
391
Taku Izumi84f4ee92010-04-27 14:39:08 +0000392 if (staterr & E1000_RXD_STAT_DD) {
393 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000394 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX ---------------- %p%s\n",
395 "RWB", i,
396 (unsigned long long)le64_to_cpu(u1->a),
397 (unsigned long long)le64_to_cpu(u1->b),
398 (unsigned long long)le64_to_cpu(u1->c),
399 (unsigned long long)le64_to_cpu(u1->d),
400 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000401 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000402 pr_info("%s[0x%03X] %016llX %016llX %016llX %016llX %016llX %p%s\n",
403 "R ", i,
404 (unsigned long long)le64_to_cpu(u1->a),
405 (unsigned long long)le64_to_cpu(u1->b),
406 (unsigned long long)le64_to_cpu(u1->c),
407 (unsigned long long)le64_to_cpu(u1->d),
408 (unsigned long long)buffer_info->dma,
409 buffer_info->skb, next_desc);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000410
411 if (netif_msg_pktdata(adapter))
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000412 e1000e_dump_ps_pages(adapter,
413 buffer_info);
Taku Izumi84f4ee92010-04-27 14:39:08 +0000414 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000415 }
416 break;
417 default:
418 case 0:
Bruce Allan5f450212011-07-22 06:21:46 +0000419 /* Extended Receive Descriptor (Read) Format
Taku Izumi84f4ee92010-04-27 14:39:08 +0000420 *
Bruce Allan5f450212011-07-22 06:21:46 +0000421 * +-----------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +-----------------------------------------------------+
424 * 8 | Reserved |
425 * +-----------------------------------------------------+
Taku Izumi84f4ee92010-04-27 14:39:08 +0000426 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000427 pr_info("R [desc] [buf addr 63:0 ] [reserved 63:0 ] [bi->dma ] [bi->skb] <-- Ext (Read) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000428 /* Extended Receive Descriptor (Write-Back) Format
429 *
430 * 63 48 47 32 31 24 23 4 3 0
431 * +------------------------------------------------------+
432 * | RSS Hash | | | |
433 * 0 +-------------------+ Rsvd | Reserved | MRQ RSS |
434 * | Packet | IP | | | Type |
435 * | Checksum | Ident | | | |
436 * +------------------------------------------------------+
437 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
438 * +------------------------------------------------------+
439 * 63 48 47 32 31 20 19 0
440 */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000441 pr_info("RWB[desc] [cs ipid mrq] [vt ln xe xs] [bi->skb] <-- Ext (Write-Back) format\n");
Bruce Allan5f450212011-07-22 06:21:46 +0000442
443 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000444 const char *next_desc;
445
Taku Izumi84f4ee92010-04-27 14:39:08 +0000446 buffer_info = &rx_ring->buffer_info[i];
Bruce Allan5f450212011-07-22 06:21:46 +0000447 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
448 u1 = (struct my_u1 *)rx_desc;
449 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsheref456f82011-11-03 11:40:28 +0000450
451 if (i == rx_ring->next_to_use)
452 next_desc = " NTU";
453 else if (i == rx_ring->next_to_clean)
454 next_desc = " NTC";
455 else
456 next_desc = "";
457
Bruce Allan5f450212011-07-22 06:21:46 +0000458 if (staterr & E1000_RXD_STAT_DD) {
459 /* Descriptor Done */
Jeff Kirsheref456f82011-11-03 11:40:28 +0000460 pr_info("%s[0x%03X] %016llX %016llX ---------------- %p%s\n",
461 "RWB", i,
462 (unsigned long long)le64_to_cpu(u1->a),
463 (unsigned long long)le64_to_cpu(u1->b),
464 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000465 } else {
Jeff Kirsheref456f82011-11-03 11:40:28 +0000466 pr_info("%s[0x%03X] %016llX %016llX %016llX %p%s\n",
467 "R ", i,
468 (unsigned long long)le64_to_cpu(u1->a),
469 (unsigned long long)le64_to_cpu(u1->b),
470 (unsigned long long)buffer_info->dma,
471 buffer_info->skb, next_desc);
Bruce Allan5f450212011-07-22 06:21:46 +0000472
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000473 if (netif_msg_pktdata(adapter) &&
474 buffer_info->skb)
Bruce Allan5f450212011-07-22 06:21:46 +0000475 print_hex_dump(KERN_INFO, "",
476 DUMP_PREFIX_ADDRESS, 16,
477 1,
Emil Tantilovf0c5dad2012-08-01 08:12:21 +0000478 buffer_info->skb->data,
Bruce Allan5f450212011-07-22 06:21:46 +0000479 adapter->rx_buffer_len,
480 true);
481 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000482 }
483 }
Taku Izumi84f4ee92010-04-27 14:39:08 +0000484}
485
Auke Kokbc7f75f2007-09-17 12:30:59 -0700486/**
487 * e1000_desc_unused - calculate if we have unused descriptors
488 **/
489static int e1000_desc_unused(struct e1000_ring *ring)
490{
491 if (ring->next_to_clean > ring->next_to_use)
492 return ring->next_to_clean - ring->next_to_use - 1;
493
494 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
495}
496
497/**
Bruce Allanb67e1912012-12-27 08:32:33 +0000498 * e1000e_systim_to_hwtstamp - convert system time value to hw time stamp
499 * @adapter: board private structure
500 * @hwtstamps: time stamp structure to update
501 * @systim: unsigned 64bit system time value.
502 *
503 * Convert the system time value stored in the RX/TXSTMP registers into a
504 * hwtstamp which can be used by the upper level time stamping functions.
505 *
506 * The 'systim_lock' spinlock is used to protect the consistency of the
507 * system time value. This is needed because reading the 64 bit time
508 * value involves reading two 32 bit registers. The first read latches the
509 * value.
510 **/
511static void e1000e_systim_to_hwtstamp(struct e1000_adapter *adapter,
512 struct skb_shared_hwtstamps *hwtstamps,
513 u64 systim)
514{
515 u64 ns;
516 unsigned long flags;
517
518 spin_lock_irqsave(&adapter->systim_lock, flags);
519 ns = timecounter_cyc2time(&adapter->tc, systim);
520 spin_unlock_irqrestore(&adapter->systim_lock, flags);
521
522 memset(hwtstamps, 0, sizeof(*hwtstamps));
523 hwtstamps->hwtstamp = ns_to_ktime(ns);
524}
525
526/**
527 * e1000e_rx_hwtstamp - utility function which checks for Rx time stamp
528 * @adapter: board private structure
529 * @status: descriptor extended error and status field
530 * @skb: particular skb to include time stamp
531 *
532 * If the time stamp is valid, convert it into the timecounter ns value
533 * and store that result into the shhwtstamps structure which is passed
534 * up the network stack.
535 **/
536static void e1000e_rx_hwtstamp(struct e1000_adapter *adapter, u32 status,
537 struct sk_buff *skb)
538{
539 struct e1000_hw *hw = &adapter->hw;
540 u64 rxstmp;
541
542 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP) ||
543 !(status & E1000_RXDEXT_STATERR_TST) ||
544 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
545 return;
546
547 /* The Rx time stamp registers contain the time stamp. No other
548 * received packet will be time stamped until the Rx time stamp
549 * registers are read. Because only one packet can be time stamped
550 * at a time, the register values must belong to this packet and
551 * therefore none of the other additional attributes need to be
552 * compared.
553 */
554 rxstmp = (u64)er32(RXSTMPL);
555 rxstmp |= (u64)er32(RXSTMPH) << 32;
556 e1000e_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), rxstmp);
557
558 adapter->flags2 &= ~FLAG2_CHECK_RX_HWTSTAMP;
559}
560
561/**
Bruce Allanad680762008-03-28 09:15:03 -0700562 * e1000_receive_skb - helper function to handle Rx indications
Auke Kokbc7f75f2007-09-17 12:30:59 -0700563 * @adapter: board private structure
Bruce Allanb67e1912012-12-27 08:32:33 +0000564 * @staterr: descriptor extended error and status field as written by hardware
Auke Kokbc7f75f2007-09-17 12:30:59 -0700565 * @vlan: descriptor vlan field as written by hardware (no le/be conversion)
566 * @skb: pointer to sk_buff to be indicated to stack
567 **/
568static void e1000_receive_skb(struct e1000_adapter *adapter,
Bruce Allanaf667a22010-12-31 06:10:01 +0000569 struct net_device *netdev, struct sk_buff *skb,
Bruce Allanb67e1912012-12-27 08:32:33 +0000570 u32 staterr, __le16 vlan)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700571{
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000572 u16 tag = le16_to_cpu(vlan);
Bruce Allanb67e1912012-12-27 08:32:33 +0000573
574 e1000e_rx_hwtstamp(adapter, staterr, skb);
575
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576 skb->protocol = eth_type_trans(skb, netdev);
577
Bruce Allanb67e1912012-12-27 08:32:33 +0000578 if (staterr & E1000_RXD_STAT_VP)
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000579 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), tag);
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000580
581 napi_gro_receive(&adapter->napi, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700582}
583
584/**
Bruce Allanaf667a22010-12-31 06:10:01 +0000585 * e1000_rx_checksum - Receive Checksum Offload
Bruce Allanafd12932012-01-05 00:34:05 +0000586 * @adapter: board private structure
587 * @status_err: receive descriptor status and error fields
588 * @csum: receive descriptor csum field
589 * @sk_buff: socket buffer with received data
Auke Kokbc7f75f2007-09-17 12:30:59 -0700590 **/
591static void e1000_rx_checksum(struct e1000_adapter *adapter, u32 status_err,
Bruce Allan2e1706f2012-06-30 20:02:42 +0000592 struct sk_buff *skb)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593{
594 u16 status = (u16)status_err;
595 u8 errors = (u8)(status_err >> 24);
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700596
597 skb_checksum_none_assert(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700598
Bruce Allanafd12932012-01-05 00:34:05 +0000599 /* Rx checksum disabled */
600 if (!(adapter->netdev->features & NETIF_F_RXCSUM))
601 return;
602
Auke Kokbc7f75f2007-09-17 12:30:59 -0700603 /* Ignore Checksum bit is set */
604 if (status & E1000_RXD_STAT_IXSM)
605 return;
Bruce Allanafd12932012-01-05 00:34:05 +0000606
Bruce Allan2e1706f2012-06-30 20:02:42 +0000607 /* TCP/UDP checksum error bit or IP checksum error bit is set */
608 if (errors & (E1000_RXD_ERR_TCPE | E1000_RXD_ERR_IPE)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700609 /* let the stack verify checksum errors */
610 adapter->hw_csum_err++;
611 return;
612 }
613
614 /* TCP/UDP Checksum has not been calculated */
615 if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
616 return;
617
618 /* It must be a TCP or UDP packet with a valid checksum */
Bruce Allan2e1706f2012-06-30 20:02:42 +0000619 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700620 adapter->hw_csum_good++;
621}
622
Bruce Allan55aa6982011-12-16 00:45:45 +0000623static void e1000e_update_rdt_wa(struct e1000_ring *rx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700624{
Bruce Allan55aa6982011-12-16 00:45:45 +0000625 struct e1000_adapter *adapter = rx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700626 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000627 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700628
Bruce Allanbdc125f2012-03-20 03:47:52 +0000629 writel(i, rx_ring->tail);
630
631 if (unlikely(!ret_val && (i != readl(rx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700632 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000633
David S. Miller823dcd22011-08-20 10:39:12 -0700634 ew32(RCTL, rctl & ~E1000_RCTL_EN);
635 e_err("ME firmware caused invalid RDT - resetting\n");
636 schedule_work(&adapter->reset_task);
637 }
638}
639
Bruce Allan55aa6982011-12-16 00:45:45 +0000640static void e1000e_update_tdt_wa(struct e1000_ring *tx_ring, unsigned int i)
David S. Miller823dcd22011-08-20 10:39:12 -0700641{
Bruce Allan55aa6982011-12-16 00:45:45 +0000642 struct e1000_adapter *adapter = tx_ring->adapter;
David S. Miller823dcd22011-08-20 10:39:12 -0700643 struct e1000_hw *hw = &adapter->hw;
Bruce Allanbdc125f2012-03-20 03:47:52 +0000644 s32 ret_val = __ew32_prepare(hw);
David S. Miller823dcd22011-08-20 10:39:12 -0700645
Bruce Allanbdc125f2012-03-20 03:47:52 +0000646 writel(i, tx_ring->tail);
647
648 if (unlikely(!ret_val && (i != readl(tx_ring->tail)))) {
David S. Miller823dcd22011-08-20 10:39:12 -0700649 u32 tctl = er32(TCTL);
David Ertman6cf08d12014-04-05 06:07:00 +0000650
David S. Miller823dcd22011-08-20 10:39:12 -0700651 ew32(TCTL, tctl & ~E1000_TCTL_EN);
652 e_err("ME firmware caused invalid TDT - resetting\n");
653 schedule_work(&adapter->reset_task);
654 }
655}
656
657/**
Bruce Allan5f450212011-07-22 06:21:46 +0000658 * e1000_alloc_rx_buffers - Replace used receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000659 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700660 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000661static void e1000_alloc_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000662 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700663{
Bruce Allan55aa6982011-12-16 00:45:45 +0000664 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700665 struct net_device *netdev = adapter->netdev;
666 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000667 union e1000_rx_desc_extended *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668 struct e1000_buffer *buffer_info;
669 struct sk_buff *skb;
670 unsigned int i;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000671 unsigned int bufsz = adapter->rx_buffer_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700672
673 i = rx_ring->next_to_use;
674 buffer_info = &rx_ring->buffer_info[i];
675
676 while (cleaned_count--) {
677 skb = buffer_info->skb;
678 if (skb) {
679 skb_trim(skb, 0);
680 goto map_skb;
681 }
682
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000683 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700684 if (!skb) {
685 /* Better luck next round */
686 adapter->alloc_rx_buff_failed++;
687 break;
688 }
689
Auke Kokbc7f75f2007-09-17 12:30:59 -0700690 buffer_info->skb = skb;
691map_skb:
Nick Nunley0be3f552010-04-27 13:09:05 +0000692 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700693 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +0000694 DMA_FROM_DEVICE);
695 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000696 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700697 adapter->rx_dma_failed++;
698 break;
699 }
700
Bruce Allan5f450212011-07-22 06:21:46 +0000701 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
702 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700703
Tom Herbert50849d72010-05-05 14:02:49 +0000704 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000705 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000706 * know there are new descriptors to fetch. (Only
707 * applicable for weak-ordered memory model archs,
708 * such as IA-64).
709 */
710 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700711 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000712 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700713 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000714 writel(i, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000715 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700716 i++;
717 if (i == rx_ring->count)
718 i = 0;
719 buffer_info = &rx_ring->buffer_info[i];
720 }
721
Tom Herbert50849d72010-05-05 14:02:49 +0000722 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700723}
724
725/**
726 * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +0000727 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700728 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000729static void e1000_alloc_rx_buffers_ps(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000730 int cleaned_count, gfp_t gfp)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700731{
Bruce Allan55aa6982011-12-16 00:45:45 +0000732 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700733 struct net_device *netdev = adapter->netdev;
734 struct pci_dev *pdev = adapter->pdev;
735 union e1000_rx_desc_packet_split *rx_desc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700736 struct e1000_buffer *buffer_info;
737 struct e1000_ps_page *ps_page;
738 struct sk_buff *skb;
739 unsigned int i, j;
740
741 i = rx_ring->next_to_use;
742 buffer_info = &rx_ring->buffer_info[i];
743
744 while (cleaned_count--) {
745 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
746
747 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -0700748 ps_page = &buffer_info->ps_pages[j];
749 if (j >= adapter->rx_ps_pages) {
750 /* all unused desc entries get hw null ptr */
Bruce Allanaf667a22010-12-31 06:10:01 +0000751 rx_desc->read.buffer_addr[j + 1] =
752 ~cpu_to_le64(0);
Auke Kok47f44e42007-10-25 13:57:44 -0700753 continue;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700754 }
Auke Kok47f44e42007-10-25 13:57:44 -0700755 if (!ps_page->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000756 ps_page->page = alloc_page(gfp);
Auke Kok47f44e42007-10-25 13:57:44 -0700757 if (!ps_page->page) {
758 adapter->alloc_rx_buff_failed++;
759 goto no_buffers;
760 }
Nick Nunley0be3f552010-04-27 13:09:05 +0000761 ps_page->dma = dma_map_page(&pdev->dev,
762 ps_page->page,
763 0, PAGE_SIZE,
764 DMA_FROM_DEVICE);
765 if (dma_mapping_error(&pdev->dev,
766 ps_page->dma)) {
Auke Kok47f44e42007-10-25 13:57:44 -0700767 dev_err(&adapter->pdev->dev,
Bruce Allanaf667a22010-12-31 06:10:01 +0000768 "Rx DMA page map failed\n");
Auke Kok47f44e42007-10-25 13:57:44 -0700769 adapter->rx_dma_failed++;
770 goto no_buffers;
771 }
772 }
Bruce Allane921eb12012-11-28 09:28:37 +0000773 /* Refresh the desc even if buffer_addrs
Auke Kok47f44e42007-10-25 13:57:44 -0700774 * didn't change because each write-back
775 * erases this info.
776 */
Bruce Allanaf667a22010-12-31 06:10:01 +0000777 rx_desc->read.buffer_addr[j + 1] =
778 cpu_to_le64(ps_page->dma);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700779 }
780
Bruce Allane5fe2542013-02-20 04:06:27 +0000781 skb = __netdev_alloc_skb_ip_align(netdev, adapter->rx_ps_bsize0,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000782 gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700783
784 if (!skb) {
785 adapter->alloc_rx_buff_failed++;
786 break;
787 }
788
Auke Kokbc7f75f2007-09-17 12:30:59 -0700789 buffer_info->skb = skb;
Nick Nunley0be3f552010-04-27 13:09:05 +0000790 buffer_info->dma = dma_map_single(&pdev->dev, skb->data,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700791 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +0000792 DMA_FROM_DEVICE);
793 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
Bruce Allanaf667a22010-12-31 06:10:01 +0000794 dev_err(&pdev->dev, "Rx DMA map failed\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700795 adapter->rx_dma_failed++;
796 /* cleanup skb */
797 dev_kfree_skb_any(skb);
798 buffer_info->skb = NULL;
799 break;
800 }
801
802 rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
803
Tom Herbert50849d72010-05-05 14:02:49 +0000804 if (unlikely(!(i & (E1000_RX_BUFFER_WRITE - 1)))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000805 /* Force memory writes to complete before letting h/w
Tom Herbert50849d72010-05-05 14:02:49 +0000806 * know there are new descriptors to fetch. (Only
807 * applicable for weak-ordered memory model archs,
808 * such as IA-64).
809 */
810 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700811 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000812 e1000e_update_rdt_wa(rx_ring, i << 1);
David S. Miller823dcd22011-08-20 10:39:12 -0700813 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000814 writel(i << 1, rx_ring->tail);
Tom Herbert50849d72010-05-05 14:02:49 +0000815 }
816
Auke Kokbc7f75f2007-09-17 12:30:59 -0700817 i++;
818 if (i == rx_ring->count)
819 i = 0;
820 buffer_info = &rx_ring->buffer_info[i];
821 }
822
823no_buffers:
Tom Herbert50849d72010-05-05 14:02:49 +0000824 rx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700825}
826
827/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700828 * e1000_alloc_jumbo_rx_buffers - Replace used jumbo receive buffers
Bruce Allan55aa6982011-12-16 00:45:45 +0000829 * @rx_ring: Rx descriptor ring
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700830 * @cleaned_count: number of buffers to allocate this pass
831 **/
832
Bruce Allan55aa6982011-12-16 00:45:45 +0000833static void e1000_alloc_jumbo_rx_buffers(struct e1000_ring *rx_ring,
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000834 int cleaned_count, gfp_t gfp)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700835{
Bruce Allan55aa6982011-12-16 00:45:45 +0000836 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700837 struct net_device *netdev = adapter->netdev;
838 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +0000839 union e1000_rx_desc_extended *rx_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700840 struct e1000_buffer *buffer_info;
841 struct sk_buff *skb;
842 unsigned int i;
Bruce Allan2a2293b2012-12-05 06:26:35 +0000843 unsigned int bufsz = 256 - 16; /* for skb_reserve */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700844
845 i = rx_ring->next_to_use;
846 buffer_info = &rx_ring->buffer_info[i];
847
848 while (cleaned_count--) {
849 skb = buffer_info->skb;
850 if (skb) {
851 skb_trim(skb, 0);
852 goto check_page;
853 }
854
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000855 skb = __netdev_alloc_skb_ip_align(netdev, bufsz, gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700856 if (unlikely(!skb)) {
857 /* Better luck next round */
858 adapter->alloc_rx_buff_failed++;
859 break;
860 }
861
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700862 buffer_info->skb = skb;
863check_page:
864 /* allocate a new page if necessary */
865 if (!buffer_info->page) {
Jeff Kirsherc2fed992011-07-12 16:10:12 +0000866 buffer_info->page = alloc_page(gfp);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700867 if (unlikely(!buffer_info->page)) {
868 adapter->alloc_rx_buff_failed++;
869 break;
870 }
871 }
872
Christoph Paasch37287fae2013-03-20 08:59:46 +0000873 if (!buffer_info->dma) {
Nick Nunley0be3f552010-04-27 13:09:05 +0000874 buffer_info->dma = dma_map_page(&pdev->dev,
Bruce Allanf0ff4392013-02-20 04:05:39 +0000875 buffer_info->page, 0,
876 PAGE_SIZE,
Nick Nunley0be3f552010-04-27 13:09:05 +0000877 DMA_FROM_DEVICE);
Christoph Paasch37287fae2013-03-20 08:59:46 +0000878 if (dma_mapping_error(&pdev->dev, buffer_info->dma)) {
879 adapter->alloc_rx_buff_failed++;
880 break;
881 }
882 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700883
Bruce Allan5f450212011-07-22 06:21:46 +0000884 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
885 rx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700886
887 if (unlikely(++i == rx_ring->count))
888 i = 0;
889 buffer_info = &rx_ring->buffer_info[i];
890 }
891
892 if (likely(rx_ring->next_to_use != i)) {
893 rx_ring->next_to_use = i;
894 if (unlikely(i-- == 0))
895 i = (rx_ring->count - 1);
896
897 /* Force memory writes to complete before letting h/w
898 * know there are new descriptors to fetch. (Only
899 * applicable for weak-ordered memory model archs,
Bruce Allane921eb12012-11-28 09:28:37 +0000900 * such as IA-64).
901 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700902 wmb();
David S. Miller823dcd22011-08-20 10:39:12 -0700903 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allan55aa6982011-12-16 00:45:45 +0000904 e1000e_update_rdt_wa(rx_ring, i);
David S. Miller823dcd22011-08-20 10:39:12 -0700905 else
Bruce Allanc5083cf2011-12-16 00:45:40 +0000906 writel(i, rx_ring->tail);
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700907 }
908}
909
Bruce Allan70495a52012-01-11 01:26:50 +0000910static inline void e1000_rx_hash(struct net_device *netdev, __le32 rss,
911 struct sk_buff *skb)
912{
913 if (netdev->features & NETIF_F_RXHASH)
Tom Herberte25909b2013-12-18 16:46:48 +0000914 skb_set_hash(skb, le32_to_cpu(rss), PKT_HASH_TYPE_L3);
Bruce Allan70495a52012-01-11 01:26:50 +0000915}
916
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700917/**
Bruce Allan55aa6982011-12-16 00:45:45 +0000918 * e1000_clean_rx_irq - Send received data up the network stack
919 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -0700920 *
921 * the return value indicates whether actual cleaning was done, there
922 * is no guarantee that everything was cleaned
923 **/
Bruce Allan55aa6982011-12-16 00:45:45 +0000924static bool e1000_clean_rx_irq(struct e1000_ring *rx_ring, int *work_done,
925 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700926{
Bruce Allan55aa6982011-12-16 00:45:45 +0000927 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700928 struct net_device *netdev = adapter->netdev;
929 struct pci_dev *pdev = adapter->pdev;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000930 struct e1000_hw *hw = &adapter->hw;
Bruce Allan5f450212011-07-22 06:21:46 +0000931 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700932 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +0000933 u32 length, staterr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700934 unsigned int i;
935 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000936 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700937 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
938
939 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +0000940 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
941 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700942 buffer_info = &rx_ring->buffer_info[i];
943
Bruce Allan5f450212011-07-22 06:21:46 +0000944 while (staterr & E1000_RXD_STAT_DD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700945 struct sk_buff *skb;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700946
947 if (*work_done >= work_to_do)
948 break;
949 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -0700950 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700951
Auke Kokbc7f75f2007-09-17 12:30:59 -0700952 skb = buffer_info->skb;
953 buffer_info->skb = NULL;
954
955 prefetch(skb->data - NET_IP_ALIGN);
956
957 i++;
958 if (i == rx_ring->count)
959 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +0000960 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700961 prefetch(next_rxd);
962
963 next_buffer = &rx_ring->buffer_info[i];
964
Rusty Russell3db1cd52011-12-19 13:56:45 +0000965 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700966 cleaned_count++;
Bruce Allane5fe2542013-02-20 04:06:27 +0000967 dma_unmap_single(&pdev->dev, buffer_info->dma,
968 adapter->rx_buffer_len, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700969 buffer_info->dma = 0;
970
Bruce Allan5f450212011-07-22 06:21:46 +0000971 length = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700972
Bruce Allane921eb12012-11-28 09:28:37 +0000973 /* !EOP means multiple descriptors were used to store a single
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000974 * packet, if that's the case we need to toss it. In fact, we
975 * need to toss every packet with the EOP bit clear and the
976 * next frame that _does_ have the EOP bit set, as it is by
977 * definition only a frame fragment
978 */
Bruce Allan5f450212011-07-22 06:21:46 +0000979 if (unlikely(!(staterr & E1000_RXD_STAT_EOP)))
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000980 adapter->flags2 |= FLAG2_IS_DISCARDING;
981
982 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700983 /* All receives must fit into a single buffer */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000984 e_dbg("Receive packet consumed multiple buffers\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700985 /* recycle */
986 buffer_info->skb = skb;
Bruce Allan5f450212011-07-22 06:21:46 +0000987 if (staterr & E1000_RXD_STAT_EOP)
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000988 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700989 goto next_desc;
990 }
991
Ben Greearcf955e62012-02-11 15:39:51 +0000992 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
993 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700994 /* recycle */
995 buffer_info->skb = skb;
996 goto next_desc;
997 }
998
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000999 /* adjust length to remove Ethernet CRC */
Ben Greear01840392012-02-11 15:39:25 +00001000 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1001 /* If configured to store CRC, don't subtract FCS,
1002 * but keep the FCS bytes out of the total_rx_bytes
1003 * counter
1004 */
1005 if (netdev->features & NETIF_F_RXFCS)
1006 total_rx_bytes -= 4;
1007 else
1008 length -= 4;
1009 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001010
Auke Kokbc7f75f2007-09-17 12:30:59 -07001011 total_rx_bytes += length;
1012 total_rx_packets++;
1013
Bruce Allane921eb12012-11-28 09:28:37 +00001014 /* code added for copybreak, this should improve
Auke Kokbc7f75f2007-09-17 12:30:59 -07001015 * performance for small packets with large amounts
Bruce Allanad680762008-03-28 09:15:03 -07001016 * of reassembly being done in the stack
1017 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001018 if (length < copybreak) {
1019 struct sk_buff *new_skb =
Alexander Duyck67fd8932014-12-09 19:40:56 -08001020 napi_alloc_skb(&adapter->napi, length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001021 if (new_skb) {
Bruce Allan808ff672008-08-08 18:35:56 -07001022 skb_copy_to_linear_data_offset(new_skb,
1023 -NET_IP_ALIGN,
1024 (skb->data -
1025 NET_IP_ALIGN),
1026 (length +
1027 NET_IP_ALIGN));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001028 /* save the skb in buffer_info as good */
1029 buffer_info->skb = skb;
1030 skb = new_skb;
1031 }
1032 /* else just continue with the old one */
1033 }
1034 /* end copybreak code */
1035 skb_put(skb, length);
1036
1037 /* Receive Checksum Offload */
Bruce Allan2e1706f2012-06-30 20:02:42 +00001038 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001039
Bruce Allan70495a52012-01-11 01:26:50 +00001040 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1041
Bruce Allan5f450212011-07-22 06:21:46 +00001042 e1000_receive_skb(adapter, netdev, skb, staterr,
1043 rx_desc->wb.upper.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001044
1045next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001046 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001047
1048 /* return some buffers to hardware, one at a time is too slow */
1049 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001050 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001051 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001052 cleaned_count = 0;
1053 }
1054
1055 /* use prefetched values */
1056 rx_desc = next_rxd;
1057 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001058
1059 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001060 }
1061 rx_ring->next_to_clean = i;
1062
1063 cleaned_count = e1000_desc_unused(rx_ring);
1064 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001065 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001066
Auke Kokbc7f75f2007-09-17 12:30:59 -07001067 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001068 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001069 return cleaned;
1070}
1071
Bruce Allan55aa6982011-12-16 00:45:45 +00001072static void e1000_put_txbuf(struct e1000_ring *tx_ring,
1073 struct e1000_buffer *buffer_info)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001074{
Bruce Allan55aa6982011-12-16 00:45:45 +00001075 struct e1000_adapter *adapter = tx_ring->adapter;
1076
Alexander Duyck03b13202009-12-02 16:45:31 +00001077 if (buffer_info->dma) {
1078 if (buffer_info->mapped_as_page)
Nick Nunley0be3f552010-04-27 13:09:05 +00001079 dma_unmap_page(&adapter->pdev->dev, buffer_info->dma,
1080 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001081 else
Nick Nunley0be3f552010-04-27 13:09:05 +00001082 dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
1083 buffer_info->length, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00001084 buffer_info->dma = 0;
1085 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001086 if (buffer_info->skb) {
1087 dev_kfree_skb_any(buffer_info->skb);
1088 buffer_info->skb = NULL;
1089 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00001090 buffer_info->time_stamp = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001091}
1092
Bruce Allan41cec6f2009-11-20 23:28:56 +00001093static void e1000_print_hw_hang(struct work_struct *work)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001094{
Bruce Allan41cec6f2009-11-20 23:28:56 +00001095 struct e1000_adapter *adapter = container_of(work,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001096 struct e1000_adapter,
1097 print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001098 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001099 struct e1000_ring *tx_ring = adapter->tx_ring;
1100 unsigned int i = tx_ring->next_to_clean;
1101 unsigned int eop = tx_ring->buffer_info[i].next_to_watch;
1102 struct e1000_tx_desc *eop_desc = E1000_TX_DESC(*tx_ring, eop);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001103 struct e1000_hw *hw = &adapter->hw;
1104 u16 phy_status, phy_1000t_status, phy_ext_status;
1105 u16 pci_status;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001106
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001107 if (test_bit(__E1000_DOWN, &adapter->state))
1108 return;
1109
Bruce Allane5fe2542013-02-20 04:06:27 +00001110 if (!adapter->tx_hang_recheck && (adapter->flags2 & FLAG2_DMA_BURST)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001111 /* May be block on write-back, flush and detect again
Jeff Kirsher09357b02011-11-18 14:25:00 +00001112 * flush pending descriptor writebacks to memory
1113 */
1114 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1115 /* execute the writes immediately */
1116 e1e_flush();
Bruce Allane921eb12012-11-28 09:28:37 +00001117 /* Due to rare timing issues, write to TIDV again to ensure
Matthew Vickbf030852012-03-16 09:03:00 +00001118 * the write is successful
1119 */
1120 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
1121 /* execute the writes immediately */
1122 e1e_flush();
Jeff Kirsher09357b02011-11-18 14:25:00 +00001123 adapter->tx_hang_recheck = true;
1124 return;
1125 }
Jeff Kirsher09357b02011-11-18 14:25:00 +00001126 adapter->tx_hang_recheck = false;
David Ertmand9554e92014-01-08 01:07:55 +00001127
1128 if (er32(TDH(0)) == er32(TDT(0))) {
1129 e_dbg("false hang detected, ignoring\n");
1130 return;
1131 }
1132
1133 /* Real hang detected */
Jeff Kirsher09357b02011-11-18 14:25:00 +00001134 netif_stop_queue(netdev);
1135
Bruce Allanc2ade1a2013-01-16 08:54:35 +00001136 e1e_rphy(hw, MII_BMSR, &phy_status);
1137 e1e_rphy(hw, MII_STAT1000, &phy_1000t_status);
1138 e1e_rphy(hw, MII_ESTATUS, &phy_ext_status);
Bruce Allan41cec6f2009-11-20 23:28:56 +00001139
1140 pci_read_config_word(adapter->pdev, PCI_STATUS, &pci_status);
1141
1142 /* detected Hardware unit hang */
1143 e_err("Detected Hardware Unit Hang:\n"
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001144 " TDH <%x>\n"
1145 " TDT <%x>\n"
1146 " next_to_use <%x>\n"
1147 " next_to_clean <%x>\n"
1148 "buffer_info[next_to_clean]:\n"
1149 " time_stamp <%lx>\n"
1150 " next_to_watch <%x>\n"
1151 " jiffies <%lx>\n"
Bruce Allan41cec6f2009-11-20 23:28:56 +00001152 " next_to_watch.status <%x>\n"
1153 "MAC Status <%x>\n"
1154 "PHY Status <%x>\n"
1155 "PHY 1000BASE-T Status <%x>\n"
1156 "PHY Extended Status <%x>\n"
1157 "PCI Status <%x>\n",
Bruce Allane5fe2542013-02-20 04:06:27 +00001158 readl(tx_ring->head), readl(tx_ring->tail), tx_ring->next_to_use,
1159 tx_ring->next_to_clean, tx_ring->buffer_info[eop].time_stamp,
1160 eop, jiffies, eop_desc->upper.fields.status, er32(STATUS),
1161 phy_status, phy_1000t_status, phy_ext_status, pci_status);
Bruce Allan7c0427e2012-03-20 03:48:08 +00001162
David Ertmand9554e92014-01-08 01:07:55 +00001163 e1000e_dump(adapter);
1164
Bruce Allan7c0427e2012-03-20 03:48:08 +00001165 /* Suggest workaround for known h/w issue */
1166 if ((hw->mac.type == e1000_pchlan) && (er32(CTRL) & E1000_CTRL_TFCE))
1167 e_err("Try turning off Tx pause (flow control) via ethtool\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001168}
1169
1170/**
Bruce Allanb67e1912012-12-27 08:32:33 +00001171 * e1000e_tx_hwtstamp_work - check for Tx time stamp
1172 * @work: pointer to work struct
1173 *
1174 * This work function polls the TSYNCTXCTL valid bit to determine when a
1175 * timestamp has been taken for the current stored skb. The timestamp must
1176 * be for this skb because only one such packet is allowed in the queue.
1177 */
1178static void e1000e_tx_hwtstamp_work(struct work_struct *work)
1179{
1180 struct e1000_adapter *adapter = container_of(work, struct e1000_adapter,
1181 tx_hwtstamp_work);
1182 struct e1000_hw *hw = &adapter->hw;
1183
Bruce Allanb67e1912012-12-27 08:32:33 +00001184 if (er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID) {
1185 struct skb_shared_hwtstamps shhwtstamps;
1186 u64 txstmp;
1187
1188 txstmp = er32(TXSTMPL);
1189 txstmp |= (u64)er32(TXSTMPH) << 32;
1190
1191 e1000e_systim_to_hwtstamp(adapter, &shhwtstamps, txstmp);
1192
1193 skb_tstamp_tx(adapter->tx_hwtstamp_skb, &shhwtstamps);
1194 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1195 adapter->tx_hwtstamp_skb = NULL;
Jakub Kicinski59c871c2014-03-15 14:55:00 +00001196 } else if (time_after(jiffies, adapter->tx_hwtstamp_start
1197 + adapter->tx_timeout_factor * HZ)) {
1198 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
1199 adapter->tx_hwtstamp_skb = NULL;
1200 adapter->tx_hwtstamp_timeouts++;
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +00001201 e_warn("clearing Tx timestamp hang\n");
Bruce Allanb67e1912012-12-27 08:32:33 +00001202 } else {
1203 /* reschedule to check later */
1204 schedule_work(&adapter->tx_hwtstamp_work);
1205 }
1206}
1207
1208/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001209 * e1000_clean_tx_irq - Reclaim resources after transmit completes
Bruce Allan55aa6982011-12-16 00:45:45 +00001210 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001211 *
1212 * the return value indicates whether actual cleaning was done, there
1213 * is no guarantee that everything was cleaned
1214 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001215static bool e1000_clean_tx_irq(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001216{
Bruce Allan55aa6982011-12-16 00:45:45 +00001217 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001218 struct net_device *netdev = adapter->netdev;
1219 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001220 struct e1000_tx_desc *tx_desc, *eop_desc;
1221 struct e1000_buffer *buffer_info;
1222 unsigned int i, eop;
1223 unsigned int count = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001224 unsigned int total_tx_bytes = 0, total_tx_packets = 0;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001225 unsigned int bytes_compl = 0, pkts_compl = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001226
1227 i = tx_ring->next_to_clean;
1228 eop = tx_ring->buffer_info[i].next_to_watch;
1229 eop_desc = E1000_TX_DESC(*tx_ring, eop);
1230
Alexander Duyck12d04a32009-03-25 22:05:03 +00001231 while ((eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) &&
1232 (count < tx_ring->count)) {
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001233 bool cleaned = false;
David Ertman6cf08d12014-04-05 06:07:00 +00001234
Alexander Duyck837a1db2015-04-07 16:55:27 -07001235 dma_rmb(); /* read buffer_info after eop_desc */
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001236 for (; !cleaned; count++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001237 tx_desc = E1000_TX_DESC(*tx_ring, i);
1238 buffer_info = &tx_ring->buffer_info[i];
1239 cleaned = (i == eop);
1240
1241 if (cleaned) {
Tom Herbert9ed318d2010-05-05 14:02:27 +00001242 total_tx_packets += buffer_info->segs;
1243 total_tx_bytes += buffer_info->bytecount;
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001244 if (buffer_info->skb) {
1245 bytes_compl += buffer_info->skb->len;
1246 pkts_compl++;
1247 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001248 }
1249
Bruce Allan55aa6982011-12-16 00:45:45 +00001250 e1000_put_txbuf(tx_ring, buffer_info);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001251 tx_desc->upper.data = 0;
1252
1253 i++;
1254 if (i == tx_ring->count)
1255 i = 0;
1256 }
1257
Terry Loftindac87612010-04-09 10:29:49 +00001258 if (i == tx_ring->next_to_use)
1259 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001260 eop = tx_ring->buffer_info[i].next_to_watch;
1261 eop_desc = E1000_TX_DESC(*tx_ring, eop);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001262 }
1263
1264 tx_ring->next_to_clean = i;
1265
Tom Herbert3f0cfa32011-11-28 16:33:16 +00001266 netdev_completed_queue(netdev, pkts_compl, bytes_compl);
1267
Auke Kokbc7f75f2007-09-17 12:30:59 -07001268#define TX_WAKE_THRESHOLD 32
Jesse Brandeburga86043c2009-04-16 16:59:28 +00001269 if (count && netif_carrier_ok(netdev) &&
1270 e1000_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001271 /* Make sure that anybody stopping the queue after this
1272 * sees the new next_to_clean.
1273 */
1274 smp_mb();
1275
1276 if (netif_queue_stopped(netdev) &&
1277 !(test_bit(__E1000_DOWN, &adapter->state))) {
1278 netif_wake_queue(netdev);
1279 ++adapter->restart_queue;
1280 }
1281 }
1282
1283 if (adapter->detect_tx_hung) {
Bruce Allane921eb12012-11-28 09:28:37 +00001284 /* Detect a transmit hang in hardware, this serializes the
Bruce Allan41cec6f2009-11-20 23:28:56 +00001285 * check with the clearing of time_stamp and movement of i
1286 */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001287 adapter->detect_tx_hung = false;
Alexander Duyck12d04a32009-03-25 22:05:03 +00001288 if (tx_ring->buffer_info[i].time_stamp &&
1289 time_after(jiffies, tx_ring->buffer_info[i].time_stamp
Joe Perches8e95a202009-12-03 07:58:21 +00001290 + (adapter->tx_timeout_factor * HZ)) &&
Jeff Kirsher09357b02011-11-18 14:25:00 +00001291 !(er32(STATUS) & E1000_STATUS_TXOFF))
Bruce Allan41cec6f2009-11-20 23:28:56 +00001292 schedule_work(&adapter->print_hang_task);
Jeff Kirsher09357b02011-11-18 14:25:00 +00001293 else
1294 adapter->tx_hang_recheck = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001295 }
1296 adapter->total_tx_bytes += total_tx_bytes;
1297 adapter->total_tx_packets += total_tx_packets;
Eric Dumazet807540b2010-09-23 05:40:09 +00001298 return count < tx_ring->count;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001299}
1300
1301/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001302 * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
Bruce Allan55aa6982011-12-16 00:45:45 +00001303 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001304 *
1305 * the return value indicates whether actual cleaning was done, there
1306 * is no guarantee that everything was cleaned
1307 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001308static bool e1000_clean_rx_irq_ps(struct e1000_ring *rx_ring, int *work_done,
1309 int work_to_do)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001310{
Bruce Allan55aa6982011-12-16 00:45:45 +00001311 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001312 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001313 union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
1314 struct net_device *netdev = adapter->netdev;
1315 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001316 struct e1000_buffer *buffer_info, *next_buffer;
1317 struct e1000_ps_page *ps_page;
1318 struct sk_buff *skb;
1319 unsigned int i, j;
1320 u32 length, staterr;
1321 int cleaned_count = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001322 bool cleaned = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001323 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1324
1325 i = rx_ring->next_to_clean;
1326 rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
1327 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1328 buffer_info = &rx_ring->buffer_info[i];
1329
1330 while (staterr & E1000_RXD_STAT_DD) {
1331 if (*work_done >= work_to_do)
1332 break;
1333 (*work_done)++;
1334 skb = buffer_info->skb;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001335 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001336
1337 /* in the packet split case this is header only */
1338 prefetch(skb->data - NET_IP_ALIGN);
1339
1340 i++;
1341 if (i == rx_ring->count)
1342 i = 0;
1343 next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
1344 prefetch(next_rxd);
1345
1346 next_buffer = &rx_ring->buffer_info[i];
1347
Rusty Russell3db1cd52011-12-19 13:56:45 +00001348 cleaned = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001349 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001350 dma_unmap_single(&pdev->dev, buffer_info->dma,
Bruce Allanaf667a22010-12-31 06:10:01 +00001351 adapter->rx_ps_bsize0, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001352 buffer_info->dma = 0;
1353
Bruce Allanaf667a22010-12-31 06:10:01 +00001354 /* see !EOP comment in other Rx routine */
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001355 if (!(staterr & E1000_RXD_STAT_EOP))
1356 adapter->flags2 |= FLAG2_IS_DISCARDING;
1357
1358 if (adapter->flags2 & FLAG2_IS_DISCARDING) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001359 e_dbg("Packet Split buffers didn't pick up the full packet\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001360 dev_kfree_skb_irq(skb);
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001361 if (staterr & E1000_RXD_STAT_EOP)
1362 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001363 goto next_desc;
1364 }
1365
Ben Greearcf955e62012-02-11 15:39:51 +00001366 if (unlikely((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1367 !(netdev->features & NETIF_F_RXALL))) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001368 dev_kfree_skb_irq(skb);
1369 goto next_desc;
1370 }
1371
1372 length = le16_to_cpu(rx_desc->wb.middle.length0);
1373
1374 if (!length) {
Jeff Kirsheref456f82011-11-03 11:40:28 +00001375 e_dbg("Last part of the packet spanning multiple descriptors\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001376 dev_kfree_skb_irq(skb);
1377 goto next_desc;
1378 }
1379
1380 /* Good Receive */
1381 skb_put(skb, length);
1382
1383 {
Bruce Allane921eb12012-11-28 09:28:37 +00001384 /* this looks ugly, but it seems compiler issues make
Bruce Allan0e15df42012-01-31 06:37:11 +00001385 * it more efficient than reusing j
1386 */
1387 int l1 = le16_to_cpu(rx_desc->wb.upper.length[0]);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001388
Bruce Allane921eb12012-11-28 09:28:37 +00001389 /* page alloc/put takes too long and effects small
Bruce Allan0e15df42012-01-31 06:37:11 +00001390 * packet throughput, so unsplit small packets and
1391 * save the alloc/put only valid in softirq (napi)
1392 * context to call kmap_*
Bruce Allanad680762008-03-28 09:15:03 -07001393 */
Bruce Allan0e15df42012-01-31 06:37:11 +00001394 if (l1 && (l1 <= copybreak) &&
1395 ((length + l1) <= adapter->rx_ps_bsize0)) {
1396 u8 *vaddr;
Auke Kok140a7482007-10-25 13:57:58 -07001397
Bruce Allan0e15df42012-01-31 06:37:11 +00001398 ps_page = &buffer_info->ps_pages[0];
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001399
Bruce Allane921eb12012-11-28 09:28:37 +00001400 /* there is no documentation about how to call
Bruce Allan0e15df42012-01-31 06:37:11 +00001401 * kmap_atomic, so we can't hold the mapping
1402 * very long
1403 */
1404 dma_sync_single_for_cpu(&pdev->dev,
1405 ps_page->dma,
1406 PAGE_SIZE,
1407 DMA_FROM_DEVICE);
Linus Torvalds9f393832012-03-21 09:40:26 -07001408 vaddr = kmap_atomic(ps_page->page);
Bruce Allan0e15df42012-01-31 06:37:11 +00001409 memcpy(skb_tail_pointer(skb), vaddr, l1);
Linus Torvalds9f393832012-03-21 09:40:26 -07001410 kunmap_atomic(vaddr);
Bruce Allan0e15df42012-01-31 06:37:11 +00001411 dma_sync_single_for_device(&pdev->dev,
1412 ps_page->dma,
1413 PAGE_SIZE,
1414 DMA_FROM_DEVICE);
1415
1416 /* remove the CRC */
Ben Greear01840392012-02-11 15:39:25 +00001417 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1418 if (!(netdev->features & NETIF_F_RXFCS))
1419 l1 -= 4;
1420 }
Bruce Allan0e15df42012-01-31 06:37:11 +00001421
1422 skb_put(skb, l1);
1423 goto copydone;
Bruce Allane80bd1d2013-05-01 01:19:46 +00001424 } /* if */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001425 }
1426
1427 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
1428 length = le16_to_cpu(rx_desc->wb.upper.length[j]);
1429 if (!length)
1430 break;
1431
Auke Kok47f44e42007-10-25 13:57:44 -07001432 ps_page = &buffer_info->ps_pages[j];
Nick Nunley0be3f552010-04-27 13:09:05 +00001433 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1434 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001435 ps_page->dma = 0;
1436 skb_fill_page_desc(skb, j, ps_page->page, 0, length);
1437 ps_page->page = NULL;
1438 skb->len += length;
1439 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001440 skb->truesize += PAGE_SIZE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001441 }
1442
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001443 /* strip the ethernet crc, problem is we're using pages now so
1444 * this whole operation can get a little cpu intensive
1445 */
Ben Greear01840392012-02-11 15:39:25 +00001446 if (!(adapter->flags2 & FLAG2_CRC_STRIPPING)) {
1447 if (!(netdev->features & NETIF_F_RXFCS))
1448 pskb_trim(skb, skb->len - 4);
1449 }
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00001450
Auke Kokbc7f75f2007-09-17 12:30:59 -07001451copydone:
1452 total_rx_bytes += skb->len;
1453 total_rx_packets++;
1454
Bruce Allan2e1706f2012-06-30 20:02:42 +00001455 e1000_rx_checksum(adapter, staterr, skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001456
Bruce Allan70495a52012-01-11 01:26:50 +00001457 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1458
Auke Kokbc7f75f2007-09-17 12:30:59 -07001459 if (rx_desc->wb.upper.header_status &
Bruce Allan17e813e2013-02-20 04:06:01 +00001460 cpu_to_le16(E1000_RXDPS_HDRSTAT_HDRSP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001461 adapter->rx_hdr_split++;
1462
Bruce Allanb67e1912012-12-27 08:32:33 +00001463 e1000_receive_skb(adapter, netdev, skb, staterr,
1464 rx_desc->wb.middle.vlan);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001465
1466next_desc:
1467 rx_desc->wb.middle.status_error &= cpu_to_le32(~0xFF);
1468 buffer_info->skb = NULL;
1469
1470 /* return some buffers to hardware, one at a time is too slow */
1471 if (cleaned_count >= E1000_RX_BUFFER_WRITE) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001472 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001473 GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001474 cleaned_count = 0;
1475 }
1476
1477 /* use prefetched values */
1478 rx_desc = next_rxd;
1479 buffer_info = next_buffer;
1480
1481 staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
1482 }
1483 rx_ring->next_to_clean = i;
1484
1485 cleaned_count = e1000_desc_unused(rx_ring);
1486 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001487 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001488
Auke Kokbc7f75f2007-09-17 12:30:59 -07001489 adapter->total_rx_bytes += total_rx_bytes;
Bruce Allan7c257692008-04-23 11:09:00 -07001490 adapter->total_rx_packets += total_rx_packets;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001491 return cleaned;
1492}
1493
1494/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001495 * e1000_consume_page - helper function
1496 **/
1497static void e1000_consume_page(struct e1000_buffer *bi, struct sk_buff *skb,
Bruce Allan66501f52013-02-20 04:05:55 +00001498 u16 length)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001499{
1500 bi->page = NULL;
1501 skb->len += length;
1502 skb->data_len += length;
Eric Dumazet98a045d2011-10-13 08:03:36 +00001503 skb->truesize += PAGE_SIZE;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001504}
1505
1506/**
1507 * e1000_clean_jumbo_rx_irq - Send received data up the network stack; legacy
1508 * @adapter: board private structure
1509 *
1510 * the return value indicates whether actual cleaning was done, there
1511 * is no guarantee that everything was cleaned
1512 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001513static bool e1000_clean_jumbo_rx_irq(struct e1000_ring *rx_ring, int *work_done,
1514 int work_to_do)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001515{
Bruce Allan55aa6982011-12-16 00:45:45 +00001516 struct e1000_adapter *adapter = rx_ring->adapter;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001517 struct net_device *netdev = adapter->netdev;
1518 struct pci_dev *pdev = adapter->pdev;
Bruce Allan5f450212011-07-22 06:21:46 +00001519 union e1000_rx_desc_extended *rx_desc, *next_rxd;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001520 struct e1000_buffer *buffer_info, *next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001521 u32 length, staterr;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001522 unsigned int i;
1523 int cleaned_count = 0;
1524 bool cleaned = false;
Bruce Allan362e20c2013-02-20 04:05:45 +00001525 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00001526 struct skb_shared_info *shinfo;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001527
1528 i = rx_ring->next_to_clean;
Bruce Allan5f450212011-07-22 06:21:46 +00001529 rx_desc = E1000_RX_DESC_EXT(*rx_ring, i);
1530 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001531 buffer_info = &rx_ring->buffer_info[i];
1532
Bruce Allan5f450212011-07-22 06:21:46 +00001533 while (staterr & E1000_RXD_STAT_DD) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001534 struct sk_buff *skb;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001535
1536 if (*work_done >= work_to_do)
1537 break;
1538 (*work_done)++;
Alexander Duyck837a1db2015-04-07 16:55:27 -07001539 dma_rmb(); /* read descriptor and rx_buffer_info after status DD */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001540
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001541 skb = buffer_info->skb;
1542 buffer_info->skb = NULL;
1543
1544 ++i;
1545 if (i == rx_ring->count)
1546 i = 0;
Bruce Allan5f450212011-07-22 06:21:46 +00001547 next_rxd = E1000_RX_DESC_EXT(*rx_ring, i);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001548 prefetch(next_rxd);
1549
1550 next_buffer = &rx_ring->buffer_info[i];
1551
1552 cleaned = true;
1553 cleaned_count++;
Nick Nunley0be3f552010-04-27 13:09:05 +00001554 dma_unmap_page(&pdev->dev, buffer_info->dma, PAGE_SIZE,
1555 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001556 buffer_info->dma = 0;
1557
Bruce Allan5f450212011-07-22 06:21:46 +00001558 length = le16_to_cpu(rx_desc->wb.upper.length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001559
1560 /* errors is only valid for DD + EOP descriptors */
Bruce Allan5f450212011-07-22 06:21:46 +00001561 if (unlikely((staterr & E1000_RXD_STAT_EOP) &&
Ben Greearcf955e62012-02-11 15:39:51 +00001562 ((staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) &&
1563 !(netdev->features & NETIF_F_RXALL)))) {
Bruce Allan5f450212011-07-22 06:21:46 +00001564 /* recycle both page and skb */
1565 buffer_info->skb = skb;
1566 /* an error means any chain goes out the window too */
1567 if (rx_ring->rx_skb_top)
1568 dev_kfree_skb_irq(rx_ring->rx_skb_top);
1569 rx_ring->rx_skb_top = NULL;
1570 goto next_desc;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001571 }
Bruce Allanf0f1a172010-12-11 05:53:32 +00001572#define rxtop (rx_ring->rx_skb_top)
Bruce Allan5f450212011-07-22 06:21:46 +00001573 if (!(staterr & E1000_RXD_STAT_EOP)) {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001574 /* this descriptor is only the beginning (or middle) */
1575 if (!rxtop) {
1576 /* this is the beginning of a chain */
1577 rxtop = skb;
1578 skb_fill_page_desc(rxtop, 0, buffer_info->page,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001579 0, length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001580 } else {
1581 /* this is the middle of a chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001582 shinfo = skb_shinfo(rxtop);
1583 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1584 buffer_info->page, 0,
1585 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001586 /* re-use the skb, only consumed the page */
1587 buffer_info->skb = skb;
1588 }
1589 e1000_consume_page(buffer_info, rxtop, length);
1590 goto next_desc;
1591 } else {
1592 if (rxtop) {
1593 /* end of the chain */
Bruce Allan17e813e2013-02-20 04:06:01 +00001594 shinfo = skb_shinfo(rxtop);
1595 skb_fill_page_desc(rxtop, shinfo->nr_frags,
1596 buffer_info->page, 0,
1597 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001598 /* re-use the current skb, we only consumed the
Bruce Allane921eb12012-11-28 09:28:37 +00001599 * page
1600 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001601 buffer_info->skb = skb;
1602 skb = rxtop;
1603 rxtop = NULL;
1604 e1000_consume_page(buffer_info, skb, length);
1605 } else {
1606 /* no chain, got EOP, this buf is the packet
Bruce Allane921eb12012-11-28 09:28:37 +00001607 * copybreak to save the put_page/alloc_page
1608 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001609 if (length <= copybreak &&
1610 skb_tailroom(skb) >= length) {
1611 u8 *vaddr;
Cong Wang46790262011-11-25 23:14:23 +08001612 vaddr = kmap_atomic(buffer_info->page);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001613 memcpy(skb_tail_pointer(skb), vaddr,
1614 length);
Cong Wang46790262011-11-25 23:14:23 +08001615 kunmap_atomic(vaddr);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001616 /* re-use the page, so don't erase
Bruce Allane921eb12012-11-28 09:28:37 +00001617 * buffer_info->page
1618 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001619 skb_put(skb, length);
1620 } else {
1621 skb_fill_page_desc(skb, 0,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001622 buffer_info->page, 0,
1623 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001624 e1000_consume_page(buffer_info, skb,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001625 length);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001626 }
1627 }
1628 }
1629
Bruce Allan2e1706f2012-06-30 20:02:42 +00001630 /* Receive Checksum Offload */
1631 e1000_rx_checksum(adapter, staterr, skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001632
Bruce Allan70495a52012-01-11 01:26:50 +00001633 e1000_rx_hash(netdev, rx_desc->wb.lower.hi_dword.rss, skb);
1634
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001635 /* probably a little skewed due to removing CRC */
1636 total_rx_bytes += skb->len;
1637 total_rx_packets++;
1638
1639 /* eth type trans needs skb->data to point to something */
1640 if (!pskb_may_pull(skb, ETH_HLEN)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07001641 e_err("pskb_may_pull failed.\n");
Bruce Allanef5ab892011-02-10 08:17:21 +00001642 dev_kfree_skb_irq(skb);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001643 goto next_desc;
1644 }
1645
Bruce Allan5f450212011-07-22 06:21:46 +00001646 e1000_receive_skb(adapter, netdev, skb, staterr,
1647 rx_desc->wb.upper.vlan);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001648
1649next_desc:
Bruce Allan5f450212011-07-22 06:21:46 +00001650 rx_desc->wb.upper.status_error &= cpu_to_le32(~0xFF);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001651
1652 /* return some buffers to hardware, one at a time is too slow */
1653 if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
Bruce Allan55aa6982011-12-16 00:45:45 +00001654 adapter->alloc_rx_buf(rx_ring, cleaned_count,
Jeff Kirsherc2fed992011-07-12 16:10:12 +00001655 GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001656 cleaned_count = 0;
1657 }
1658
1659 /* use prefetched values */
1660 rx_desc = next_rxd;
1661 buffer_info = next_buffer;
Bruce Allan5f450212011-07-22 06:21:46 +00001662
1663 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001664 }
1665 rx_ring->next_to_clean = i;
1666
1667 cleaned_count = e1000_desc_unused(rx_ring);
1668 if (cleaned_count)
Bruce Allan55aa6982011-12-16 00:45:45 +00001669 adapter->alloc_rx_buf(rx_ring, cleaned_count, GFP_ATOMIC);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001670
1671 adapter->total_rx_bytes += total_rx_bytes;
1672 adapter->total_rx_packets += total_rx_packets;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001673 return cleaned;
1674}
1675
1676/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001677 * e1000_clean_rx_ring - Free Rx Buffers per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00001678 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07001679 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00001680static void e1000_clean_rx_ring(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001681{
Bruce Allan55aa6982011-12-16 00:45:45 +00001682 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001683 struct e1000_buffer *buffer_info;
1684 struct e1000_ps_page *ps_page;
1685 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001686 unsigned int i, j;
1687
1688 /* Free all the Rx ring sk_buffs */
1689 for (i = 0; i < rx_ring->count; i++) {
1690 buffer_info = &rx_ring->buffer_info[i];
1691 if (buffer_info->dma) {
1692 if (adapter->clean_rx == e1000_clean_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001693 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001694 adapter->rx_buffer_len,
Nick Nunley0be3f552010-04-27 13:09:05 +00001695 DMA_FROM_DEVICE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001696 else if (adapter->clean_rx == e1000_clean_jumbo_rx_irq)
Nick Nunley0be3f552010-04-27 13:09:05 +00001697 dma_unmap_page(&pdev->dev, buffer_info->dma,
Bruce Allanf0ff4392013-02-20 04:05:39 +00001698 PAGE_SIZE, DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001699 else if (adapter->clean_rx == e1000_clean_rx_irq_ps)
Nick Nunley0be3f552010-04-27 13:09:05 +00001700 dma_unmap_single(&pdev->dev, buffer_info->dma,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001701 adapter->rx_ps_bsize0,
Nick Nunley0be3f552010-04-27 13:09:05 +00001702 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001703 buffer_info->dma = 0;
1704 }
1705
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001706 if (buffer_info->page) {
1707 put_page(buffer_info->page);
1708 buffer_info->page = NULL;
1709 }
1710
Auke Kokbc7f75f2007-09-17 12:30:59 -07001711 if (buffer_info->skb) {
1712 dev_kfree_skb(buffer_info->skb);
1713 buffer_info->skb = NULL;
1714 }
1715
1716 for (j = 0; j < PS_PAGE_BUFFERS; j++) {
Auke Kok47f44e42007-10-25 13:57:44 -07001717 ps_page = &buffer_info->ps_pages[j];
Auke Kokbc7f75f2007-09-17 12:30:59 -07001718 if (!ps_page->page)
1719 break;
Nick Nunley0be3f552010-04-27 13:09:05 +00001720 dma_unmap_page(&pdev->dev, ps_page->dma, PAGE_SIZE,
1721 DMA_FROM_DEVICE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001722 ps_page->dma = 0;
1723 put_page(ps_page->page);
1724 ps_page->page = NULL;
1725 }
1726 }
1727
1728 /* there also may be some cached data from a chained receive */
1729 if (rx_ring->rx_skb_top) {
1730 dev_kfree_skb(rx_ring->rx_skb_top);
1731 rx_ring->rx_skb_top = NULL;
1732 }
1733
Auke Kokbc7f75f2007-09-17 12:30:59 -07001734 /* Zero out the descriptor ring */
1735 memset(rx_ring->desc, 0, rx_ring->size);
1736
1737 rx_ring->next_to_clean = 0;
1738 rx_ring->next_to_use = 0;
Jesse Brandeburgb94b5022010-01-19 14:15:59 +00001739 adapter->flags2 &= ~FLAG2_IS_DISCARDING;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001740
Bruce Allanc5083cf2011-12-16 00:45:40 +00001741 writel(0, rx_ring->head);
David Ertmanb485dba2014-01-22 00:21:41 +00001742 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allanbdc125f2012-03-20 03:47:52 +00001743 e1000e_update_rdt_wa(rx_ring, 0);
1744 else
1745 writel(0, rx_ring->tail);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001746}
1747
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001748static void e1000e_downshift_workaround(struct work_struct *work)
1749{
1750 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00001751 struct e1000_adapter,
1752 downshift_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001753
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00001754 if (test_bit(__E1000_DOWN, &adapter->state))
1755 return;
1756
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001757 e1000e_gig_downshift_workaround_ich8lan(&adapter->hw);
1758}
1759
Auke Kokbc7f75f2007-09-17 12:30:59 -07001760/**
1761 * e1000_intr_msi - Interrupt Handler
1762 * @irq: interrupt number
1763 * @data: pointer to a network interface device structure
1764 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001765static irqreturn_t e1000_intr_msi(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001766{
1767 struct net_device *netdev = data;
1768 struct e1000_adapter *adapter = netdev_priv(netdev);
1769 struct e1000_hw *hw = &adapter->hw;
1770 u32 icr = er32(ICR);
1771
Bruce Allane921eb12012-11-28 09:28:37 +00001772 /* read ICR disables interrupts using IAM */
dave graham573cca82009-02-10 12:52:05 +00001773 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001774 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001775 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001776 * disconnect (LSC) before accessing any PHY registers
1777 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001778 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1779 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001780 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001781
Bruce Allane921eb12012-11-28 09:28:37 +00001782 /* 80003ES2LAN workaround-- For packet buffer work-around on
Auke Kokbc7f75f2007-09-17 12:30:59 -07001783 * link down event; disable receives here in the ISR and reset
Bruce Allanad680762008-03-28 09:15:03 -07001784 * adapter in watchdog
1785 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001786 if (netif_carrier_ok(netdev) &&
1787 adapter->flags & FLAG_RX_NEEDS_RESTART) {
1788 /* disable receives */
1789 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00001790
Auke Kokbc7f75f2007-09-17 12:30:59 -07001791 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001792 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001793 }
1794 /* guard against interrupt when we're going down */
1795 if (!test_bit(__E1000_DOWN, &adapter->state))
1796 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1797 }
1798
Bruce Allan94fb8482013-01-23 09:00:03 +00001799 /* Reset on uncorrectable ECC error */
David Ertman79849eb2015-02-10 09:10:43 +00001800 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1801 (hw->mac.type == e1000_pch_spt))) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001802 u32 pbeccsts = er32(PBECCSTS);
1803
1804 adapter->corr_errors +=
1805 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1806 adapter->uncorr_errors +=
1807 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1808 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1809
1810 /* Do the reset outside of interrupt context */
1811 schedule_work(&adapter->reset_task);
1812
1813 /* return immediately since reset is imminent */
1814 return IRQ_HANDLED;
1815 }
1816
Ben Hutchings288379f2009-01-19 16:43:59 -08001817 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001818 adapter->total_tx_bytes = 0;
1819 adapter->total_tx_packets = 0;
1820 adapter->total_rx_bytes = 0;
1821 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001822 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001823 }
1824
1825 return IRQ_HANDLED;
1826}
1827
1828/**
1829 * e1000_intr - Interrupt Handler
1830 * @irq: interrupt number
1831 * @data: pointer to a network interface device structure
1832 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001833static irqreturn_t e1000_intr(int __always_unused irq, void *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001834{
1835 struct net_device *netdev = data;
1836 struct e1000_adapter *adapter = netdev_priv(netdev);
1837 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001838 u32 rctl, icr = er32(ICR);
Bruce Allan4662e822008-08-26 18:37:06 -07001839
Bruce Allana68ea772009-11-20 23:23:16 +00001840 if (!icr || test_bit(__E1000_DOWN, &adapter->state))
Bruce Allane80bd1d2013-05-01 01:19:46 +00001841 return IRQ_NONE; /* Not our interrupt */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001842
Bruce Allane921eb12012-11-28 09:28:37 +00001843 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Bruce Allanad680762008-03-28 09:15:03 -07001844 * not set, then the adapter didn't send an interrupt
1845 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001846 if (!(icr & E1000_ICR_INT_ASSERTED))
1847 return IRQ_NONE;
1848
Bruce Allane921eb12012-11-28 09:28:37 +00001849 /* Interrupt Auto-Mask...upon reading ICR,
Bruce Allanad680762008-03-28 09:15:03 -07001850 * interrupts are masked. No need for the
1851 * IMC write
1852 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001853
dave graham573cca82009-02-10 12:52:05 +00001854 if (icr & E1000_ICR_LSC) {
Bruce Allanf92518d2012-02-01 11:16:42 +00001855 hw->mac.get_link_status = true;
Bruce Allane921eb12012-11-28 09:28:37 +00001856 /* ICH8 workaround-- Call gig speed drop workaround on cable
Bruce Allanad680762008-03-28 09:15:03 -07001857 * disconnect (LSC) before accessing any PHY registers
1858 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001859 if ((adapter->flags & FLAG_LSC_GIG_SPEED_DROP) &&
1860 (!(er32(STATUS) & E1000_STATUS_LU)))
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07001861 schedule_work(&adapter->downshift_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001862
Bruce Allane921eb12012-11-28 09:28:37 +00001863 /* 80003ES2LAN workaround--
Auke Kokbc7f75f2007-09-17 12:30:59 -07001864 * For packet buffer work-around on link down event;
1865 * disable receives here in the ISR and
1866 * reset adapter in watchdog
1867 */
1868 if (netif_carrier_ok(netdev) &&
1869 (adapter->flags & FLAG_RX_NEEDS_RESTART)) {
1870 /* disable receives */
1871 rctl = er32(RCTL);
1872 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00001873 adapter->flags |= FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001874 }
1875 /* guard against interrupt when we're going down */
1876 if (!test_bit(__E1000_DOWN, &adapter->state))
1877 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1878 }
1879
Bruce Allan94fb8482013-01-23 09:00:03 +00001880 /* Reset on uncorrectable ECC error */
David Ertman79849eb2015-02-10 09:10:43 +00001881 if ((icr & E1000_ICR_ECCER) && ((hw->mac.type == e1000_pch_lpt) ||
1882 (hw->mac.type == e1000_pch_spt))) {
Bruce Allan94fb8482013-01-23 09:00:03 +00001883 u32 pbeccsts = er32(PBECCSTS);
1884
1885 adapter->corr_errors +=
1886 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
1887 adapter->uncorr_errors +=
1888 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
1889 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
1890
1891 /* Do the reset outside of interrupt context */
1892 schedule_work(&adapter->reset_task);
1893
1894 /* return immediately since reset is imminent */
1895 return IRQ_HANDLED;
1896 }
1897
Ben Hutchings288379f2009-01-19 16:43:59 -08001898 if (napi_schedule_prep(&adapter->napi)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001899 adapter->total_tx_bytes = 0;
1900 adapter->total_tx_packets = 0;
1901 adapter->total_rx_bytes = 0;
1902 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001903 __napi_schedule(&adapter->napi);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001904 }
1905
1906 return IRQ_HANDLED;
1907}
1908
Bruce Allan8bb62862013-01-16 08:46:49 +00001909static irqreturn_t e1000_msix_other(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001910{
1911 struct net_device *netdev = data;
1912 struct e1000_adapter *adapter = netdev_priv(netdev);
1913 struct e1000_hw *hw = &adapter->hw;
1914 u32 icr = er32(ICR);
1915
1916 if (!(icr & E1000_ICR_INT_ASSERTED)) {
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00001917 if (!test_bit(__E1000_DOWN, &adapter->state))
1918 ew32(IMS, E1000_IMS_OTHER);
Bruce Allan4662e822008-08-26 18:37:06 -07001919 return IRQ_NONE;
1920 }
1921
1922 if (icr & adapter->eiac_mask)
1923 ew32(ICS, (icr & adapter->eiac_mask));
1924
1925 if (icr & E1000_ICR_OTHER) {
1926 if (!(icr & E1000_ICR_LSC))
1927 goto no_link_interrupt;
Bruce Allanf92518d2012-02-01 11:16:42 +00001928 hw->mac.get_link_status = true;
Bruce Allan4662e822008-08-26 18:37:06 -07001929 /* guard against interrupt when we're going down */
1930 if (!test_bit(__E1000_DOWN, &adapter->state))
1931 mod_timer(&adapter->watchdog_timer, jiffies + 1);
1932 }
1933
1934no_link_interrupt:
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00001935 if (!test_bit(__E1000_DOWN, &adapter->state))
1936 ew32(IMS, E1000_IMS_LSC | E1000_IMS_OTHER);
Bruce Allan4662e822008-08-26 18:37:06 -07001937
1938 return IRQ_HANDLED;
1939}
1940
Bruce Allan8bb62862013-01-16 08:46:49 +00001941static irqreturn_t e1000_intr_msix_tx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001942{
1943 struct net_device *netdev = data;
1944 struct e1000_adapter *adapter = netdev_priv(netdev);
1945 struct e1000_hw *hw = &adapter->hw;
1946 struct e1000_ring *tx_ring = adapter->tx_ring;
1947
Bruce Allan4662e822008-08-26 18:37:06 -07001948 adapter->total_tx_bytes = 0;
1949 adapter->total_tx_packets = 0;
1950
Bruce Allan55aa6982011-12-16 00:45:45 +00001951 if (!e1000_clean_tx_irq(tx_ring))
Bruce Allan4662e822008-08-26 18:37:06 -07001952 /* Ring was not completely cleaned, so fire another interrupt */
1953 ew32(ICS, tx_ring->ims_val);
1954
1955 return IRQ_HANDLED;
1956}
1957
Bruce Allan8bb62862013-01-16 08:46:49 +00001958static irqreturn_t e1000_intr_msix_rx(int __always_unused irq, void *data)
Bruce Allan4662e822008-08-26 18:37:06 -07001959{
1960 struct net_device *netdev = data;
1961 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan55aa6982011-12-16 00:45:45 +00001962 struct e1000_ring *rx_ring = adapter->rx_ring;
Bruce Allan4662e822008-08-26 18:37:06 -07001963
1964 /* Write the ITR value calculated at the end of the
1965 * previous interrupt.
1966 */
Bruce Allan55aa6982011-12-16 00:45:45 +00001967 if (rx_ring->set_itr) {
1968 writel(1000000000 / (rx_ring->itr_val * 256),
1969 rx_ring->itr_register);
1970 rx_ring->set_itr = 0;
Bruce Allan4662e822008-08-26 18:37:06 -07001971 }
1972
Ben Hutchings288379f2009-01-19 16:43:59 -08001973 if (napi_schedule_prep(&adapter->napi)) {
Bruce Allan4662e822008-08-26 18:37:06 -07001974 adapter->total_rx_bytes = 0;
1975 adapter->total_rx_packets = 0;
Ben Hutchings288379f2009-01-19 16:43:59 -08001976 __napi_schedule(&adapter->napi);
Bruce Allan4662e822008-08-26 18:37:06 -07001977 }
1978 return IRQ_HANDLED;
1979}
1980
1981/**
1982 * e1000_configure_msix - Configure MSI-X hardware
1983 *
1984 * e1000_configure_msix sets up the hardware to properly
1985 * generate MSI-X interrupts.
1986 **/
1987static void e1000_configure_msix(struct e1000_adapter *adapter)
1988{
1989 struct e1000_hw *hw = &adapter->hw;
1990 struct e1000_ring *rx_ring = adapter->rx_ring;
1991 struct e1000_ring *tx_ring = adapter->tx_ring;
1992 int vector = 0;
1993 u32 ctrl_ext, ivar = 0;
1994
1995 adapter->eiac_mask = 0;
1996
1997 /* Workaround issue with spurious interrupts on 82574 in MSI-X mode */
1998 if (hw->mac.type == e1000_82574) {
1999 u32 rfctl = er32(RFCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00002000
Bruce Allan4662e822008-08-26 18:37:06 -07002001 rfctl |= E1000_RFCTL_ACK_DIS;
2002 ew32(RFCTL, rfctl);
2003 }
2004
Bruce Allan4662e822008-08-26 18:37:06 -07002005 /* Configure Rx vector */
2006 rx_ring->ims_val = E1000_IMS_RXQ0;
2007 adapter->eiac_mask |= rx_ring->ims_val;
2008 if (rx_ring->itr_val)
2009 writel(1000000000 / (rx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00002010 rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002011 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00002012 writel(1, rx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002013 ivar = E1000_IVAR_INT_ALLOC_VALID | vector;
2014
2015 /* Configure Tx vector */
2016 tx_ring->ims_val = E1000_IMS_TXQ0;
2017 vector++;
2018 if (tx_ring->itr_val)
2019 writel(1000000000 / (tx_ring->itr_val * 256),
Bruce Allanc5083cf2011-12-16 00:45:40 +00002020 tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002021 else
Bruce Allanc5083cf2011-12-16 00:45:40 +00002022 writel(1, tx_ring->itr_register);
Bruce Allan4662e822008-08-26 18:37:06 -07002023 adapter->eiac_mask |= tx_ring->ims_val;
2024 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 8);
2025
2026 /* set vector for Other Causes, e.g. link changes */
2027 vector++;
2028 ivar |= ((E1000_IVAR_INT_ALLOC_VALID | vector) << 16);
2029 if (rx_ring->itr_val)
2030 writel(1000000000 / (rx_ring->itr_val * 256),
2031 hw->hw_addr + E1000_EITR_82574(vector));
2032 else
2033 writel(1, hw->hw_addr + E1000_EITR_82574(vector));
2034
2035 /* Cause Tx interrupts on every write back */
2036 ivar |= (1 << 31);
2037
2038 ew32(IVAR, ivar);
2039
2040 /* enable MSI-X PBA support */
2041 ctrl_ext = er32(CTRL_EXT);
2042 ctrl_ext |= E1000_CTRL_EXT_PBA_CLR;
2043
2044 /* Auto-Mask Other interrupts upon ICR read */
Bruce Allan4662e822008-08-26 18:37:06 -07002045 ew32(IAM, ~E1000_EIAC_MASK_82574 | E1000_IMS_OTHER);
2046 ctrl_ext |= E1000_CTRL_EXT_EIAME;
2047 ew32(CTRL_EXT, ctrl_ext);
2048 e1e_flush();
2049}
2050
2051void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter)
2052{
2053 if (adapter->msix_entries) {
2054 pci_disable_msix(adapter->pdev);
2055 kfree(adapter->msix_entries);
2056 adapter->msix_entries = NULL;
2057 } else if (adapter->flags & FLAG_MSI_ENABLED) {
2058 pci_disable_msi(adapter->pdev);
2059 adapter->flags &= ~FLAG_MSI_ENABLED;
2060 }
Bruce Allan4662e822008-08-26 18:37:06 -07002061}
2062
2063/**
2064 * e1000e_set_interrupt_capability - set MSI or MSI-X if supported
2065 *
2066 * Attempt to configure interrupts using the best available
2067 * capabilities of the hardware and kernel.
2068 **/
2069void e1000e_set_interrupt_capability(struct e1000_adapter *adapter)
2070{
2071 int err;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002072 int i;
Bruce Allan4662e822008-08-26 18:37:06 -07002073
2074 switch (adapter->int_mode) {
2075 case E1000E_INT_MODE_MSIX:
2076 if (adapter->flags & FLAG_HAS_MSIX) {
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002077 adapter->num_vectors = 3; /* RxQ0, TxQ0 and other */
2078 adapter->msix_entries = kcalloc(adapter->num_vectors,
Bruce Allan17e813e2013-02-20 04:06:01 +00002079 sizeof(struct
2080 msix_entry),
2081 GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002082 if (adapter->msix_entries) {
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002083 struct e1000_adapter *a = adapter;
2084
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002085 for (i = 0; i < adapter->num_vectors; i++)
Bruce Allan4662e822008-08-26 18:37:06 -07002086 adapter->msix_entries[i].entry = i;
2087
Alexander Gordeev0cc7c952014-02-18 11:11:41 +01002088 err = pci_enable_msix_range(a->pdev,
2089 a->msix_entries,
2090 a->num_vectors,
2091 a->num_vectors);
2092 if (err > 0)
Bruce Allan4662e822008-08-26 18:37:06 -07002093 return;
2094 }
2095 /* MSI-X failed, so fall through and try MSI */
Jeff Kirsheref456f82011-11-03 11:40:28 +00002096 e_err("Failed to initialize MSI-X interrupts. Falling back to MSI interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002097 e1000e_reset_interrupt_capability(adapter);
2098 }
2099 adapter->int_mode = E1000E_INT_MODE_MSI;
2100 /* Fall through */
2101 case E1000E_INT_MODE_MSI:
2102 if (!pci_enable_msi(adapter->pdev)) {
2103 adapter->flags |= FLAG_MSI_ENABLED;
2104 } else {
2105 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jeff Kirsheref456f82011-11-03 11:40:28 +00002106 e_err("Failed to initialize MSI interrupts. Falling back to legacy interrupts.\n");
Bruce Allan4662e822008-08-26 18:37:06 -07002107 }
2108 /* Fall through */
2109 case E1000E_INT_MODE_LEGACY:
2110 /* Don't do anything; this is the system default */
2111 break;
2112 }
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002113
2114 /* store the number of vectors being used */
2115 adapter->num_vectors = 1;
Bruce Allan4662e822008-08-26 18:37:06 -07002116}
2117
2118/**
2119 * e1000_request_msix - Initialize MSI-X interrupts
2120 *
2121 * e1000_request_msix allocates MSI-X vectors and requests interrupts from the
2122 * kernel.
2123 **/
2124static int e1000_request_msix(struct e1000_adapter *adapter)
2125{
2126 struct net_device *netdev = adapter->netdev;
2127 int err = 0, vector = 0;
2128
2129 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002130 snprintf(adapter->rx_ring->name,
2131 sizeof(adapter->rx_ring->name) - 1,
2132 "%s-rx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002133 else
2134 memcpy(adapter->rx_ring->name, netdev->name, IFNAMSIZ);
2135 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002136 e1000_intr_msix_rx, 0, adapter->rx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002137 netdev);
2138 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002139 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002140 adapter->rx_ring->itr_register = adapter->hw.hw_addr +
2141 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002142 adapter->rx_ring->itr_val = adapter->itr;
2143 vector++;
2144
2145 if (strlen(netdev->name) < (IFNAMSIZ - 5))
Bruce Allan79f5e842011-01-19 04:20:59 +00002146 snprintf(adapter->tx_ring->name,
2147 sizeof(adapter->tx_ring->name) - 1,
2148 "%s-tx-0", netdev->name);
Bruce Allan4662e822008-08-26 18:37:06 -07002149 else
2150 memcpy(adapter->tx_ring->name, netdev->name, IFNAMSIZ);
2151 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002152 e1000_intr_msix_tx, 0, adapter->tx_ring->name,
Bruce Allan4662e822008-08-26 18:37:06 -07002153 netdev);
2154 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002155 return err;
Bruce Allanc5083cf2011-12-16 00:45:40 +00002156 adapter->tx_ring->itr_register = adapter->hw.hw_addr +
2157 E1000_EITR_82574(vector);
Bruce Allan4662e822008-08-26 18:37:06 -07002158 adapter->tx_ring->itr_val = adapter->itr;
2159 vector++;
2160
2161 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08002162 e1000_msix_other, 0, netdev->name, netdev);
Bruce Allan4662e822008-08-26 18:37:06 -07002163 if (err)
Bruce Allan5015e532012-02-08 02:55:56 +00002164 return err;
Bruce Allan4662e822008-08-26 18:37:06 -07002165
2166 e1000_configure_msix(adapter);
Bruce Allan5015e532012-02-08 02:55:56 +00002167
Bruce Allan4662e822008-08-26 18:37:06 -07002168 return 0;
Bruce Allan4662e822008-08-26 18:37:06 -07002169}
2170
Bruce Allanf8d59f72008-08-08 18:36:11 -07002171/**
2172 * e1000_request_irq - initialize interrupts
2173 *
2174 * Attempts to configure interrupts using the best available
2175 * capabilities of the hardware and kernel.
2176 **/
Auke Kokbc7f75f2007-09-17 12:30:59 -07002177static int e1000_request_irq(struct e1000_adapter *adapter)
2178{
2179 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002180 int err;
2181
Bruce Allan4662e822008-08-26 18:37:06 -07002182 if (adapter->msix_entries) {
2183 err = e1000_request_msix(adapter);
2184 if (!err)
2185 return err;
2186 /* fall back to MSI */
2187 e1000e_reset_interrupt_capability(adapter);
2188 adapter->int_mode = E1000E_INT_MODE_MSI;
2189 e1000e_set_interrupt_capability(adapter);
2190 }
2191 if (adapter->flags & FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002192 err = request_irq(adapter->pdev->irq, e1000_intr_msi, 0,
Bruce Allan4662e822008-08-26 18:37:06 -07002193 netdev->name, netdev);
2194 if (!err)
2195 return err;
2196
2197 /* fall back to legacy interrupt */
2198 e1000e_reset_interrupt_capability(adapter);
2199 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002200 }
2201
Joe Perchesa0607fd2009-11-18 23:29:17 -08002202 err = request_irq(adapter->pdev->irq, e1000_intr, IRQF_SHARED,
Bruce Allan4662e822008-08-26 18:37:06 -07002203 netdev->name, netdev);
2204 if (err)
Bruce Allanf8d59f72008-08-08 18:36:11 -07002205 e_err("Unable to allocate interrupt, Error: %d\n", err);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002206
2207 return err;
2208}
2209
2210static void e1000_free_irq(struct e1000_adapter *adapter)
2211{
2212 struct net_device *netdev = adapter->netdev;
2213
Bruce Allan4662e822008-08-26 18:37:06 -07002214 if (adapter->msix_entries) {
2215 int vector = 0;
2216
2217 free_irq(adapter->msix_entries[vector].vector, netdev);
2218 vector++;
2219
2220 free_irq(adapter->msix_entries[vector].vector, netdev);
2221 vector++;
2222
2223 /* Other Causes interrupt vector */
2224 free_irq(adapter->msix_entries[vector].vector, netdev);
2225 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002226 }
Bruce Allan4662e822008-08-26 18:37:06 -07002227
2228 free_irq(adapter->pdev->irq, netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002229}
2230
2231/**
2232 * e1000_irq_disable - Mask off interrupt generation on the NIC
2233 **/
2234static void e1000_irq_disable(struct e1000_adapter *adapter)
2235{
2236 struct e1000_hw *hw = &adapter->hw;
2237
Auke Kokbc7f75f2007-09-17 12:30:59 -07002238 ew32(IMC, ~0);
Bruce Allan4662e822008-08-26 18:37:06 -07002239 if (adapter->msix_entries)
2240 ew32(EIAC_82574, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002241 e1e_flush();
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002242
2243 if (adapter->msix_entries) {
2244 int i;
David Ertman6cf08d12014-04-05 06:07:00 +00002245
Jeff Kirsher8e86acd2010-08-02 14:27:23 +00002246 for (i = 0; i < adapter->num_vectors; i++)
2247 synchronize_irq(adapter->msix_entries[i].vector);
2248 } else {
2249 synchronize_irq(adapter->pdev->irq);
2250 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002251}
2252
2253/**
2254 * e1000_irq_enable - Enable default interrupt generation settings
2255 **/
2256static void e1000_irq_enable(struct e1000_adapter *adapter)
2257{
2258 struct e1000_hw *hw = &adapter->hw;
2259
Bruce Allan4662e822008-08-26 18:37:06 -07002260 if (adapter->msix_entries) {
2261 ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574);
2262 ew32(IMS, adapter->eiac_mask | E1000_IMS_OTHER | E1000_IMS_LSC);
David Ertman79849eb2015-02-10 09:10:43 +00002263 } else if ((hw->mac.type == e1000_pch_lpt) ||
2264 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00002265 ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER);
Bruce Allan4662e822008-08-26 18:37:06 -07002266 } else {
2267 ew32(IMS, IMS_ENABLE_MASK);
2268 }
Jesse Brandeburg74ef9c32008-03-21 11:06:52 -07002269 e1e_flush();
Auke Kokbc7f75f2007-09-17 12:30:59 -07002270}
2271
2272/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002273 * e1000e_get_hw_control - get control of the h/w from f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002274 * @adapter: address of board private structure
2275 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002276 * e1000e_get_hw_control sets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002277 * For ASF and Pass Through versions of f/w this means that
2278 * the driver is loaded. For AMT version (only with 82573)
2279 * of the f/w this means that the network i/f is open.
2280 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002281void e1000e_get_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002282{
2283 struct e1000_hw *hw = &adapter->hw;
2284 u32 ctrl_ext;
2285 u32 swsm;
2286
2287 /* Let firmware know the driver has taken over */
2288 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2289 swsm = er32(SWSM);
2290 ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD);
2291 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2292 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002293 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002294 }
2295}
2296
2297/**
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002298 * e1000e_release_hw_control - release control of the h/w to f/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07002299 * @adapter: address of board private structure
2300 *
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002301 * e1000e_release_hw_control resets {CTRL_EXT|SWSM}:DRV_LOAD bit.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002302 * For ASF and Pass Through versions of f/w this means that the
2303 * driver is no longer loaded. For AMT version (only with 82573) i
2304 * of the f/w this means that the network i/f is closed.
2305 *
2306 **/
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002307void e1000e_release_hw_control(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002308{
2309 struct e1000_hw *hw = &adapter->hw;
2310 u32 ctrl_ext;
2311 u32 swsm;
2312
2313 /* Let firmware taken over control of h/w */
2314 if (adapter->flags & FLAG_HAS_SWSM_ON_LOAD) {
2315 swsm = er32(SWSM);
2316 ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD);
2317 } else if (adapter->flags & FLAG_HAS_CTRLEXT_ON_LOAD) {
2318 ctrl_ext = er32(CTRL_EXT);
Bruce Allanad680762008-03-28 09:15:03 -07002319 ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002320 }
2321}
2322
Auke Kokbc7f75f2007-09-17 12:30:59 -07002323/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002324 * e1000_alloc_ring_dma - allocate memory for a ring structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002325 **/
2326static int e1000_alloc_ring_dma(struct e1000_adapter *adapter,
2327 struct e1000_ring *ring)
2328{
2329 struct pci_dev *pdev = adapter->pdev;
2330
2331 ring->desc = dma_alloc_coherent(&pdev->dev, ring->size, &ring->dma,
2332 GFP_KERNEL);
2333 if (!ring->desc)
2334 return -ENOMEM;
2335
2336 return 0;
2337}
2338
2339/**
2340 * e1000e_setup_tx_resources - allocate Tx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002341 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002342 *
2343 * Return 0 on success, negative on failure
2344 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002345int e1000e_setup_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002346{
Bruce Allan55aa6982011-12-16 00:45:45 +00002347 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002348 int err = -ENOMEM, size;
2349
2350 size = sizeof(struct e1000_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002351 tx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002352 if (!tx_ring->buffer_info)
2353 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002354
2355 /* round up to nearest 4K */
2356 tx_ring->size = tx_ring->count * sizeof(struct e1000_tx_desc);
2357 tx_ring->size = ALIGN(tx_ring->size, 4096);
2358
2359 err = e1000_alloc_ring_dma(adapter, tx_ring);
2360 if (err)
2361 goto err;
2362
2363 tx_ring->next_to_use = 0;
2364 tx_ring->next_to_clean = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002365
2366 return 0;
2367err:
2368 vfree(tx_ring->buffer_info);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07002369 e_err("Unable to allocate memory for the transmit descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002370 return err;
2371}
2372
2373/**
2374 * e1000e_setup_rx_resources - allocate Rx resources (Descriptors)
Bruce Allan55aa6982011-12-16 00:45:45 +00002375 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002376 *
2377 * Returns 0 on success, negative on failure
2378 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002379int e1000e_setup_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002380{
Bruce Allan55aa6982011-12-16 00:45:45 +00002381 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kok47f44e42007-10-25 13:57:44 -07002382 struct e1000_buffer *buffer_info;
2383 int i, size, desc_len, err = -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002384
2385 size = sizeof(struct e1000_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002386 rx_ring->buffer_info = vzalloc(size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002387 if (!rx_ring->buffer_info)
2388 goto err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002389
Auke Kok47f44e42007-10-25 13:57:44 -07002390 for (i = 0; i < rx_ring->count; i++) {
2391 buffer_info = &rx_ring->buffer_info[i];
2392 buffer_info->ps_pages = kcalloc(PS_PAGE_BUFFERS,
2393 sizeof(struct e1000_ps_page),
2394 GFP_KERNEL);
2395 if (!buffer_info->ps_pages)
2396 goto err_pages;
2397 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002398
2399 desc_len = sizeof(union e1000_rx_desc_packet_split);
2400
2401 /* Round up to nearest 4K */
2402 rx_ring->size = rx_ring->count * desc_len;
2403 rx_ring->size = ALIGN(rx_ring->size, 4096);
2404
2405 err = e1000_alloc_ring_dma(adapter, rx_ring);
2406 if (err)
Auke Kok47f44e42007-10-25 13:57:44 -07002407 goto err_pages;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002408
2409 rx_ring->next_to_clean = 0;
2410 rx_ring->next_to_use = 0;
2411 rx_ring->rx_skb_top = NULL;
2412
2413 return 0;
Auke Kok47f44e42007-10-25 13:57:44 -07002414
2415err_pages:
2416 for (i = 0; i < rx_ring->count; i++) {
2417 buffer_info = &rx_ring->buffer_info[i];
2418 kfree(buffer_info->ps_pages);
2419 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002420err:
2421 vfree(rx_ring->buffer_info);
Bruce Allane9262442010-11-24 06:02:06 +00002422 e_err("Unable to allocate memory for the receive descriptor ring\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002423 return err;
2424}
2425
2426/**
2427 * e1000_clean_tx_ring - Free Tx Buffers
Bruce Allan55aa6982011-12-16 00:45:45 +00002428 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002429 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002430static void e1000_clean_tx_ring(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002431{
Bruce Allan55aa6982011-12-16 00:45:45 +00002432 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002433 struct e1000_buffer *buffer_info;
2434 unsigned long size;
2435 unsigned int i;
2436
2437 for (i = 0; i < tx_ring->count; i++) {
2438 buffer_info = &tx_ring->buffer_info[i];
Bruce Allan55aa6982011-12-16 00:45:45 +00002439 e1000_put_txbuf(tx_ring, buffer_info);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002440 }
2441
Tom Herbert3f0cfa32011-11-28 16:33:16 +00002442 netdev_reset_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002443 size = sizeof(struct e1000_buffer) * tx_ring->count;
2444 memset(tx_ring->buffer_info, 0, size);
2445
2446 memset(tx_ring->desc, 0, tx_ring->size);
2447
2448 tx_ring->next_to_use = 0;
2449 tx_ring->next_to_clean = 0;
2450
Bruce Allanc5083cf2011-12-16 00:45:40 +00002451 writel(0, tx_ring->head);
David Ertmanb485dba2014-01-22 00:21:41 +00002452 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
Bruce Allanbdc125f2012-03-20 03:47:52 +00002453 e1000e_update_tdt_wa(tx_ring, 0);
2454 else
2455 writel(0, tx_ring->tail);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002456}
2457
2458/**
2459 * e1000e_free_tx_resources - Free Tx Resources per Queue
Bruce Allan55aa6982011-12-16 00:45:45 +00002460 * @tx_ring: Tx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002461 *
2462 * Free all transmit software resources
2463 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002464void e1000e_free_tx_resources(struct e1000_ring *tx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002465{
Bruce Allan55aa6982011-12-16 00:45:45 +00002466 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002467 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002468
Bruce Allan55aa6982011-12-16 00:45:45 +00002469 e1000_clean_tx_ring(tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002470
2471 vfree(tx_ring->buffer_info);
2472 tx_ring->buffer_info = NULL;
2473
2474 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2475 tx_ring->dma);
2476 tx_ring->desc = NULL;
2477}
2478
2479/**
2480 * e1000e_free_rx_resources - Free Rx Resources
Bruce Allan55aa6982011-12-16 00:45:45 +00002481 * @rx_ring: Rx descriptor ring
Auke Kokbc7f75f2007-09-17 12:30:59 -07002482 *
2483 * Free all receive software resources
2484 **/
Bruce Allan55aa6982011-12-16 00:45:45 +00002485void e1000e_free_rx_resources(struct e1000_ring *rx_ring)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002486{
Bruce Allan55aa6982011-12-16 00:45:45 +00002487 struct e1000_adapter *adapter = rx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002488 struct pci_dev *pdev = adapter->pdev;
Auke Kok47f44e42007-10-25 13:57:44 -07002489 int i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002490
Bruce Allan55aa6982011-12-16 00:45:45 +00002491 e1000_clean_rx_ring(rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002492
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002493 for (i = 0; i < rx_ring->count; i++)
Auke Kok47f44e42007-10-25 13:57:44 -07002494 kfree(rx_ring->buffer_info[i].ps_pages);
Auke Kok47f44e42007-10-25 13:57:44 -07002495
Auke Kokbc7f75f2007-09-17 12:30:59 -07002496 vfree(rx_ring->buffer_info);
2497 rx_ring->buffer_info = NULL;
2498
Auke Kokbc7f75f2007-09-17 12:30:59 -07002499 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2500 rx_ring->dma);
2501 rx_ring->desc = NULL;
2502}
2503
2504/**
2505 * e1000_update_itr - update the dynamic ITR value based on statistics
Auke Kok489815c2008-02-21 15:11:07 -08002506 * @adapter: pointer to adapter
2507 * @itr_setting: current adapter->itr
2508 * @packets: the number of packets during this measurement interval
2509 * @bytes: the number of bytes during this measurement interval
2510 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07002511 * Stores a new ITR value based on packets and byte
2512 * counts during the last interrupt. The advantage of per interrupt
2513 * computation is faster updates and more accurate ITR for the current
2514 * traffic pattern. Constants in this function were computed
2515 * based on theoretical maximum wire speed and thresholds were set based
2516 * on testing data as well as attempting to minimize response time
Bruce Allan4662e822008-08-26 18:37:06 -07002517 * while increasing bulk throughput. This functionality is controlled
2518 * by the InterruptThrottleRate module parameter.
Auke Kokbc7f75f2007-09-17 12:30:59 -07002519 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00002520static unsigned int e1000_update_itr(u16 itr_setting, int packets, int bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002521{
2522 unsigned int retval = itr_setting;
2523
2524 if (packets == 0)
Bruce Allan5015e532012-02-08 02:55:56 +00002525 return itr_setting;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002526
2527 switch (itr_setting) {
2528 case lowest_latency:
2529 /* handle TSO and jumbo frames */
Bruce Allan362e20c2013-02-20 04:05:45 +00002530 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002531 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002532 else if ((packets < 5) && (bytes > 512))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002533 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002534 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002535 case low_latency: /* 50 usec aka 20000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002536 if (bytes > 10000) {
2537 /* this if handles the TSO accounting */
Bruce Allan362e20c2013-02-20 04:05:45 +00002538 if (bytes / packets > 8000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002539 retval = bulk_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002540 else if ((packets < 10) || ((bytes / packets) > 1200))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002541 retval = bulk_latency;
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002542 else if ((packets > 35))
Auke Kokbc7f75f2007-09-17 12:30:59 -07002543 retval = lowest_latency;
Bruce Allan362e20c2013-02-20 04:05:45 +00002544 } else if (bytes / packets > 2000) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002545 retval = bulk_latency;
2546 } else if (packets <= 2 && bytes < 512) {
2547 retval = lowest_latency;
2548 }
2549 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00002550 case bulk_latency: /* 250 usec aka 4000 ints/s */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002551 if (bytes > 25000) {
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002552 if (packets > 35)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002553 retval = low_latency;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002554 } else if (bytes < 6000) {
2555 retval = low_latency;
2556 }
2557 break;
2558 }
2559
Auke Kokbc7f75f2007-09-17 12:30:59 -07002560 return retval;
2561}
2562
2563static void e1000_set_itr(struct e1000_adapter *adapter)
2564{
Auke Kokbc7f75f2007-09-17 12:30:59 -07002565 u16 current_itr;
2566 u32 new_itr = adapter->itr;
2567
2568 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
2569 if (adapter->link_speed != SPEED_1000) {
2570 current_itr = 0;
2571 new_itr = 4000;
2572 goto set_itr_now;
2573 }
2574
Bruce Allan828bac82010-09-29 21:39:37 +00002575 if (adapter->flags2 & FLAG2_DISABLE_AIM) {
2576 new_itr = 0;
2577 goto set_itr_now;
2578 }
2579
Bruce Allan8bb62862013-01-16 08:46:49 +00002580 adapter->tx_itr = e1000_update_itr(adapter->tx_itr,
2581 adapter->total_tx_packets,
2582 adapter->total_tx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002583 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2584 if (adapter->itr_setting == 3 && adapter->tx_itr == lowest_latency)
2585 adapter->tx_itr = low_latency;
2586
Bruce Allan8bb62862013-01-16 08:46:49 +00002587 adapter->rx_itr = e1000_update_itr(adapter->rx_itr,
2588 adapter->total_rx_packets,
2589 adapter->total_rx_bytes);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002590 /* conservative mode (itr 3) eliminates the lowest_latency setting */
2591 if (adapter->itr_setting == 3 && adapter->rx_itr == lowest_latency)
2592 adapter->rx_itr = low_latency;
2593
2594 current_itr = max(adapter->rx_itr, adapter->tx_itr);
2595
Auke Kokbc7f75f2007-09-17 12:30:59 -07002596 /* counts and packets in update_itr are dependent on these numbers */
Bruce Allan33550ce2013-02-20 04:06:16 +00002597 switch (current_itr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002598 case lowest_latency:
2599 new_itr = 70000;
2600 break;
2601 case low_latency:
Bruce Allane80bd1d2013-05-01 01:19:46 +00002602 new_itr = 20000; /* aka hwitr = ~200 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002603 break;
2604 case bulk_latency:
2605 new_itr = 4000;
2606 break;
2607 default:
2608 break;
2609 }
2610
2611set_itr_now:
2612 if (new_itr != adapter->itr) {
Bruce Allane921eb12012-11-28 09:28:37 +00002613 /* this attempts to bias the interrupt rate towards Bulk
Auke Kokbc7f75f2007-09-17 12:30:59 -07002614 * by adding intermediate steps when interrupt rate is
Bruce Allanad680762008-03-28 09:15:03 -07002615 * increasing
2616 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002617 new_itr = new_itr > adapter->itr ?
Bruce Allanf0ff4392013-02-20 04:05:39 +00002618 min(adapter->itr + (new_itr >> 2), new_itr) : new_itr;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002619 adapter->itr = new_itr;
Bruce Allan4662e822008-08-26 18:37:06 -07002620 adapter->rx_ring->itr_val = new_itr;
2621 if (adapter->msix_entries)
2622 adapter->rx_ring->set_itr = 1;
2623 else
Bruce Allane3d14b02012-12-05 06:26:51 +00002624 e1000e_write_itr(adapter, new_itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002625 }
2626}
2627
2628/**
Matthew Vick22a4cca2012-07-12 00:02:42 +00002629 * e1000e_write_itr - write the ITR value to the appropriate registers
2630 * @adapter: address of board private structure
2631 * @itr: new ITR value to program
2632 *
2633 * e1000e_write_itr determines if the adapter is in MSI-X mode
2634 * and, if so, writes the EITR registers with the ITR value.
2635 * Otherwise, it writes the ITR value into the ITR register.
2636 **/
2637void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr)
2638{
2639 struct e1000_hw *hw = &adapter->hw;
2640 u32 new_itr = itr ? 1000000000 / (itr * 256) : 0;
2641
2642 if (adapter->msix_entries) {
2643 int vector;
2644
2645 for (vector = 0; vector < adapter->num_vectors; vector++)
2646 writel(new_itr, hw->hw_addr + E1000_EITR_82574(vector));
2647 } else {
2648 ew32(ITR, new_itr);
2649 }
2650}
2651
2652/**
Bruce Allan4662e822008-08-26 18:37:06 -07002653 * e1000_alloc_queues - Allocate memory for all rings
2654 * @adapter: board private structure to initialize
2655 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002656static int e1000_alloc_queues(struct e1000_adapter *adapter)
Bruce Allan4662e822008-08-26 18:37:06 -07002657{
Bruce Allan55aa6982011-12-16 00:45:45 +00002658 int size = sizeof(struct e1000_ring);
2659
2660 adapter->tx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002661 if (!adapter->tx_ring)
2662 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002663 adapter->tx_ring->count = adapter->tx_ring_count;
2664 adapter->tx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002665
Bruce Allan55aa6982011-12-16 00:45:45 +00002666 adapter->rx_ring = kzalloc(size, GFP_KERNEL);
Bruce Allan4662e822008-08-26 18:37:06 -07002667 if (!adapter->rx_ring)
2668 goto err;
Bruce Allan55aa6982011-12-16 00:45:45 +00002669 adapter->rx_ring->count = adapter->rx_ring_count;
2670 adapter->rx_ring->adapter = adapter;
Bruce Allan4662e822008-08-26 18:37:06 -07002671
2672 return 0;
2673err:
2674 e_err("Unable to allocate memory for queues\n");
2675 kfree(adapter->rx_ring);
2676 kfree(adapter->tx_ring);
2677 return -ENOMEM;
2678}
2679
2680/**
Bruce Allanc58c8a72012-03-20 03:48:19 +00002681 * e1000e_poll - NAPI Rx polling callback
Bruce Allanad680762008-03-28 09:15:03 -07002682 * @napi: struct associated with this polling callback
Bruce Allanc58c8a72012-03-20 03:48:19 +00002683 * @weight: number of packets driver is allowed to process this poll
Auke Kokbc7f75f2007-09-17 12:30:59 -07002684 **/
Bruce Allanc58c8a72012-03-20 03:48:19 +00002685static int e1000e_poll(struct napi_struct *napi, int weight)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002686{
Bruce Allanc58c8a72012-03-20 03:48:19 +00002687 struct e1000_adapter *adapter = container_of(napi, struct e1000_adapter,
2688 napi);
Bruce Allan4662e822008-08-26 18:37:06 -07002689 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002690 struct net_device *poll_dev = adapter->netdev;
Andy Gospodarek679e8a02009-06-18 11:57:37 +00002691 int tx_cleaned = 1, work_done = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002692
Wang Chen4cf16532008-11-12 23:38:14 -08002693 adapter = netdev_priv(poll_dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002694
Bruce Allanc58c8a72012-03-20 03:48:19 +00002695 if (!adapter->msix_entries ||
2696 (adapter->rx_ring->ims_val & adapter->tx_ring->ims_val))
2697 tx_cleaned = e1000_clean_tx_irq(adapter->tx_ring);
Bruce Allan4662e822008-08-26 18:37:06 -07002698
Bruce Allanc58c8a72012-03-20 03:48:19 +00002699 adapter->clean_rx(adapter->rx_ring, &work_done, weight);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002700
Alexander Duyck12d04a32009-03-25 22:05:03 +00002701 if (!tx_cleaned)
Bruce Allanc58c8a72012-03-20 03:48:19 +00002702 work_done = weight;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08002703
Bruce Allanc58c8a72012-03-20 03:48:19 +00002704 /* If weight not fully consumed, exit the polling mode */
2705 if (work_done < weight) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002706 if (adapter->itr_setting & 3)
2707 e1000_set_itr(adapter);
Ben Hutchings288379f2009-01-19 16:43:59 -08002708 napi_complete(napi);
Jesse Brandeburga3c69fe2009-03-25 22:05:41 +00002709 if (!test_bit(__E1000_DOWN, &adapter->state)) {
2710 if (adapter->msix_entries)
2711 ew32(IMS, adapter->rx_ring->ims_val);
2712 else
2713 e1000_irq_enable(adapter);
2714 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002715 }
2716
2717 return work_done;
2718}
2719
Patrick McHardy80d5c362013-04-19 02:04:28 +00002720static int e1000_vlan_rx_add_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002721 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002722{
2723 struct e1000_adapter *adapter = netdev_priv(netdev);
2724 struct e1000_hw *hw = &adapter->hw;
2725 u32 vfta, index;
2726
2727 /* don't update vlan cookie if already programmed */
2728 if ((adapter->hw.mng_cookie.status &
2729 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2730 (vid == adapter->mng_vlan_id))
Jiri Pirko8e586132011-12-08 19:52:37 -05002731 return 0;
Bruce Allancaaddaf2009-12-01 15:46:43 +00002732
Auke Kokbc7f75f2007-09-17 12:30:59 -07002733 /* add VID to filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002734 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2735 index = (vid >> 5) & 0x7F;
2736 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
2737 vfta |= (1 << (vid & 0x1F));
2738 hw->mac.ops.write_vfta(hw, index, vfta);
2739 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002740
2741 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002742
2743 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002744}
2745
Patrick McHardy80d5c362013-04-19 02:04:28 +00002746static int e1000_vlan_rx_kill_vid(struct net_device *netdev,
Bruce Allan603cdca2013-05-01 03:48:11 +00002747 __always_unused __be16 proto, u16 vid)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002748{
2749 struct e1000_adapter *adapter = netdev_priv(netdev);
2750 struct e1000_hw *hw = &adapter->hw;
2751 u32 vfta, index;
2752
Auke Kokbc7f75f2007-09-17 12:30:59 -07002753 if ((adapter->hw.mng_cookie.status &
2754 E1000_MNG_DHCP_COOKIE_STATUS_VLAN) &&
2755 (vid == adapter->mng_vlan_id)) {
2756 /* release control to f/w */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00002757 e1000e_release_hw_control(adapter);
Jiri Pirko8e586132011-12-08 19:52:37 -05002758 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002759 }
2760
2761 /* remove VID from filter table */
Bruce Allancaaddaf2009-12-01 15:46:43 +00002762 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2763 index = (vid >> 5) & 0x7F;
2764 vfta = E1000_READ_REG_ARRAY(hw, E1000_VFTA, index);
2765 vfta &= ~(1 << (vid & 0x1F));
2766 hw->mac.ops.write_vfta(hw, index, vfta);
2767 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002768
2769 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05002770
2771 return 0;
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002772}
2773
2774/**
2775 * e1000e_vlan_filter_disable - helper to disable hw VLAN filtering
2776 * @adapter: board private structure to initialize
2777 **/
2778static void e1000e_vlan_filter_disable(struct e1000_adapter *adapter)
2779{
2780 struct net_device *netdev = adapter->netdev;
2781 struct e1000_hw *hw = &adapter->hw;
2782 u32 rctl;
2783
2784 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2785 /* disable VLAN receive filtering */
2786 rctl = er32(RCTL);
2787 rctl &= ~(E1000_RCTL_VFE | E1000_RCTL_CFIEN);
2788 ew32(RCTL, rctl);
2789
2790 if (adapter->mng_vlan_id != (u16)E1000_MNG_VLAN_NONE) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002791 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
2792 adapter->mng_vlan_id);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002793 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
2794 }
2795 }
2796}
2797
2798/**
2799 * e1000e_vlan_filter_enable - helper to enable HW VLAN filtering
2800 * @adapter: board private structure to initialize
2801 **/
2802static void e1000e_vlan_filter_enable(struct e1000_adapter *adapter)
2803{
2804 struct e1000_hw *hw = &adapter->hw;
2805 u32 rctl;
2806
2807 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER) {
2808 /* enable VLAN receive filtering */
2809 rctl = er32(RCTL);
2810 rctl |= E1000_RCTL_VFE;
2811 rctl &= ~E1000_RCTL_CFIEN;
2812 ew32(RCTL, rctl);
2813 }
2814}
2815
2816/**
2817 * e1000e_vlan_strip_enable - helper to disable HW VLAN stripping
2818 * @adapter: board private structure to initialize
2819 **/
2820static void e1000e_vlan_strip_disable(struct e1000_adapter *adapter)
2821{
2822 struct e1000_hw *hw = &adapter->hw;
2823 u32 ctrl;
2824
2825 /* disable VLAN tag insert/strip */
2826 ctrl = er32(CTRL);
2827 ctrl &= ~E1000_CTRL_VME;
2828 ew32(CTRL, ctrl);
2829}
2830
2831/**
2832 * e1000e_vlan_strip_enable - helper to enable HW VLAN stripping
2833 * @adapter: board private structure to initialize
2834 **/
2835static void e1000e_vlan_strip_enable(struct e1000_adapter *adapter)
2836{
2837 struct e1000_hw *hw = &adapter->hw;
2838 u32 ctrl;
2839
2840 /* enable VLAN tag insert/strip */
2841 ctrl = er32(CTRL);
2842 ctrl |= E1000_CTRL_VME;
2843 ew32(CTRL, ctrl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002844}
2845
2846static void e1000_update_mng_vlan(struct e1000_adapter *adapter)
2847{
2848 struct net_device *netdev = adapter->netdev;
2849 u16 vid = adapter->hw.mng_cookie.vlan_id;
2850 u16 old_vid = adapter->mng_vlan_id;
2851
Bruce Allane5fe2542013-02-20 04:06:27 +00002852 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
Patrick McHardy80d5c362013-04-19 02:04:28 +00002853 e1000_vlan_rx_add_vid(netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002854 adapter->mng_vlan_id = vid;
2855 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002856
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002857 if ((old_vid != (u16)E1000_MNG_VLAN_NONE) && (vid != old_vid))
Patrick McHardy80d5c362013-04-19 02:04:28 +00002858 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q), old_vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002859}
2860
2861static void e1000_restore_vlan(struct e1000_adapter *adapter)
2862{
2863 u16 vid;
2864
Patrick McHardy80d5c362013-04-19 02:04:28 +00002865 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002866
Jeff Kirsher86d70e52011-03-25 16:01:01 +00002867 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00002868 e1000_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002869}
2870
Bruce Allancd791612010-05-10 14:59:51 +00002871static void e1000_init_manageability_pt(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002872{
2873 struct e1000_hw *hw = &adapter->hw;
Bruce Allancd791612010-05-10 14:59:51 +00002874 u32 manc, manc2h, mdef, i, j;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002875
2876 if (!(adapter->flags & FLAG_MNG_PT_ENABLED))
2877 return;
2878
2879 manc = er32(MANC);
2880
Bruce Allane921eb12012-11-28 09:28:37 +00002881 /* enable receiving management packets to the host. this will probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002882 * generate destination unreachable messages from the host OS, but
Bruce Allanad680762008-03-28 09:15:03 -07002883 * the packets will be handled on SMBUS
2884 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002885 manc |= E1000_MANC_EN_MNG2HOST;
2886 manc2h = er32(MANC2H);
Bruce Allancd791612010-05-10 14:59:51 +00002887
2888 switch (hw->mac.type) {
2889 default:
2890 manc2h |= (E1000_MANC2H_PORT_623 | E1000_MANC2H_PORT_664);
2891 break;
2892 case e1000_82574:
2893 case e1000_82583:
Bruce Allane921eb12012-11-28 09:28:37 +00002894 /* Check if IPMI pass-through decision filter already exists;
Bruce Allancd791612010-05-10 14:59:51 +00002895 * if so, enable it.
2896 */
2897 for (i = 0, j = 0; i < 8; i++) {
2898 mdef = er32(MDEF(i));
2899
2900 /* Ignore filters with anything other than IPMI ports */
Dan Carpenter3b21b502010-06-02 13:43:15 +00002901 if (mdef & ~(E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
Bruce Allancd791612010-05-10 14:59:51 +00002902 continue;
2903
2904 /* Enable this decision filter in MANC2H */
2905 if (mdef)
2906 manc2h |= (1 << i);
2907
2908 j |= mdef;
2909 }
2910
2911 if (j == (E1000_MDEF_PORT_623 | E1000_MDEF_PORT_664))
2912 break;
2913
2914 /* Create new decision filter in an empty filter */
2915 for (i = 0, j = 0; i < 8; i++)
2916 if (er32(MDEF(i)) == 0) {
2917 ew32(MDEF(i), (E1000_MDEF_PORT_623 |
2918 E1000_MDEF_PORT_664));
2919 manc2h |= (1 << 1);
2920 j++;
2921 break;
2922 }
2923
2924 if (!j)
2925 e_warn("Unable to create IPMI pass-through filter\n");
2926 break;
2927 }
2928
Auke Kokbc7f75f2007-09-17 12:30:59 -07002929 ew32(MANC2H, manc2h);
2930 ew32(MANC, manc);
2931}
2932
2933/**
Bruce Allanaf667a22010-12-31 06:10:01 +00002934 * e1000_configure_tx - Configure Transmit Unit after Reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002935 * @adapter: board private structure
2936 *
2937 * Configure the Tx unit of the MAC after a reset.
2938 **/
2939static void e1000_configure_tx(struct e1000_adapter *adapter)
2940{
2941 struct e1000_hw *hw = &adapter->hw;
2942 struct e1000_ring *tx_ring = adapter->tx_ring;
2943 u64 tdba;
David Ertmane7e834a2014-01-13 23:19:27 +00002944 u32 tdlen, tctl, tarc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002945
2946 /* Setup the HW Tx Head and Tail descriptor pointers */
2947 tdba = tx_ring->dma;
2948 tdlen = tx_ring->count * sizeof(struct e1000_tx_desc);
Bruce Allan1e360522012-03-20 03:48:13 +00002949 ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32)));
2950 ew32(TDBAH(0), (tdba >> 32));
2951 ew32(TDLEN(0), tdlen);
2952 ew32(TDH(0), 0);
2953 ew32(TDT(0), 0);
2954 tx_ring->head = adapter->hw.hw_addr + E1000_TDH(0);
2955 tx_ring->tail = adapter->hw.hw_addr + E1000_TDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002956
Auke Kokbc7f75f2007-09-17 12:30:59 -07002957 /* Set the Tx Interrupt Delay register */
2958 ew32(TIDV, adapter->tx_int_delay);
Bruce Allanad680762008-03-28 09:15:03 -07002959 /* Tx irq moderation */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002960 ew32(TADV, adapter->tx_abs_int_delay);
2961
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002962 if (adapter->flags2 & FLAG2_DMA_BURST) {
2963 u32 txdctl = er32(TXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00002964
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002965 txdctl &= ~(E1000_TXDCTL_PTHRESH | E1000_TXDCTL_HTHRESH |
2966 E1000_TXDCTL_WTHRESH);
Bruce Allane921eb12012-11-28 09:28:37 +00002967 /* set up some performance related parameters to encourage the
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002968 * hardware to use the bus more efficiently in bursts, depends
2969 * on the tx_int_delay to be enabled,
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +00002970 * wthresh = 1 ==> burst write is disabled to avoid Tx stalls
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002971 * hthresh = 1 ==> prefetch when one or more available
2972 * pthresh = 0x1f ==> prefetch if internal cache 31 or less
2973 * BEWARE: this seems to work but should be considered first if
Bruce Allanaf667a22010-12-31 06:10:01 +00002974 * there are Tx hangs or other Tx related bugs
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002975 */
2976 txdctl |= E1000_TXDCTL_DMA_BURST_ENABLE;
2977 ew32(TXDCTL(0), txdctl);
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002978 }
Bruce Allan56032be2011-12-16 00:46:01 +00002979 /* erratum work around: set txdctl the same for both queues */
2980 ew32(TXDCTL(1), er32(TXDCTL(0)));
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00002981
David Ertmane7e834a2014-01-13 23:19:27 +00002982 /* Program the Transmit Control Register */
2983 tctl = er32(TCTL);
2984 tctl &= ~E1000_TCTL_CT;
2985 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2986 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2987
Auke Kokbc7f75f2007-09-17 12:30:59 -07002988 if (adapter->flags & FLAG_TARC_SPEED_MODE_BIT) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002989 tarc = er32(TARC(0));
Bruce Allane921eb12012-11-28 09:28:37 +00002990 /* set the speed mode bit, we'll clear it if we're not at
Bruce Allanad680762008-03-28 09:15:03 -07002991 * gigabit link later
2992 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002993#define SPEED_MODE_BIT (1 << 21)
2994 tarc |= SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07002995 ew32(TARC(0), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002996 }
2997
2998 /* errata: program both queues to unweighted RR */
2999 if (adapter->flags & FLAG_TARC_SET_BIT_ZERO) {
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003000 tarc = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003001 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003002 ew32(TARC(0), tarc);
3003 tarc = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003004 tarc |= 1;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003005 ew32(TARC(1), tarc);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003006 }
3007
Auke Kokbc7f75f2007-09-17 12:30:59 -07003008 /* Setup Transmit Descriptor Settings for eop descriptor */
3009 adapter->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS;
3010
3011 /* only set IDE if we are delaying interrupts using the timers */
3012 if (adapter->tx_int_delay)
3013 adapter->txd_cmd |= E1000_TXD_CMD_IDE;
3014
3015 /* enable Report Status bit */
3016 adapter->txd_cmd |= E1000_TXD_CMD_RS;
3017
David Ertmane7e834a2014-01-13 23:19:27 +00003018 ew32(TCTL, tctl);
3019
Bruce Allan57cde762012-02-22 09:02:58 +00003020 hw->mac.ops.config_collision_dist(hw);
David Ertman79849eb2015-02-10 09:10:43 +00003021
3022 /* SPT Si errata workaround to avoid data corruption */
3023 if (hw->mac.type == e1000_pch_spt) {
3024 u32 reg_val;
3025
3026 reg_val = er32(IOSFPC);
3027 reg_val |= E1000_RCTL_RDMTS_HEX;
3028 ew32(IOSFPC, reg_val);
3029
3030 reg_val = er32(TARC(0));
3031 reg_val |= E1000_TARC0_CB_MULTIQ_3_REQ;
3032 ew32(TARC(0), reg_val);
3033 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003034}
3035
3036/**
3037 * e1000_setup_rctl - configure the receive control registers
3038 * @adapter: Board private structure
3039 **/
3040#define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
3041 (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
3042static void e1000_setup_rctl(struct e1000_adapter *adapter)
3043{
3044 struct e1000_hw *hw = &adapter->hw;
3045 u32 rctl, rfctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003046 u32 pages = 0;
3047
David Ertmanb20a7742014-03-25 04:27:55 +00003048 /* Workaround Si errata on PCHx - configure jumbo frame flow.
3049 * If jumbo frames not set, program related MAC/PHY registers
3050 * to h/w defaults
3051 */
3052 if (hw->mac.type >= e1000_pch2lan) {
3053 s32 ret_val;
3054
3055 if (adapter->netdev->mtu > ETH_DATA_LEN)
3056 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, true);
3057 else
3058 ret_val = e1000_lv_jumbo_workaround_ich8lan(hw, false);
3059
3060 if (ret_val)
3061 e_dbg("failed to enable|disable jumbo frame workaround mode\n");
3062 }
Bruce Allana1ce6472010-09-22 17:16:40 +00003063
Auke Kokbc7f75f2007-09-17 12:30:59 -07003064 /* Program MC offset vector base */
3065 rctl = er32(RCTL);
3066 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
3067 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
Bruce Allanf0ff4392013-02-20 04:05:39 +00003068 E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
3069 (adapter->hw.mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003070
3071 /* Do not Store bad packets */
3072 rctl &= ~E1000_RCTL_SBP;
3073
3074 /* Enable Long Packet receive */
3075 if (adapter->netdev->mtu <= ETH_DATA_LEN)
3076 rctl &= ~E1000_RCTL_LPE;
3077 else
3078 rctl |= E1000_RCTL_LPE;
3079
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00003080 /* Some systems expect that the CRC is included in SMBUS traffic. The
3081 * hardware strips the CRC before sending to both SMBUS (BMC) and to
3082 * host memory when this is enabled
3083 */
3084 if (adapter->flags2 & FLAG2_CRC_STRIPPING)
3085 rctl |= E1000_RCTL_SECRC;
Auke Kok5918bd82008-02-12 15:20:24 -08003086
Bruce Allana4f58f52009-06-02 11:29:18 +00003087 /* Workaround Si errata on 82577 PHY - configure IPG for jumbos */
3088 if ((hw->phy.type == e1000_phy_82577) && (rctl & E1000_RCTL_LPE)) {
3089 u16 phy_data;
3090
3091 e1e_rphy(hw, PHY_REG(770, 26), &phy_data);
3092 phy_data &= 0xfff8;
3093 phy_data |= (1 << 2);
3094 e1e_wphy(hw, PHY_REG(770, 26), phy_data);
3095
3096 e1e_rphy(hw, 22, &phy_data);
3097 phy_data &= 0x0fff;
3098 phy_data |= (1 << 14);
3099 e1e_wphy(hw, 0x10, 0x2823);
3100 e1e_wphy(hw, 0x11, 0x0003);
3101 e1e_wphy(hw, 22, phy_data);
3102 }
3103
Auke Kokbc7f75f2007-09-17 12:30:59 -07003104 /* Setup buffer sizes */
3105 rctl &= ~E1000_RCTL_SZ_4096;
3106 rctl |= E1000_RCTL_BSEX;
3107 switch (adapter->rx_buffer_len) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003108 case 2048:
3109 default:
3110 rctl |= E1000_RCTL_SZ_2048;
3111 rctl &= ~E1000_RCTL_BSEX;
3112 break;
3113 case 4096:
3114 rctl |= E1000_RCTL_SZ_4096;
3115 break;
3116 case 8192:
3117 rctl |= E1000_RCTL_SZ_8192;
3118 break;
3119 case 16384:
3120 rctl |= E1000_RCTL_SZ_16384;
3121 break;
3122 }
3123
Bruce Allan5f450212011-07-22 06:21:46 +00003124 /* Enable Extended Status in all Receive Descriptors */
3125 rfctl = er32(RFCTL);
3126 rfctl |= E1000_RFCTL_EXTEN;
Matthew Vickf6bd5572012-04-25 08:01:05 +00003127 ew32(RFCTL, rfctl);
Bruce Allan5f450212011-07-22 06:21:46 +00003128
Bruce Allane921eb12012-11-28 09:28:37 +00003129 /* 82571 and greater support packet-split where the protocol
Auke Kokbc7f75f2007-09-17 12:30:59 -07003130 * header is placed in skb->data and the packet data is
3131 * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
3132 * In the case of a non-split, skb->data is linearly filled,
3133 * followed by the page buffers. Therefore, skb->data is
3134 * sized to hold the largest protocol header.
3135 *
3136 * allocations using alloc_page take too long for regular MTU
3137 * so only enable packet split for jumbo frames
3138 *
3139 * Using pages when the page size is greater than 16k wastes
3140 * a lot of memory, since we allocate 3 pages at all times
3141 * per packet.
3142 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003143 pages = PAGE_USE_COUNT(adapter->netdev->mtu);
Bruce Allan79d4e902011-12-16 00:46:27 +00003144 if ((pages <= 3) && (PAGE_SIZE <= 16384) && (rctl & E1000_RCTL_LPE))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003145 adapter->rx_ps_pages = pages;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003146 else
3147 adapter->rx_ps_pages = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003148
3149 if (adapter->rx_ps_pages) {
Bruce Allan90da0662011-01-06 07:02:53 +00003150 u32 psrctl = 0;
3151
Auke Kok140a7482007-10-25 13:57:58 -07003152 /* Enable Packet split descriptors */
3153 rctl |= E1000_RCTL_DTYP_PS;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003154
Bruce Allane5fe2542013-02-20 04:06:27 +00003155 psrctl |= adapter->rx_ps_bsize0 >> E1000_PSRCTL_BSIZE0_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003156
3157 switch (adapter->rx_ps_pages) {
3158 case 3:
Bruce Allane5fe2542013-02-20 04:06:27 +00003159 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE3_SHIFT;
3160 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003161 case 2:
Bruce Allane5fe2542013-02-20 04:06:27 +00003162 psrctl |= PAGE_SIZE << E1000_PSRCTL_BSIZE2_SHIFT;
3163 /* fall-through */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003164 case 1:
Bruce Allane5fe2542013-02-20 04:06:27 +00003165 psrctl |= PAGE_SIZE >> E1000_PSRCTL_BSIZE1_SHIFT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003166 break;
3167 }
3168
3169 ew32(PSRCTL, psrctl);
3170 }
3171
Ben Greearcf955e62012-02-11 15:39:51 +00003172 /* This is useful for sniffing bad packets. */
3173 if (adapter->netdev->features & NETIF_F_RXALL) {
3174 /* UPE and MPE will be handled by normal PROMISC logic
Bruce Allane921eb12012-11-28 09:28:37 +00003175 * in e1000e_set_rx_mode
3176 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003177 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3178 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3179 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
Ben Greearcf955e62012-02-11 15:39:51 +00003180
Bruce Allane80bd1d2013-05-01 01:19:46 +00003181 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3182 E1000_RCTL_DPF | /* Allow filtered pause */
3183 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
Ben Greearcf955e62012-02-11 15:39:51 +00003184 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3185 * and that breaks VLANs.
3186 */
3187 }
3188
Auke Kokbc7f75f2007-09-17 12:30:59 -07003189 ew32(RCTL, rctl);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003190 /* just started the receive unit, no need to restart */
Bruce Allan12d43f72012-12-05 06:26:14 +00003191 adapter->flags &= ~FLAG_RESTART_NOW;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003192}
3193
3194/**
3195 * e1000_configure_rx - Configure Receive Unit after Reset
3196 * @adapter: board private structure
3197 *
3198 * Configure the Rx unit of the MAC after a reset.
3199 **/
3200static void e1000_configure_rx(struct e1000_adapter *adapter)
3201{
3202 struct e1000_hw *hw = &adapter->hw;
3203 struct e1000_ring *rx_ring = adapter->rx_ring;
3204 u64 rdba;
3205 u32 rdlen, rctl, rxcsum, ctrl_ext;
3206
3207 if (adapter->rx_ps_pages) {
3208 /* this is a 32 byte descriptor */
3209 rdlen = rx_ring->count *
Bruce Allanaf667a22010-12-31 06:10:01 +00003210 sizeof(union e1000_rx_desc_packet_split);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003211 adapter->clean_rx = e1000_clean_rx_irq_ps;
3212 adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003213 } else if (adapter->netdev->mtu > ETH_FRAME_LEN + ETH_FCS_LEN) {
Bruce Allan5f450212011-07-22 06:21:46 +00003214 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003215 adapter->clean_rx = e1000_clean_jumbo_rx_irq;
3216 adapter->alloc_rx_buf = e1000_alloc_jumbo_rx_buffers;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003217 } else {
Bruce Allan5f450212011-07-22 06:21:46 +00003218 rdlen = rx_ring->count * sizeof(union e1000_rx_desc_extended);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003219 adapter->clean_rx = e1000_clean_rx_irq;
3220 adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
3221 }
3222
3223 /* disable receives while setting up the descriptors */
3224 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07003225 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
3226 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003227 e1e_flush();
Bruce Allan1bba4382011-03-19 00:27:20 +00003228 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003229
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003230 if (adapter->flags2 & FLAG2_DMA_BURST) {
Bruce Allane921eb12012-11-28 09:28:37 +00003231 /* set the writeback threshold (only takes effect if the RDTR
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003232 * is set). set GRAN=1 and write back up to 0x4 worth, and
Bruce Allanaf667a22010-12-31 06:10:01 +00003233 * enable prefetching of 0x20 Rx descriptors
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003234 * granularity = 01
3235 * wthresh = 04,
3236 * hthresh = 04,
3237 * pthresh = 0x20
3238 */
3239 ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE);
3240 ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE);
3241
Bruce Allane921eb12012-11-28 09:28:37 +00003242 /* override the delay timers for enabling bursting, only if
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00003243 * the value was not set by the user via module options
3244 */
3245 if (adapter->rx_int_delay == DEFAULT_RDTR)
3246 adapter->rx_int_delay = BURST_RDTR;
3247 if (adapter->rx_abs_int_delay == DEFAULT_RADV)
3248 adapter->rx_abs_int_delay = BURST_RADV;
3249 }
3250
Auke Kokbc7f75f2007-09-17 12:30:59 -07003251 /* set the Receive Delay Timer Register */
3252 ew32(RDTR, adapter->rx_int_delay);
3253
3254 /* irq moderation */
3255 ew32(RADV, adapter->rx_abs_int_delay);
Bruce Allan828bac82010-09-29 21:39:37 +00003256 if ((adapter->itr_setting != 0) && (adapter->itr != 0))
Matthew Vick22a4cca2012-07-12 00:02:42 +00003257 e1000e_write_itr(adapter, adapter->itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003258
3259 ctrl_ext = er32(CTRL_EXT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003260 /* Auto-Mask interrupts upon ICR access */
3261 ctrl_ext |= E1000_CTRL_EXT_IAME;
3262 ew32(IAM, 0xffffffff);
3263 ew32(CTRL_EXT, ctrl_ext);
3264 e1e_flush();
3265
Bruce Allane921eb12012-11-28 09:28:37 +00003266 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Bruce Allanad680762008-03-28 09:15:03 -07003267 * the Base and Length of the Rx Descriptor Ring
3268 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003269 rdba = rx_ring->dma;
Bruce Allan1e360522012-03-20 03:48:13 +00003270 ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32)));
3271 ew32(RDBAH(0), (rdba >> 32));
3272 ew32(RDLEN(0), rdlen);
3273 ew32(RDH(0), 0);
3274 ew32(RDT(0), 0);
3275 rx_ring->head = adapter->hw.hw_addr + E1000_RDH(0);
3276 rx_ring->tail = adapter->hw.hw_addr + E1000_RDT(0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003277
3278 /* Enable Receive Checksum Offload for TCP and UDP */
3279 rxcsum = er32(RXCSUM);
Bruce Allan2e1706f2012-06-30 20:02:42 +00003280 if (adapter->netdev->features & NETIF_F_RXCSUM)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003281 rxcsum |= E1000_RXCSUM_TUOFL;
Bruce Allan2e1706f2012-06-30 20:02:42 +00003282 else
Auke Kokbc7f75f2007-09-17 12:30:59 -07003283 rxcsum &= ~E1000_RXCSUM_TUOFL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003284 ew32(RXCSUM, rxcsum);
3285
Bruce Allan3e35d992013-01-12 07:25:22 +00003286 /* With jumbo frames, excessive C-state transition latencies result
3287 * in dropped transactions.
3288 */
3289 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3290 u32 lat =
3291 ((er32(PBA) & E1000_PBA_RXA_MASK) * 1024 -
3292 adapter->max_frame_size) * 8 / 1000;
3293
3294 if (adapter->flags & FLAG_IS_ICH) {
Bruce Allan53ec5492009-11-20 23:27:40 +00003295 u32 rxdctl = er32(RXDCTL(0));
David Ertman6cf08d12014-04-05 06:07:00 +00003296
Bruce Allan53ec5492009-11-20 23:27:40 +00003297 ew32(RXDCTL(0), rxdctl | 0x3);
Bruce Allan53ec5492009-11-20 23:27:40 +00003298 }
Bruce Allan3e35d992013-01-12 07:25:22 +00003299
Thomas Grafe2c65442015-04-10 15:52:37 +02003300 pm_qos_update_request(&adapter->pm_qos_req, lat);
Bruce Allan3e35d992013-01-12 07:25:22 +00003301 } else {
Thomas Grafe2c65442015-04-10 15:52:37 +02003302 pm_qos_update_request(&adapter->pm_qos_req,
Bruce Allan3e35d992013-01-12 07:25:22 +00003303 PM_QOS_DEFAULT_VALUE);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003304 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003305
3306 /* Enable Receives */
3307 ew32(RCTL, rctl);
3308}
3309
3310/**
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003311 * e1000e_write_mc_addr_list - write multicast addresses to MTA
Auke Kokbc7f75f2007-09-17 12:30:59 -07003312 * @netdev: network interface device structure
3313 *
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003314 * Writes multicast address list to the MTA hash table.
3315 * Returns: -ENOMEM on failure
3316 * 0 on no addresses written
3317 * X on writing X addresses to MTA
3318 */
3319static int e1000e_write_mc_addr_list(struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003320{
3321 struct e1000_adapter *adapter = netdev_priv(netdev);
3322 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003323 struct netdev_hw_addr *ha;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003324 u8 *mta_list;
3325 int i;
3326
3327 if (netdev_mc_empty(netdev)) {
3328 /* nothing to program, so clear mc list */
3329 hw->mac.ops.update_mc_addr_list(hw, NULL, 0);
3330 return 0;
3331 }
3332
3333 mta_list = kzalloc(netdev_mc_count(netdev) * ETH_ALEN, GFP_ATOMIC);
3334 if (!mta_list)
3335 return -ENOMEM;
3336
3337 /* update_mc_addr_list expects a packed array of only addresses. */
3338 i = 0;
3339 netdev_for_each_mc_addr(ha, netdev)
Bruce Allanf0ff4392013-02-20 04:05:39 +00003340 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003341
3342 hw->mac.ops.update_mc_addr_list(hw, mta_list, i);
3343 kfree(mta_list);
3344
3345 return netdev_mc_count(netdev);
3346}
3347
3348/**
3349 * e1000e_write_uc_addr_list - write unicast addresses to RAR table
3350 * @netdev: network interface device structure
3351 *
3352 * Writes unicast address list to the RAR table.
3353 * Returns: -ENOMEM on failure/insufficient address space
3354 * 0 on no addresses written
3355 * X on writing X addresses to the RAR table
3356 **/
3357static int e1000e_write_uc_addr_list(struct net_device *netdev)
3358{
3359 struct e1000_adapter *adapter = netdev_priv(netdev);
3360 struct e1000_hw *hw = &adapter->hw;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003361 unsigned int rar_entries;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003362 int count = 0;
3363
David Ertmanb3e5bf12014-05-06 03:50:17 +00003364 rar_entries = hw->mac.ops.rar_get_count(hw);
3365
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003366 /* save a rar entry for our hardware address */
3367 rar_entries--;
3368
3369 /* save a rar entry for the LAA workaround */
3370 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA)
3371 rar_entries--;
3372
3373 /* return ENOMEM indicating insufficient memory for addresses */
3374 if (netdev_uc_count(netdev) > rar_entries)
3375 return -ENOMEM;
3376
3377 if (!netdev_uc_empty(netdev) && rar_entries) {
3378 struct netdev_hw_addr *ha;
3379
Bruce Allane921eb12012-11-28 09:28:37 +00003380 /* write the addresses in reverse order to avoid write
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003381 * combining
3382 */
3383 netdev_for_each_uc_addr(ha, netdev) {
David Ertmanb3e5bf12014-05-06 03:50:17 +00003384 int rval;
3385
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003386 if (!rar_entries)
3387 break;
David Ertmanb3e5bf12014-05-06 03:50:17 +00003388 rval = hw->mac.ops.rar_set(hw, ha->addr, rar_entries--);
3389 if (rval < 0)
3390 return -ENOMEM;
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003391 count++;
3392 }
3393 }
3394
3395 /* zero out the remaining RAR entries not used above */
3396 for (; rar_entries > 0; rar_entries--) {
3397 ew32(RAH(rar_entries), 0);
3398 ew32(RAL(rar_entries), 0);
3399 }
3400 e1e_flush();
3401
3402 return count;
3403}
3404
3405/**
3406 * e1000e_set_rx_mode - secondary unicast, Multicast and Promiscuous mode set
3407 * @netdev: network interface device structure
3408 *
3409 * The ndo_set_rx_mode entry point is called whenever the unicast or multicast
3410 * address list or the network interface flags are updated. This routine is
3411 * responsible for configuring the hardware for proper unicast, multicast,
3412 * promiscuous mode, and all-multi behavior.
3413 **/
3414static void e1000e_set_rx_mode(struct net_device *netdev)
3415{
3416 struct e1000_adapter *adapter = netdev_priv(netdev);
3417 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003418 u32 rctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003419
David Ertman63eb48f2014-02-14 07:16:46 +00003420 if (pm_runtime_suspended(netdev->dev.parent))
3421 return;
3422
Auke Kokbc7f75f2007-09-17 12:30:59 -07003423 /* Check for Promiscuous and All Multicast modes */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003424 rctl = er32(RCTL);
3425
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003426 /* clear the affected bits */
3427 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
3428
Auke Kokbc7f75f2007-09-17 12:30:59 -07003429 if (netdev->flags & IFF_PROMISC) {
3430 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003431 /* Do not hardware filter VLANs in promisc mode */
3432 e1000e_vlan_filter_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003433 } else {
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003434 int count;
Bruce Allan3d3a1672012-02-23 03:13:18 +00003435
Patrick McHardy746b9f02008-07-16 20:15:45 -07003436 if (netdev->flags & IFF_ALLMULTI) {
3437 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003438 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003439 /* Write addresses to the MTA, if the attempt fails
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003440 * then we should just turn on promiscuous mode so
3441 * that we can at least receive multicast traffic
3442 */
3443 count = e1000e_write_mc_addr_list(netdev);
3444 if (count < 0)
3445 rctl |= E1000_RCTL_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003446 }
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003447 e1000e_vlan_filter_enable(adapter);
Bruce Allane921eb12012-11-28 09:28:37 +00003448 /* Write addresses to available RAR registers, if there is not
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003449 * sufficient space to store all the addresses then enable
3450 * unicast promiscuous mode
3451 */
3452 count = e1000e_write_uc_addr_list(netdev);
3453 if (count < 0)
3454 rctl |= E1000_RCTL_UPE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003455 }
3456
3457 ew32(RCTL, rctl);
3458
Patrick McHardyf6469682013-04-19 02:04:27 +00003459 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jeff Kirsher86d70e52011-03-25 16:01:01 +00003460 e1000e_vlan_strip_enable(adapter);
3461 else
3462 e1000e_vlan_strip_disable(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003463}
3464
Bruce Allan70495a52012-01-11 01:26:50 +00003465static void e1000e_setup_rss_hash(struct e1000_adapter *adapter)
3466{
3467 struct e1000_hw *hw = &adapter->hw;
3468 u32 mrqc, rxcsum;
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003469 u32 rss_key[10];
Bruce Allan70495a52012-01-11 01:26:50 +00003470 int i;
Bruce Allan70495a52012-01-11 01:26:50 +00003471
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003472 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Bruce Allan70495a52012-01-11 01:26:50 +00003473 for (i = 0; i < 10; i++)
Eric Dumazet5c8d19d2014-11-16 06:23:11 -08003474 ew32(RSSRK(i), rss_key[i]);
Bruce Allan70495a52012-01-11 01:26:50 +00003475
3476 /* Direct all traffic to queue 0 */
3477 for (i = 0; i < 32; i++)
3478 ew32(RETA(i), 0);
3479
Bruce Allane921eb12012-11-28 09:28:37 +00003480 /* Disable raw packet checksumming so that RSS hash is placed in
Bruce Allan70495a52012-01-11 01:26:50 +00003481 * descriptor on writeback.
3482 */
3483 rxcsum = er32(RXCSUM);
3484 rxcsum |= E1000_RXCSUM_PCSD;
3485
3486 ew32(RXCSUM, rxcsum);
3487
3488 mrqc = (E1000_MRQC_RSS_FIELD_IPV4 |
3489 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3490 E1000_MRQC_RSS_FIELD_IPV6 |
3491 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3492 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
3493
3494 ew32(MRQC, mrqc);
3495}
3496
Auke Kokbc7f75f2007-09-17 12:30:59 -07003497/**
Bruce Allanb67e1912012-12-27 08:32:33 +00003498 * e1000e_get_base_timinca - get default SYSTIM time increment attributes
3499 * @adapter: board private structure
3500 * @timinca: pointer to returned time increment attributes
3501 *
3502 * Get attributes for incrementing the System Time Register SYSTIML/H at
3503 * the default base frequency, and set the cyclecounter shift value.
3504 **/
Bruce Alland89777b2013-01-19 01:09:58 +00003505s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca)
Bruce Allanb67e1912012-12-27 08:32:33 +00003506{
3507 struct e1000_hw *hw = &adapter->hw;
3508 u32 incvalue, incperiod, shift;
3509
David Ertman79849eb2015-02-10 09:10:43 +00003510 /* Make sure clock is enabled on I217/I218/I219 before checking
3511 * the frequency
3512 */
3513 if (((hw->mac.type == e1000_pch_lpt) ||
3514 (hw->mac.type == e1000_pch_spt)) &&
Bruce Allanb67e1912012-12-27 08:32:33 +00003515 !(er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) &&
3516 !(er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_ENABLED)) {
3517 u32 fextnvm7 = er32(FEXTNVM7);
3518
3519 if (!(fextnvm7 & (1 << 0))) {
3520 ew32(FEXTNVM7, fextnvm7 | (1 << 0));
3521 e1e_flush();
3522 }
3523 }
3524
3525 switch (hw->mac.type) {
3526 case e1000_pch2lan:
3527 case e1000_pch_lpt:
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003528 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
Bruce Allanb67e1912012-12-27 08:32:33 +00003529 /* Stable 96MHz frequency */
3530 incperiod = INCPERIOD_96MHz;
3531 incvalue = INCVALUE_96MHz;
3532 shift = INCVALUE_SHIFT_96MHz;
3533 adapter->cc.shift = shift + INCPERIOD_SHIFT_96MHz;
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003534 } else {
3535 /* Stable 25MHz frequency */
3536 incperiod = INCPERIOD_25MHz;
3537 incvalue = INCVALUE_25MHz;
3538 shift = INCVALUE_SHIFT_25MHz;
3539 adapter->cc.shift = shift;
3540 }
3541 break;
3542 case e1000_pch_spt:
3543 if (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_SYSCFI) {
3544 /* Stable 24MHz frequency */
3545 incperiod = INCPERIOD_24MHz;
3546 incvalue = INCVALUE_24MHz;
3547 shift = INCVALUE_SHIFT_24MHz;
3548 adapter->cc.shift = shift;
Bruce Allanb67e1912012-12-27 08:32:33 +00003549 break;
3550 }
Yanir Lubetkin83129b32015-06-02 17:05:45 +03003551 return -EINVAL;
Bruce Allanb67e1912012-12-27 08:32:33 +00003552 case e1000_82574:
3553 case e1000_82583:
3554 /* Stable 25MHz frequency */
3555 incperiod = INCPERIOD_25MHz;
3556 incvalue = INCVALUE_25MHz;
3557 shift = INCVALUE_SHIFT_25MHz;
3558 adapter->cc.shift = shift;
3559 break;
3560 default:
3561 return -EINVAL;
3562 }
3563
3564 *timinca = ((incperiod << E1000_TIMINCA_INCPERIOD_SHIFT) |
3565 ((incvalue << shift) & E1000_TIMINCA_INCVALUE_MASK));
3566
3567 return 0;
3568}
3569
3570/**
3571 * e1000e_config_hwtstamp - configure the hwtstamp registers and enable/disable
3572 * @adapter: board private structure
3573 *
3574 * Outgoing time stamping can be enabled and disabled. Play nice and
3575 * disable it when requested, although it shouldn't cause any overhead
3576 * when no packet needs it. At most one packet in the queue may be
3577 * marked for time stamping, otherwise it would be impossible to tell
3578 * for sure to which packet the hardware time stamp belongs.
3579 *
3580 * Incoming time stamping has to be configured via the hardware filters.
3581 * Not all combinations are supported, in particular event type has to be
3582 * specified. Matching the kind of event packet is not supported, with the
3583 * exception of "all V2 events regardless of level 2 or 4".
3584 **/
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003585static int e1000e_config_hwtstamp(struct e1000_adapter *adapter,
3586 struct hwtstamp_config *config)
Bruce Allanb67e1912012-12-27 08:32:33 +00003587{
3588 struct e1000_hw *hw = &adapter->hw;
Bruce Allanb67e1912012-12-27 08:32:33 +00003589 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
3590 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Bruce Alland89777b2013-01-19 01:09:58 +00003591 u32 rxmtrl = 0;
3592 u16 rxudp = 0;
3593 bool is_l4 = false;
3594 bool is_l2 = false;
Bruce Allanb67e1912012-12-27 08:32:33 +00003595 u32 regval;
3596 s32 ret_val;
3597
3598 if (!(adapter->flags & FLAG_HAS_HW_TIMESTAMP))
3599 return -EINVAL;
3600
3601 /* flags reserved for future extensions - must be zero */
3602 if (config->flags)
3603 return -EINVAL;
3604
3605 switch (config->tx_type) {
3606 case HWTSTAMP_TX_OFF:
3607 tsync_tx_ctl = 0;
3608 break;
3609 case HWTSTAMP_TX_ON:
3610 break;
3611 default:
3612 return -ERANGE;
3613 }
3614
3615 switch (config->rx_filter) {
3616 case HWTSTAMP_FILTER_NONE:
3617 tsync_rx_ctl = 0;
3618 break;
Bruce Alland89777b2013-01-19 01:09:58 +00003619 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
3620 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3621 rxmtrl = E1000_RXMTRL_PTP_V1_SYNC_MESSAGE;
3622 is_l4 = true;
3623 break;
3624 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
3625 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
3626 rxmtrl = E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE;
3627 is_l4 = true;
3628 break;
3629 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
3630 /* Also time stamps V2 L2 Path Delay Request/Response */
3631 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3632 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3633 is_l2 = true;
3634 break;
3635 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
3636 /* Also time stamps V2 L2 Path Delay Request/Response. */
3637 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_V2;
3638 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3639 is_l2 = true;
3640 break;
3641 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
3642 /* Hardware cannot filter just V2 L4 Sync messages;
3643 * fall-through to V2 (both L2 and L4) Sync.
3644 */
3645 case HWTSTAMP_FILTER_PTP_V2_SYNC:
3646 /* Also time stamps V2 Path Delay Request/Response. */
3647 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3648 rxmtrl = E1000_RXMTRL_PTP_V2_SYNC_MESSAGE;
3649 is_l2 = true;
3650 is_l4 = true;
3651 break;
3652 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
3653 /* Hardware cannot filter just V2 L4 Delay Request messages;
3654 * fall-through to V2 (both L2 and L4) Delay Request.
3655 */
3656 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
3657 /* Also time stamps V2 Path Delay Request/Response. */
3658 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
3659 rxmtrl = E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE;
3660 is_l2 = true;
3661 is_l4 = true;
3662 break;
3663 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
3664 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
3665 /* Hardware cannot filter just V2 L4 or L2 Event messages;
3666 * fall-through to all V2 (both L2 and L4) Events.
3667 */
3668 case HWTSTAMP_FILTER_PTP_V2_EVENT:
3669 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
3670 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
3671 is_l2 = true;
3672 is_l4 = true;
3673 break;
3674 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
3675 /* For V1, the hardware can only filter Sync messages or
3676 * Delay Request messages but not both so fall-through to
3677 * time stamp all packets.
3678 */
Bruce Allanb67e1912012-12-27 08:32:33 +00003679 case HWTSTAMP_FILTER_ALL:
Bruce Alland89777b2013-01-19 01:09:58 +00003680 is_l2 = true;
3681 is_l4 = true;
Bruce Allanb67e1912012-12-27 08:32:33 +00003682 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
3683 config->rx_filter = HWTSTAMP_FILTER_ALL;
3684 break;
3685 default:
3686 return -ERANGE;
3687 }
3688
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00003689 adapter->hwtstamp_config = *config;
3690
Bruce Allanb67e1912012-12-27 08:32:33 +00003691 /* enable/disable Tx h/w time stamping */
3692 regval = er32(TSYNCTXCTL);
3693 regval &= ~E1000_TSYNCTXCTL_ENABLED;
3694 regval |= tsync_tx_ctl;
3695 ew32(TSYNCTXCTL, regval);
3696 if ((er32(TSYNCTXCTL) & E1000_TSYNCTXCTL_ENABLED) !=
3697 (regval & E1000_TSYNCTXCTL_ENABLED)) {
3698 e_err("Timesync Tx Control register not set as expected\n");
3699 return -EAGAIN;
3700 }
3701
3702 /* enable/disable Rx h/w time stamping */
3703 regval = er32(TSYNCRXCTL);
3704 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
3705 regval |= tsync_rx_ctl;
3706 ew32(TSYNCRXCTL, regval);
3707 if ((er32(TSYNCRXCTL) & (E1000_TSYNCRXCTL_ENABLED |
3708 E1000_TSYNCRXCTL_TYPE_MASK)) !=
3709 (regval & (E1000_TSYNCRXCTL_ENABLED |
3710 E1000_TSYNCRXCTL_TYPE_MASK))) {
3711 e_err("Timesync Rx Control register not set as expected\n");
3712 return -EAGAIN;
3713 }
3714
Bruce Alland89777b2013-01-19 01:09:58 +00003715 /* L2: define ethertype filter for time stamped packets */
3716 if (is_l2)
3717 rxmtrl |= ETH_P_1588;
3718
3719 /* define which PTP packets get time stamped */
3720 ew32(RXMTRL, rxmtrl);
3721
3722 /* Filter by destination port */
3723 if (is_l4) {
3724 rxudp = PTP_EV_PORT;
3725 cpu_to_be16s(&rxudp);
3726 }
3727 ew32(RXUDP, rxudp);
3728
3729 e1e_flush();
3730
Bruce Allanb67e1912012-12-27 08:32:33 +00003731 /* Clear TSYNCRXCTL_VALID & TSYNCTXCTL_VALID bit */
Bruce Allan70806a72013-01-05 05:08:37 +00003732 er32(RXSTMPH);
3733 er32(TXSTMPH);
Bruce Allanb67e1912012-12-27 08:32:33 +00003734
3735 /* Get and set the System Time Register SYSTIM base frequency */
3736 ret_val = e1000e_get_base_timinca(adapter, &regval);
3737 if (ret_val)
3738 return ret_val;
3739 ew32(TIMINCA, regval);
3740
3741 /* reset the ns time counter */
3742 timecounter_init(&adapter->tc, &adapter->cc,
3743 ktime_to_ns(ktime_get_real()));
3744
3745 return 0;
3746}
3747
3748/**
Bruce Allanad680762008-03-28 09:15:03 -07003749 * e1000_configure - configure the hardware for Rx and Tx
Auke Kokbc7f75f2007-09-17 12:30:59 -07003750 * @adapter: private board structure
3751 **/
3752static void e1000_configure(struct e1000_adapter *adapter)
3753{
Bruce Allan55aa6982011-12-16 00:45:45 +00003754 struct e1000_ring *rx_ring = adapter->rx_ring;
3755
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00003756 e1000e_set_rx_mode(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003757
3758 e1000_restore_vlan(adapter);
Bruce Allancd791612010-05-10 14:59:51 +00003759 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003760
3761 e1000_configure_tx(adapter);
Bruce Allan70495a52012-01-11 01:26:50 +00003762
3763 if (adapter->netdev->features & NETIF_F_RXHASH)
3764 e1000e_setup_rss_hash(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003765 e1000_setup_rctl(adapter);
3766 e1000_configure_rx(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00003767 adapter->alloc_rx_buf(rx_ring, e1000_desc_unused(rx_ring), GFP_KERNEL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003768}
3769
3770/**
3771 * e1000e_power_up_phy - restore link in case the phy was powered down
3772 * @adapter: address of board private structure
3773 *
3774 * The phy may be powered down to save power and turn off link when the
3775 * driver is unloaded and wake on lan is not enabled (among others)
3776 * *** this routine MUST be followed by a call to e1000e_reset ***
3777 **/
3778void e1000e_power_up_phy(struct e1000_adapter *adapter)
3779{
Bruce Allan17f208d2009-12-01 15:47:22 +00003780 if (adapter->hw.phy.ops.power_up)
3781 adapter->hw.phy.ops.power_up(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003782
3783 adapter->hw.mac.ops.setup_link(&adapter->hw);
3784}
3785
3786/**
3787 * e1000_power_down_phy - Power down the PHY
3788 *
Bruce Allan17f208d2009-12-01 15:47:22 +00003789 * Power down the PHY so no link is implied when interface is down.
3790 * The PHY cannot be powered down if management or WoL is active.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003791 */
3792static void e1000_power_down_phy(struct e1000_adapter *adapter)
3793{
Bruce Allan17f208d2009-12-01 15:47:22 +00003794 if (adapter->hw.phy.ops.power_down)
3795 adapter->hw.phy.ops.power_down(&adapter->hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003796}
3797
3798/**
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003799 * e1000_flush_tx_ring - remove all descriptors from the tx_ring
3800 *
3801 * We want to clear all pending descriptors from the TX ring.
3802 * zeroing happens when the HW reads the regs. We assign the ring itself as
3803 * the data of the next descriptor. We don't care about the data we are about
3804 * to reset the HW.
3805 */
3806static void e1000_flush_tx_ring(struct e1000_adapter *adapter)
3807{
3808 struct e1000_hw *hw = &adapter->hw;
3809 struct e1000_ring *tx_ring = adapter->tx_ring;
3810 struct e1000_tx_desc *tx_desc = NULL;
3811 u32 tdt, tctl, txd_lower = E1000_TXD_CMD_IFCS;
3812 u16 size = 512;
3813
3814 tctl = er32(TCTL);
3815 ew32(TCTL, tctl | E1000_TCTL_EN);
3816 tdt = er32(TDT(0));
3817 BUG_ON(tdt != tx_ring->next_to_use);
3818 tx_desc = E1000_TX_DESC(*tx_ring, tx_ring->next_to_use);
3819 tx_desc->buffer_addr = tx_ring->dma;
3820
3821 tx_desc->lower.data = cpu_to_le32(txd_lower | size);
3822 tx_desc->upper.data = 0;
3823 /* flush descriptors to memory before notifying the HW */
3824 wmb();
3825 tx_ring->next_to_use++;
3826 if (tx_ring->next_to_use == tx_ring->count)
3827 tx_ring->next_to_use = 0;
3828 ew32(TDT(0), tx_ring->next_to_use);
3829 mmiowb();
3830 usleep_range(200, 250);
3831}
3832
3833/**
3834 * e1000_flush_rx_ring - remove all descriptors from the rx_ring
3835 *
3836 * Mark all descriptors in the RX ring as consumed and disable the rx ring
3837 */
3838static void e1000_flush_rx_ring(struct e1000_adapter *adapter)
3839{
3840 u32 rctl, rxdctl;
3841 struct e1000_hw *hw = &adapter->hw;
3842
3843 rctl = er32(RCTL);
3844 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3845 e1e_flush();
3846 usleep_range(100, 150);
3847
3848 rxdctl = er32(RXDCTL(0));
3849 /* zero the lower 14 bits (prefetch and host thresholds) */
3850 rxdctl &= 0xffffc000;
3851
3852 /* update thresholds: prefetch threshold to 31, host threshold to 1
3853 * and make sure the granularity is "descriptors" and not "cache lines"
3854 */
3855 rxdctl |= (0x1F | (1 << 8) | E1000_RXDCTL_THRESH_UNIT_DESC);
3856
3857 ew32(RXDCTL(0), rxdctl);
3858 /* momentarily enable the RX ring for the changes to take effect */
3859 ew32(RCTL, rctl | E1000_RCTL_EN);
3860 e1e_flush();
3861 usleep_range(100, 150);
3862 ew32(RCTL, rctl & ~E1000_RCTL_EN);
3863}
3864
3865/**
3866 * e1000_flush_desc_rings - remove all descriptors from the descriptor rings
3867 *
3868 * In i219, the descriptor rings must be emptied before resetting the HW
3869 * or before changing the device state to D3 during runtime (runtime PM).
3870 *
3871 * Failure to do this will cause the HW to enter a unit hang state which can
3872 * only be released by PCI reset on the device
3873 *
3874 */
3875
3876static void e1000_flush_desc_rings(struct e1000_adapter *adapter)
3877{
Yanir Lubetkinff917422015-06-02 17:05:38 +03003878 u16 hang_state;
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003879 u32 fext_nvm11, tdlen;
3880 struct e1000_hw *hw = &adapter->hw;
3881
3882 /* First, disable MULR fix in FEXTNVM11 */
3883 fext_nvm11 = er32(FEXTNVM11);
3884 fext_nvm11 |= E1000_FEXTNVM11_DISABLE_MULR_FIX;
3885 ew32(FEXTNVM11, fext_nvm11);
3886 /* do nothing if we're not in faulty state, or if the queue is empty */
3887 tdlen = er32(TDLEN(0));
Yanir Lubetkinff917422015-06-02 17:05:38 +03003888 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3889 &hang_state);
3890 if (!(hang_state & FLUSH_DESC_REQUIRED) || !tdlen)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003891 return;
3892 e1000_flush_tx_ring(adapter);
3893 /* recheck, maybe the fault is caused by the rx ring */
Yanir Lubetkinff917422015-06-02 17:05:38 +03003894 pci_read_config_word(adapter->pdev, PCICFG_DESC_RING_STATUS,
3895 &hang_state);
3896 if (hang_state & FLUSH_DESC_REQUIRED)
Yanir Lubetkinad851fb2015-04-14 02:20:21 +03003897 e1000_flush_rx_ring(adapter);
3898}
3899
3900/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003901 * e1000e_reset - bring the hardware into a known good state
3902 *
3903 * This function boots the hardware and enables some settings that
3904 * require a configuration cycle of the hardware - those cannot be
3905 * set/changed during runtime. After reset the device needs to be
Bruce Allanad680762008-03-28 09:15:03 -07003906 * properly configured for Rx, Tx etc.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003907 */
3908void e1000e_reset(struct e1000_adapter *adapter)
3909{
3910 struct e1000_mac_info *mac = &adapter->hw.mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003911 struct e1000_fc_info *fc = &adapter->hw.fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003912 struct e1000_hw *hw = &adapter->hw;
3913 u32 tx_space, min_tx_space, min_rx_space;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003914 u32 pba = adapter->pba;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003915 u16 hwm;
3916
Bruce Allanad680762008-03-28 09:15:03 -07003917 /* reset Packet Buffer Allocation to default */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003918 ew32(PBA, pba);
Auke Kokdf762462007-10-25 13:57:53 -07003919
Alexander Duyck8084b862015-05-02 00:52:00 -07003920 if (adapter->max_frame_size > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) {
Bruce Allane921eb12012-11-28 09:28:37 +00003921 /* To maintain wire speed transmits, the Tx FIFO should be
Auke Kokbc7f75f2007-09-17 12:30:59 -07003922 * large enough to accommodate two full transmit packets,
3923 * rounded up to the next 1KB and expressed in KB. Likewise,
3924 * the Rx FIFO should be large enough to accommodate at least
3925 * one full receive packet and is similarly rounded up and
Bruce Allanad680762008-03-28 09:15:03 -07003926 * expressed in KB.
3927 */
Auke Kokdf762462007-10-25 13:57:53 -07003928 pba = er32(PBA);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003929 /* upper 16 bits has Tx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003930 tx_space = pba >> 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003931 /* lower 16 bits has Rx packet buffer allocation size in KB */
Auke Kokdf762462007-10-25 13:57:53 -07003932 pba &= 0xffff;
Bruce Allane921eb12012-11-28 09:28:37 +00003933 /* the Tx fifo also stores 16 bytes of information about the Tx
Bruce Allanad680762008-03-28 09:15:03 -07003934 * but don't include ethernet FCS because hardware appends it
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003935 */
3936 min_tx_space = (adapter->max_frame_size +
Bruce Allane5fe2542013-02-20 04:06:27 +00003937 sizeof(struct e1000_tx_desc) - ETH_FCS_LEN) * 2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003938 min_tx_space = ALIGN(min_tx_space, 1024);
3939 min_tx_space >>= 10;
3940 /* software strips receive CRC, so leave room for it */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003941 min_rx_space = adapter->max_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003942 min_rx_space = ALIGN(min_rx_space, 1024);
3943 min_rx_space >>= 10;
3944
Bruce Allane921eb12012-11-28 09:28:37 +00003945 /* If current Tx allocation is less than the min Tx FIFO size,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003946 * and the min Tx FIFO size is less than the current Rx FIFO
Bruce Allanad680762008-03-28 09:15:03 -07003947 * allocation, take space away from current Rx allocation
3948 */
Auke Kokdf762462007-10-25 13:57:53 -07003949 if ((tx_space < min_tx_space) &&
3950 ((min_tx_space - tx_space) < pba)) {
3951 pba -= min_tx_space - tx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003952
Bruce Allane921eb12012-11-28 09:28:37 +00003953 /* if short on Rx space, Rx wins and must trump Tx
Bruce Allan419e5512012-08-17 06:18:02 +00003954 * adjustment
Bruce Allanad680762008-03-28 09:15:03 -07003955 */
Bruce Allan79d4e902011-12-16 00:46:27 +00003956 if (pba < min_rx_space)
Auke Kokdf762462007-10-25 13:57:53 -07003957 pba = min_rx_space;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003958 }
Auke Kokdf762462007-10-25 13:57:53 -07003959
3960 ew32(PBA, pba);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003961 }
3962
Bruce Allane921eb12012-11-28 09:28:37 +00003963 /* flow control settings
Bruce Allanad680762008-03-28 09:15:03 -07003964 *
Bruce Allan38eb3942009-11-19 12:34:20 +00003965 * The high water mark must be low enough to fit one full frame
Auke Kokbc7f75f2007-09-17 12:30:59 -07003966 * (or the size used for early receive) above it in the Rx FIFO.
3967 * Set it to the lower of:
3968 * - 90% of the Rx FIFO size, and
Bruce Allan38eb3942009-11-19 12:34:20 +00003969 * - the full Rx FIFO size minus one full frame
Bruce Allanad680762008-03-28 09:15:03 -07003970 */
Bruce Alland3738bb2010-06-16 13:27:28 +00003971 if (adapter->flags & FLAG_DISABLE_FC_PAUSE_TIME)
3972 fc->pause_time = 0xFFFF;
3973 else
3974 fc->pause_time = E1000_FC_PAUSE_TIME;
Bruce Allanb20caa82012-02-22 09:03:03 +00003975 fc->send_xon = true;
Bruce Alland3738bb2010-06-16 13:27:28 +00003976 fc->current_mode = fc->requested_mode;
3977
3978 switch (hw->mac.type) {
Bruce Allan79d4e902011-12-16 00:46:27 +00003979 case e1000_ich9lan:
3980 case e1000_ich10lan:
3981 if (adapter->netdev->mtu > ETH_DATA_LEN) {
3982 pba = 14;
3983 ew32(PBA, pba);
3984 fc->high_water = 0x2800;
3985 fc->low_water = fc->high_water - 8;
3986 break;
3987 }
3988 /* fall-through */
Bruce Alland3738bb2010-06-16 13:27:28 +00003989 default:
Bruce Allan79d4e902011-12-16 00:46:27 +00003990 hwm = min(((pba << 10) * 9 / 10),
3991 ((pba << 10) - adapter->max_frame_size));
Bruce Alland3738bb2010-06-16 13:27:28 +00003992
Bruce Allane80bd1d2013-05-01 01:19:46 +00003993 fc->high_water = hwm & E1000_FCRTH_RTH; /* 8-byte granularity */
Bruce Alland3738bb2010-06-16 13:27:28 +00003994 fc->low_water = fc->high_water - 8;
3995 break;
3996 case e1000_pchlan:
Bruce Allane921eb12012-11-28 09:28:37 +00003997 /* Workaround PCH LOM adapter hangs with certain network
Bruce Allan38eb3942009-11-19 12:34:20 +00003998 * loads. If hangs persist, try disabling Tx flow control.
3999 */
4000 if (adapter->netdev->mtu > ETH_DATA_LEN) {
4001 fc->high_water = 0x3500;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004002 fc->low_water = 0x1500;
Bruce Allan38eb3942009-11-19 12:34:20 +00004003 } else {
4004 fc->high_water = 0x5000;
Bruce Allane80bd1d2013-05-01 01:19:46 +00004005 fc->low_water = 0x3000;
Bruce Allan38eb3942009-11-19 12:34:20 +00004006 }
Bruce Allana3055952010-05-10 15:02:12 +00004007 fc->refresh_time = 0x1000;
Bruce Alland3738bb2010-06-16 13:27:28 +00004008 break;
4009 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00004010 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004011 case e1000_pch_spt:
Bruce Alland3738bb2010-06-16 13:27:28 +00004012 fc->refresh_time = 0x0400;
Bruce Allan347b5202012-12-08 00:35:35 +00004013
4014 if (adapter->netdev->mtu <= ETH_DATA_LEN) {
4015 fc->high_water = 0x05C20;
4016 fc->low_water = 0x05048;
4017 fc->pause_time = 0x0650;
4018 break;
Bruce Allan828bac82010-09-29 21:39:37 +00004019 }
Bruce Allan347b5202012-12-08 00:35:35 +00004020
Bruce Allance345e02013-06-21 09:07:07 +00004021 pba = 14;
4022 ew32(PBA, pba);
Bruce Allan347b5202012-12-08 00:35:35 +00004023 fc->high_water = ((pba << 10) * 9 / 10) & E1000_FCRTH_RTH;
4024 fc->low_water = ((pba << 10) * 8 / 10) & E1000_FCRTL_RTL;
Bruce Alland3738bb2010-06-16 13:27:28 +00004025 break;
Bruce Allan38eb3942009-11-19 12:34:20 +00004026 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004027
Bruce Allane921eb12012-11-28 09:28:37 +00004028 /* Alignment of Tx data is on an arbitrary byte boundary with the
Bruce Alland821a4c2012-08-24 20:38:11 +00004029 * maximum size per Tx descriptor limited only to the transmit
4030 * allocation of the packet buffer minus 96 bytes with an upper
4031 * limit of 24KB due to receive synchronization limitations.
4032 */
4033 adapter->tx_fifo_limit = min_t(u32, ((er32(PBA) >> 16) << 10) - 96,
4034 24 << 10);
4035
Bruce Allane921eb12012-11-28 09:28:37 +00004036 /* Disable Adaptive Interrupt Moderation if 2 full packets cannot
Bruce Allan79d4e902011-12-16 00:46:27 +00004037 * fit in receive buffer.
Bruce Allan828bac82010-09-29 21:39:37 +00004038 */
4039 if (adapter->itr_setting & 0x3) {
Bruce Allan79d4e902011-12-16 00:46:27 +00004040 if ((adapter->max_frame_size * 2) > (pba << 10)) {
Bruce Allan828bac82010-09-29 21:39:37 +00004041 if (!(adapter->flags2 & FLAG2_DISABLE_AIM)) {
4042 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004043 "Interrupt Throttle Rate off\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004044 adapter->flags2 |= FLAG2_DISABLE_AIM;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004045 e1000e_write_itr(adapter, 0);
Bruce Allan828bac82010-09-29 21:39:37 +00004046 }
4047 } else if (adapter->flags2 & FLAG2_DISABLE_AIM) {
4048 dev_info(&adapter->pdev->dev,
Bruce Allan17e813e2013-02-20 04:06:01 +00004049 "Interrupt Throttle Rate on\n");
Bruce Allan828bac82010-09-29 21:39:37 +00004050 adapter->flags2 &= ~FLAG2_DISABLE_AIM;
4051 adapter->itr = 20000;
Matthew Vick22a4cca2012-07-12 00:02:42 +00004052 e1000e_write_itr(adapter, adapter->itr);
Bruce Allan828bac82010-09-29 21:39:37 +00004053 }
4054 }
4055
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004056 if (hw->mac.type == e1000_pch_spt)
4057 e1000_flush_desc_rings(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004058 /* Allow time for pending master requests to run */
4059 mac->ops.reset_hw(hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004060
Bruce Allane921eb12012-11-28 09:28:37 +00004061 /* For parts with AMT enabled, let the firmware know
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004062 * that the network interface is in control
4063 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07004064 if (adapter->flags & FLAG_HAS_AMT)
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004065 e1000e_get_hw_control(adapter);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004066
Auke Kokbc7f75f2007-09-17 12:30:59 -07004067 ew32(WUC, 0);
4068
4069 if (mac->ops.init_hw(hw))
Jeff Kirsher44defeb2008-08-04 17:20:41 -07004070 e_err("Hardware Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004071
4072 e1000_update_mng_vlan(adapter);
4073
4074 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
4075 ew32(VET, ETH_P_8021Q);
4076
4077 e1000e_reset_adaptive(hw);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004078
Bruce Allanb67e1912012-12-27 08:32:33 +00004079 /* initialize systim and reset the ns time counter */
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00004080 e1000e_config_hwtstamp(adapter, &adapter->hwtstamp_config);
Bruce Allanb67e1912012-12-27 08:32:33 +00004081
Bruce Alland495bcb2013-03-20 07:23:11 +00004082 /* Set EEE advertisement as appropriate */
4083 if (adapter->flags2 & FLAG2_HAS_EEE) {
4084 s32 ret_val;
4085 u16 adv_addr;
4086
4087 switch (hw->phy.type) {
4088 case e1000_phy_82579:
4089 adv_addr = I82579_EEE_ADVERTISEMENT;
4090 break;
4091 case e1000_phy_i217:
4092 adv_addr = I217_EEE_ADVERTISEMENT;
4093 break;
4094 default:
4095 dev_err(&adapter->pdev->dev,
4096 "Invalid PHY type setting EEE advertisement\n");
4097 return;
4098 }
4099
4100 ret_val = hw->phy.ops.acquire(hw);
4101 if (ret_val) {
4102 dev_err(&adapter->pdev->dev,
4103 "EEE advertisement - unable to acquire PHY\n");
4104 return;
4105 }
4106
4107 e1000_write_emi_reg_locked(hw, adv_addr,
4108 hw->dev_spec.ich8lan.eee_disable ?
4109 0 : adapter->eee_advert);
4110
4111 hw->phy.ops.release(hw);
4112 }
4113
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004114 if (!netif_running(adapter->netdev) &&
David Ertman28002092014-02-14 07:16:41 +00004115 !test_bit(__E1000_TESTING, &adapter->state))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004116 e1000_power_down_phy(adapter);
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004117
Auke Kokbc7f75f2007-09-17 12:30:59 -07004118 e1000_get_phy_info(hw);
4119
Bruce Allan918d7192009-06-02 11:28:20 +00004120 if ((adapter->flags & FLAG_HAS_SMART_POWER_DOWN) &&
4121 !(adapter->flags & FLAG_SMART_POWER_DOWN)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004122 u16 phy_data = 0;
Bruce Allane921eb12012-11-28 09:28:37 +00004123 /* speed up time to link by disabling smart power down, ignore
Auke Kokbc7f75f2007-09-17 12:30:59 -07004124 * the return value of this function because there is nothing
Bruce Allanad680762008-03-28 09:15:03 -07004125 * different we would do if it failed
4126 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004127 e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &phy_data);
4128 phy_data &= ~IGP02E1000_PM_SPD;
4129 e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, phy_data);
4130 }
Yanir Lubetkinec945cf2015-06-02 17:05:42 +03004131 if (hw->mac.type == e1000_pch_spt && adapter->int_mode == 0) {
4132 u32 reg;
4133
4134 /* Fextnvm7 @ 0xe4[2] = 1 */
4135 reg = er32(FEXTNVM7);
4136 reg |= E1000_FEXTNVM7_SIDE_CLK_UNGATE;
4137 ew32(FEXTNVM7, reg);
4138 /* Fextnvm9 @ 0x5bb4[13:12] = 11 */
4139 reg = er32(FEXTNVM9);
4140 reg |= E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS |
4141 E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS;
4142 ew32(FEXTNVM9, reg);
4143 }
4144
Auke Kokbc7f75f2007-09-17 12:30:59 -07004145}
4146
4147int e1000e_up(struct e1000_adapter *adapter)
4148{
4149 struct e1000_hw *hw = &adapter->hw;
4150
4151 /* hardware has been reset, we need to reload some things */
4152 e1000_configure(adapter);
4153
4154 clear_bit(__E1000_DOWN, &adapter->state);
4155
Bruce Allan4662e822008-08-26 18:37:06 -07004156 if (adapter->msix_entries)
4157 e1000_configure_msix(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004158 e1000_irq_enable(adapter);
4159
Bruce Allan400484f2011-05-13 07:20:03 +00004160 netif_start_queue(adapter->netdev);
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004161
Auke Kokbc7f75f2007-09-17 12:30:59 -07004162 /* fire a link change interrupt to start the watchdog */
Bruce Allan52a9b232010-05-10 15:00:10 +00004163 if (adapter->msix_entries)
4164 ew32(ICS, E1000_ICS_LSC | E1000_ICR_OTHER);
4165 else
4166 ew32(ICS, E1000_ICS_LSC);
4167
Auke Kokbc7f75f2007-09-17 12:30:59 -07004168 return 0;
4169}
4170
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004171static void e1000e_flush_descriptors(struct e1000_adapter *adapter)
4172{
4173 struct e1000_hw *hw = &adapter->hw;
4174
4175 if (!(adapter->flags2 & FLAG2_DMA_BURST))
4176 return;
4177
4178 /* flush pending descriptor writebacks to memory */
4179 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4180 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4181
4182 /* execute the writes immediately */
4183 e1e_flush();
Matthew Vickbf030852012-03-16 09:03:00 +00004184
Bruce Allane921eb12012-11-28 09:28:37 +00004185 /* due to rare timing issues, write to TIDV/RDTR again to ensure the
Matthew Vickbf030852012-03-16 09:03:00 +00004186 * write is successful
4187 */
4188 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD);
4189 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD);
4190
4191 /* execute the writes immediately */
4192 e1e_flush();
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00004193}
4194
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004195static void e1000e_update_stats(struct e1000_adapter *adapter);
4196
David Ertman28002092014-02-14 07:16:41 +00004197/**
4198 * e1000e_down - quiesce the device and optionally reset the hardware
4199 * @adapter: board private structure
4200 * @reset: boolean flag to reset the hardware or not
4201 */
4202void e1000e_down(struct e1000_adapter *adapter, bool reset)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004203{
4204 struct net_device *netdev = adapter->netdev;
4205 struct e1000_hw *hw = &adapter->hw;
4206 u32 tctl, rctl;
4207
Bruce Allane921eb12012-11-28 09:28:37 +00004208 /* signal that we're down so the interrupt handler does not
Bruce Allanad680762008-03-28 09:15:03 -07004209 * reschedule our watchdog timer
4210 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004211 set_bit(__E1000_DOWN, &adapter->state);
4212
Eliezer Tamira60a1322015-03-20 17:41:52 -07004213 netif_carrier_off(netdev);
4214
Auke Kokbc7f75f2007-09-17 12:30:59 -07004215 /* disable receives in the hardware */
4216 rctl = er32(RCTL);
David S. Miller823dcd22011-08-20 10:39:12 -07004217 if (!(adapter->flags2 & FLAG2_NO_DISABLE_RX))
4218 ew32(RCTL, rctl & ~E1000_RCTL_EN);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004219 /* flush and sleep below */
4220
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004221 netif_stop_queue(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004222
4223 /* disable transmits in the hardware */
4224 tctl = er32(TCTL);
4225 tctl &= ~E1000_TCTL_EN;
4226 ew32(TCTL, tctl);
David S. Miller823dcd22011-08-20 10:39:12 -07004227
Auke Kokbc7f75f2007-09-17 12:30:59 -07004228 /* flush both disables and wait for them to finish */
4229 e1e_flush();
Bruce Allan1bba4382011-03-19 00:27:20 +00004230 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004231
Auke Kokbc7f75f2007-09-17 12:30:59 -07004232 e1000_irq_disable(adapter);
4233
Bruce Allana3b87a42013-04-20 05:37:29 +00004234 napi_synchronize(&adapter->napi);
4235
Auke Kokbc7f75f2007-09-17 12:30:59 -07004236 del_timer_sync(&adapter->watchdog_timer);
4237 del_timer_sync(&adapter->phy_info_timer);
4238
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004239 spin_lock(&adapter->stats64_lock);
4240 e1000e_update_stats(adapter);
4241 spin_unlock(&adapter->stats64_lock);
4242
Bruce Allan400484f2011-05-13 07:20:03 +00004243 e1000e_flush_descriptors(adapter);
Bruce Allan400484f2011-05-13 07:20:03 +00004244
Auke Kokbc7f75f2007-09-17 12:30:59 -07004245 adapter->link_speed = 0;
4246 adapter->link_duplex = 0;
4247
Bruce Allanda1e2042013-06-21 09:07:02 +00004248 /* Disable Si errata workaround on PCHx for jumbo frame flow */
4249 if ((hw->mac.type >= e1000_pch2lan) &&
4250 (adapter->netdev->mtu > ETH_DATA_LEN) &&
4251 e1000_lv_jumbo_workaround_ich8lan(hw, false))
4252 e_dbg("failed to disable jumbo frame workaround mode\n");
4253
Yanir Lubetkin0ffc5642015-04-22 04:15:01 +03004254 if (!pci_channel_offline(adapter->pdev)) {
4255 if (reset)
4256 e1000e_reset(adapter);
4257 else if (hw->mac.type == e1000_pch_spt)
4258 e1000_flush_desc_rings(adapter);
4259 }
4260 e1000_clean_tx_ring(adapter->tx_ring);
4261 e1000_clean_rx_ring(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004262}
4263
4264void e1000e_reinit_locked(struct e1000_adapter *adapter)
4265{
4266 might_sleep();
4267 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Bruce Allan1bba4382011-03-19 00:27:20 +00004268 usleep_range(1000, 2000);
David Ertman28002092014-02-14 07:16:41 +00004269 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004270 e1000e_up(adapter);
4271 clear_bit(__E1000_RESETTING, &adapter->state);
4272}
4273
4274/**
Bruce Allanb67e1912012-12-27 08:32:33 +00004275 * e1000e_cyclecounter_read - read raw cycle counter (used by time counter)
4276 * @cc: cyclecounter structure
4277 **/
4278static cycle_t e1000e_cyclecounter_read(const struct cyclecounter *cc)
4279{
4280 struct e1000_adapter *adapter = container_of(cc, struct e1000_adapter,
4281 cc);
4282 struct e1000_hw *hw = &adapter->hw;
Todd Fujinaka5e7ff972014-05-03 06:41:37 +00004283 cycle_t systim, systim_next;
Yanir Lubetkin83129b32015-06-02 17:05:45 +03004284 /* SYSTIMH latching upon SYSTIML read does not work well. To fix that
4285 * we don't want to allow overflow of SYSTIML and a change to SYSTIMH
4286 * to occur between reads, so if we read a vale close to overflow, we
4287 * wait for overflow to occur and read both registers when its safe.
4288 */
4289 u32 systim_overflow_latch_fix = 0x3FFFFFFF;
Bruce Allanb67e1912012-12-27 08:32:33 +00004290
Yanir Lubetkin83129b32015-06-02 17:05:45 +03004291 do {
4292 systim = (cycle_t)er32(SYSTIML);
4293 } while (systim > systim_overflow_latch_fix);
Bruce Allanb67e1912012-12-27 08:32:33 +00004294 systim |= (cycle_t)er32(SYSTIMH) << 32;
4295
Todd Fujinaka5e7ff972014-05-03 06:41:37 +00004296 if ((hw->mac.type == e1000_82574) || (hw->mac.type == e1000_82583)) {
4297 u64 incvalue, time_delta, rem, temp;
4298 int i;
4299
4300 /* errata for 82574/82583 possible bad bits read from SYSTIMH/L
4301 * check to see that the time is incrementing at a reasonable
4302 * rate and is a multiple of incvalue
4303 */
4304 incvalue = er32(TIMINCA) & E1000_TIMINCA_INCVALUE_MASK;
4305 for (i = 0; i < E1000_MAX_82574_SYSTIM_REREADS; i++) {
4306 /* latch SYSTIMH on read of SYSTIML */
4307 systim_next = (cycle_t)er32(SYSTIML);
4308 systim_next |= (cycle_t)er32(SYSTIMH) << 32;
4309
4310 time_delta = systim_next - systim;
4311 temp = time_delta;
4312 rem = do_div(temp, incvalue);
4313
4314 systim = systim_next;
4315
4316 if ((time_delta < E1000_82574_SYSTIM_EPSILON) &&
4317 (rem == 0))
4318 break;
4319 }
4320 }
Bruce Allanb67e1912012-12-27 08:32:33 +00004321 return systim;
4322}
4323
4324/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004325 * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
4326 * @adapter: board private structure to initialize
4327 *
4328 * e1000_sw_init initializes the Adapter private data structure.
4329 * Fields are initialized based on PCI device information and
4330 * OS network device settings (MTU size).
4331 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004332static int e1000_sw_init(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004333{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004334 struct net_device *netdev = adapter->netdev;
4335
Alexander Duyck8084b862015-05-02 00:52:00 -07004336 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004337 adapter->rx_ps_bsize0 = 128;
Alexander Duyck8084b862015-05-02 00:52:00 -07004338 adapter->max_frame_size = netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004339 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
Bruce Allan55aa6982011-12-16 00:45:45 +00004340 adapter->tx_ring_count = E1000_DEFAULT_TXD;
4341 adapter->rx_ring_count = E1000_DEFAULT_RXD;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004342
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004343 spin_lock_init(&adapter->stats64_lock);
4344
Bruce Allan4662e822008-08-26 18:37:06 -07004345 e1000e_set_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004346
Bruce Allan4662e822008-08-26 18:37:06 -07004347 if (e1000_alloc_queues(adapter))
4348 return -ENOMEM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004349
Bruce Allanb67e1912012-12-27 08:32:33 +00004350 /* Setup hardware time stamping cyclecounter */
4351 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
4352 adapter->cc.read = e1000e_cyclecounter_read;
Richard Cochran4d045b42015-01-02 20:22:05 +01004353 adapter->cc.mask = CYCLECOUNTER_MASK(64);
Bruce Allanb67e1912012-12-27 08:32:33 +00004354 adapter->cc.mult = 1;
4355 /* cc.shift set in e1000e_get_base_tininca() */
4356
4357 spin_lock_init(&adapter->systim_lock);
4358 INIT_WORK(&adapter->tx_hwtstamp_work, e1000e_tx_hwtstamp_work);
4359 }
4360
Auke Kokbc7f75f2007-09-17 12:30:59 -07004361 /* Explicitly disable IRQ since the NIC can be in any state. */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004362 e1000_irq_disable(adapter);
4363
Auke Kokbc7f75f2007-09-17 12:30:59 -07004364 set_bit(__E1000_DOWN, &adapter->state);
4365 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004366}
4367
4368/**
Bruce Allanf8d59f72008-08-08 18:36:11 -07004369 * e1000_intr_msi_test - Interrupt Handler
4370 * @irq: interrupt number
4371 * @data: pointer to a network interface device structure
4372 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00004373static irqreturn_t e1000_intr_msi_test(int __always_unused irq, void *data)
Bruce Allanf8d59f72008-08-08 18:36:11 -07004374{
4375 struct net_device *netdev = data;
4376 struct e1000_adapter *adapter = netdev_priv(netdev);
4377 struct e1000_hw *hw = &adapter->hw;
4378 u32 icr = er32(ICR);
4379
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004380 e_dbg("icr is %08X\n", icr);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004381 if (icr & E1000_ICR_RXSEQ) {
4382 adapter->flags &= ~FLAG_MSI_TEST_FAILED;
Bruce Allane921eb12012-11-28 09:28:37 +00004383 /* Force memory writes to complete before acknowledging the
Bruce Allanbc763292012-08-17 06:18:07 +00004384 * interrupt is handled.
4385 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004386 wmb();
4387 }
4388
4389 return IRQ_HANDLED;
4390}
4391
4392/**
4393 * e1000_test_msi_interrupt - Returns 0 for successful test
4394 * @adapter: board private struct
4395 *
4396 * code flow taken from tg3.c
4397 **/
4398static int e1000_test_msi_interrupt(struct e1000_adapter *adapter)
4399{
4400 struct net_device *netdev = adapter->netdev;
4401 struct e1000_hw *hw = &adapter->hw;
4402 int err;
4403
4404 /* poll_enable hasn't been called yet, so don't need disable */
4405 /* clear any pending events */
4406 er32(ICR);
4407
4408 /* free the real vector and request a test handler */
4409 e1000_free_irq(adapter);
Bruce Allan4662e822008-08-26 18:37:06 -07004410 e1000e_reset_interrupt_capability(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004411
4412 /* Assume that the test fails, if it succeeds then the test
Bruce Allane921eb12012-11-28 09:28:37 +00004413 * MSI irq handler will unset this flag
4414 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004415 adapter->flags |= FLAG_MSI_TEST_FAILED;
4416
4417 err = pci_enable_msi(adapter->pdev);
4418 if (err)
4419 goto msi_test_failed;
4420
Joe Perchesa0607fd2009-11-18 23:29:17 -08004421 err = request_irq(adapter->pdev->irq, e1000_intr_msi_test, 0,
Bruce Allanf8d59f72008-08-08 18:36:11 -07004422 netdev->name, netdev);
4423 if (err) {
4424 pci_disable_msi(adapter->pdev);
4425 goto msi_test_failed;
4426 }
4427
Bruce Allane921eb12012-11-28 09:28:37 +00004428 /* Force memory writes to complete before enabling and firing an
Bruce Allanbc763292012-08-17 06:18:07 +00004429 * interrupt.
4430 */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004431 wmb();
4432
4433 e1000_irq_enable(adapter);
4434
4435 /* fire an unusual interrupt on the test handler */
4436 ew32(ICS, E1000_ICS_RXSEQ);
4437 e1e_flush();
Prasanna S Panchamukhi569a3af2012-04-19 17:01:00 +00004438 msleep(100);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004439
4440 e1000_irq_disable(adapter);
4441
Bruce Allanbc763292012-08-17 06:18:07 +00004442 rmb(); /* read flags after interrupt has been fired */
Bruce Allanf8d59f72008-08-08 18:36:11 -07004443
4444 if (adapter->flags & FLAG_MSI_TEST_FAILED) {
Bruce Allan4662e822008-08-26 18:37:06 -07004445 adapter->int_mode = E1000E_INT_MODE_LEGACY;
Jean Delvare068e8a32010-09-12 22:45:39 +00004446 e_info("MSI interrupt test failed, using legacy interrupt.\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004447 } else {
Jean Delvare068e8a32010-09-12 22:45:39 +00004448 e_dbg("MSI interrupt test succeeded!\n");
Bruce Allan24b706b2012-01-31 06:37:22 +00004449 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004450
4451 free_irq(adapter->pdev->irq, netdev);
4452 pci_disable_msi(adapter->pdev);
4453
Bruce Allanf8d59f72008-08-08 18:36:11 -07004454msi_test_failed:
Bruce Allan4662e822008-08-26 18:37:06 -07004455 e1000e_set_interrupt_capability(adapter);
Jean Delvare068e8a32010-09-12 22:45:39 +00004456 return e1000_request_irq(adapter);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004457}
4458
4459/**
4460 * e1000_test_msi - Returns 0 if MSI test succeeds or INTx mode is restored
4461 * @adapter: board private struct
4462 *
4463 * code flow taken from tg3.c, called with e1000 interrupts disabled.
4464 **/
4465static int e1000_test_msi(struct e1000_adapter *adapter)
4466{
4467 int err;
4468 u16 pci_cmd;
4469
4470 if (!(adapter->flags & FLAG_MSI_ENABLED))
4471 return 0;
4472
4473 /* disable SERR in case the MSI write causes a master abort */
4474 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
Dean Nelson36f24072010-06-29 18:12:05 +00004475 if (pci_cmd & PCI_COMMAND_SERR)
4476 pci_write_config_word(adapter->pdev, PCI_COMMAND,
4477 pci_cmd & ~PCI_COMMAND_SERR);
Bruce Allanf8d59f72008-08-08 18:36:11 -07004478
4479 err = e1000_test_msi_interrupt(adapter);
4480
Dean Nelson36f24072010-06-29 18:12:05 +00004481 /* re-enable SERR */
4482 if (pci_cmd & PCI_COMMAND_SERR) {
4483 pci_read_config_word(adapter->pdev, PCI_COMMAND, &pci_cmd);
4484 pci_cmd |= PCI_COMMAND_SERR;
4485 pci_write_config_word(adapter->pdev, PCI_COMMAND, pci_cmd);
4486 }
Bruce Allanf8d59f72008-08-08 18:36:11 -07004487
Bruce Allanf8d59f72008-08-08 18:36:11 -07004488 return err;
4489}
4490
4491/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004492 * e1000_open - Called when a network interface is made active
4493 * @netdev: network interface device structure
4494 *
4495 * Returns 0 on success, negative value on failure
4496 *
4497 * The open entry point is called when a network interface is made
4498 * active by the system (IFF_UP). At this point all resources needed
4499 * for transmit and receive operations are allocated, the interrupt
4500 * handler is registered with the OS, the watchdog timer is started,
4501 * and the stack is notified that the interface is ready.
4502 **/
4503static int e1000_open(struct net_device *netdev)
4504{
4505 struct e1000_adapter *adapter = netdev_priv(netdev);
4506 struct e1000_hw *hw = &adapter->hw;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004507 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004508 int err;
4509
4510 /* disallow open during test */
4511 if (test_bit(__E1000_TESTING, &adapter->state))
4512 return -EBUSY;
4513
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004514 pm_runtime_get_sync(&pdev->dev);
4515
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00004516 netif_carrier_off(netdev);
4517
Auke Kokbc7f75f2007-09-17 12:30:59 -07004518 /* allocate transmit descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004519 err = e1000e_setup_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004520 if (err)
4521 goto err_setup_tx;
4522
4523 /* allocate receive descriptors */
Bruce Allan55aa6982011-12-16 00:45:45 +00004524 err = e1000e_setup_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004525 if (err)
4526 goto err_setup_rx;
4527
Bruce Allane921eb12012-11-28 09:28:37 +00004528 /* If AMT is enabled, let the firmware know that the network
Bruce Allan11b08be2010-05-10 14:59:31 +00004529 * interface is now open and reset the part to a known state.
4530 */
4531 if (adapter->flags & FLAG_HAS_AMT) {
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004532 e1000e_get_hw_control(adapter);
Bruce Allan11b08be2010-05-10 14:59:31 +00004533 e1000e_reset(adapter);
4534 }
4535
Auke Kokbc7f75f2007-09-17 12:30:59 -07004536 e1000e_power_up_phy(adapter);
4537
4538 adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
Bruce Allane5fe2542013-02-20 04:06:27 +00004539 if ((adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004540 e1000_update_mng_vlan(adapter);
4541
Bruce Allan79d4e902011-12-16 00:46:27 +00004542 /* DMA latency requirement to workaround jumbo issue */
Thomas Grafe2c65442015-04-10 15:52:37 +02004543 pm_qos_add_request(&adapter->pm_qos_req, PM_QOS_CPU_DMA_LATENCY,
Bruce Allan3e35d992013-01-12 07:25:22 +00004544 PM_QOS_DEFAULT_VALUE);
Florian Micklerc128ec22010-08-02 14:27:00 +00004545
Bruce Allane921eb12012-11-28 09:28:37 +00004546 /* before we allocate an interrupt, we must be ready to handle it.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004547 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
4548 * as soon as we call pci_request_irq, so we have to setup our
Bruce Allanad680762008-03-28 09:15:03 -07004549 * clean_rx handler before we do so.
4550 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004551 e1000_configure(adapter);
4552
4553 err = e1000_request_irq(adapter);
4554 if (err)
4555 goto err_req_irq;
4556
Bruce Allane921eb12012-11-28 09:28:37 +00004557 /* Work around PCIe errata with MSI interrupts causing some chipsets to
Bruce Allanf8d59f72008-08-08 18:36:11 -07004558 * ignore e1000e MSI messages, which means we need to test our MSI
4559 * interrupt now
4560 */
Bruce Allan4662e822008-08-26 18:37:06 -07004561 if (adapter->int_mode != E1000E_INT_MODE_LEGACY) {
Bruce Allanf8d59f72008-08-08 18:36:11 -07004562 err = e1000_test_msi(adapter);
4563 if (err) {
4564 e_err("Interrupt allocation failed\n");
4565 goto err_req_irq;
4566 }
4567 }
4568
Auke Kokbc7f75f2007-09-17 12:30:59 -07004569 /* From here on the code is the same as e1000e_up() */
4570 clear_bit(__E1000_DOWN, &adapter->state);
4571
4572 napi_enable(&adapter->napi);
4573
4574 e1000_irq_enable(adapter);
4575
Jeff Kirsher09357b02011-11-18 14:25:00 +00004576 adapter->tx_hang_recheck = false;
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00004577 netif_start_queue(netdev);
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07004578
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00004579 hw->mac.get_link_status = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004580 pm_runtime_put(&pdev->dev);
4581
Auke Kokbc7f75f2007-09-17 12:30:59 -07004582 /* fire a link status change interrupt to start the watchdog */
Bruce Allan52a9b232010-05-10 15:00:10 +00004583 if (adapter->msix_entries)
4584 ew32(ICS, E1000_ICS_LSC | E1000_ICR_OTHER);
4585 else
4586 ew32(ICS, E1000_ICS_LSC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004587
4588 return 0;
4589
4590err_req_irq:
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004591 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004592 e1000_power_down_phy(adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +00004593 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004594err_setup_rx:
Bruce Allan55aa6982011-12-16 00:45:45 +00004595 e1000e_free_tx_resources(adapter->tx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004596err_setup_tx:
4597 e1000e_reset(adapter);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004598 pm_runtime_put_sync(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004599
4600 return err;
4601}
4602
4603/**
4604 * e1000_close - Disables a network interface
4605 * @netdev: network interface device structure
4606 *
4607 * Returns 0, this is not allowed to fail
4608 *
4609 * The close entry point is called when an interface is de-activated
4610 * by the OS. The hardware is still under the drivers control, but
4611 * needs to be disabled. A global MAC reset is issued to stop the
4612 * hardware, and all transmit and receive resources are freed.
4613 **/
4614static int e1000_close(struct net_device *netdev)
4615{
4616 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004617 struct pci_dev *pdev = adapter->pdev;
Bruce Allanbb9e44d2012-03-21 00:39:12 +00004618 int count = E1000_CHECK_RESET_COUNT;
4619
4620 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
4621 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004622
4623 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004624
4625 pm_runtime_get_sync(&pdev->dev);
4626
4627 if (!test_bit(__E1000_DOWN, &adapter->state)) {
David Ertman28002092014-02-14 07:16:41 +00004628 e1000e_down(adapter, true);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004629 e1000_free_irq(adapter);
David Ertman63eb48f2014-02-14 07:16:46 +00004630
4631 /* Link status message must follow this format */
4632 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004633 }
Bruce Allana3b87a42013-04-20 05:37:29 +00004634
4635 napi_disable(&adapter->napi);
4636
Bruce Allan55aa6982011-12-16 00:45:45 +00004637 e1000e_free_tx_resources(adapter->tx_ring);
4638 e1000e_free_rx_resources(adapter->rx_ring);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004639
Bruce Allane921eb12012-11-28 09:28:37 +00004640 /* kill manageability vlan ID if supported, but not if a vlan with
Bruce Allanad680762008-03-28 09:15:03 -07004641 * the same ID is registered on the host OS (let 8021q kill it)
4642 */
Bruce Allane5fe2542013-02-20 04:06:27 +00004643 if (adapter->hw.mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN)
Patrick McHardy80d5c362013-04-19 02:04:28 +00004644 e1000_vlan_rx_kill_vid(netdev, htons(ETH_P_8021Q),
4645 adapter->mng_vlan_id);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004646
Bruce Allane921eb12012-11-28 09:28:37 +00004647 /* If AMT is enabled, let the firmware know that the network
Bruce Allanad680762008-03-28 09:15:03 -07004648 * interface is now closed
4649 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00004650 if ((adapter->flags & FLAG_HAS_AMT) &&
4651 !test_bit(__E1000_TESTING, &adapter->state))
4652 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004653
Thomas Grafe2c65442015-04-10 15:52:37 +02004654 pm_qos_remove_request(&adapter->pm_qos_req);
Florian Micklerc128ec22010-08-02 14:27:00 +00004655
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00004656 pm_runtime_put_sync(&pdev->dev);
4657
Auke Kokbc7f75f2007-09-17 12:30:59 -07004658 return 0;
4659}
Bruce Allanfc830b72013-02-20 04:06:11 +00004660
Auke Kokbc7f75f2007-09-17 12:30:59 -07004661/**
4662 * e1000_set_mac - Change the Ethernet Address of the NIC
4663 * @netdev: network interface device structure
4664 * @p: pointer to an address structure
4665 *
4666 * Returns 0 on success, negative on failure
4667 **/
4668static int e1000_set_mac(struct net_device *netdev, void *p)
4669{
4670 struct e1000_adapter *adapter = netdev_priv(netdev);
Bruce Allan69e1e012012-04-14 03:28:50 +00004671 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004672 struct sockaddr *addr = p;
4673
4674 if (!is_valid_ether_addr(addr->sa_data))
4675 return -EADDRNOTAVAIL;
4676
4677 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
4678 memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
4679
Bruce Allan69e1e012012-04-14 03:28:50 +00004680 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004681
4682 if (adapter->flags & FLAG_RESET_OVERWRITES_LAA) {
4683 /* activate the work around */
4684 e1000e_set_laa_state_82571(&adapter->hw, 1);
4685
Bruce Allane921eb12012-11-28 09:28:37 +00004686 /* Hold a copy of the LAA in RAR[14] This is done so that
Auke Kokbc7f75f2007-09-17 12:30:59 -07004687 * between the time RAR[0] gets clobbered and the time it
4688 * gets fixed (in e1000_watchdog), the actual LAA is in one
4689 * of the RARs and no incoming packets directed to this port
4690 * are dropped. Eventually the LAA will be in RAR[0] and
Bruce Allanad680762008-03-28 09:15:03 -07004691 * RAR[14]
4692 */
Bruce Allan69e1e012012-04-14 03:28:50 +00004693 hw->mac.ops.rar_set(&adapter->hw, adapter->hw.mac.addr,
4694 adapter->hw.mac.rar_entry_count - 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004695 }
4696
4697 return 0;
4698}
4699
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004700/**
4701 * e1000e_update_phy_task - work thread to update phy
4702 * @work: pointer to our work struct
4703 *
4704 * this worker thread exists because we must acquire a
4705 * semaphore to read the phy, which we could msleep while
4706 * waiting for it, and we can't msleep in a timer.
4707 **/
4708static void e1000e_update_phy_task(struct work_struct *work)
4709{
4710 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00004711 struct e1000_adapter,
4712 update_phy_task);
David Ertmana03206e2014-01-24 23:07:48 +00004713 struct e1000_hw *hw = &adapter->hw;
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004714
4715 if (test_bit(__E1000_DOWN, &adapter->state))
4716 return;
4717
David Ertmana03206e2014-01-24 23:07:48 +00004718 e1000_get_phy_info(hw);
4719
4720 /* Enable EEE on 82579 after link up */
David Ertman50844bb2014-05-13 00:06:26 +00004721 if (hw->phy.type >= e1000_phy_82579)
David Ertmana03206e2014-01-24 23:07:48 +00004722 e1000_set_eee_pchlan(hw);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004723}
4724
Bruce Allane921eb12012-11-28 09:28:37 +00004725/**
4726 * e1000_update_phy_info - timre call-back to update PHY info
4727 * @data: pointer to adapter cast into an unsigned long
4728 *
Bruce Allanad680762008-03-28 09:15:03 -07004729 * Need to wait a few seconds after link up to get diagnostic information from
4730 * the phy
Bruce Allane921eb12012-11-28 09:28:37 +00004731 **/
Auke Kokbc7f75f2007-09-17 12:30:59 -07004732static void e1000_update_phy_info(unsigned long data)
4733{
Bruce Allan53aa82d2013-02-20 04:06:06 +00004734 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00004735
4736 if (test_bit(__E1000_DOWN, &adapter->state))
4737 return;
4738
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07004739 schedule_work(&adapter->update_phy_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004740}
4741
4742/**
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004743 * e1000e_update_phy_stats - Update the PHY statistics counters
4744 * @adapter: board private structure
Bruce Allan2b6b1682011-05-13 07:20:09 +00004745 *
4746 * Read/clear the upper 16-bit PHY registers and read/accumulate lower
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004747 **/
4748static void e1000e_update_phy_stats(struct e1000_adapter *adapter)
4749{
4750 struct e1000_hw *hw = &adapter->hw;
4751 s32 ret_val;
4752 u16 phy_data;
4753
4754 ret_val = hw->phy.ops.acquire(hw);
4755 if (ret_val)
4756 return;
4757
Bruce Allane921eb12012-11-28 09:28:37 +00004758 /* A page set is expensive so check if already on desired page.
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004759 * If not, set to the page with the PHY status registers.
4760 */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004761 hw->phy.addr = 1;
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004762 ret_val = e1000e_read_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
4763 &phy_data);
4764 if (ret_val)
4765 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00004766 if (phy_data != (HV_STATS_PAGE << IGP_PAGE_SHIFT)) {
4767 ret_val = hw->phy.ops.set_page(hw,
4768 HV_STATS_PAGE << IGP_PAGE_SHIFT);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004769 if (ret_val)
4770 goto release;
4771 }
4772
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004773 /* Single Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004774 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4775 ret_val = hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004776 if (!ret_val)
4777 adapter->stats.scc += phy_data;
4778
4779 /* Excessive Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004780 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4781 ret_val = hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004782 if (!ret_val)
4783 adapter->stats.ecol += phy_data;
4784
4785 /* Multiple Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004786 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4787 ret_val = hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004788 if (!ret_val)
4789 adapter->stats.mcc += phy_data;
4790
4791 /* Late Collision Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004792 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4793 ret_val = hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004794 if (!ret_val)
4795 adapter->stats.latecol += phy_data;
4796
4797 /* Collision Count - also used for adaptive IFS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004798 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4799 ret_val = hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004800 if (!ret_val)
4801 hw->mac.collision_delta = phy_data;
4802
4803 /* Defer Count */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004804 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4805 ret_val = hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004806 if (!ret_val)
4807 adapter->stats.dc += phy_data;
4808
4809 /* Transmit with no CRS */
Bruce Allan2b6b1682011-05-13 07:20:09 +00004810 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4811 ret_val = hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004812 if (!ret_val)
4813 adapter->stats.tncrs += phy_data;
4814
4815release:
4816 hw->phy.ops.release(hw);
4817}
4818
4819/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004820 * e1000e_update_stats - Update the board statistics counters
4821 * @adapter: board private structure
4822 **/
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00004823static void e1000e_update_stats(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004824{
Ajit Khaparde7274c202009-10-07 02:44:26 +00004825 struct net_device *netdev = adapter->netdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004826 struct e1000_hw *hw = &adapter->hw;
4827 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004828
Bruce Allane921eb12012-11-28 09:28:37 +00004829 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kokbc7f75f2007-09-17 12:30:59 -07004830 * connection is down.
4831 */
4832 if (adapter->link_speed == 0)
4833 return;
4834 if (pci_channel_offline(pdev))
4835 return;
4836
Auke Kokbc7f75f2007-09-17 12:30:59 -07004837 adapter->stats.crcerrs += er32(CRCERRS);
4838 adapter->stats.gprc += er32(GPRC);
Bruce Allan7c257692008-04-23 11:09:00 -07004839 adapter->stats.gorc += er32(GORCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004840 er32(GORCH); /* Clear gorc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004841 adapter->stats.bprc += er32(BPRC);
4842 adapter->stats.mprc += er32(MPRC);
4843 adapter->stats.roc += er32(ROC);
4844
Auke Kokbc7f75f2007-09-17 12:30:59 -07004845 adapter->stats.mpc += er32(MPC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004846
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004847 /* Half-duplex statistics */
4848 if (adapter->link_duplex == HALF_DUPLEX) {
4849 if (adapter->flags2 & FLAG2_HAS_PHY_STATS) {
4850 e1000e_update_phy_stats(adapter);
4851 } else {
4852 adapter->stats.scc += er32(SCC);
4853 adapter->stats.ecol += er32(ECOL);
4854 adapter->stats.mcc += er32(MCC);
4855 adapter->stats.latecol += er32(LATECOL);
4856 adapter->stats.dc += er32(DC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004857
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004858 hw->mac.collision_delta = er32(COLC);
Bruce Allana4f58f52009-06-02 11:29:18 +00004859
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004860 if ((hw->mac.type != e1000_82574) &&
4861 (hw->mac.type != e1000_82583))
4862 adapter->stats.tncrs += er32(TNCRS);
4863 }
4864 adapter->stats.colc += hw->mac.collision_delta;
Bruce Allana4f58f52009-06-02 11:29:18 +00004865 }
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004866
Auke Kokbc7f75f2007-09-17 12:30:59 -07004867 adapter->stats.xonrxc += er32(XONRXC);
4868 adapter->stats.xontxc += er32(XONTXC);
4869 adapter->stats.xoffrxc += er32(XOFFRXC);
4870 adapter->stats.xofftxc += er32(XOFFTXC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004871 adapter->stats.gptc += er32(GPTC);
Bruce Allan7c257692008-04-23 11:09:00 -07004872 adapter->stats.gotc += er32(GOTCL);
Bruce Allane80bd1d2013-05-01 01:19:46 +00004873 er32(GOTCH); /* Clear gotc */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004874 adapter->stats.rnbc += er32(RNBC);
4875 adapter->stats.ruc += er32(RUC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004876
4877 adapter->stats.mptc += er32(MPTC);
4878 adapter->stats.bptc += er32(BPTC);
4879
4880 /* used for adaptive IFS */
4881
4882 hw->mac.tx_packet_delta = er32(TPT);
4883 adapter->stats.tpt += hw->mac.tx_packet_delta;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004884
4885 adapter->stats.algnerrc += er32(ALGNERRC);
4886 adapter->stats.rxerrc += er32(RXERRC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004887 adapter->stats.cexterr += er32(CEXTERR);
4888 adapter->stats.tsctc += er32(TSCTC);
4889 adapter->stats.tsctfc += er32(TSCTFC);
4890
Auke Kokbc7f75f2007-09-17 12:30:59 -07004891 /* Fill out the OS statistics structure */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004892 netdev->stats.multicast = adapter->stats.mprc;
4893 netdev->stats.collisions = adapter->stats.colc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004894
4895 /* Rx Errors */
4896
Bruce Allane921eb12012-11-28 09:28:37 +00004897 /* RLEC on some newer hardware can be incorrect so build
Bruce Allanad680762008-03-28 09:15:03 -07004898 * our own version based on RUC and ROC
4899 */
Ajit Khaparde7274c202009-10-07 02:44:26 +00004900 netdev->stats.rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004901 adapter->stats.crcerrs + adapter->stats.algnerrc +
4902 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004903 netdev->stats.rx_length_errors = adapter->stats.ruc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00004904 adapter->stats.roc;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004905 netdev->stats.rx_crc_errors = adapter->stats.crcerrs;
4906 netdev->stats.rx_frame_errors = adapter->stats.algnerrc;
4907 netdev->stats.rx_missed_errors = adapter->stats.mpc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004908
4909 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00004910 netdev->stats.tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Ajit Khaparde7274c202009-10-07 02:44:26 +00004911 netdev->stats.tx_aborted_errors = adapter->stats.ecol;
4912 netdev->stats.tx_window_errors = adapter->stats.latecol;
4913 netdev->stats.tx_carrier_errors = adapter->stats.tncrs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004914
4915 /* Tx Dropped needs to be maintained elsewhere */
4916
Auke Kokbc7f75f2007-09-17 12:30:59 -07004917 /* Management Stats */
4918 adapter->stats.mgptc += er32(MGTPTC);
4919 adapter->stats.mgprc += er32(MGTPRC);
4920 adapter->stats.mgpdc += er32(MGTPDC);
Bruce Allan94fb8482013-01-23 09:00:03 +00004921
4922 /* Correctable ECC Errors */
David Ertman79849eb2015-02-10 09:10:43 +00004923 if ((hw->mac.type == e1000_pch_lpt) ||
4924 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00004925 u32 pbeccsts = er32(PBECCSTS);
David Ertman6cf08d12014-04-05 06:07:00 +00004926
Bruce Allan94fb8482013-01-23 09:00:03 +00004927 adapter->corr_errors +=
4928 pbeccsts & E1000_PBECCSTS_CORR_ERR_CNT_MASK;
4929 adapter->uncorr_errors +=
4930 (pbeccsts & E1000_PBECCSTS_UNCORR_ERR_CNT_MASK) >>
4931 E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT;
4932 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004933}
4934
Bruce Allan7c257692008-04-23 11:09:00 -07004935/**
4936 * e1000_phy_read_status - Update the PHY register status snapshot
4937 * @adapter: board private structure
4938 **/
4939static void e1000_phy_read_status(struct e1000_adapter *adapter)
4940{
4941 struct e1000_hw *hw = &adapter->hw;
4942 struct e1000_phy_regs *phy = &adapter->phy_regs;
Bruce Allan7c257692008-04-23 11:09:00 -07004943
Bruce Allan97390ab2013-06-29 07:42:25 +00004944 if (!pm_runtime_suspended((&adapter->pdev->dev)->parent) &&
4945 (er32(STATUS) & E1000_STATUS_LU) &&
Bruce Allan7c257692008-04-23 11:09:00 -07004946 (adapter->hw.phy.media_type == e1000_media_type_copper)) {
Bruce Allan90da0662011-01-06 07:02:53 +00004947 int ret_val;
4948
Bruce Allanc2ade1a2013-01-16 08:54:35 +00004949 ret_val = e1e_rphy(hw, MII_BMCR, &phy->bmcr);
4950 ret_val |= e1e_rphy(hw, MII_BMSR, &phy->bmsr);
4951 ret_val |= e1e_rphy(hw, MII_ADVERTISE, &phy->advertise);
4952 ret_val |= e1e_rphy(hw, MII_LPA, &phy->lpa);
4953 ret_val |= e1e_rphy(hw, MII_EXPANSION, &phy->expansion);
4954 ret_val |= e1e_rphy(hw, MII_CTRL1000, &phy->ctrl1000);
4955 ret_val |= e1e_rphy(hw, MII_STAT1000, &phy->stat1000);
4956 ret_val |= e1e_rphy(hw, MII_ESTATUS, &phy->estatus);
Bruce Allan7c257692008-04-23 11:09:00 -07004957 if (ret_val)
Jeff Kirsher44defeb2008-08-04 17:20:41 -07004958 e_warn("Error reading PHY register\n");
Bruce Allan7c257692008-04-23 11:09:00 -07004959 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00004960 /* Do not read PHY registers if link is not up
Bruce Allan7c257692008-04-23 11:09:00 -07004961 * Set values to typical power-on defaults
4962 */
4963 phy->bmcr = (BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_FULLDPLX);
4964 phy->bmsr = (BMSR_100FULL | BMSR_100HALF | BMSR_10FULL |
4965 BMSR_10HALF | BMSR_ESTATEN | BMSR_ANEGCAPABLE |
4966 BMSR_ERCAP);
4967 phy->advertise = (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP |
4968 ADVERTISE_ALL | ADVERTISE_CSMA);
4969 phy->lpa = 0;
4970 phy->expansion = EXPANSION_ENABLENPAGE;
4971 phy->ctrl1000 = ADVERTISE_1000FULL;
4972 phy->stat1000 = 0;
4973 phy->estatus = (ESTATUS_1000_TFULL | ESTATUS_1000_THALF);
4974 }
Bruce Allan7c257692008-04-23 11:09:00 -07004975}
4976
Auke Kokbc7f75f2007-09-17 12:30:59 -07004977static void e1000_print_link_info(struct e1000_adapter *adapter)
4978{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004979 struct e1000_hw *hw = &adapter->hw;
4980 u32 ctrl = er32(CTRL);
4981
Bruce Allan8f12fe82008-11-21 16:54:43 -08004982 /* Link status message must follow this format for user tools */
Bruce Allan7dbc1672013-01-12 03:11:25 +00004983 pr_info("%s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
4984 adapter->netdev->name, adapter->link_speed,
Jeff Kirsheref456f82011-11-03 11:40:28 +00004985 adapter->link_duplex == FULL_DUPLEX ? "Full" : "Half",
4986 (ctrl & E1000_CTRL_TFCE) && (ctrl & E1000_CTRL_RFCE) ? "Rx/Tx" :
4987 (ctrl & E1000_CTRL_RFCE) ? "Rx" :
4988 (ctrl & E1000_CTRL_TFCE) ? "Tx" : "None");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004989}
4990
Bruce Allan0c6bdb32010-06-17 18:58:43 +00004991static bool e1000e_has_link(struct e1000_adapter *adapter)
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004992{
4993 struct e1000_hw *hw = &adapter->hw;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004994 bool link_active = false;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004995 s32 ret_val = 0;
4996
Bruce Allane921eb12012-11-28 09:28:37 +00004997 /* get_link_status is set on LSC (link status) interrupt or
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004998 * Rx sequence error interrupt. get_link_status will stay
4999 * false until the check_for_link establishes link
5000 * for copper adapters ONLY
5001 */
5002 switch (hw->phy.media_type) {
5003 case e1000_media_type_copper:
5004 if (hw->mac.get_link_status) {
5005 ret_val = hw->mac.ops.check_for_link(hw);
5006 link_active = !hw->mac.get_link_status;
5007 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005008 link_active = true;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005009 }
5010 break;
5011 case e1000_media_type_fiber:
5012 ret_val = hw->mac.ops.check_for_link(hw);
5013 link_active = !!(er32(STATUS) & E1000_STATUS_LU);
5014 break;
5015 case e1000_media_type_internal_serdes:
5016 ret_val = hw->mac.ops.check_for_link(hw);
5017 link_active = adapter->hw.mac.serdes_has_link;
5018 break;
5019 default:
5020 case e1000_media_type_unknown:
5021 break;
5022 }
5023
5024 if ((ret_val == E1000_ERR_PHY) && (hw->phy.type == e1000_phy_igp_3) &&
5025 (er32(CTRL) & E1000_PHY_CTRL_GBE_DISABLE)) {
5026 /* See e1000_kmrn_lock_loss_workaround_ich8lan() */
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005027 e_info("Gigabit has been disabled, downgrading speed\n");
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005028 }
5029
5030 return link_active;
5031}
5032
5033static void e1000e_enable_receives(struct e1000_adapter *adapter)
5034{
5035 /* make sure the receive unit is started */
5036 if ((adapter->flags & FLAG_RX_NEEDS_RESTART) &&
Bruce Allan12d43f72012-12-05 06:26:14 +00005037 (adapter->flags & FLAG_RESTART_NOW)) {
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005038 struct e1000_hw *hw = &adapter->hw;
5039 u32 rctl = er32(RCTL);
David Ertman6cf08d12014-04-05 06:07:00 +00005040
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005041 ew32(RCTL, rctl | E1000_RCTL_EN);
Bruce Allan12d43f72012-12-05 06:26:14 +00005042 adapter->flags &= ~FLAG_RESTART_NOW;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005043 }
5044}
5045
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005046static void e1000e_check_82574_phy_workaround(struct e1000_adapter *adapter)
5047{
5048 struct e1000_hw *hw = &adapter->hw;
5049
Bruce Allane921eb12012-11-28 09:28:37 +00005050 /* With 82574 controllers, PHY needs to be checked periodically
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005051 * for hung state and reset, if two calls return true
5052 */
5053 if (e1000_check_phy_82574(hw))
5054 adapter->phy_hang_count++;
5055 else
5056 adapter->phy_hang_count = 0;
5057
5058 if (adapter->phy_hang_count > 1) {
5059 adapter->phy_hang_count = 0;
David Ertmand9554e92014-01-08 01:07:55 +00005060 e_dbg("PHY appears hung - resetting\n");
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005061 schedule_work(&adapter->reset_task);
5062 }
5063}
5064
Auke Kokbc7f75f2007-09-17 12:30:59 -07005065/**
5066 * e1000_watchdog - Timer Call-back
5067 * @data: pointer to adapter cast into an unsigned long
5068 **/
5069static void e1000_watchdog(unsigned long data)
5070{
Bruce Allan53aa82d2013-02-20 04:06:06 +00005071 struct e1000_adapter *adapter = (struct e1000_adapter *)data;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005072
5073 /* Do the rest outside of interrupt context */
5074 schedule_work(&adapter->watchdog_task);
5075
5076 /* TODO: make this use queue_delayed_work() */
5077}
5078
5079static void e1000_watchdog_task(struct work_struct *work)
5080{
5081 struct e1000_adapter *adapter = container_of(work,
Bruce Allan17e813e2013-02-20 04:06:01 +00005082 struct e1000_adapter,
5083 watchdog_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005084 struct net_device *netdev = adapter->netdev;
5085 struct e1000_mac_info *mac = &adapter->hw.mac;
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005086 struct e1000_phy_info *phy = &adapter->hw.phy;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005087 struct e1000_ring *tx_ring = adapter->tx_ring;
5088 struct e1000_hw *hw = &adapter->hw;
5089 u32 link, tctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005090
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005091 if (test_bit(__E1000_DOWN, &adapter->state))
5092 return;
5093
David S. Millerb405e8d2010-02-04 22:31:41 -08005094 link = e1000e_has_link(adapter);
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005095 if ((netif_carrier_ok(netdev)) && link) {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005096 /* Cancel scheduled suspend requests. */
5097 pm_runtime_resume(netdev->dev.parent);
5098
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005099 e1000e_enable_receives(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005100 goto link_up;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005101 }
5102
5103 if ((e1000e_enable_tx_pkt_filtering(hw)) &&
5104 (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id))
5105 e1000_update_mng_vlan(adapter);
5106
Auke Kokbc7f75f2007-09-17 12:30:59 -07005107 if (link) {
5108 if (!netif_carrier_ok(netdev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005109 bool txb2b = true;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005110
5111 /* Cancel scheduled suspend requests. */
5112 pm_runtime_resume(netdev->dev.parent);
5113
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005114 /* update snapshot of PHY registers on LSC */
Bruce Allan7c257692008-04-23 11:09:00 -07005115 e1000_phy_read_status(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005116 mac->ops.get_link_up_info(&adapter->hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005117 &adapter->link_speed,
5118 &adapter->link_duplex);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005119 e1000_print_link_info(adapter);
Koki Sanagie792cd92013-02-03 14:03:55 +00005120
5121 /* check if SmartSpeed worked */
5122 e1000e_check_downshift(hw);
5123 if (phy->speed_downgraded)
5124 netdev_warn(netdev,
5125 "Link Speed was downgraded by SmartSpeed\n");
5126
Bruce Allane921eb12012-11-28 09:28:37 +00005127 /* On supported PHYs, check for duplex mismatch only
Bruce Allanf4187b52008-08-26 18:36:50 -07005128 * if link has autonegotiated at 10/100 half
5129 */
5130 if ((hw->phy.type == e1000_phy_igp_3 ||
5131 hw->phy.type == e1000_phy_bm) &&
David Ertman138953b2013-08-30 05:45:25 +00005132 hw->mac.autoneg &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005133 (adapter->link_speed == SPEED_10 ||
5134 adapter->link_speed == SPEED_100) &&
5135 (adapter->link_duplex == HALF_DUPLEX)) {
5136 u16 autoneg_exp;
5137
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005138 e1e_rphy(hw, MII_EXPANSION, &autoneg_exp);
Bruce Allanf4187b52008-08-26 18:36:50 -07005139
Bruce Allanc2ade1a2013-01-16 08:54:35 +00005140 if (!(autoneg_exp & EXPANSION_NWAY))
Jeff Kirsheref456f82011-11-03 11:40:28 +00005141 e_info("Autonegotiated half duplex but link partner cannot autoneg. Try forcing full duplex if link gets many collisions.\n");
Bruce Allanf4187b52008-08-26 18:36:50 -07005142 }
5143
Emil Tantilovf49c57e2010-03-24 12:55:02 +00005144 /* adjust timeout factor according to speed/duplex */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005145 adapter->tx_timeout_factor = 1;
5146 switch (adapter->link_speed) {
5147 case SPEED_10:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005148 txb2b = false;
Bruce Allan10f1b492008-08-08 18:36:01 -07005149 adapter->tx_timeout_factor = 16;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005150 break;
5151 case SPEED_100:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005152 txb2b = false;
Bruce Allan4c86e0b2009-11-19 12:35:26 +00005153 adapter->tx_timeout_factor = 10;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005154 break;
5155 }
5156
Bruce Allane921eb12012-11-28 09:28:37 +00005157 /* workaround: re-program speed mode bit after
Bruce Allanad680762008-03-28 09:15:03 -07005158 * link-up event
5159 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005160 if ((adapter->flags & FLAG_TARC_SPEED_MODE_BIT) &&
5161 !txb2b) {
5162 u32 tarc0;
David Ertman6cf08d12014-04-05 06:07:00 +00005163
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005164 tarc0 = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005165 tarc0 &= ~SPEED_MODE_BIT;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07005166 ew32(TARC(0), tarc0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005167 }
5168
Bruce Allane921eb12012-11-28 09:28:37 +00005169 /* disable TSO for pcie and 10/100 speeds, to avoid
Bruce Allanad680762008-03-28 09:15:03 -07005170 * some hardware issues
5171 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005172 if (!(adapter->flags & FLAG_TSO_FORCE)) {
5173 switch (adapter->link_speed) {
5174 case SPEED_10:
5175 case SPEED_100:
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005176 e_info("10/100 speed: disabling TSO\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005177 netdev->features &= ~NETIF_F_TSO;
5178 netdev->features &= ~NETIF_F_TSO6;
5179 break;
5180 case SPEED_1000:
5181 netdev->features |= NETIF_F_TSO;
5182 netdev->features |= NETIF_F_TSO6;
5183 break;
5184 default:
5185 /* oops */
5186 break;
5187 }
5188 }
5189
Bruce Allane921eb12012-11-28 09:28:37 +00005190 /* enable transmits in the hardware, need to do this
Bruce Allanad680762008-03-28 09:15:03 -07005191 * after setting TARC(0)
5192 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005193 tctl = er32(TCTL);
5194 tctl |= E1000_TCTL_EN;
5195 ew32(TCTL, tctl);
5196
Bruce Allane921eb12012-11-28 09:28:37 +00005197 /* Perform any post-link-up configuration before
Bruce Allan75eb0fa2008-11-21 16:53:51 -08005198 * reporting link up.
5199 */
5200 if (phy->ops.cfg_on_link_up)
5201 phy->ops.cfg_on_link_up(hw);
5202
Auke Kokbc7f75f2007-09-17 12:30:59 -07005203 netif_carrier_on(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005204
5205 if (!test_bit(__E1000_DOWN, &adapter->state))
5206 mod_timer(&adapter->phy_info_timer,
5207 round_jiffies(jiffies + 2 * HZ));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005208 }
5209 } else {
5210 if (netif_carrier_ok(netdev)) {
5211 adapter->link_speed = 0;
5212 adapter->link_duplex = 0;
Bruce Allan8f12fe82008-11-21 16:54:43 -08005213 /* Link status message must follow this format */
Bruce Allan7dbc1672013-01-12 03:11:25 +00005214 pr_info("%s NIC Link is Down\n", adapter->netdev->name);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005215 netif_carrier_off(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005216 if (!test_bit(__E1000_DOWN, &adapter->state))
5217 mod_timer(&adapter->phy_info_timer,
5218 round_jiffies(jiffies + 2 * HZ));
5219
David Ertmand9554e92014-01-08 01:07:55 +00005220 /* 8000ES2LAN requires a Rx packet buffer work-around
5221 * on link down event; reset the controller to flush
5222 * the Rx packet buffer.
Bruce Allan12d43f72012-12-05 06:26:14 +00005223 */
David Ertmand9554e92014-01-08 01:07:55 +00005224 if (adapter->flags & FLAG_RX_NEEDS_RESTART)
Bruce Allan12d43f72012-12-05 06:26:14 +00005225 adapter->flags |= FLAG_RESTART_NOW;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00005226 else
5227 pm_schedule_suspend(netdev->dev.parent,
Bruce Allan17e813e2013-02-20 04:06:01 +00005228 LINK_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005229 }
5230 }
5231
5232link_up:
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005233 spin_lock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005234 e1000e_update_stats(adapter);
5235
5236 mac->tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
5237 adapter->tpt_old = adapter->stats.tpt;
5238 mac->collision_delta = adapter->stats.colc - adapter->colc_old;
5239 adapter->colc_old = adapter->stats.colc;
5240
Bruce Allan7c257692008-04-23 11:09:00 -07005241 adapter->gorc = adapter->stats.gorc - adapter->gorc_old;
5242 adapter->gorc_old = adapter->stats.gorc;
5243 adapter->gotc = adapter->stats.gotc - adapter->gotc_old;
5244 adapter->gotc_old = adapter->stats.gotc;
Flavio Leitner2084b112011-04-05 04:27:43 +00005245 spin_unlock(&adapter->stats64_lock);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005246
David Ertmand9554e92014-01-08 01:07:55 +00005247 /* If the link is lost the controller stops DMA, but
5248 * if there is queued Tx work it cannot be done. So
5249 * reset the controller to flush the Tx packet buffers.
5250 */
5251 if (!netif_carrier_ok(netdev) &&
5252 (e1000_desc_unused(tx_ring) + 1 < tx_ring->count))
5253 adapter->flags |= FLAG_RESTART_NOW;
5254
5255 /* If reset is necessary, do it outside of interrupt context. */
Bruce Allan12d43f72012-12-05 06:26:14 +00005256 if (adapter->flags & FLAG_RESTART_NOW) {
Bruce Allan90da0662011-01-06 07:02:53 +00005257 schedule_work(&adapter->reset_task);
5258 /* return immediately since reset is imminent */
5259 return;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005260 }
5261
Bruce Allan12d43f72012-12-05 06:26:14 +00005262 e1000e_update_adaptive(&adapter->hw);
5263
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005264 /* Simple mode for Interrupt Throttle Rate (ITR) */
5265 if (adapter->itr_setting == 4) {
Bruce Allane921eb12012-11-28 09:28:37 +00005266 /* Symmetric Tx/Rx gets a reduced ITR=2000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005267 * Total asymmetrical Tx or Rx gets ITR=8000;
5268 * everyone else is between 2000-8000.
5269 */
5270 u32 goc = (adapter->gotc + adapter->gorc) / 10000;
5271 u32 dif = (adapter->gotc > adapter->gorc ?
Bruce Allan17e813e2013-02-20 04:06:01 +00005272 adapter->gotc - adapter->gorc :
5273 adapter->gorc - adapter->gotc) / 10000;
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005274 u32 itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
5275
Matthew Vick22a4cca2012-07-12 00:02:42 +00005276 e1000e_write_itr(adapter, itr);
Jesse Brandeburgeab2abf2010-05-04 22:26:03 +00005277 }
5278
Bruce Allanad680762008-03-28 09:15:03 -07005279 /* Cause software interrupt to ensure Rx ring is cleaned */
Bruce Allan4662e822008-08-26 18:37:06 -07005280 if (adapter->msix_entries)
5281 ew32(ICS, adapter->rx_ring->ims_val);
5282 else
5283 ew32(ICS, E1000_ICS_RXDMT0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005284
Jesse Brandeburg713b3c92011-02-02 10:19:50 +00005285 /* flush pending descriptors to memory before detecting Tx hang */
5286 e1000e_flush_descriptors(adapter);
5287
Auke Kokbc7f75f2007-09-17 12:30:59 -07005288 /* Force detection of hung controller every watchdog period */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005289 adapter->detect_tx_hung = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005290
Bruce Allane921eb12012-11-28 09:28:37 +00005291 /* With 82571 controllers, LAA may be overwritten due to controller
Bruce Allanad680762008-03-28 09:15:03 -07005292 * reset from the other port. Set the appropriate LAA in RAR[0]
5293 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005294 if (e1000e_get_laa_state_82571(hw))
Bruce Allan69e1e012012-04-14 03:28:50 +00005295 hw->mac.ops.rar_set(hw, adapter->hw.mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005296
Carolyn Wybornyff10e132010-10-28 00:59:53 +00005297 if (adapter->flags2 & FLAG2_CHECK_PHY_HANG)
5298 e1000e_check_82574_phy_workaround(adapter);
5299
Bruce Allanb67e1912012-12-27 08:32:33 +00005300 /* Clear valid timestamp stuck in RXSTMPL/H due to a Rx error */
5301 if (adapter->hwtstamp_config.rx_filter != HWTSTAMP_FILTER_NONE) {
5302 if ((adapter->flags2 & FLAG2_CHECK_RX_HWTSTAMP) &&
5303 (er32(TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID)) {
5304 er32(RXSTMPH);
5305 adapter->rx_hwtstamp_cleared++;
5306 } else {
5307 adapter->flags2 |= FLAG2_CHECK_RX_HWTSTAMP;
5308 }
5309 }
5310
Auke Kokbc7f75f2007-09-17 12:30:59 -07005311 /* Reset the timer */
5312 if (!test_bit(__E1000_DOWN, &adapter->state))
5313 mod_timer(&adapter->watchdog_timer,
5314 round_jiffies(jiffies + 2 * HZ));
5315}
5316
5317#define E1000_TX_FLAGS_CSUM 0x00000001
5318#define E1000_TX_FLAGS_VLAN 0x00000002
5319#define E1000_TX_FLAGS_TSO 0x00000004
5320#define E1000_TX_FLAGS_IPV4 0x00000008
Ben Greear943146d2012-02-11 15:39:40 +00005321#define E1000_TX_FLAGS_NO_FCS 0x00000010
Bruce Allanb67e1912012-12-27 08:32:33 +00005322#define E1000_TX_FLAGS_HWTSTAMP 0x00000020
Auke Kokbc7f75f2007-09-17 12:30:59 -07005323#define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
5324#define E1000_TX_FLAGS_VLAN_SHIFT 16
5325
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005326static int e1000_tso(struct e1000_ring *tx_ring, struct sk_buff *skb,
5327 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005328{
Auke Kokbc7f75f2007-09-17 12:30:59 -07005329 struct e1000_context_desc *context_desc;
5330 struct e1000_buffer *buffer_info;
5331 unsigned int i;
5332 u32 cmd_length = 0;
Bruce Allan70443ae2012-08-17 06:18:13 +00005333 u16 ipcse = 0, mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005334 u8 ipcss, ipcso, tucss, tucso, hdr_len;
Francois Romieubcf1f572014-03-30 03:14:43 +00005335 int err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005336
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005337 if (!skb_is_gso(skb))
5338 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005339
Francois Romieubcf1f572014-03-30 03:14:43 +00005340 err = skb_cow_head(skb, 0);
5341 if (err < 0)
5342 return err;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005343
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005344 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
5345 mss = skb_shinfo(skb)->gso_size;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005346 if (protocol == htons(ETH_P_IP)) {
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005347 struct iphdr *iph = ip_hdr(skb);
5348 iph->tot_len = 0;
5349 iph->check = 0;
5350 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005351 0, IPPROTO_TCP, 0);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005352 cmd_length = E1000_TXD_CMD_IP;
5353 ipcse = skb_transport_offset(skb) - 1;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005354 } else if (skb_is_gso_v6(skb)) {
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005355 ipv6_hdr(skb)->payload_len = 0;
5356 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Bruce Allanf0ff4392013-02-20 04:05:39 +00005357 &ipv6_hdr(skb)->daddr,
5358 0, IPPROTO_TCP, 0);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005359 ipcse = 0;
5360 }
5361 ipcss = skb_network_offset(skb);
5362 ipcso = (void *)&(ip_hdr(skb)->check) - (void *)skb->data;
5363 tucss = skb_transport_offset(skb);
5364 tucso = (void *)&(tcp_hdr(skb)->check) - (void *)skb->data;
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005365
5366 cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005367 E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005368
5369 i = tx_ring->next_to_use;
5370 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5371 buffer_info = &tx_ring->buffer_info[i];
5372
Bruce Allane80bd1d2013-05-01 01:19:46 +00005373 context_desc->lower_setup.ip_fields.ipcss = ipcss;
5374 context_desc->lower_setup.ip_fields.ipcso = ipcso;
5375 context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005376 context_desc->upper_setup.tcp_fields.tucss = tucss;
5377 context_desc->upper_setup.tcp_fields.tucso = tucso;
Bruce Allan70443ae2012-08-17 06:18:13 +00005378 context_desc->upper_setup.tcp_fields.tucse = 0;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005379 context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
Bruce Allan3d5e33c2009-11-20 23:27:03 +00005380 context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
5381 context_desc->cmd_and_length = cpu_to_le32(cmd_length);
5382
5383 buffer_info->time_stamp = jiffies;
5384 buffer_info->next_to_watch = i;
5385
5386 i++;
5387 if (i == tx_ring->count)
5388 i = 0;
5389 tx_ring->next_to_use = i;
5390
5391 return 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005392}
5393
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005394static bool e1000_tx_csum(struct e1000_ring *tx_ring, struct sk_buff *skb,
5395 __be16 protocol)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005396{
Bruce Allan55aa6982011-12-16 00:45:45 +00005397 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005398 struct e1000_context_desc *context_desc;
5399 struct e1000_buffer *buffer_info;
5400 unsigned int i;
5401 u8 css;
Dave Grahamaf807c82008-10-09 14:28:58 -07005402 u32 cmd_len = E1000_TXD_CMD_DEXT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005403
Dave Grahamaf807c82008-10-09 14:28:58 -07005404 if (skb->ip_summed != CHECKSUM_PARTIAL)
David Ertman3992c8e2014-04-05 03:36:15 +00005405 return false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005406
Arthur Jones3f518392009-03-20 15:56:35 -07005407 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08005408 case cpu_to_be16(ETH_P_IP):
Dave Grahamaf807c82008-10-09 14:28:58 -07005409 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
5410 cmd_len |= E1000_TXD_CMD_TCP;
5411 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08005412 case cpu_to_be16(ETH_P_IPV6):
Dave Grahamaf807c82008-10-09 14:28:58 -07005413 /* XXX not handling all IPV6 headers */
5414 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
5415 cmd_len |= E1000_TXD_CMD_TCP;
5416 break;
5417 default:
5418 if (unlikely(net_ratelimit()))
Arthur Jones5f66f202009-03-19 01:13:08 +00005419 e_warn("checksum_partial proto=%x!\n",
5420 be16_to_cpu(protocol));
Dave Grahamaf807c82008-10-09 14:28:58 -07005421 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005422 }
5423
Michał Mirosław0d0b1672010-12-14 15:24:08 +00005424 css = skb_checksum_start_offset(skb);
Dave Grahamaf807c82008-10-09 14:28:58 -07005425
5426 i = tx_ring->next_to_use;
5427 buffer_info = &tx_ring->buffer_info[i];
5428 context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
5429
5430 context_desc->lower_setup.ip_config = 0;
5431 context_desc->upper_setup.tcp_fields.tucss = css;
Bruce Allanf0ff4392013-02-20 04:05:39 +00005432 context_desc->upper_setup.tcp_fields.tucso = css + skb->csum_offset;
Dave Grahamaf807c82008-10-09 14:28:58 -07005433 context_desc->upper_setup.tcp_fields.tucse = 0;
5434 context_desc->tcp_seg_setup.data = 0;
5435 context_desc->cmd_and_length = cpu_to_le32(cmd_len);
5436
5437 buffer_info->time_stamp = jiffies;
5438 buffer_info->next_to_watch = i;
5439
5440 i++;
5441 if (i == tx_ring->count)
5442 i = 0;
5443 tx_ring->next_to_use = i;
5444
David Ertman3992c8e2014-04-05 03:36:15 +00005445 return true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005446}
5447
Bruce Allan55aa6982011-12-16 00:45:45 +00005448static int e1000_tx_map(struct e1000_ring *tx_ring, struct sk_buff *skb,
5449 unsigned int first, unsigned int max_per_txd,
Bruce Alland821a4c2012-08-24 20:38:11 +00005450 unsigned int nr_frags)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005451{
Bruce Allan55aa6982011-12-16 00:45:45 +00005452 struct e1000_adapter *adapter = tx_ring->adapter;
Alexander Duyck03b13202009-12-02 16:45:31 +00005453 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005454 struct e1000_buffer *buffer_info;
Jesse Brandeburg8ddc9512009-03-02 16:02:53 -08005455 unsigned int len = skb_headlen(skb);
Alexander Duyck03b13202009-12-02 16:45:31 +00005456 unsigned int offset = 0, size, count = 0, i;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005457 unsigned int f, bytecount, segs;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005458
5459 i = tx_ring->next_to_use;
5460
5461 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005462 buffer_info = &tx_ring->buffer_info[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07005463 size = min(len, max_per_txd);
5464
Auke Kokbc7f75f2007-09-17 12:30:59 -07005465 buffer_info->length = size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005466 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005467 buffer_info->next_to_watch = i;
Nick Nunley0be3f552010-04-27 13:09:05 +00005468 buffer_info->dma = dma_map_single(&pdev->dev,
5469 skb->data + offset,
Bruce Allanaf667a22010-12-31 06:10:01 +00005470 size, DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005471 buffer_info->mapped_as_page = false;
Nick Nunley0be3f552010-04-27 13:09:05 +00005472 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005473 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005474
5475 len -= size;
5476 offset += size;
Alexander Duyck03b13202009-12-02 16:45:31 +00005477 count++;
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005478
5479 if (len) {
5480 i++;
5481 if (i == tx_ring->count)
5482 i = 0;
5483 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005484 }
5485
5486 for (f = 0; f < nr_frags; f++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005487 const struct skb_frag_struct *frag;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005488
5489 frag = &skb_shinfo(skb)->frags[f];
Eric Dumazet9e903e02011-10-18 21:00:24 +00005490 len = skb_frag_size(frag);
Ian Campbell877749b2011-08-29 23:18:26 +00005491 offset = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005492
5493 while (len) {
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005494 i++;
5495 if (i == tx_ring->count)
5496 i = 0;
5497
Auke Kokbc7f75f2007-09-17 12:30:59 -07005498 buffer_info = &tx_ring->buffer_info[i];
5499 size = min(len, max_per_txd);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005500
5501 buffer_info->length = size;
5502 buffer_info->time_stamp = jiffies;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005503 buffer_info->next_to_watch = i;
Ian Campbell877749b2011-08-29 23:18:26 +00005504 buffer_info->dma = skb_frag_dma_map(&pdev->dev, frag,
Bruce Allan17e813e2013-02-20 04:06:01 +00005505 offset, size,
5506 DMA_TO_DEVICE);
Alexander Duyck03b13202009-12-02 16:45:31 +00005507 buffer_info->mapped_as_page = true;
Nick Nunley0be3f552010-04-27 13:09:05 +00005508 if (dma_mapping_error(&pdev->dev, buffer_info->dma))
Alexander Duyck03b13202009-12-02 16:45:31 +00005509 goto dma_error;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005510
5511 len -= size;
5512 offset += size;
5513 count++;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005514 }
5515 }
5516
Bruce Allanaf667a22010-12-31 06:10:01 +00005517 segs = skb_shinfo(skb)->gso_segs ? : 1;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005518 /* multiply data chunks by size of headers */
5519 bytecount = ((segs - 1) * skb_headlen(skb)) + skb->len;
5520
Auke Kokbc7f75f2007-09-17 12:30:59 -07005521 tx_ring->buffer_info[i].skb = skb;
Tom Herbert9ed318d2010-05-05 14:02:27 +00005522 tx_ring->buffer_info[i].segs = segs;
5523 tx_ring->buffer_info[i].bytecount = bytecount;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005524 tx_ring->buffer_info[first].next_to_watch = i;
5525
5526 return count;
Alexander Duyck03b13202009-12-02 16:45:31 +00005527
5528dma_error:
Bruce Allanaf667a22010-12-31 06:10:01 +00005529 dev_err(&pdev->dev, "Tx DMA map failed\n");
Alexander Duyck03b13202009-12-02 16:45:31 +00005530 buffer_info->dma = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005531 if (count)
Alexander Duyck03b13202009-12-02 16:45:31 +00005532 count--;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005533
5534 while (count--) {
Bruce Allanaf667a22010-12-31 06:10:01 +00005535 if (i == 0)
Alexander Duyck03b13202009-12-02 16:45:31 +00005536 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00005537 i--;
Alexander Duyck03b13202009-12-02 16:45:31 +00005538 buffer_info = &tx_ring->buffer_info[i];
Bruce Allan55aa6982011-12-16 00:45:45 +00005539 e1000_put_txbuf(tx_ring, buffer_info);
Alexander Duyck03b13202009-12-02 16:45:31 +00005540 }
5541
5542 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005543}
5544
Bruce Allan55aa6982011-12-16 00:45:45 +00005545static void e1000_tx_queue(struct e1000_ring *tx_ring, int tx_flags, int count)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005546{
Bruce Allan55aa6982011-12-16 00:45:45 +00005547 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005548 struct e1000_tx_desc *tx_desc = NULL;
5549 struct e1000_buffer *buffer_info;
5550 u32 txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
5551 unsigned int i;
5552
5553 if (tx_flags & E1000_TX_FLAGS_TSO) {
5554 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
Bruce Allanf0ff4392013-02-20 04:05:39 +00005555 E1000_TXD_CMD_TSE;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005556 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5557
5558 if (tx_flags & E1000_TX_FLAGS_IPV4)
5559 txd_upper |= E1000_TXD_POPTS_IXSM << 8;
5560 }
5561
5562 if (tx_flags & E1000_TX_FLAGS_CSUM) {
5563 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5564 txd_upper |= E1000_TXD_POPTS_TXSM << 8;
5565 }
5566
5567 if (tx_flags & E1000_TX_FLAGS_VLAN) {
5568 txd_lower |= E1000_TXD_CMD_VLE;
5569 txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
5570 }
5571
Ben Greear943146d2012-02-11 15:39:40 +00005572 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5573 txd_lower &= ~(E1000_TXD_CMD_IFCS);
5574
Bruce Allanb67e1912012-12-27 08:32:33 +00005575 if (unlikely(tx_flags & E1000_TX_FLAGS_HWTSTAMP)) {
5576 txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
5577 txd_upper |= E1000_TXD_EXTCMD_TSTAMP;
5578 }
5579
Auke Kokbc7f75f2007-09-17 12:30:59 -07005580 i = tx_ring->next_to_use;
5581
Bruce Allan36b973d2010-11-24 07:42:43 +00005582 do {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005583 buffer_info = &tx_ring->buffer_info[i];
5584 tx_desc = E1000_TX_DESC(*tx_ring, i);
5585 tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
Bruce Allanf0ff4392013-02-20 04:05:39 +00005586 tx_desc->lower.data = cpu_to_le32(txd_lower |
5587 buffer_info->length);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005588 tx_desc->upper.data = cpu_to_le32(txd_upper);
5589
5590 i++;
5591 if (i == tx_ring->count)
5592 i = 0;
Bruce Allan36b973d2010-11-24 07:42:43 +00005593 } while (--count > 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005594
5595 tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
5596
Ben Greear943146d2012-02-11 15:39:40 +00005597 /* txd_cmd re-enables FCS, so we'll re-disable it here as desired. */
5598 if (unlikely(tx_flags & E1000_TX_FLAGS_NO_FCS))
5599 tx_desc->lower.data &= ~(cpu_to_le32(E1000_TXD_CMD_IFCS));
5600
Bruce Allane921eb12012-11-28 09:28:37 +00005601 /* Force memory writes to complete before letting h/w
Auke Kokbc7f75f2007-09-17 12:30:59 -07005602 * know there are new descriptors to fetch. (Only
5603 * applicable for weak-ordered memory model archs,
Bruce Allanad680762008-03-28 09:15:03 -07005604 * such as IA-64).
5605 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005606 wmb();
5607
5608 tx_ring->next_to_use = i;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005609}
5610
5611#define MINIMUM_DHCP_PACKET_SIZE 282
5612static int e1000_transfer_dhcp_info(struct e1000_adapter *adapter,
5613 struct sk_buff *skb)
5614{
Bruce Allane80bd1d2013-05-01 01:19:46 +00005615 struct e1000_hw *hw = &adapter->hw;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005616 u16 length, offset;
5617
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005618 if (skb_vlan_tag_present(skb) &&
5619 !((skb_vlan_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
Bruce Alland60923c2012-12-05 06:26:56 +00005620 (adapter->hw.mng_cookie.status &
5621 E1000_MNG_DHCP_COOKIE_STATUS_VLAN)))
5622 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005623
5624 if (skb->len <= MINIMUM_DHCP_PACKET_SIZE)
5625 return 0;
5626
Bruce Allan53aa82d2013-02-20 04:06:06 +00005627 if (((struct ethhdr *)skb->data)->h_proto != htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005628 return 0;
5629
5630 {
Bruce Allan362e20c2013-02-20 04:05:45 +00005631 const struct iphdr *ip = (struct iphdr *)((u8 *)skb->data + 14);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005632 struct udphdr *udp;
5633
5634 if (ip->protocol != IPPROTO_UDP)
5635 return 0;
5636
5637 udp = (struct udphdr *)((u8 *)ip + (ip->ihl << 2));
5638 if (ntohs(udp->dest) != 67)
5639 return 0;
5640
5641 offset = (u8 *)udp + 8 - skb->data;
5642 length = skb->len - offset;
5643 return e1000e_mng_write_dhcp_info(hw, (u8 *)udp + 8, length);
5644 }
5645
5646 return 0;
5647}
5648
Bruce Allan55aa6982011-12-16 00:45:45 +00005649static int __e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005650{
Bruce Allan55aa6982011-12-16 00:45:45 +00005651 struct e1000_adapter *adapter = tx_ring->adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005652
Bruce Allan55aa6982011-12-16 00:45:45 +00005653 netif_stop_queue(adapter->netdev);
Bruce Allane921eb12012-11-28 09:28:37 +00005654 /* Herbert's original patch had:
Auke Kokbc7f75f2007-09-17 12:30:59 -07005655 * smp_mb__after_netif_stop_queue();
Bruce Allanad680762008-03-28 09:15:03 -07005656 * but since that doesn't exist yet, just open code it.
5657 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005658 smp_mb();
5659
Bruce Allane921eb12012-11-28 09:28:37 +00005660 /* We need to check again in a case another CPU has just
Bruce Allanad680762008-03-28 09:15:03 -07005661 * made room available.
5662 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005663 if (e1000_desc_unused(tx_ring) < size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005664 return -EBUSY;
5665
5666 /* A reprieve! */
Bruce Allan55aa6982011-12-16 00:45:45 +00005667 netif_start_queue(adapter->netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005668 ++adapter->restart_queue;
5669 return 0;
5670}
5671
Bruce Allan55aa6982011-12-16 00:45:45 +00005672static int e1000_maybe_stop_tx(struct e1000_ring *tx_ring, int size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005673{
Bruce Alland821a4c2012-08-24 20:38:11 +00005674 BUG_ON(size > tx_ring->count);
5675
Bruce Allan55aa6982011-12-16 00:45:45 +00005676 if (e1000_desc_unused(tx_ring) >= size)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005677 return 0;
Bruce Allan55aa6982011-12-16 00:45:45 +00005678 return __e1000_maybe_stop_tx(tx_ring, size);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005679}
5680
Stephen Hemminger3b29a562009-08-31 19:50:55 +00005681static netdev_tx_t e1000_xmit_frame(struct sk_buff *skb,
5682 struct net_device *netdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005683{
5684 struct e1000_adapter *adapter = netdev_priv(netdev);
5685 struct e1000_ring *tx_ring = adapter->tx_ring;
5686 unsigned int first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005687 unsigned int tx_flags = 0;
Eric Dumazete743d312010-04-14 15:59:40 -07005688 unsigned int len = skb_headlen(skb);
Auke Kok4e6c7092007-10-05 14:15:23 -07005689 unsigned int nr_frags;
5690 unsigned int mss;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005691 int count = 0;
5692 int tso;
5693 unsigned int f;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005694 __be16 protocol = vlan_get_protocol(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005695
5696 if (test_bit(__E1000_DOWN, &adapter->state)) {
5697 dev_kfree_skb_any(skb);
5698 return NETDEV_TX_OK;
5699 }
5700
5701 if (skb->len <= 0) {
5702 dev_kfree_skb_any(skb);
5703 return NETDEV_TX_OK;
5704 }
5705
Bruce Allane921eb12012-11-28 09:28:37 +00005706 /* The minimum packet size with TCTL.PSP set is 17 bytes so
Tushar Dave6e97c172012-09-14 02:21:37 +00005707 * pad skb in order to meet this minimum size requirement
5708 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08005709 if (skb_put_padto(skb, 17))
5710 return NETDEV_TX_OK;
Tushar Dave6e97c172012-09-14 02:21:37 +00005711
Auke Kokbc7f75f2007-09-17 12:30:59 -07005712 mss = skb_shinfo(skb)->gso_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005713 if (mss) {
5714 u8 hdr_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005715
Bruce Allane921eb12012-11-28 09:28:37 +00005716 /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
Bruce Allanad680762008-03-28 09:15:03 -07005717 * points to just header, pull a few bytes of payload from
5718 * frags into skb->data
5719 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005720 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
Bruce Allane921eb12012-11-28 09:28:37 +00005721 /* we do this workaround for ES2LAN, but it is un-necessary,
Bruce Allanad680762008-03-28 09:15:03 -07005722 * avoiding it could save a lot of cycles
5723 */
Auke Kok4e6c7092007-10-05 14:15:23 -07005724 if (skb->data_len && (hdr_len == len)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005725 unsigned int pull_size;
5726
Bruce Allana2a5b322012-01-31 06:37:17 +00005727 pull_size = min_t(unsigned int, 4, skb->data_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005728 if (!__pskb_pull_tail(skb, pull_size)) {
Jeff Kirsher44defeb2008-08-04 17:20:41 -07005729 e_err("__pskb_pull_tail failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005730 dev_kfree_skb_any(skb);
5731 return NETDEV_TX_OK;
5732 }
Eric Dumazete743d312010-04-14 15:59:40 -07005733 len = skb_headlen(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005734 }
5735 }
5736
5737 /* reserve a descriptor for the offload context */
5738 if ((mss) || (skb->ip_summed == CHECKSUM_PARTIAL))
5739 count++;
5740 count++;
5741
Bruce Alland821a4c2012-08-24 20:38:11 +00005742 count += DIV_ROUND_UP(len, adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005743
5744 nr_frags = skb_shinfo(skb)->nr_frags;
5745 for (f = 0; f < nr_frags; f++)
Bruce Alland821a4c2012-08-24 20:38:11 +00005746 count += DIV_ROUND_UP(skb_frag_size(&skb_shinfo(skb)->frags[f]),
5747 adapter->tx_fifo_limit);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005748
5749 if (adapter->hw.mac.tx_pkt_filtering)
5750 e1000_transfer_dhcp_info(adapter, skb);
5751
Bruce Allane921eb12012-11-28 09:28:37 +00005752 /* need: count + 2 desc gap to keep tail from touching
Bruce Allanad680762008-03-28 09:15:03 -07005753 * head, otherwise try next time
5754 */
Bruce Allan55aa6982011-12-16 00:45:45 +00005755 if (e1000_maybe_stop_tx(tx_ring, count + 2))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005756 return NETDEV_TX_BUSY;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005757
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005758 if (skb_vlan_tag_present(skb)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005759 tx_flags |= E1000_TX_FLAGS_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005760 tx_flags |= (skb_vlan_tag_get(skb) <<
5761 E1000_TX_FLAGS_VLAN_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005762 }
5763
5764 first = tx_ring->next_to_use;
5765
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005766 tso = e1000_tso(tx_ring, skb, protocol);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005767 if (tso < 0) {
5768 dev_kfree_skb_any(skb);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005769 return NETDEV_TX_OK;
5770 }
5771
5772 if (tso)
5773 tx_flags |= E1000_TX_FLAGS_TSO;
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005774 else if (e1000_tx_csum(tx_ring, skb, protocol))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005775 tx_flags |= E1000_TX_FLAGS_CSUM;
5776
Bruce Allane921eb12012-11-28 09:28:37 +00005777 /* Old method was to assume IPv4 packet by default if TSO was enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005778 * 82571 hardware supports TSO capabilities for IPv6 as well...
Bruce Allanad680762008-03-28 09:15:03 -07005779 * no longer assume, we must.
5780 */
Vlad Yasevich47ccd1e2014-08-25 10:34:48 -04005781 if (protocol == htons(ETH_P_IP))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005782 tx_flags |= E1000_TX_FLAGS_IPV4;
5783
Ben Greear943146d2012-02-11 15:39:40 +00005784 if (unlikely(skb->no_fcs))
5785 tx_flags |= E1000_TX_FLAGS_NO_FCS;
5786
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005787 /* if count is 0 then mapping error has occurred */
Bruce Alland821a4c2012-08-24 20:38:11 +00005788 count = e1000_tx_map(tx_ring, skb, first, adapter->tx_fifo_limit,
5789 nr_frags);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005790 if (count) {
Mathias Koehrer69308952014-08-07 18:51:53 +00005791 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
5792 (adapter->flags & FLAG_HAS_HW_TIMESTAMP) &&
5793 !adapter->tx_hwtstamp_skb) {
Bruce Allanb67e1912012-12-27 08:32:33 +00005794 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5795 tx_flags |= E1000_TX_FLAGS_HWTSTAMP;
5796 adapter->tx_hwtstamp_skb = skb_get(skb);
Jakub Kicinski59c871c2014-03-15 14:55:00 +00005797 adapter->tx_hwtstamp_start = jiffies;
Bruce Allanb67e1912012-12-27 08:32:33 +00005798 schedule_work(&adapter->tx_hwtstamp_work);
5799 } else {
5800 skb_tx_timestamp(skb);
5801 }
Willem de Bruijn80be3122012-04-27 09:04:05 +00005802
Tom Herbert3f0cfa32011-11-28 16:33:16 +00005803 netdev_sent_queue(netdev, skb->len);
Bruce Allan55aa6982011-12-16 00:45:45 +00005804 e1000_tx_queue(tx_ring, tx_flags, count);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005805 /* Make sure there is space in the ring for the next send. */
Bruce Alland821a4c2012-08-24 20:38:11 +00005806 e1000_maybe_stop_tx(tx_ring,
5807 (MAX_SKB_FRAGS *
5808 DIV_ROUND_UP(PAGE_SIZE,
5809 adapter->tx_fifo_limit) + 2));
Florian Westphal472f31f2015-01-09 09:26:14 +00005810
5811 if (!skb->xmit_more ||
5812 netif_xmit_stopped(netdev_get_tx_queue(netdev, 0))) {
5813 if (adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
5814 e1000e_update_tdt_wa(tx_ring,
5815 tx_ring->next_to_use);
5816 else
5817 writel(tx_ring->next_to_use, tx_ring->tail);
5818
5819 /* we need this if more than one processor can write
5820 * to our tail at a time, it synchronizes IO on
5821 *IA64/Altix systems
5822 */
5823 mmiowb();
5824 }
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005825 } else {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005826 dev_kfree_skb_any(skb);
Alexander Duyck1b7719c2009-03-19 01:12:50 +00005827 tx_ring->buffer_info[first].time_stamp = 0;
5828 tx_ring->next_to_use = first;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005829 }
5830
Auke Kokbc7f75f2007-09-17 12:30:59 -07005831 return NETDEV_TX_OK;
5832}
5833
5834/**
5835 * e1000_tx_timeout - Respond to a Tx Hang
5836 * @netdev: network interface device structure
5837 **/
5838static void e1000_tx_timeout(struct net_device *netdev)
5839{
5840 struct e1000_adapter *adapter = netdev_priv(netdev);
5841
5842 /* Do the reset outside of interrupt context */
5843 adapter->tx_timeout_count++;
5844 schedule_work(&adapter->reset_task);
5845}
5846
5847static void e1000_reset_task(struct work_struct *work)
5848{
5849 struct e1000_adapter *adapter;
5850 adapter = container_of(work, struct e1000_adapter, reset_task);
5851
Jesse Brandeburg615b32a2011-02-02 10:19:45 +00005852 /* don't run the task if already down */
5853 if (test_bit(__E1000_DOWN, &adapter->state))
5854 return;
5855
Bruce Allan12d43f72012-12-05 06:26:14 +00005856 if (!(adapter->flags & FLAG_RESTART_NOW)) {
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005857 e1000e_dump(adapter);
Bruce Allan12d43f72012-12-05 06:26:14 +00005858 e_err("Reset adapter unexpectedly\n");
Carolyn Wybornyaffa9df2010-10-28 00:59:55 +00005859 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005860 e1000e_reinit_locked(adapter);
5861}
5862
5863/**
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005864 * e1000_get_stats64 - Get System Network Statistics
Auke Kokbc7f75f2007-09-17 12:30:59 -07005865 * @netdev: network interface device structure
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005866 * @stats: rtnl_link_stats64 pointer
Auke Kokbc7f75f2007-09-17 12:30:59 -07005867 *
5868 * Returns the address of the device statistics structure.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005869 **/
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005870struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
Bruce Allan66501f52013-02-20 04:05:55 +00005871 struct rtnl_link_stats64 *stats)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005872{
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005873 struct e1000_adapter *adapter = netdev_priv(netdev);
5874
5875 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5876 spin_lock(&adapter->stats64_lock);
5877 e1000e_update_stats(adapter);
5878 /* Fill out the OS statistics structure */
5879 stats->rx_bytes = adapter->stats.gorc;
5880 stats->rx_packets = adapter->stats.gprc;
5881 stats->tx_bytes = adapter->stats.gotc;
5882 stats->tx_packets = adapter->stats.gptc;
5883 stats->multicast = adapter->stats.mprc;
5884 stats->collisions = adapter->stats.colc;
5885
5886 /* Rx Errors */
5887
Bruce Allane921eb12012-11-28 09:28:37 +00005888 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005889 * our own version based on RUC and ROC
5890 */
5891 stats->rx_errors = adapter->stats.rxerrc +
Bruce Allanf0ff4392013-02-20 04:05:39 +00005892 adapter->stats.crcerrs + adapter->stats.algnerrc +
5893 adapter->stats.ruc + adapter->stats.roc + adapter->stats.cexterr;
5894 stats->rx_length_errors = adapter->stats.ruc + adapter->stats.roc;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005895 stats->rx_crc_errors = adapter->stats.crcerrs;
5896 stats->rx_frame_errors = adapter->stats.algnerrc;
5897 stats->rx_missed_errors = adapter->stats.mpc;
5898
5899 /* Tx Errors */
Bruce Allanf0ff4392013-02-20 04:05:39 +00005900 stats->tx_errors = adapter->stats.ecol + adapter->stats.latecol;
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00005901 stats->tx_aborted_errors = adapter->stats.ecol;
5902 stats->tx_window_errors = adapter->stats.latecol;
5903 stats->tx_carrier_errors = adapter->stats.tncrs;
5904
5905 /* Tx Dropped needs to be maintained elsewhere */
5906
5907 spin_unlock(&adapter->stats64_lock);
5908 return stats;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005909}
5910
5911/**
5912 * e1000_change_mtu - Change the Maximum Transfer Unit
5913 * @netdev: network interface device structure
5914 * @new_mtu: new value for maximum frame size
5915 *
5916 * Returns 0 on success, negative on failure
5917 **/
5918static int e1000_change_mtu(struct net_device *netdev, int new_mtu)
5919{
5920 struct e1000_adapter *adapter = netdev_priv(netdev);
Alexander Duyck8084b862015-05-02 00:52:00 -07005921 int max_frame = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005922
Bruce Allan2adc55c2009-06-02 11:28:58 +00005923 /* Jumbo frame support */
Alexander Duyck8084b862015-05-02 00:52:00 -07005924 if ((max_frame > (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)) &&
Bruce Allan2e1706f2012-06-30 20:02:42 +00005925 !(adapter->flags & FLAG_HAS_JUMBO_FRAMES)) {
5926 e_err("Jumbo Frames not supported.\n");
5927 return -EINVAL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005928 }
5929
Bruce Allan2adc55c2009-06-02 11:28:58 +00005930 /* Supported frame sizes */
Alexander Duyck8084b862015-05-02 00:52:00 -07005931 if ((new_mtu < (VLAN_ETH_ZLEN + ETH_FCS_LEN)) ||
Bruce Allan2adc55c2009-06-02 11:28:58 +00005932 (max_frame > adapter->max_hw_frame_size)) {
5933 e_err("Unsupported MTU setting\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005934 return -EINVAL;
5935 }
5936
Bruce Allan2fbe4522012-04-19 03:21:47 +00005937 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
5938 if ((adapter->hw.mac.type >= e1000_pch2lan) &&
Bruce Allana1ce6472010-09-22 17:16:40 +00005939 !(adapter->flags2 & FLAG2_CRC_STRIPPING) &&
5940 (new_mtu > ETH_DATA_LEN)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005941 e_err("Jumbo Frames not supported on this device when CRC stripping is disabled.\n");
Bruce Allana1ce6472010-09-22 17:16:40 +00005942 return -EINVAL;
5943 }
5944
Auke Kokbc7f75f2007-09-17 12:30:59 -07005945 while (test_and_set_bit(__E1000_RESETTING, &adapter->state))
Bruce Allan1bba4382011-03-19 00:27:20 +00005946 usleep_range(1000, 2000);
Bruce Allan610c9922009-11-19 12:35:45 +00005947 /* e1000e_down -> e1000e_reset dependent on max_frame_size & mtu */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005948 adapter->max_frame_size = max_frame;
Bruce Allan610c9922009-11-19 12:35:45 +00005949 e_info("changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5950 netdev->mtu = new_mtu;
David Ertman63eb48f2014-02-14 07:16:46 +00005951
5952 pm_runtime_get_sync(netdev->dev.parent);
5953
Auke Kokbc7f75f2007-09-17 12:30:59 -07005954 if (netif_running(netdev))
David Ertman28002092014-02-14 07:16:41 +00005955 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005956
Bruce Allane921eb12012-11-28 09:28:37 +00005957 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
Auke Kokbc7f75f2007-09-17 12:30:59 -07005958 * means we reserve 2 more, this pushes us to allocate from the next
5959 * larger slab size.
Bruce Allanad680762008-03-28 09:15:03 -07005960 * i.e. RXBUFFER_2048 --> size-4096 slab
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005961 * However with the new *_jumbo_rx* routines, jumbo receives will use
5962 * fragmented skbs
Bruce Allanad680762008-03-28 09:15:03 -07005963 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005964
Jesse Brandeburg99261462010-01-22 22:56:16 +00005965 if (max_frame <= 2048)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005966 adapter->rx_buffer_len = 2048;
5967 else
5968 adapter->rx_buffer_len = 4096;
5969
5970 /* adjust allocation if LPE protects us, and we aren't using SBP */
Alexander Duyck8084b862015-05-02 00:52:00 -07005971 if (max_frame <= (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN))
5972 adapter->rx_buffer_len = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005973
Auke Kokbc7f75f2007-09-17 12:30:59 -07005974 if (netif_running(netdev))
5975 e1000e_up(adapter);
5976 else
5977 e1000e_reset(adapter);
5978
David Ertman63eb48f2014-02-14 07:16:46 +00005979 pm_runtime_put_sync(netdev->dev.parent);
5980
Auke Kokbc7f75f2007-09-17 12:30:59 -07005981 clear_bit(__E1000_RESETTING, &adapter->state);
5982
5983 return 0;
5984}
5985
5986static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
5987 int cmd)
5988{
5989 struct e1000_adapter *adapter = netdev_priv(netdev);
5990 struct mii_ioctl_data *data = if_mii(ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005991
Jeff Kirsher318a94d2008-03-28 09:15:16 -07005992 if (adapter->hw.phy.media_type != e1000_media_type_copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005993 return -EOPNOTSUPP;
5994
5995 switch (cmd) {
5996 case SIOCGMIIPHY:
5997 data->phy_id = adapter->hw.phy.addr;
5998 break;
5999 case SIOCGMIIREG:
Bruce Allanb16a0022009-11-20 23:24:30 +00006000 e1000_phy_read_status(adapter);
6001
Bruce Allan7c257692008-04-23 11:09:00 -07006002 switch (data->reg_num & 0x1F) {
6003 case MII_BMCR:
6004 data->val_out = adapter->phy_regs.bmcr;
6005 break;
6006 case MII_BMSR:
6007 data->val_out = adapter->phy_regs.bmsr;
6008 break;
6009 case MII_PHYSID1:
6010 data->val_out = (adapter->hw.phy.id >> 16);
6011 break;
6012 case MII_PHYSID2:
6013 data->val_out = (adapter->hw.phy.id & 0xFFFF);
6014 break;
6015 case MII_ADVERTISE:
6016 data->val_out = adapter->phy_regs.advertise;
6017 break;
6018 case MII_LPA:
6019 data->val_out = adapter->phy_regs.lpa;
6020 break;
6021 case MII_EXPANSION:
6022 data->val_out = adapter->phy_regs.expansion;
6023 break;
6024 case MII_CTRL1000:
6025 data->val_out = adapter->phy_regs.ctrl1000;
6026 break;
6027 case MII_STAT1000:
6028 data->val_out = adapter->phy_regs.stat1000;
6029 break;
6030 case MII_ESTATUS:
6031 data->val_out = adapter->phy_regs.estatus;
6032 break;
6033 default:
Auke Kokbc7f75f2007-09-17 12:30:59 -07006034 return -EIO;
6035 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006036 break;
6037 case SIOCSMIIREG:
6038 default:
6039 return -EOPNOTSUPP;
6040 }
6041 return 0;
6042}
6043
Bruce Allanb67e1912012-12-27 08:32:33 +00006044/**
6045 * e1000e_hwtstamp_ioctl - control hardware time stamping
6046 * @netdev: network interface device structure
6047 * @ifreq: interface request
6048 *
6049 * Outgoing time stamping can be enabled and disabled. Play nice and
6050 * disable it when requested, although it shouldn't cause any overhead
6051 * when no packet needs it. At most one packet in the queue may be
6052 * marked for time stamping, otherwise it would be impossible to tell
6053 * for sure to which packet the hardware time stamp belongs.
6054 *
6055 * Incoming time stamping has to be configured via the hardware filters.
6056 * Not all combinations are supported, in particular event type has to be
6057 * specified. Matching the kind of event packet is not supported, with the
6058 * exception of "all V2 events regardless of level 2 or 4".
6059 **/
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006060static int e1000e_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Bruce Allanb67e1912012-12-27 08:32:33 +00006061{
6062 struct e1000_adapter *adapter = netdev_priv(netdev);
6063 struct hwtstamp_config config;
6064 int ret_val;
6065
6066 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
6067 return -EFAULT;
6068
Ben Hutchings62d7e3a2013-11-14 00:41:38 +00006069 ret_val = e1000e_config_hwtstamp(adapter, &config);
Bruce Allanb67e1912012-12-27 08:32:33 +00006070 if (ret_val)
6071 return ret_val;
6072
Bruce Alland89777b2013-01-19 01:09:58 +00006073 switch (config.rx_filter) {
6074 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
6075 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
6076 case HWTSTAMP_FILTER_PTP_V2_SYNC:
6077 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
6078 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
6079 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
6080 /* With V2 type filters which specify a Sync or Delay Request,
6081 * Path Delay Request/Response messages are also time stamped
6082 * by hardware so notify the caller the requested packets plus
6083 * some others are time stamped.
6084 */
6085 config.rx_filter = HWTSTAMP_FILTER_SOME;
6086 break;
6087 default:
6088 break;
6089 }
6090
Bruce Allanb67e1912012-12-27 08:32:33 +00006091 return copy_to_user(ifr->ifr_data, &config,
6092 sizeof(config)) ? -EFAULT : 0;
6093}
6094
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006095static int e1000e_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
6096{
6097 struct e1000_adapter *adapter = netdev_priv(netdev);
6098
6099 return copy_to_user(ifr->ifr_data, &adapter->hwtstamp_config,
6100 sizeof(adapter->hwtstamp_config)) ? -EFAULT : 0;
6101}
6102
Auke Kokbc7f75f2007-09-17 12:30:59 -07006103static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6104{
6105 switch (cmd) {
6106 case SIOCGMIIPHY:
6107 case SIOCGMIIREG:
6108 case SIOCSMIIREG:
6109 return e1000_mii_ioctl(netdev, ifr, cmd);
Bruce Allanb67e1912012-12-27 08:32:33 +00006110 case SIOCSHWTSTAMP:
Ben Hutchings4e8cff62013-11-18 23:07:16 +00006111 return e1000e_hwtstamp_set(netdev, ifr);
6112 case SIOCGHWTSTAMP:
6113 return e1000e_hwtstamp_get(netdev, ifr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006114 default:
6115 return -EOPNOTSUPP;
6116 }
6117}
6118
Bruce Allana4f58f52009-06-02 11:29:18 +00006119static int e1000_init_phy_wakeup(struct e1000_adapter *adapter, u32 wufc)
6120{
6121 struct e1000_hw *hw = &adapter->hw;
David Ertman74f350e2014-02-22 03:15:17 +00006122 u32 i, mac_reg, wuc;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006123 u16 phy_reg, wuc_enable;
Bruce Allan70806a72013-01-05 05:08:37 +00006124 int retval;
Bruce Allana4f58f52009-06-02 11:29:18 +00006125
6126 /* copy MAC RARs to PHY RARs */
Bruce Alland3738bb2010-06-16 13:27:28 +00006127 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006128
Bruce Allan2b6b1682011-05-13 07:20:09 +00006129 retval = hw->phy.ops.acquire(hw);
6130 if (retval) {
6131 e_err("Could not acquire PHY\n");
6132 return retval;
6133 }
6134
6135 /* Enable access to wakeup registers on and set page to BM_WUC_PAGE */
6136 retval = e1000_enable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
6137 if (retval)
Bruce Allan75ce1532012-02-08 02:54:48 +00006138 goto release;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006139
6140 /* copy MAC MTA to PHY MTA - only needed for pchlan */
Bruce Allana4f58f52009-06-02 11:29:18 +00006141 for (i = 0; i < adapter->hw.mac.mta_reg_count; i++) {
6142 mac_reg = E1000_READ_REG_ARRAY(hw, E1000_MTA, i);
Bruce Allan2b6b1682011-05-13 07:20:09 +00006143 hw->phy.ops.write_reg_page(hw, BM_MTA(i),
6144 (u16)(mac_reg & 0xFFFF));
6145 hw->phy.ops.write_reg_page(hw, BM_MTA(i) + 1,
6146 (u16)((mac_reg >> 16) & 0xFFFF));
Bruce Allana4f58f52009-06-02 11:29:18 +00006147 }
6148
6149 /* configure PHY Rx Control register */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006150 hw->phy.ops.read_reg_page(&adapter->hw, BM_RCTL, &phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006151 mac_reg = er32(RCTL);
6152 if (mac_reg & E1000_RCTL_UPE)
6153 phy_reg |= BM_RCTL_UPE;
6154 if (mac_reg & E1000_RCTL_MPE)
6155 phy_reg |= BM_RCTL_MPE;
6156 phy_reg &= ~(BM_RCTL_MO_MASK);
6157 if (mac_reg & E1000_RCTL_MO_3)
6158 phy_reg |= (((mac_reg & E1000_RCTL_MO_3) >> E1000_RCTL_MO_SHIFT)
Bruce Allan17e813e2013-02-20 04:06:01 +00006159 << BM_RCTL_MO_SHIFT);
Bruce Allana4f58f52009-06-02 11:29:18 +00006160 if (mac_reg & E1000_RCTL_BAM)
6161 phy_reg |= BM_RCTL_BAM;
6162 if (mac_reg & E1000_RCTL_PMCF)
6163 phy_reg |= BM_RCTL_PMCF;
6164 mac_reg = er32(CTRL);
6165 if (mac_reg & E1000_CTRL_RFCE)
6166 phy_reg |= BM_RCTL_RFCE;
Bruce Allan2b6b1682011-05-13 07:20:09 +00006167 hw->phy.ops.write_reg_page(&adapter->hw, BM_RCTL, phy_reg);
Bruce Allana4f58f52009-06-02 11:29:18 +00006168
David Ertman74f350e2014-02-22 03:15:17 +00006169 wuc = E1000_WUC_PME_EN;
6170 if (wufc & (E1000_WUFC_MAG | E1000_WUFC_LNKC))
6171 wuc |= E1000_WUC_APME;
6172
Bruce Allana4f58f52009-06-02 11:29:18 +00006173 /* enable PHY wakeup in MAC register */
6174 ew32(WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006175 ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME |
6176 E1000_WUC_PME_STATUS | wuc));
Bruce Allana4f58f52009-06-02 11:29:18 +00006177
6178 /* configure and enable PHY wakeup in PHY registers */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006179 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUFC, wufc);
David Ertman74f350e2014-02-22 03:15:17 +00006180 hw->phy.ops.write_reg_page(&adapter->hw, BM_WUC, wuc);
Bruce Allana4f58f52009-06-02 11:29:18 +00006181
6182 /* activate PHY wakeup */
Bruce Allan2b6b1682011-05-13 07:20:09 +00006183 wuc_enable |= BM_WUC_ENABLE_BIT | BM_WUC_HOST_WU_BIT;
6184 retval = e1000_disable_phy_wakeup_reg_access_bm(hw, &wuc_enable);
Bruce Allana4f58f52009-06-02 11:29:18 +00006185 if (retval)
6186 e_err("Could not set PHY Host Wakeup bit\n");
Bruce Allan75ce1532012-02-08 02:54:48 +00006187release:
Bruce Allan94d81862009-11-20 23:25:26 +00006188 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00006189
6190 return retval;
6191}
6192
David Ertman2a7e19a2014-07-11 06:21:31 +00006193static void e1000e_flush_lpic(struct pci_dev *pdev)
6194{
6195 struct net_device *netdev = pci_get_drvdata(pdev);
6196 struct e1000_adapter *adapter = netdev_priv(netdev);
6197 struct e1000_hw *hw = &adapter->hw;
6198 u32 ret_val;
6199
6200 pm_runtime_get_sync(netdev->dev.parent);
6201
6202 ret_val = hw->phy.ops.acquire(hw);
6203 if (ret_val)
6204 goto fl_out;
6205
6206 pr_info("EEE TX LPI TIMER: %08X\n",
6207 er32(LPIC) >> E1000_LPIC_LPIET_SHIFT);
6208
6209 hw->phy.ops.release(hw);
6210
6211fl_out:
6212 pm_runtime_put_sync(netdev->dev.parent);
6213}
6214
David Ertman28002092014-02-14 07:16:41 +00006215static int e1000e_pm_freeze(struct device *dev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006216{
David Ertman28002092014-02-14 07:16:41 +00006217 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
Auke Kokbc7f75f2007-09-17 12:30:59 -07006218 struct e1000_adapter *adapter = netdev_priv(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006219
6220 netif_device_detach(netdev);
6221
6222 if (netif_running(netdev)) {
Bruce Allanbb9e44d2012-03-21 00:39:12 +00006223 int count = E1000_CHECK_RESET_COUNT;
6224
6225 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6226 usleep_range(10000, 20000);
6227
Auke Kokbc7f75f2007-09-17 12:30:59 -07006228 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
David Ertman28002092014-02-14 07:16:41 +00006229
6230 /* Quiesce the device without resetting the hardware */
6231 e1000e_down(adapter, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006232 e1000_free_irq(adapter);
6233 }
Bruce Allan4662e822008-08-26 18:37:06 -07006234 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006235
David Ertman28002092014-02-14 07:16:41 +00006236 /* Allow time for pending master requests to run */
6237 e1000e_disable_pcie_master(&adapter->hw);
6238
6239 return 0;
6240}
6241
6242static int __e1000_shutdown(struct pci_dev *pdev, bool runtime)
6243{
6244 struct net_device *netdev = pci_get_drvdata(pdev);
6245 struct e1000_adapter *adapter = netdev_priv(netdev);
6246 struct e1000_hw *hw = &adapter->hw;
6247 u32 ctrl, ctrl_ext, rctl, status;
6248 /* Runtime suspend should only enable wakeup for link changes */
6249 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
6250 int retval = 0;
6251
Auke Kokbc7f75f2007-09-17 12:30:59 -07006252 status = er32(STATUS);
6253 if (status & E1000_STATUS_LU)
6254 wufc &= ~E1000_WUFC_LNKC;
6255
6256 if (wufc) {
6257 e1000_setup_rctl(adapter);
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00006258 e1000e_set_rx_mode(netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006259
6260 /* turn on all-multi mode if wake on multicast is enabled */
6261 if (wufc & E1000_WUFC_MC) {
6262 rctl = er32(RCTL);
6263 rctl |= E1000_RCTL_MPE;
6264 ew32(RCTL, rctl);
6265 }
6266
6267 ctrl = er32(CTRL);
Bruce Allana4f58f52009-06-02 11:29:18 +00006268 ctrl |= E1000_CTRL_ADVD3WUC;
6269 if (!(adapter->flags2 & FLAG2_HAS_PHY_WAKEUP))
6270 ctrl |= E1000_CTRL_EN_PHY_PWR_MGMT;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006271 ew32(CTRL, ctrl);
6272
Jeff Kirsher318a94d2008-03-28 09:15:16 -07006273 if (adapter->hw.phy.media_type == e1000_media_type_fiber ||
6274 adapter->hw.phy.media_type ==
6275 e1000_media_type_internal_serdes) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006276 /* keep the laser running in D3 */
6277 ctrl_ext = er32(CTRL_EXT);
Bruce Allan93a23f42009-12-08 07:27:41 +00006278 ctrl_ext |= E1000_CTRL_EXT_SDP3_DATA;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006279 ew32(CTRL_EXT, ctrl_ext);
6280 }
6281
David Ertman63eb48f2014-02-14 07:16:46 +00006282 if (!runtime)
6283 e1000e_power_up_phy(adapter);
6284
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006285 if (adapter->flags & FLAG_IS_ICH)
Bruce Allan99730e42011-05-13 07:19:48 +00006286 e1000_suspend_workarounds_ich8lan(&adapter->hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07006287
Bruce Allan82776a42009-08-14 14:35:33 +00006288 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
Bruce Allana4f58f52009-06-02 11:29:18 +00006289 /* enable wakeup by the PHY */
6290 retval = e1000_init_phy_wakeup(adapter, wufc);
6291 if (retval)
6292 return retval;
6293 } else {
6294 /* enable wakeup by the MAC */
6295 ew32(WUFC, wufc);
6296 ew32(WUC, E1000_WUC_PME_EN);
6297 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006298 } else {
6299 ew32(WUC, 0);
6300 ew32(WUFC, 0);
David Ertman28002092014-02-14 07:16:41 +00006301
6302 e1000_power_down_phy(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006303 }
6304
David Ertman74f350e2014-02-22 03:15:17 +00006305 if (adapter->hw.phy.type == e1000_phy_igp_3) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006306 e1000e_igp3_phy_powerdown_workaround_ich8lan(&adapter->hw);
David Ertman79849eb2015-02-10 09:10:43 +00006307 } else if ((hw->mac.type == e1000_pch_lpt) ||
6308 (hw->mac.type == e1000_pch_spt)) {
David Ertman74f350e2014-02-22 03:15:17 +00006309 if (!(wufc & (E1000_WUFC_EX | E1000_WUFC_MC | E1000_WUFC_BC)))
6310 /* ULP does not support wake from unicast, multicast
6311 * or broadcast.
6312 */
6313 retval = e1000_enable_ulp_lpt_lp(hw, !runtime);
6314
6315 if (retval)
6316 return retval;
6317 }
6318
Auke Kokbc7f75f2007-09-17 12:30:59 -07006319
Bruce Allane921eb12012-11-28 09:28:37 +00006320 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07006321 * would have already happened in close and is redundant.
6322 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006323 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006324
Dean Nelson24b41c92013-06-13 03:55:44 +00006325 pci_clear_master(pdev);
6326
Bruce Allane921eb12012-11-28 09:28:37 +00006327 /* The pci-e switch on some quad port adapters will report a
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006328 * correctable error when the MAC transitions from D0 to D3. To
6329 * prevent this we need to mask off the correctable errors on the
6330 * downstream port of the pci-e switch.
Li Zhange8c254c2013-08-13 18:42:58 +00006331 *
6332 * We don't have the associated upstream bridge while assigning
6333 * the PCI device into guest. For example, the KVM on power is
6334 * one of the cases.
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006335 */
6336 if (adapter->flags & FLAG_IS_QUAD_PORT) {
6337 struct pci_dev *us_dev = pdev->bus->self;
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006338 u16 devctl;
6339
Li Zhange8c254c2013-08-13 18:42:58 +00006340 if (!us_dev)
6341 return 0;
6342
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006343 pcie_capability_read_word(us_dev, PCI_EXP_DEVCTL, &devctl);
6344 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL,
6345 (devctl & ~PCI_EXP_DEVCTL_CERE));
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006346
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006347 pci_save_state(pdev);
6348 pci_prepare_to_sleep(pdev);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006349
Jiang Liuf8c0fca2012-08-20 13:30:43 -06006350 pcie_capability_write_word(us_dev, PCI_EXP_DEVCTL, devctl);
Alexander Duyck005cbdf2008-11-21 16:49:10 -08006351 }
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006352
6353 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006354}
6355
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006356/**
6357 * e1000e_disable_aspm - Disable ASPM states
6358 * @pdev: pointer to PCI device struct
6359 * @state: bit-mask of ASPM states to disable
6360 *
6361 * Some devices *must* have certain ASPM states disabled per hardware errata.
6362 **/
6363static void e1000e_disable_aspm(struct pci_dev *pdev, u16 state)
Bruce Allan6f461f62010-04-27 03:33:04 +00006364{
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006365 struct pci_dev *parent = pdev->bus->self;
6366 u16 aspm_dis_mask = 0;
6367 u16 pdev_aspmc, parent_aspmc;
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006368
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006369 switch (state) {
6370 case PCIE_LINK_STATE_L0S:
6371 case PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1:
6372 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L0S;
6373 /* fall-through - can't have L1 without L0s */
6374 case PCIE_LINK_STATE_L1:
6375 aspm_dis_mask |= PCI_EXP_LNKCTL_ASPM_L1;
6376 break;
6377 default:
6378 return;
6379 }
6380
6381 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6382 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6383
6384 if (parent) {
6385 pcie_capability_read_word(parent, PCI_EXP_LNKCTL,
6386 &parent_aspmc);
6387 parent_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6388 }
6389
6390 /* Nothing to do if the ASPM states to be disabled already are */
6391 if (!(pdev_aspmc & aspm_dis_mask) &&
6392 (!parent || !(parent_aspmc & aspm_dis_mask)))
6393 return;
6394
6395 dev_info(&pdev->dev, "Disabling ASPM %s %s\n",
6396 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L0S) ?
6397 "L0s" : "",
6398 (aspm_dis_mask & pdev_aspmc & PCI_EXP_LNKCTL_ASPM_L1) ?
6399 "L1" : "");
6400
6401#ifdef CONFIG_PCIEASPM
6402 pci_disable_link_state_locked(pdev, state);
6403
6404 /* Double-check ASPM control. If not disabled by the above, the
6405 * BIOS is preventing that from happening (or CONFIG_PCIEASPM is
6406 * not enabled); override by writing PCI config space directly.
6407 */
6408 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &pdev_aspmc);
6409 pdev_aspmc &= PCI_EXP_LNKCTL_ASPMC;
6410
6411 if (!(aspm_dis_mask & pdev_aspmc))
6412 return;
6413#endif
Bjorn Helgaasffe0b2ff2012-12-06 06:40:07 +00006414
Bruce Allane921eb12012-11-28 09:28:37 +00006415 /* Both device and parent should have the same ASPM setting.
Bruce Allan6f461f62010-04-27 03:33:04 +00006416 * Disable ASPM in downstream component first and then upstream.
Auke Kok1eae4eb2007-10-31 15:22:00 -07006417 */
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006418 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL, aspm_dis_mask);
Bruce Allan6f461f62010-04-27 03:33:04 +00006419
Carolyn Wyborny13129d92013-08-03 01:53:54 +00006420 if (parent)
6421 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
6422 aspm_dis_mask);
Auke Kok1eae4eb2007-10-31 15:22:00 -07006423}
6424
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01006425#ifdef CONFIG_PM
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006426static int __e1000_resume(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006427{
6428 struct net_device *netdev = pci_get_drvdata(pdev);
6429 struct e1000_adapter *adapter = netdev_priv(netdev);
6430 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006431 u16 aspm_disable_flag = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006432
Bruce Allan78cd29d2011-03-24 03:09:03 +00006433 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6434 aspm_disable_flag = PCIE_LINK_STATE_L0S;
6435 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
6436 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6437 if (aspm_disable_flag)
6438 e1000e_disable_aspm(pdev, aspm_disable_flag);
6439
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006440 pci_set_master(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006441
Bruce Allan2fbe4522012-04-19 03:21:47 +00006442 if (hw->mac.type >= e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00006443 e1000_resume_workarounds_pchlan(&adapter->hw);
6444
Auke Kokbc7f75f2007-09-17 12:30:59 -07006445 e1000e_power_up_phy(adapter);
Bruce Allana4f58f52009-06-02 11:29:18 +00006446
6447 /* report the system wakeup cause from S3/S4 */
6448 if (adapter->flags2 & FLAG2_HAS_PHY_WAKEUP) {
6449 u16 phy_data;
6450
6451 e1e_rphy(&adapter->hw, BM_WUS, &phy_data);
6452 if (phy_data) {
6453 e_info("PHY Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006454 phy_data & E1000_WUS_EX ? "Unicast Packet" :
6455 phy_data & E1000_WUS_MC ? "Multicast Packet" :
6456 phy_data & E1000_WUS_BC ? "Broadcast Packet" :
6457 phy_data & E1000_WUS_MAG ? "Magic Packet" :
6458 phy_data & E1000_WUS_LNKC ?
6459 "Link Status Change" : "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006460 }
6461 e1e_wphy(&adapter->hw, BM_WUS, ~0);
6462 } else {
6463 u32 wus = er32(WUS);
David Ertman6cf08d12014-04-05 06:07:00 +00006464
Bruce Allana4f58f52009-06-02 11:29:18 +00006465 if (wus) {
6466 e_info("MAC Wakeup cause - %s\n",
Bruce Allan17e813e2013-02-20 04:06:01 +00006467 wus & E1000_WUS_EX ? "Unicast Packet" :
6468 wus & E1000_WUS_MC ? "Multicast Packet" :
6469 wus & E1000_WUS_BC ? "Broadcast Packet" :
6470 wus & E1000_WUS_MAG ? "Magic Packet" :
6471 wus & E1000_WUS_LNKC ? "Link Status Change" :
6472 "other");
Bruce Allana4f58f52009-06-02 11:29:18 +00006473 }
6474 ew32(WUS, ~0);
6475 }
6476
Auke Kokbc7f75f2007-09-17 12:30:59 -07006477 e1000e_reset(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006478
Bruce Allancd791612010-05-10 14:59:51 +00006479 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006480
Bruce Allane921eb12012-11-28 09:28:37 +00006481 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07006482 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07006483 * under the control of the driver.
6484 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07006485 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006486 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006487
6488 return 0;
6489}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006490
Hiroaki SHIMODA3e7986f2014-04-15 08:20:19 +00006491#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00006492static int e1000e_pm_thaw(struct device *dev)
6493{
6494 struct net_device *netdev = pci_get_drvdata(to_pci_dev(dev));
6495 struct e1000_adapter *adapter = netdev_priv(netdev);
6496
6497 e1000e_set_interrupt_capability(adapter);
6498 if (netif_running(netdev)) {
6499 u32 err = e1000_request_irq(adapter);
6500
6501 if (err)
6502 return err;
6503
6504 e1000e_up(adapter);
6505 }
6506
6507 netif_device_attach(netdev);
6508
6509 return 0;
6510}
6511
David Ertman28002092014-02-14 07:16:41 +00006512static int e1000e_pm_suspend(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006513{
6514 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006515
David Ertman2a7e19a2014-07-11 06:21:31 +00006516 e1000e_flush_lpic(pdev);
6517
David Ertman28002092014-02-14 07:16:41 +00006518 e1000e_pm_freeze(dev);
6519
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006520 return __e1000_shutdown(pdev, false);
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006521}
6522
David Ertman28002092014-02-14 07:16:41 +00006523static int e1000e_pm_resume(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006524{
6525 struct pci_dev *pdev = to_pci_dev(dev);
David Ertman28002092014-02-14 07:16:41 +00006526 int rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006527
David Ertman28002092014-02-14 07:16:41 +00006528 rc = __e1000_resume(pdev);
6529 if (rc)
6530 return rc;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006531
David Ertman28002092014-02-14 07:16:41 +00006532 return e1000e_pm_thaw(dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006533}
Mika Westerberg38a529b2014-01-16 14:39:39 +02006534#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006535
David Ertman63eb48f2014-02-14 07:16:46 +00006536static int e1000e_pm_runtime_idle(struct device *dev)
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006537{
6538 struct pci_dev *pdev = to_pci_dev(dev);
6539 struct net_device *netdev = pci_get_drvdata(pdev);
6540 struct e1000_adapter *adapter = netdev_priv(netdev);
David Ertman2116bc22014-07-11 06:21:23 +00006541 u16 eee_lp;
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006542
David Ertman2116bc22014-07-11 06:21:23 +00006543 eee_lp = adapter->hw.dev_spec.ich8lan.eee_lp_ability;
6544
6545 if (!e1000e_has_link(adapter)) {
6546 adapter->hw.dev_spec.ich8lan.eee_lp_ability = eee_lp;
David Ertman63eb48f2014-02-14 07:16:46 +00006547 pm_schedule_suspend(dev, 5 * MSEC_PER_SEC);
David Ertman2116bc22014-07-11 06:21:23 +00006548 }
Rafael J. Wysockia0340162010-03-17 23:12:24 -07006549
6550 return -EBUSY;
6551}
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006552
David Ertman63eb48f2014-02-14 07:16:46 +00006553static int e1000e_pm_runtime_resume(struct device *dev)
6554{
6555 struct pci_dev *pdev = to_pci_dev(dev);
6556 struct net_device *netdev = pci_get_drvdata(pdev);
6557 struct e1000_adapter *adapter = netdev_priv(netdev);
6558 int rc;
6559
6560 rc = __e1000_resume(pdev);
6561 if (rc)
6562 return rc;
6563
6564 if (netdev->flags & IFF_UP)
6565 rc = e1000e_up(adapter);
6566
6567 return rc;
6568}
6569
6570static int e1000e_pm_runtime_suspend(struct device *dev)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006571{
6572 struct pci_dev *pdev = to_pci_dev(dev);
6573 struct net_device *netdev = pci_get_drvdata(pdev);
6574 struct e1000_adapter *adapter = netdev_priv(netdev);
6575
David Ertman63eb48f2014-02-14 07:16:46 +00006576 if (netdev->flags & IFF_UP) {
6577 int count = E1000_CHECK_RESET_COUNT;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006578
David Ertman63eb48f2014-02-14 07:16:46 +00006579 while (test_bit(__E1000_RESETTING, &adapter->state) && count--)
6580 usleep_range(10000, 20000);
6581
6582 WARN_ON(test_bit(__E1000_RESETTING, &adapter->state));
6583
6584 /* Down the device without resetting the hardware */
6585 e1000e_down(adapter, false);
6586 }
6587
6588 if (__e1000_shutdown(pdev, true)) {
6589 e1000e_pm_runtime_resume(dev);
6590 return -EBUSY;
6591 }
6592
6593 return 0;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006594}
Rafael J. Wysockiaa338602011-02-11 00:06:54 +01006595#endif /* CONFIG_PM */
Auke Kokbc7f75f2007-09-17 12:30:59 -07006596
6597static void e1000_shutdown(struct pci_dev *pdev)
6598{
David Ertman2a7e19a2014-07-11 06:21:31 +00006599 e1000e_flush_lpic(pdev);
6600
David Ertman28002092014-02-14 07:16:41 +00006601 e1000e_pm_freeze(&pdev->dev);
6602
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006603 __e1000_shutdown(pdev, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006604}
6605
6606#ifdef CONFIG_NET_POLL_CONTROLLER
Dongdong Deng147b2c82010-11-16 19:50:15 -08006607
Bruce Allan8bb62862013-01-16 08:46:49 +00006608static irqreturn_t e1000_intr_msix(int __always_unused irq, void *data)
Dongdong Deng147b2c82010-11-16 19:50:15 -08006609{
6610 struct net_device *netdev = data;
6611 struct e1000_adapter *adapter = netdev_priv(netdev);
Dongdong Deng147b2c82010-11-16 19:50:15 -08006612
6613 if (adapter->msix_entries) {
Bruce Allan90da0662011-01-06 07:02:53 +00006614 int vector, msix_irq;
6615
Dongdong Deng147b2c82010-11-16 19:50:15 -08006616 vector = 0;
6617 msix_irq = adapter->msix_entries[vector].vector;
6618 disable_irq(msix_irq);
6619 e1000_intr_msix_rx(msix_irq, netdev);
6620 enable_irq(msix_irq);
6621
6622 vector++;
6623 msix_irq = adapter->msix_entries[vector].vector;
6624 disable_irq(msix_irq);
6625 e1000_intr_msix_tx(msix_irq, netdev);
6626 enable_irq(msix_irq);
6627
6628 vector++;
6629 msix_irq = adapter->msix_entries[vector].vector;
6630 disable_irq(msix_irq);
6631 e1000_msix_other(msix_irq, netdev);
6632 enable_irq(msix_irq);
6633 }
6634
6635 return IRQ_HANDLED;
6636}
6637
Bruce Allane921eb12012-11-28 09:28:37 +00006638/**
6639 * e1000_netpoll
6640 * @netdev: network interface device structure
6641 *
Auke Kokbc7f75f2007-09-17 12:30:59 -07006642 * Polling 'interrupt' - used by things like netconsole to send skbs
6643 * without having to re-enable interrupts. It's not called while
6644 * the interrupt routine is executing.
6645 */
6646static void e1000_netpoll(struct net_device *netdev)
6647{
6648 struct e1000_adapter *adapter = netdev_priv(netdev);
6649
Dongdong Deng147b2c82010-11-16 19:50:15 -08006650 switch (adapter->int_mode) {
6651 case E1000E_INT_MODE_MSIX:
6652 e1000_intr_msix(adapter->pdev->irq, netdev);
6653 break;
6654 case E1000E_INT_MODE_MSI:
6655 disable_irq(adapter->pdev->irq);
6656 e1000_intr_msi(adapter->pdev->irq, netdev);
6657 enable_irq(adapter->pdev->irq);
6658 break;
Bruce Allane80bd1d2013-05-01 01:19:46 +00006659 default: /* E1000E_INT_MODE_LEGACY */
Dongdong Deng147b2c82010-11-16 19:50:15 -08006660 disable_irq(adapter->pdev->irq);
6661 e1000_intr(adapter->pdev->irq, netdev);
6662 enable_irq(adapter->pdev->irq);
6663 break;
6664 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006665}
6666#endif
6667
6668/**
6669 * e1000_io_error_detected - called when PCI error is detected
6670 * @pdev: Pointer to PCI device
6671 * @state: The current pci connection state
6672 *
6673 * This function is called after a PCI bus error affecting
6674 * this device has been detected.
6675 */
6676static pci_ers_result_t e1000_io_error_detected(struct pci_dev *pdev,
6677 pci_channel_state_t state)
6678{
6679 struct net_device *netdev = pci_get_drvdata(pdev);
6680 struct e1000_adapter *adapter = netdev_priv(netdev);
6681
6682 netif_device_detach(netdev);
6683
Mike Masonc93b5a72009-06-30 12:45:53 +00006684 if (state == pci_channel_io_perm_failure)
6685 return PCI_ERS_RESULT_DISCONNECT;
6686
Auke Kokbc7f75f2007-09-17 12:30:59 -07006687 if (netif_running(netdev))
David Ertman28002092014-02-14 07:16:41 +00006688 e1000e_down(adapter, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006689 pci_disable_device(pdev);
6690
6691 /* Request a slot slot reset. */
6692 return PCI_ERS_RESULT_NEED_RESET;
6693}
6694
6695/**
6696 * e1000_io_slot_reset - called after the pci bus has been reset.
6697 * @pdev: Pointer to PCI device
6698 *
6699 * Restart the card from scratch, as if from a cold-boot. Implementation
David Ertman28002092014-02-14 07:16:41 +00006700 * resembles the first-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07006701 */
6702static pci_ers_result_t e1000_io_slot_reset(struct pci_dev *pdev)
6703{
6704 struct net_device *netdev = pci_get_drvdata(pdev);
6705 struct e1000_adapter *adapter = netdev_priv(netdev);
6706 struct e1000_hw *hw = &adapter->hw;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006707 u16 aspm_disable_flag = 0;
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006708 int err;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006709 pci_ers_result_t result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006710
Bruce Allan78cd29d2011-03-24 03:09:03 +00006711 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L0S)
6712 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00006713 if (adapter->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00006714 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6715 if (aspm_disable_flag)
6716 e1000e_disable_aspm(pdev, aspm_disable_flag);
6717
Bruce Allanf0f422e2008-08-04 17:21:53 -07006718 err = pci_enable_device_mem(pdev);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006719 if (err) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006720 dev_err(&pdev->dev,
6721 "Cannot re-enable PCI device after reset.\n");
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006722 result = PCI_ERS_RESULT_DISCONNECT;
6723 } else {
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00006724 pdev->state_saved = true;
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006725 pci_restore_state(pdev);
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00006726 pci_set_master(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006727
6728 pci_enable_wake(pdev, PCI_D3hot, 0);
6729 pci_enable_wake(pdev, PCI_D3cold, 0);
6730
6731 e1000e_reset(adapter);
6732 ew32(WUS, ~0);
6733 result = PCI_ERS_RESULT_RECOVERED;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006734 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07006735
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006736 pci_cleanup_aer_uncorrect_error_status(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006737
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00006738 return result;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006739}
6740
6741/**
6742 * e1000_io_resume - called when traffic can start flowing again.
6743 * @pdev: Pointer to PCI device
6744 *
6745 * This callback is called when the error recovery driver tells us that
6746 * its OK to resume normal operation. Implementation resembles the
David Ertman28002092014-02-14 07:16:41 +00006747 * second-half of the e1000e_pm_resume routine.
Auke Kokbc7f75f2007-09-17 12:30:59 -07006748 */
6749static void e1000_io_resume(struct pci_dev *pdev)
6750{
6751 struct net_device *netdev = pci_get_drvdata(pdev);
6752 struct e1000_adapter *adapter = netdev_priv(netdev);
6753
Bruce Allancd791612010-05-10 14:59:51 +00006754 e1000_init_manageability_pt(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006755
6756 if (netif_running(netdev)) {
6757 if (e1000e_up(adapter)) {
6758 dev_err(&pdev->dev,
6759 "can't bring device back up after reset\n");
6760 return;
6761 }
6762 }
6763
6764 netif_device_attach(netdev);
6765
Bruce Allane921eb12012-11-28 09:28:37 +00006766 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07006767 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07006768 * under the control of the driver.
6769 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07006770 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00006771 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006772}
6773
6774static void e1000_print_device_info(struct e1000_adapter *adapter)
6775{
6776 struct e1000_hw *hw = &adapter->hw;
6777 struct net_device *netdev = adapter->netdev;
Bruce Allan073287c2010-11-24 06:01:51 +00006778 u32 ret_val;
6779 u8 pba_str[E1000_PBANUM_LENGTH];
Auke Kokbc7f75f2007-09-17 12:30:59 -07006780
6781 /* print bus type/speed/width info */
Bruce Allana5cc7642011-03-19 00:31:23 +00006782 e_info("(PCI Express:2.5GT/s:%s) %pM\n",
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006783 /* bus width */
6784 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
Bruce Allanf0ff4392013-02-20 04:05:39 +00006785 "Width x1"),
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006786 /* MAC address */
Johannes Berg7c510e42008-10-27 17:47:26 -07006787 netdev->dev_addr);
Jeff Kirsher44defeb2008-08-04 17:20:41 -07006788 e_info("Intel(R) PRO/%s Network Connection\n",
6789 (hw->phy.type == e1000_phy_ife) ? "10/100" : "1000");
Bruce Allan073287c2010-11-24 06:01:51 +00006790 ret_val = e1000_read_pba_string_generic(hw, pba_str,
6791 E1000_PBANUM_LENGTH);
6792 if (ret_val)
Bruce Allanf2315bf2011-12-16 00:46:59 +00006793 strlcpy((char *)pba_str, "Unknown", sizeof(pba_str));
Bruce Allan073287c2010-11-24 06:01:51 +00006794 e_info("MAC: %d, PHY: %d, PBA No: %s\n",
6795 hw->mac.type, hw->phy.type, pba_str);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006796}
6797
Auke Kok10aa4c02008-08-04 17:21:20 -07006798static void e1000_eeprom_checks(struct e1000_adapter *adapter)
6799{
6800 struct e1000_hw *hw = &adapter->hw;
6801 int ret_val;
6802 u16 buf = 0;
6803
6804 if (hw->mac.type != e1000_82573)
6805 return;
6806
6807 ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &buf);
Bruce Allane885d762012-01-31 06:37:32 +00006808 le16_to_cpus(&buf);
6809 if (!ret_val && (!(buf & (1 << 0)))) {
Auke Kok10aa4c02008-08-04 17:21:20 -07006810 /* Deep Smart Power Down (DSPD) */
Frans Pop6c2a9ef2008-09-22 14:52:22 -07006811 dev_warn(&adapter->pdev->dev,
6812 "Warning: detected DSPD enabled in EEPROM\n");
Auke Kok10aa4c02008-08-04 17:21:20 -07006813 }
Auke Kok10aa4c02008-08-04 17:21:20 -07006814}
6815
Alexander Duyck55e7fe52015-05-02 01:09:59 -07006816static netdev_features_t e1000_fix_features(struct net_device *netdev,
6817 netdev_features_t features)
6818{
6819 struct e1000_adapter *adapter = netdev_priv(netdev);
6820 struct e1000_hw *hw = &adapter->hw;
6821
6822 /* Jumbo frame workaround on 82579 and newer requires CRC be stripped */
6823 if ((hw->mac.type >= e1000_pch2lan) && (netdev->mtu > ETH_DATA_LEN))
6824 features &= ~NETIF_F_RXFCS;
6825
6826 return features;
6827}
6828
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006829static int e1000_set_features(struct net_device *netdev,
Bruce Allan70495a52012-01-11 01:26:50 +00006830 netdev_features_t features)
Bruce Allandc221292011-08-19 03:23:48 +00006831{
6832 struct e1000_adapter *adapter = netdev_priv(netdev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006833 netdev_features_t changed = features ^ netdev->features;
Bruce Allandc221292011-08-19 03:23:48 +00006834
6835 if (changed & (NETIF_F_TSO | NETIF_F_TSO6))
6836 adapter->flags |= FLAG_TSO_FORCE;
6837
Patrick McHardyf6469682013-04-19 02:04:27 +00006838 if (!(changed & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
Ben Greearcf955e62012-02-11 15:39:51 +00006839 NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_RXFCS |
6840 NETIF_F_RXALL)))
Bruce Allandc221292011-08-19 03:23:48 +00006841 return 0;
6842
Ben Greear01840392012-02-11 15:39:25 +00006843 if (changed & NETIF_F_RXFCS) {
6844 if (features & NETIF_F_RXFCS) {
6845 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6846 } else {
6847 /* We need to take it back to defaults, which might mean
6848 * stripping is still disabled at the adapter level.
6849 */
6850 if (adapter->flags2 & FLAG2_DFLT_CRC_STRIPPING)
6851 adapter->flags2 |= FLAG2_CRC_STRIPPING;
6852 else
6853 adapter->flags2 &= ~FLAG2_CRC_STRIPPING;
6854 }
6855 }
6856
Bruce Allan70495a52012-01-11 01:26:50 +00006857 netdev->features = features;
6858
Bruce Allandc221292011-08-19 03:23:48 +00006859 if (netif_running(netdev))
6860 e1000e_reinit_locked(adapter);
6861 else
6862 e1000e_reset(adapter);
6863
6864 return 0;
6865}
6866
Stephen Hemminger651c2462008-11-19 21:57:48 -08006867static const struct net_device_ops e1000e_netdev_ops = {
6868 .ndo_open = e1000_open,
6869 .ndo_stop = e1000_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006870 .ndo_start_xmit = e1000_xmit_frame,
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +00006871 .ndo_get_stats64 = e1000e_get_stats64,
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00006872 .ndo_set_rx_mode = e1000e_set_rx_mode,
Stephen Hemminger651c2462008-11-19 21:57:48 -08006873 .ndo_set_mac_address = e1000_set_mac,
6874 .ndo_change_mtu = e1000_change_mtu,
6875 .ndo_do_ioctl = e1000_ioctl,
6876 .ndo_tx_timeout = e1000_tx_timeout,
6877 .ndo_validate_addr = eth_validate_addr,
6878
Stephen Hemminger651c2462008-11-19 21:57:48 -08006879 .ndo_vlan_rx_add_vid = e1000_vlan_rx_add_vid,
6880 .ndo_vlan_rx_kill_vid = e1000_vlan_rx_kill_vid,
6881#ifdef CONFIG_NET_POLL_CONTROLLER
6882 .ndo_poll_controller = e1000_netpoll,
6883#endif
Bruce Allandc221292011-08-19 03:23:48 +00006884 .ndo_set_features = e1000_set_features,
Alexander Duyck55e7fe52015-05-02 01:09:59 -07006885 .ndo_fix_features = e1000_fix_features,
Stephen Hemminger651c2462008-11-19 21:57:48 -08006886};
6887
Auke Kokbc7f75f2007-09-17 12:30:59 -07006888/**
6889 * e1000_probe - Device Initialization Routine
6890 * @pdev: PCI device information struct
6891 * @ent: entry in e1000_pci_tbl
6892 *
6893 * Returns 0 on success, negative on failure
6894 *
6895 * e1000_probe initializes an adapter identified by a pci_dev structure.
6896 * The OS initialization, configuring of the adapter private structure,
6897 * and a hardware reset occur.
6898 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00006899static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kokbc7f75f2007-09-17 12:30:59 -07006900{
6901 struct net_device *netdev;
6902 struct e1000_adapter *adapter;
6903 struct e1000_hw *hw;
6904 const struct e1000_info *ei = e1000_info_tbl[ent->driver_data];
Becky Brucef47e81f2008-05-01 18:03:11 -05006905 resource_size_t mmio_start, mmio_len;
6906 resource_size_t flash_start, flash_len;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006907 static int cards_found;
Bruce Allan78cd29d2011-03-24 03:09:03 +00006908 u16 aspm_disable_flag = 0;
Bruce Allan17e813e2013-02-20 04:06:01 +00006909 int bars, i, err, pci_using_dac;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006910 u16 eeprom_data = 0;
6911 u16 eeprom_apme_mask = E1000_EEPROM_APME;
David Ertman491a04d2014-07-09 16:07:42 +00006912 s32 rval = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006913
Bruce Allan78cd29d2011-03-24 03:09:03 +00006914 if (ei->flags2 & FLAG2_DISABLE_ASPM_L0S)
6915 aspm_disable_flag = PCIE_LINK_STATE_L0S;
Bruce Allan6f461f62010-04-27 03:33:04 +00006916 if (ei->flags2 & FLAG2_DISABLE_ASPM_L1)
Bruce Allan78cd29d2011-03-24 03:09:03 +00006917 aspm_disable_flag |= PCIE_LINK_STATE_L1;
6918 if (aspm_disable_flag)
6919 e1000e_disable_aspm(pdev, aspm_disable_flag);
Taku Izumi6e4f6f62008-06-20 11:57:02 +09006920
Bruce Allanf0f422e2008-08-04 17:21:53 -07006921 err = pci_enable_device_mem(pdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006922 if (err)
6923 return err;
6924
6925 pci_using_dac = 0;
Russell King718a39e2013-06-10 12:22:30 +01006926 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kokbc7f75f2007-09-17 12:30:59 -07006927 if (!err) {
Russell King718a39e2013-06-10 12:22:30 +01006928 pci_using_dac = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006929 } else {
Russell King718a39e2013-06-10 12:22:30 +01006930 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kokbc7f75f2007-09-17 12:30:59 -07006931 if (err) {
Russell King718a39e2013-06-10 12:22:30 +01006932 dev_err(&pdev->dev,
6933 "No usable DMA configuration, aborting\n");
6934 goto err_dma;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006935 }
6936 }
6937
Bruce Allan17e813e2013-02-20 04:06:01 +00006938 bars = pci_select_bars(pdev, IORESOURCE_MEM);
6939 err = pci_request_selected_regions_exclusive(pdev, bars,
6940 e1000e_driver_name);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006941 if (err)
6942 goto err_pci_reg;
6943
Xiaotian Feng68eac462009-08-14 14:35:52 +00006944 /* AER (Advanced Error Reporting) hooks */
Frans Pop19d5afd2009-10-02 10:04:12 -07006945 pci_enable_pcie_error_reporting(pdev);
Xiaotian Feng68eac462009-08-14 14:35:52 +00006946
Auke Kokbc7f75f2007-09-17 12:30:59 -07006947 pci_set_master(pdev);
Bruce Allan438b3652008-11-21 16:51:33 -08006948 /* PCI config space info */
6949 err = pci_save_state(pdev);
6950 if (err)
6951 goto err_alloc_etherdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006952
6953 err = -ENOMEM;
6954 netdev = alloc_etherdev(sizeof(struct e1000_adapter));
6955 if (!netdev)
6956 goto err_alloc_etherdev;
6957
Auke Kokbc7f75f2007-09-17 12:30:59 -07006958 SET_NETDEV_DEV(netdev, &pdev->dev);
6959
Tom Herbertf85e4df2010-05-05 14:03:32 +00006960 netdev->irq = pdev->irq;
6961
Auke Kokbc7f75f2007-09-17 12:30:59 -07006962 pci_set_drvdata(pdev, netdev);
6963 adapter = netdev_priv(netdev);
6964 hw = &adapter->hw;
6965 adapter->netdev = netdev;
6966 adapter->pdev = pdev;
6967 adapter->ei = ei;
6968 adapter->pba = ei->pba;
6969 adapter->flags = ei->flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +00006970 adapter->flags2 = ei->flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -07006971 adapter->hw.adapter = adapter;
6972 adapter->hw.mac.type = ei->mac;
Bruce Allan2adc55c2009-06-02 11:28:58 +00006973 adapter->max_hw_frame_size = ei->max_hw_frame_size;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00006974 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kokbc7f75f2007-09-17 12:30:59 -07006975
6976 mmio_start = pci_resource_start(pdev, 0);
6977 mmio_len = pci_resource_len(pdev, 0);
6978
6979 err = -EIO;
6980 adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
6981 if (!adapter->hw.hw_addr)
6982 goto err_ioremap;
6983
6984 if ((adapter->flags & FLAG_HAS_FLASH) &&
Yanir Lubetkin1103a632015-02-28 10:10:06 +00006985 (pci_resource_flags(pdev, 1) & IORESOURCE_MEM) &&
6986 (hw->mac.type < e1000_pch_spt)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07006987 flash_start = pci_resource_start(pdev, 1);
6988 flash_len = pci_resource_len(pdev, 1);
6989 adapter->hw.flash_address = ioremap(flash_start, flash_len);
6990 if (!adapter->hw.flash_address)
6991 goto err_flashmap;
6992 }
6993
Bruce Alland495bcb2013-03-20 07:23:11 +00006994 /* Set default EEE advertisement */
6995 if (adapter->flags2 & FLAG2_HAS_EEE)
6996 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
6997
Auke Kokbc7f75f2007-09-17 12:30:59 -07006998 /* construct the net_device struct */
Bruce Allane80bd1d2013-05-01 01:19:46 +00006999 netdev->netdev_ops = &e1000e_netdev_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007000 e1000e_set_ethtool_ops(netdev);
Bruce Allane80bd1d2013-05-01 01:19:46 +00007001 netdev->watchdog_timeo = 5 * HZ;
Bruce Allanc58c8a72012-03-20 03:48:19 +00007002 netif_napi_add(netdev, &adapter->napi, e1000e_poll, 64);
Bruce Allanf2315bf2011-12-16 00:46:59 +00007003 strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007004
7005 netdev->mem_start = mmio_start;
7006 netdev->mem_end = mmio_start + mmio_len;
7007
7008 adapter->bd_number = cards_found++;
7009
Bruce Allan4662e822008-08-26 18:37:06 -07007010 e1000e_check_options(adapter);
7011
Auke Kokbc7f75f2007-09-17 12:30:59 -07007012 /* setup adapter struct */
7013 err = e1000_sw_init(adapter);
7014 if (err)
7015 goto err_sw_init;
7016
Auke Kokbc7f75f2007-09-17 12:30:59 -07007017 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
7018 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
7019 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
7020
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07007021 err = ei->get_variants(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007022 if (err)
7023 goto err_hw_init;
7024
Bruce Allan4a770352008-10-01 17:18:35 -07007025 if ((adapter->flags & FLAG_IS_ICH) &&
Yanir Lubetkin152c0a92015-03-20 17:41:53 -07007026 (adapter->flags & FLAG_READ_ONLY_NVM) &&
7027 (hw->mac.type < e1000_pch_spt))
Bruce Allan4a770352008-10-01 17:18:35 -07007028 e1000e_write_protect_nvm_ich8lan(&adapter->hw);
7029
Auke Kokbc7f75f2007-09-17 12:30:59 -07007030 hw->mac.ops.get_bus_info(&adapter->hw);
7031
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007032 adapter->hw.phy.autoneg_wait_to_complete = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007033
7034 /* Copper options */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07007035 if (adapter->hw.phy.media_type == e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007036 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7037 adapter->hw.phy.disable_polarity_correction = 0;
7038 adapter->hw.phy.ms_type = e1000_ms_hw_default;
7039 }
7040
Bruce Allan470a5422012-05-26 06:08:48 +00007041 if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007042 dev_info(&pdev->dev,
7043 "PHY reset is blocked due to SOL/IDER session.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007044
Bruce Allandc221292011-08-19 03:23:48 +00007045 /* Set initial default active device features */
7046 netdev->features = (NETIF_F_SG |
Patrick McHardyf6469682013-04-19 02:04:27 +00007047 NETIF_F_HW_VLAN_CTAG_RX |
7048 NETIF_F_HW_VLAN_CTAG_TX |
Bruce Allandc221292011-08-19 03:23:48 +00007049 NETIF_F_TSO |
7050 NETIF_F_TSO6 |
Bruce Allan70495a52012-01-11 01:26:50 +00007051 NETIF_F_RXHASH |
Bruce Allandc221292011-08-19 03:23:48 +00007052 NETIF_F_RXCSUM |
7053 NETIF_F_HW_CSUM);
7054
7055 /* Set user-changeable features (subset of all device features) */
7056 netdev->hw_features = netdev->features;
Ben Greear01840392012-02-11 15:39:25 +00007057 netdev->hw_features |= NETIF_F_RXFCS;
Ben Greear943146d2012-02-11 15:39:40 +00007058 netdev->priv_flags |= IFF_SUPP_NOFCS;
Ben Greearcf955e62012-02-11 15:39:51 +00007059 netdev->hw_features |= NETIF_F_RXALL;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007060
7061 if (adapter->flags & FLAG_HAS_HW_VLAN_FILTER)
Patrick McHardyf6469682013-04-19 02:04:27 +00007062 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007063
Bruce Allandc221292011-08-19 03:23:48 +00007064 netdev->vlan_features |= (NETIF_F_SG |
7065 NETIF_F_TSO |
7066 NETIF_F_TSO6 |
7067 NETIF_F_HW_CSUM);
Jeff Kirshera5136e22008-06-05 04:07:28 -07007068
Jesse Brandeburgef9b9652011-11-04 05:47:06 +00007069 netdev->priv_flags |= IFF_UNICAST_FLT;
7070
Yi Zou7b872a52010-09-22 17:57:58 +00007071 if (pci_using_dac) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007072 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007073 netdev->vlan_features |= NETIF_F_HIGHDMA;
7074 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07007075
Auke Kokbc7f75f2007-09-17 12:30:59 -07007076 if (e1000e_enable_mng_pass_thru(&adapter->hw))
7077 adapter->flags |= FLAG_MNG_PT_ENABLED;
7078
Bruce Allane921eb12012-11-28 09:28:37 +00007079 /* before reading the NVM, reset the controller to
Bruce Allanad680762008-03-28 09:15:03 -07007080 * put the device in a known good starting state
7081 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007082 adapter->hw.mac.ops.reset_hw(&adapter->hw);
7083
Bruce Allane921eb12012-11-28 09:28:37 +00007084 /* systems with ASPM and others may see the checksum fail on the first
Auke Kokbc7f75f2007-09-17 12:30:59 -07007085 * attempt. Let's give it a few tries
7086 */
7087 for (i = 0;; i++) {
7088 if (e1000_validate_nvm_checksum(&adapter->hw) >= 0)
7089 break;
7090 if (i == 2) {
Bruce Allan185095f2012-06-07 02:23:37 +00007091 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007092 err = -EIO;
7093 goto err_eeprom;
7094 }
7095 }
7096
Auke Kok10aa4c02008-08-04 17:21:20 -07007097 e1000_eeprom_checks(adapter);
7098
Bruce Allan608f8a02010-01-13 02:04:58 +00007099 /* copy the MAC address */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007100 if (e1000e_read_mac_addr(&adapter->hw))
Bruce Allan185095f2012-06-07 02:23:37 +00007101 dev_err(&pdev->dev,
7102 "NVM Read Error while reading MAC address\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007103
7104 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007105
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007106 if (!is_valid_ether_addr(netdev->dev_addr)) {
Bruce Allan185095f2012-06-07 02:23:37 +00007107 dev_err(&pdev->dev, "Invalid MAC Address: %pM\n",
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007108 netdev->dev_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007109 err = -EIO;
7110 goto err_eeprom;
7111 }
7112
7113 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007114 adapter->watchdog_timer.function = e1000_watchdog;
Bruce Allan53aa82d2013-02-20 04:06:06 +00007115 adapter->watchdog_timer.data = (unsigned long)adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007116
7117 init_timer(&adapter->phy_info_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007118 adapter->phy_info_timer.function = e1000_update_phy_info;
Bruce Allan53aa82d2013-02-20 04:06:06 +00007119 adapter->phy_info_timer.data = (unsigned long)adapter;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007120
7121 INIT_WORK(&adapter->reset_task, e1000_reset_task);
7122 INIT_WORK(&adapter->watchdog_task, e1000_watchdog_task);
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -07007123 INIT_WORK(&adapter->downshift_task, e1000e_downshift_workaround);
7124 INIT_WORK(&adapter->update_phy_task, e1000e_update_phy_task);
Bruce Allan41cec6f2009-11-20 23:28:56 +00007125 INIT_WORK(&adapter->print_hang_task, e1000_print_hw_hang);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007126
Auke Kokbc7f75f2007-09-17 12:30:59 -07007127 /* Initialize link parameters. User can change them with ethtool */
7128 adapter->hw.mac.autoneg = 1;
Rusty Russell3db1cd52011-12-19 13:56:45 +00007129 adapter->fc_autoneg = true;
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08007130 adapter->hw.fc.requested_mode = e1000_fc_default;
7131 adapter->hw.fc.current_mode = e1000_fc_default;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007132 adapter->hw.phy.autoneg_advertised = 0x2f;
7133
Bruce Allane921eb12012-11-28 09:28:37 +00007134 /* Initial Wake on LAN setting - If APM wake is enabled in
Auke Kokbc7f75f2007-09-17 12:30:59 -07007135 * the EEPROM, enable the ACPI Magic Packet filter
7136 */
7137 if (adapter->flags & FLAG_APME_IN_WUC) {
7138 /* APME bit in EEPROM is mapped to WUC.APME */
7139 eeprom_data = er32(WUC);
7140 eeprom_apme_mask = E1000_WUC_APME;
Bruce Allan4def99b2011-02-02 09:30:36 +00007141 if ((hw->mac.type > e1000_ich10lan) &&
7142 (eeprom_data & E1000_WUC_PHY_WAKE))
Bruce Allana4f58f52009-06-02 11:29:18 +00007143 adapter->flags2 |= FLAG2_HAS_PHY_WAKEUP;
Auke Kokbc7f75f2007-09-17 12:30:59 -07007144 } else if (adapter->flags & FLAG_APME_IN_CTRL3) {
7145 if (adapter->flags & FLAG_APME_CHECK_PORT_B &&
7146 (adapter->hw.bus.func == 1))
David Ertman491a04d2014-07-09 16:07:42 +00007147 rval = e1000_read_nvm(&adapter->hw,
7148 NVM_INIT_CONTROL3_PORT_B,
7149 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007150 else
David Ertman491a04d2014-07-09 16:07:42 +00007151 rval = e1000_read_nvm(&adapter->hw,
7152 NVM_INIT_CONTROL3_PORT_A,
7153 1, &eeprom_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007154 }
7155
7156 /* fetch WoL from EEPROM */
David Ertman491a04d2014-07-09 16:07:42 +00007157 if (rval)
7158 e_dbg("NVM read error getting WoL initial values: %d\n", rval);
7159 else if (eeprom_data & eeprom_apme_mask)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007160 adapter->eeprom_wol |= E1000_WUFC_MAG;
7161
Bruce Allane921eb12012-11-28 09:28:37 +00007162 /* now that we have the eeprom settings, apply the special cases
Auke Kokbc7f75f2007-09-17 12:30:59 -07007163 * where the eeprom may be wrong or the board simply won't support
7164 * wake on lan on a particular port
7165 */
7166 if (!(adapter->flags & FLAG_HAS_WOL))
7167 adapter->eeprom_wol = 0;
7168
7169 /* initialize the wol settings based on the eeprom settings */
7170 adapter->wol = adapter->eeprom_wol;
Konstantin Khlebnikov66148ba2013-03-05 09:43:04 +00007171
7172 /* make sure adapter isn't asleep if manageability is enabled */
7173 if (adapter->wol || (adapter->flags & FLAG_MNG_PT_ENABLED) ||
7174 (hw->mac.ops.check_mng_mode(hw)))
7175 device_wakeup_enable(&pdev->dev);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007176
Bruce Allan84527592008-11-21 17:00:22 -08007177 /* save off EEPROM version number */
David Ertman491a04d2014-07-09 16:07:42 +00007178 rval = e1000_read_nvm(&adapter->hw, 5, 1, &adapter->eeprom_vers);
7179
7180 if (rval) {
7181 e_dbg("NVM read error getting EEPROM version: %d\n", rval);
7182 adapter->eeprom_vers = 0;
7183 }
Bruce Allan84527592008-11-21 17:00:22 -08007184
Auke Kokbc7f75f2007-09-17 12:30:59 -07007185 /* reset the hardware with the new settings */
7186 e1000e_reset(adapter);
7187
Bruce Allane921eb12012-11-28 09:28:37 +00007188 /* If the controller has AMT, do not set DRV_LOAD until the interface
Auke Kokbc7f75f2007-09-17 12:30:59 -07007189 * is up. For all other cases, let the f/w know that the h/w is now
Bruce Allanad680762008-03-28 09:15:03 -07007190 * under the control of the driver.
7191 */
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007192 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007193 e1000e_get_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007194
Bruce Allanf2315bf2011-12-16 00:46:59 +00007195 strlcpy(netdev->name, "eth%d", sizeof(netdev->name));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007196 err = register_netdev(netdev);
7197 if (err)
7198 goto err_register;
7199
Jesse Brandeburg9c563d22009-04-17 20:44:34 +00007200 /* carrier off reporting is important to ethtool even BEFORE open */
7201 netif_carrier_off(netdev);
7202
Bruce Alland89777b2013-01-19 01:09:58 +00007203 /* init PTP hardware clock */
7204 e1000e_ptp_init(adapter);
7205
Auke Kokbc7f75f2007-09-17 12:30:59 -07007206 e1000_print_device_info(adapter);
7207
Alan Sternf3ec4f82010-06-08 15:23:51 -04007208 if (pci_dev_run_wake(pdev))
7209 pm_runtime_put_noidle(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007210
Auke Kokbc7f75f2007-09-17 12:30:59 -07007211 return 0;
7212
7213err_register:
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007214 if (!(adapter->flags & FLAG_HAS_AMT))
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007215 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007216err_eeprom:
Bruce Allan470a5422012-05-26 06:08:48 +00007217 if (hw->phy.ops.check_reset_block && !hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007218 e1000_phy_hw_reset(&adapter->hw);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007219err_hw_init:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007220 kfree(adapter->tx_ring);
7221 kfree(adapter->rx_ring);
7222err_sw_init:
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007223 if ((adapter->hw.flash_address) && (hw->mac.type < e1000_pch_spt))
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007224 iounmap(adapter->hw.flash_address);
Jeff Kirshere82f54b2008-11-14 06:45:07 +00007225 e1000e_reset_interrupt_capability(adapter);
Jesse Brandeburgc43bc57e2008-08-04 17:21:40 -07007226err_flashmap:
Auke Kokbc7f75f2007-09-17 12:30:59 -07007227 iounmap(adapter->hw.hw_addr);
7228err_ioremap:
7229 free_netdev(netdev);
7230err_alloc_etherdev:
Bruce Allanf0f422e2008-08-04 17:21:53 -07007231 pci_release_selected_regions(pdev,
Bruce Allanf0ff4392013-02-20 04:05:39 +00007232 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007233err_pci_reg:
7234err_dma:
7235 pci_disable_device(pdev);
7236 return err;
7237}
7238
7239/**
7240 * e1000_remove - Device Removal Routine
7241 * @pdev: PCI device information struct
7242 *
7243 * e1000_remove is called by the PCI subsystem to alert the driver
7244 * that it should release a PCI device. The could be caused by a
7245 * Hot-Plug event, or because the driver is going to be removed from
7246 * memory.
7247 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007248static void e1000_remove(struct pci_dev *pdev)
Auke Kokbc7f75f2007-09-17 12:30:59 -07007249{
7250 struct net_device *netdev = pci_get_drvdata(pdev);
7251 struct e1000_adapter *adapter = netdev_priv(netdev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007252 bool down = test_bit(__E1000_DOWN, &adapter->state);
7253
Bruce Alland89777b2013-01-19 01:09:58 +00007254 e1000e_ptp_remove(adapter);
7255
Bruce Allane921eb12012-11-28 09:28:37 +00007256 /* The timers may be rescheduled, so explicitly disable them
Tejun Heo23f333a2010-12-12 16:45:14 +01007257 * from being rescheduled.
Bruce Allanad680762008-03-28 09:15:03 -07007258 */
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007259 if (!down)
7260 set_bit(__E1000_DOWN, &adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007261 del_timer_sync(&adapter->watchdog_timer);
7262 del_timer_sync(&adapter->phy_info_timer);
7263
Bruce Allan41cec6f2009-11-20 23:28:56 +00007264 cancel_work_sync(&adapter->reset_task);
7265 cancel_work_sync(&adapter->watchdog_task);
7266 cancel_work_sync(&adapter->downshift_task);
7267 cancel_work_sync(&adapter->update_phy_task);
7268 cancel_work_sync(&adapter->print_hang_task);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007269
Bruce Allanb67e1912012-12-27 08:32:33 +00007270 if (adapter->flags & FLAG_HAS_HW_TIMESTAMP) {
7271 cancel_work_sync(&adapter->tx_hwtstamp_work);
7272 if (adapter->tx_hwtstamp_skb) {
7273 dev_kfree_skb_any(adapter->tx_hwtstamp_skb);
7274 adapter->tx_hwtstamp_skb = NULL;
7275 }
7276 }
7277
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007278 /* Don't lie to e1000_close() down the road. */
7279 if (!down)
7280 clear_bit(__E1000_DOWN, &adapter->state);
Bruce Allan17f208d2009-12-01 15:47:22 +00007281 unregister_netdev(netdev);
7282
Alan Sternf3ec4f82010-06-08 15:23:51 -04007283 if (pci_dev_run_wake(pdev))
7284 pm_runtime_get_noresume(&pdev->dev);
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007285
Bruce Allane921eb12012-11-28 09:28:37 +00007286 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Bruce Allanad680762008-03-28 09:15:03 -07007287 * would have already happened in close and is redundant.
7288 */
Bruce Allan31dbe5b2011-01-06 14:29:52 +00007289 e1000e_release_hw_control(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007290
Bruce Allan4662e822008-08-26 18:37:06 -07007291 e1000e_reset_interrupt_capability(adapter);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007292 kfree(adapter->tx_ring);
7293 kfree(adapter->rx_ring);
7294
7295 iounmap(adapter->hw.hw_addr);
Yanir Lubetkin1103a632015-02-28 10:10:06 +00007296 if ((adapter->hw.flash_address) &&
7297 (adapter->hw.mac.type < e1000_pch_spt))
Auke Kokbc7f75f2007-09-17 12:30:59 -07007298 iounmap(adapter->hw.flash_address);
Bruce Allanf0f422e2008-08-04 17:21:53 -07007299 pci_release_selected_regions(pdev,
Bruce Allanf0ff4392013-02-20 04:05:39 +00007300 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kokbc7f75f2007-09-17 12:30:59 -07007301
7302 free_netdev(netdev);
7303
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007304 /* AER disable */
Frans Pop19d5afd2009-10-02 10:04:12 -07007305 pci_disable_pcie_error_reporting(pdev);
Jesse Brandeburg111b9dc2009-02-10 12:51:20 +00007306
Auke Kokbc7f75f2007-09-17 12:30:59 -07007307 pci_disable_device(pdev);
7308}
7309
7310/* PCI Error Recovery (ERS) */
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007311static const struct pci_error_handlers e1000_err_handler = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007312 .error_detected = e1000_io_error_detected,
7313 .slot_reset = e1000_io_slot_reset,
7314 .resume = e1000_io_resume,
7315};
7316
David Ertman0e8e8422014-04-08 22:10:31 +00007317static const struct pci_device_id e1000_pci_tbl[] = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07007318 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_COPPER), board_82571 },
7319 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_FIBER), board_82571 },
7320 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER), board_82571 },
Bruce Allanc29c3ba2013-02-20 04:05:50 +00007321 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_COPPER_LP),
7322 board_82571 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007323 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_QUAD_FIBER), board_82571 },
7324 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES), board_82571 },
Auke Kok040babf2007-10-31 15:22:05 -07007325 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_DUAL), board_82571 },
7326 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571EB_SERDES_QUAD), board_82571 },
7327 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82571PT_QUAD_COPPER), board_82571 },
Bruce Allanad680762008-03-28 09:15:03 -07007328
Auke Kokbc7f75f2007-09-17 12:30:59 -07007329 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI), board_82572 },
7330 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_COPPER), board_82572 },
7331 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_FIBER), board_82572 },
7332 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82572EI_SERDES), board_82572 },
Bruce Allanad680762008-03-28 09:15:03 -07007333
Auke Kokbc7f75f2007-09-17 12:30:59 -07007334 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E), board_82573 },
7335 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573E_IAMT), board_82573 },
7336 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82573L), board_82573 },
Bruce Allanad680762008-03-28 09:15:03 -07007337
Bruce Allan4662e822008-08-26 18:37:06 -07007338 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574L), board_82574 },
Bruce Allanbef28b12009-03-24 23:28:02 -07007339 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82574LA), board_82574 },
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00007340 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82583V), board_82583 },
Bruce Allan4662e822008-08-26 18:37:06 -07007341
Auke Kokbc7f75f2007-09-17 12:30:59 -07007342 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_DPT),
7343 board_80003es2lan },
7344 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_COPPER_SPT),
7345 board_80003es2lan },
7346 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_DPT),
7347 board_80003es2lan },
7348 { PCI_VDEVICE(INTEL, E1000_DEV_ID_80003ES2LAN_SERDES_SPT),
7349 board_80003es2lan },
Bruce Allanad680762008-03-28 09:15:03 -07007350
Auke Kokbc7f75f2007-09-17 12:30:59 -07007351 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE), board_ich8lan },
7352 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_G), board_ich8lan },
7353 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IFE_GT), board_ich8lan },
7354 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_AMT), board_ich8lan },
7355 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_C), board_ich8lan },
7356 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M), board_ich8lan },
7357 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_IGP_M_AMT), board_ich8lan },
Bruce Allan9e135a22009-12-01 15:50:31 +00007358 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH8_82567V_3), board_ich8lan },
Bruce Allanad680762008-03-28 09:15:03 -07007359
Auke Kokbc7f75f2007-09-17 12:30:59 -07007360 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE), board_ich9lan },
7361 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_G), board_ich9lan },
7362 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IFE_GT), board_ich9lan },
7363 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_AMT), board_ich9lan },
7364 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_C), board_ich9lan },
Bruce Allan2f15f9d2008-08-26 18:36:36 -07007365 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_BM), board_ich9lan },
Bruce Allan97ac8ca2008-04-29 09:16:05 -07007366 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M), board_ich9lan },
7367 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_AMT), board_ich9lan },
7368 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH9_IGP_M_V), board_ich9lan },
7369
7370 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LM), board_ich9lan },
7371 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_LF), board_ich9lan },
7372 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_R_BM_V), board_ich9lan },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007373
Bruce Allanf4187b52008-08-26 18:36:50 -07007374 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LM), board_ich10lan },
7375 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_LF), board_ich10lan },
Bruce Allan10df0b92010-05-10 15:02:52 +00007376 { PCI_VDEVICE(INTEL, E1000_DEV_ID_ICH10_D_BM_V), board_ich10lan },
Bruce Allanf4187b52008-08-26 18:36:50 -07007377
Bruce Allana4f58f52009-06-02 11:29:18 +00007378 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LM), board_pchlan },
7379 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_M_HV_LC), board_pchlan },
7380 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DM), board_pchlan },
7381 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_D_HV_DC), board_pchlan },
7382
Bruce Alland3738bb2010-06-16 13:27:28 +00007383 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_LM), board_pch2lan },
7384 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH2_LV_V), board_pch2lan },
7385
Bruce Allan2fbe4522012-04-19 03:21:47 +00007386 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_LM), board_pch_lpt },
7387 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPT_I217_V), board_pch_lpt },
Bruce Allan16e310a2012-10-09 01:11:26 +00007388 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_LM), board_pch_lpt },
7389 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_LPTLP_I218_V), board_pch_lpt },
Bruce Allan91a3d822013-06-29 01:15:16 +00007390 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM2), board_pch_lpt },
7391 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V2), board_pch_lpt },
7392 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_LM3), board_pch_lpt },
7393 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_I218_V3), board_pch_lpt },
David Ertman79849eb2015-02-10 09:10:43 +00007394 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM), board_pch_spt },
7395 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V), board_pch_spt },
7396 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_LM2), board_pch_spt },
7397 { PCI_VDEVICE(INTEL, E1000_DEV_ID_PCH_SPT_I219_V2), board_pch_spt },
Bruce Allan2fbe4522012-04-19 03:21:47 +00007398
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007399 { 0, 0, 0, 0, 0, 0, 0 } /* terminate list */
Auke Kokbc7f75f2007-09-17 12:30:59 -07007400};
7401MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
7402
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007403static const struct dev_pm_ops e1000_pm_ops = {
Kevin Hao72f72dc2014-03-18 00:26:49 -07007404#ifdef CONFIG_PM_SLEEP
David Ertman28002092014-02-14 07:16:41 +00007405 .suspend = e1000e_pm_suspend,
7406 .resume = e1000e_pm_resume,
7407 .freeze = e1000e_pm_freeze,
7408 .thaw = e1000e_pm_thaw,
7409 .poweroff = e1000e_pm_suspend,
7410 .restore = e1000e_pm_resume,
Kevin Hao72f72dc2014-03-18 00:26:49 -07007411#endif
David Ertman63eb48f2014-02-14 07:16:46 +00007412 SET_RUNTIME_PM_OPS(e1000e_pm_runtime_suspend, e1000e_pm_runtime_resume,
7413 e1000e_pm_runtime_idle)
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +00007414};
7415
Auke Kokbc7f75f2007-09-17 12:30:59 -07007416/* PCI Device API Driver */
7417static struct pci_driver e1000_driver = {
7418 .name = e1000e_driver_name,
7419 .id_table = e1000_pci_tbl,
7420 .probe = e1000_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007421 .remove = e1000_remove,
Bruce Allanf36bb6c2012-01-31 06:38:04 +00007422 .driver = {
7423 .pm = &e1000_pm_ops,
7424 },
Auke Kokbc7f75f2007-09-17 12:30:59 -07007425 .shutdown = e1000_shutdown,
7426 .err_handler = &e1000_err_handler
7427};
7428
7429/**
7430 * e1000_init_module - Driver Registration Routine
7431 *
7432 * e1000_init_module is the first routine called when the driver is
7433 * loaded. All it does is register with the PCI subsystem.
7434 **/
7435static int __init e1000_init_module(void)
7436{
7437 int ret;
David Ertman6cf08d12014-04-05 06:07:00 +00007438
Bruce Allan8544b9f2010-03-24 12:55:30 +00007439 pr_info("Intel(R) PRO/1000 Network Driver - %s\n",
7440 e1000e_driver_version);
David Ertmane78b80b2014-02-04 01:56:06 +00007441 pr_info("Copyright(c) 1999 - 2014 Intel Corporation.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07007442 ret = pci_register_driver(&e1000_driver);
Bruce Allan53ec5492009-11-20 23:27:40 +00007443
Auke Kokbc7f75f2007-09-17 12:30:59 -07007444 return ret;
7445}
7446module_init(e1000_init_module);
7447
7448/**
7449 * e1000_exit_module - Driver Exit Cleanup Routine
7450 *
7451 * e1000_exit_module is called just before the driver is removed
7452 * from memory.
7453 **/
7454static void __exit e1000_exit_module(void)
7455{
7456 pci_unregister_driver(&e1000_driver);
Auke Kokbc7f75f2007-09-17 12:30:59 -07007457}
7458module_exit(e1000_exit_module);
7459
Auke Kokbc7f75f2007-09-17 12:30:59 -07007460MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
7461MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
7462MODULE_LICENSE("GPL");
7463MODULE_VERSION(DRV_VERSION);
7464
Bruce Allan06c24b92012-02-23 03:13:13 +00007465/* netdev.c */