blob: 314f0fa46924563edd272f5c73146287ecefad86 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
Michael Ellermana7de7c72007-05-08 12:58:36 +100039#include "mpic.h"
40
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100051#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000052#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100057#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
Zang Roy-r6191172335932006-08-25 14:16:30 +100059#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060086 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100087
88 MPIC_IRQ_BASE,
89 MPIC_IRQ_STRIDE,
90 MPIC_IRQ_VECTOR_PRI,
91 MPIC_VECPRI_VECTOR_MASK,
92 MPIC_VECPRI_POLARITY_POSITIVE,
93 MPIC_VECPRI_POLARITY_NEGATIVE,
94 MPIC_VECPRI_SENSE_LEVEL,
95 MPIC_VECPRI_SENSE_EDGE,
96 MPIC_VECPRI_POLARITY_MASK,
97 MPIC_VECPRI_SENSE_MASK,
98 MPIC_IRQ_DESTINATION
99 },
100 [1] = { /* Tsi108/109 PIC */
101 TSI108_GREG_BASE,
102 TSI108_GREG_FEATURE_0,
103 TSI108_GREG_GLOBAL_CONF_0,
104 TSI108_GREG_VENDOR_ID,
105 TSI108_GREG_IPI_VECTOR_PRI_0,
106 TSI108_GREG_IPI_STRIDE,
107 TSI108_GREG_SPURIOUS,
108 TSI108_GREG_TIMER_FREQ,
109
110 TSI108_TIMER_BASE,
111 TSI108_TIMER_STRIDE,
112 TSI108_TIMER_CURRENT_CNT,
113 TSI108_TIMER_BASE_CNT,
114 TSI108_TIMER_VECTOR_PRI,
115 TSI108_TIMER_DESTINATION,
116
117 TSI108_CPU_BASE,
118 TSI108_CPU_STRIDE,
119 TSI108_CPU_IPI_DISPATCH_0,
120 TSI108_CPU_IPI_DISPATCH_STRIDE,
121 TSI108_CPU_CURRENT_TASK_PRI,
122 TSI108_CPU_WHOAMI,
123 TSI108_CPU_INTACK,
124 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600125 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000126
127 TSI108_IRQ_BASE,
128 TSI108_IRQ_STRIDE,
129 TSI108_IRQ_VECTOR_PRI,
130 TSI108_VECPRI_VECTOR_MASK,
131 TSI108_VECPRI_POLARITY_POSITIVE,
132 TSI108_VECPRI_POLARITY_NEGATIVE,
133 TSI108_VECPRI_SENSE_LEVEL,
134 TSI108_VECPRI_SENSE_EDGE,
135 TSI108_VECPRI_POLARITY_MASK,
136 TSI108_VECPRI_SENSE_MASK,
137 TSI108_IRQ_DESTINATION
138 },
139};
140
141#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
142
143#else /* CONFIG_MPIC_WEIRD */
144
145#define MPIC_INFO(name) MPIC_##name
146
147#endif /* CONFIG_MPIC_WEIRD */
148
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149/*
150 * Register accessor functions
151 */
152
153
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100154static inline u32 _mpic_read(enum mpic_reg_type type,
155 struct mpic_reg_bank *rb,
156 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000157{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100158 switch(type) {
159#ifdef CONFIG_PPC_DCR
160 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000161 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100162#endif
163 case mpic_access_mmio_be:
164 return in_be32(rb->base + (reg >> 2));
165 case mpic_access_mmio_le:
166 default:
167 return in_le32(rb->base + (reg >> 2));
168 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169}
170
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100171static inline void _mpic_write(enum mpic_reg_type type,
172 struct mpic_reg_bank *rb,
173 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100175 switch(type) {
176#ifdef CONFIG_PPC_DCR
177 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100178 dcr_write(rb->dhost, reg, value);
179 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100180#endif
181 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100182 out_be32(rb->base + (reg >> 2), value);
183 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100184 case mpic_access_mmio_le:
185 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100186 out_le32(rb->base + (reg >> 2), value);
187 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100188 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189}
190
191static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
192{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100193 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000194 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
195 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100197 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
198 type = mpic_access_mmio_be;
199 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200}
201
202static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
203{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000204 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
205 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208}
209
210static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
211{
212 unsigned int cpu = 0;
213
214 if (mpic->flags & MPIC_PRIMARY)
215 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100216 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217}
218
219static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
220{
221 unsigned int cpu = 0;
222
223 if (mpic->flags & MPIC_PRIMARY)
224 cpu = hard_smp_processor_id();
225
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100226 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
229static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
230{
231 unsigned int isu = src_no >> mpic->isu_shift;
232 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000233 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234
Michael Ellerman11a6b292009-07-05 16:08:52 +0000235 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
236 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000237#ifdef CONFIG_MPIC_BROKEN_REGREAD
238 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000239 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
240 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000241#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000242 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000243}
244
245static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
246 unsigned int reg, u32 value)
247{
248 unsigned int isu = src_no >> mpic->isu_shift;
249 unsigned int idx = src_no & mpic->isu_mask;
250
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100251 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000252 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000253
254#ifdef CONFIG_MPIC_BROKEN_REGREAD
255 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000256 mpic->isu_reg0_shadow[src_no] =
257 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000258#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000259}
260
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100261#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
262#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000263#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
264#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
265#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
266#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
267#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
268#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
269
270
271/*
272 * Low level utility functions
273 */
274
275
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600276static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100277 struct mpic_reg_bank *rb, unsigned int offset,
278 unsigned int size)
279{
280 rb->base = ioremap(phys_addr + offset, size);
281 BUG_ON(rb->base == NULL);
282}
283
284#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000285static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
286 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100287 unsigned int offset, unsigned int size)
288{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000289 const u32 *dbasep;
290
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000291 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000292
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000293 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100294 BUG_ON(!DCR_MAP_OK(rb->dhost));
295}
296
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000297static inline void mpic_map(struct mpic *mpic, struct device_node *node,
298 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
299 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100300{
301 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000302 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100303 else
304 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
305}
306#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000307#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100308#endif /* !CONFIG_PPC_DCR */
309
310
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000311
312/* Check if we have one of those nice broken MPICs with a flipped endian on
313 * reads from IPI registers
314 */
315static void __init mpic_test_broken_ipi(struct mpic *mpic)
316{
317 u32 r;
318
Zang Roy-r6191172335932006-08-25 14:16:30 +1000319 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
320 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000321
322 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
323 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
324 mpic->flags |= MPIC_BROKEN_IPI;
325 }
326}
327
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000328#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329
330/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
331 * to force the edge setting on the MPIC and do the ack workaround.
332 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100333static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000334{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100335 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100337 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338}
339
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100340
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100341static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000342{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100343 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100345 if (fixup->applebase) {
346 unsigned int soff = (fixup->index >> 3) & ~3;
347 unsigned int mask = 1U << (fixup->index & 0x1f);
348 writel(mask, fixup->applebase + soff);
349 } else {
350 spin_lock(&mpic->fixup_lock);
351 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
352 writel(fixup->data, fixup->base + 4);
353 spin_unlock(&mpic->fixup_lock);
354 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000355}
356
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100357static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
358 unsigned int irqflags)
359{
360 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
361 unsigned long flags;
362 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000363
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100364 if (fixup->base == NULL)
365 return;
366
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700367 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368 source, irqflags, fixup->index);
369 spin_lock_irqsave(&mpic->fixup_lock, flags);
370 /* Enable and configure */
371 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
372 tmp = readl(fixup->base + 4);
373 tmp &= ~(0x23U);
374 if (irqflags & IRQ_LEVEL)
375 tmp |= 0x22;
376 writel(tmp, fixup->base + 4);
377 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000378
379#ifdef CONFIG_PM
380 /* use the lowest bit inverted to the actual HW,
381 * set if this fixup was enabled, clear otherwise */
382 mpic->save_data[source].fixup_data = tmp | 1;
383#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100384}
385
386static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
387 unsigned int irqflags)
388{
389 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
390 unsigned long flags;
391 u32 tmp;
392
393 if (fixup->base == NULL)
394 return;
395
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700396 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100397
398 /* Disable */
399 spin_lock_irqsave(&mpic->fixup_lock, flags);
400 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
401 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100402 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403 writel(tmp, fixup->base + 4);
404 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000405
406#ifdef CONFIG_PM
407 /* use the lowest bit inverted to the actual HW,
408 * set if this fixup was enabled, clear otherwise */
409 mpic->save_data[source].fixup_data = tmp & ~1;
410#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100411}
412
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000413#ifdef CONFIG_PCI_MSI
414static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
415 unsigned int devfn)
416{
417 u8 __iomem *base;
418 u8 pos, flags;
419 u64 addr = 0;
420
421 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
422 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
423 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
424 if (id == PCI_CAP_ID_HT) {
425 id = readb(devbase + pos + 3);
426 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
427 break;
428 }
429 }
430
431 if (pos == 0)
432 return;
433
434 base = devbase + pos;
435
436 flags = readb(base + HT_MSI_FLAGS);
437 if (!(flags & HT_MSI_FLAGS_FIXED)) {
438 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
439 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
440 }
441
Ingo Molnarfe333322009-01-06 14:26:03 +0000442 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000443 PCI_SLOT(devfn), PCI_FUNC(devfn),
444 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
445
446 if (!(flags & HT_MSI_FLAGS_ENABLE))
447 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
448}
449#else
450static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
451 unsigned int devfn)
452{
453 return;
454}
455#endif
456
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100457static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
458 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000459{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100460 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100461 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100463 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100465 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
466 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
467 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400468 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100469 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100470 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100471 break;
472 }
473 }
474 if (pos == 0)
475 return;
476
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100477 base = devbase + pos;
478 writeb(0x01, base + 2);
479 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100480
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100481 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
482 " has %d irqs\n",
483 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100484
485 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100486 writeb(0x10 + 2 * i, base + 2);
487 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000488 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100489 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
490 /* mask it , will be unmasked later */
491 tmp |= 0x1;
492 writel(tmp, base + 4);
493 mpic->fixups[irq].index = i;
494 mpic->fixups[irq].base = base;
495 /* Apple HT PIC has a non-standard way of doing EOIs */
496 if ((vdid & 0xffff) == 0x106b)
497 mpic->fixups[irq].applebase = devbase + 0x60;
498 else
499 mpic->fixups[irq].applebase = NULL;
500 writeb(0x11 + 2 * i, base + 2);
501 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502 }
503}
504
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000505
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100506static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000507{
508 unsigned int devfn;
509 u8 __iomem *cfgspace;
510
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100511 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512
513 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000514 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516
517 /* Init spinlock */
518 spin_lock_init(&mpic->fixup_lock);
519
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100520 /* Map U3 config space. We assume all IO-APICs are on the primary bus
521 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100523 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000524 BUG_ON(cfgspace == NULL);
525
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100526 /* Now we scan all slots. We do a very quick scan, we read the header
527 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000528 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100529 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000530 u8 __iomem *devbase = cfgspace + (devfn << 8);
531 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
532 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100533 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534
535 DBG("devfn %x, l: %x\n", devfn, l);
536
537 /* If no device, skip */
538 if (l == 0xffffffff || l == 0x00000000 ||
539 l == 0x0000ffff || l == 0xffff0000)
540 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100541 /* Check if is supports capability lists */
542 s = readw(devbase + PCI_STATUS);
543 if (!(s & PCI_STATUS_CAP_LIST))
544 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100546 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000547 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549 next:
550 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100551 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552 devfn += 7;
553 }
554}
555
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000556#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700557
558static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
559{
560 return 0;
561}
562
563static void __init mpic_scan_ht_pics(struct mpic *mpic)
564{
565}
566
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000567#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000568
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000569#ifdef CONFIG_SMP
Yang Li38e13132009-12-16 20:18:11 +0000570static int irq_choose_cpu(const cpumask_t *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000571{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000572 int cpuid;
573
Yang Li38e13132009-12-16 20:18:11 +0000574 if (cpumask_equal(mask, cpu_all_mask)) {
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000575 static int irq_rover;
576 static DEFINE_SPINLOCK(irq_rover_lock);
577 unsigned long flags;
578
579 /* Round-robin distribution... */
580 do_round_robin:
581 spin_lock_irqsave(&irq_rover_lock, flags);
582
583 while (!cpu_online(irq_rover)) {
584 if (++irq_rover >= NR_CPUS)
585 irq_rover = 0;
586 }
587 cpuid = irq_rover;
588 do {
589 if (++irq_rover >= NR_CPUS)
590 irq_rover = 0;
591 } while (!cpu_online(irq_rover));
592
593 spin_unlock_irqrestore(&irq_rover_lock, flags);
594 } else {
Yang Li38e13132009-12-16 20:18:11 +0000595 cpuid = cpumask_first_and(mask, cpu_online_mask);
596 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000597 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000598 }
599
Kumar Gala7a0d7942008-12-02 13:37:01 -0600600 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000601}
602#else
Yang Li38e13132009-12-16 20:18:11 +0000603static int irq_choose_cpu(const cpumask_t *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000604{
605 return hard_smp_processor_id();
606}
607#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000608
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000609#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
610
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000611/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000612static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000614 if (irq < NUM_ISA_INTERRUPTS)
615 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000616
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000617 return irq_to_desc(irq)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000618}
619
Tony Breedsd69a78d2009-04-07 18:26:54 +0000620/* Determine if the linux irq is an IPI */
621static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
622{
623 unsigned int src = mpic_irq_to_hw(irq);
624
625 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
626}
627
628
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000629/* Convert a cpu mask from logical to physical cpu numbers. */
630static inline u32 mpic_physmask(u32 cpumask)
631{
632 int i;
633 u32 mask = 0;
634
635 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
636 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
637 return mask;
638}
639
640#ifdef CONFIG_SMP
641/* Get the mpic structure from the IPI number */
642static inline struct mpic * mpic_from_ipi(unsigned int ipi)
643{
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000644 return irq_to_desc(ipi)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000645}
646#endif
647
648/* Get the mpic structure from the irq number */
649static inline struct mpic * mpic_from_irq(unsigned int irq)
650{
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000651 return irq_to_desc(irq)->chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652}
653
654/* Send an EOI */
655static inline void mpic_eoi(struct mpic *mpic)
656{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000657 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
658 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000659}
660
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000661/*
662 * Linux descriptor level callbacks
663 */
664
665
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000666void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667{
668 unsigned int loops = 100000;
669 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000670 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000671
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000672 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673
Zang Roy-r6191172335932006-08-25 14:16:30 +1000674 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
675 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100676 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 /* make sure mask gets to controller before we return to user */
678 do {
679 if (!loops--) {
680 printk(KERN_ERR "mpic_enable_irq timeout\n");
681 break;
682 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000683 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100684}
685
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000686void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000687{
688 unsigned int loops = 100000;
689 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000690 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000691
692 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
693
Zang Roy-r6191172335932006-08-25 14:16:30 +1000694 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
695 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100696 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000697
698 /* make sure mask gets to controller before we return to user */
699 do {
700 if (!loops--) {
701 printk(KERN_ERR "mpic_enable_irq timeout\n");
702 break;
703 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000704 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705}
706
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000707void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708{
709 struct mpic *mpic = mpic_from_irq(irq);
710
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100711#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100713#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000714 /* We always EOI on end_irq() even for edge interrupts since that
715 * should only lower the priority, the MPIC should have properly
716 * latched another edge interrupt coming in anyway
717 */
718
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000719 mpic_eoi(mpic);
720}
721
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000722#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000723
724static void mpic_unmask_ht_irq(unsigned int irq)
725{
726 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000727 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000728
729 mpic_unmask_irq(irq);
730
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000731 if (irq_to_desc(irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000732 mpic_ht_end_irq(mpic, src);
733}
734
735static unsigned int mpic_startup_ht_irq(unsigned int irq)
736{
737 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000738 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000739
740 mpic_unmask_irq(irq);
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000741 mpic_startup_ht_interrupt(mpic, src, irq_to_desc(irq)->status);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000742
743 return 0;
744}
745
746static void mpic_shutdown_ht_irq(unsigned int irq)
747{
748 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000749 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000750
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000751 mpic_shutdown_ht_interrupt(mpic, src, irq_to_desc(irq)->status);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000752 mpic_mask_irq(irq);
753}
754
755static void mpic_end_ht_irq(unsigned int irq)
756{
757 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000758 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000759
760#ifdef DEBUG_IRQ
761 DBG("%s: end_irq: %d\n", mpic->name, irq);
762#endif
763 /* We always EOI on end_irq() even for edge interrupts since that
764 * should only lower the priority, the MPIC should have properly
765 * latched another edge interrupt coming in anyway
766 */
767
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000768 if (irq_to_desc(irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000769 mpic_ht_end_irq(mpic, src);
770 mpic_eoi(mpic);
771}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000772#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000773
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000774#ifdef CONFIG_SMP
775
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000776static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777{
778 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600779 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780
781 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
782 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
783}
784
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000785static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000786{
787 /* NEVER disable an IPI... that's just plain wrong! */
788}
789
790static void mpic_end_ipi(unsigned int irq)
791{
792 struct mpic *mpic = mpic_from_ipi(irq);
793
794 /*
795 * IPIs are marked IRQ_PER_CPU. This has the side effect of
796 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
797 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700798 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000799 * irqs disabled.
800 */
801 mpic_eoi(mpic);
802}
803
804#endif /* CONFIG_SMP */
805
Yinghai Lud5dedd42009-04-27 17:59:21 -0700806int mpic_set_affinity(unsigned int irq, const struct cpumask *cpumask)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000807{
808 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000809 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000810
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000811 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000812 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000813
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000814 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
815 } else {
816 cpumask_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000817
Rusty Russell0de26522008-12-13 21:20:26 +1030818 cpumask_and(&tmp, cpumask, cpu_online_mask);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000819
820 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
821 mpic_physmask(cpus_addr(tmp)[0]));
822 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700823
824 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000825}
826
Zang Roy-r6191172335932006-08-25 14:16:30 +1000827static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000828{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000829 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700830 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000831 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000832 return MPIC_INFO(VECPRI_SENSE_EDGE) |
833 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000834 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700835 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000836 return MPIC_INFO(VECPRI_SENSE_EDGE) |
837 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000838 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000839 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
840 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000841 case IRQ_TYPE_LEVEL_LOW:
842 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000843 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
844 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000845 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700846}
847
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000848int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700849{
850 struct mpic *mpic = mpic_from_irq(virq);
851 unsigned int src = mpic_irq_to_hw(virq);
Michael Ellerman6cff46f2009-10-13 19:44:51 +0000852 struct irq_desc *desc = irq_to_desc(virq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700853 unsigned int vecpri, vold, vnew;
854
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700855 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
856 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700857
858 if (src >= mpic->irq_count)
859 return -EINVAL;
860
861 if (flow_type == IRQ_TYPE_NONE)
862 if (mpic->senses && src < mpic->senses_count)
863 flow_type = mpic->senses[src];
864 if (flow_type == IRQ_TYPE_NONE)
865 flow_type = IRQ_TYPE_LEVEL_LOW;
866
867 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
868 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
869 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
870 desc->status |= IRQ_LEVEL;
871
872 if (mpic_is_ht_interrupt(mpic, src))
873 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
874 MPIC_VECPRI_SENSE_EDGE;
875 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000876 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700877
Zang Roy-r6191172335932006-08-25 14:16:30 +1000878 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
879 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
880 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700881 vnew |= vecpri;
882 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000883 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700884
885 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000886}
887
Olof Johansson38958dd2007-12-12 17:44:46 +1100888void mpic_set_vector(unsigned int virq, unsigned int vector)
889{
890 struct mpic *mpic = mpic_from_irq(virq);
891 unsigned int src = mpic_irq_to_hw(virq);
892 unsigned int vecpri;
893
894 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
895 mpic, virq, src, vector);
896
897 if (src >= mpic->irq_count)
898 return;
899
900 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
901 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
902 vecpri |= vector;
903 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
904}
905
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000906static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700907 .mask = mpic_mask_irq,
908 .unmask = mpic_unmask_irq,
909 .eoi = mpic_end_irq,
910 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000911};
912
913#ifdef CONFIG_SMP
914static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700915 .mask = mpic_mask_ipi,
916 .unmask = mpic_unmask_ipi,
917 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000918};
919#endif /* CONFIG_SMP */
920
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000921#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000922static struct irq_chip mpic_irq_ht_chip = {
923 .startup = mpic_startup_ht_irq,
924 .shutdown = mpic_shutdown_ht_irq,
925 .mask = mpic_mask_irq,
926 .unmask = mpic_unmask_ht_irq,
927 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700928 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000929};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000930#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000931
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000932
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000933static int mpic_host_match(struct irq_host *h, struct device_node *node)
934{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000935 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000936 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000937}
938
939static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700940 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000941{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000942 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700943 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000944
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700945 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000946
Olof Johansson7df24572007-01-28 23:33:18 -0600947 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000948 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000949 if (mpic->protected && test_bit(hw, mpic->protected))
950 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700951
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000952#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600953 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000954 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
955
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700956 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000957 set_irq_chip_data(virq, mpic);
958 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
959 handle_percpu_irq);
960 return 0;
961 }
962#endif /* CONFIG_SMP */
963
964 if (hw >= mpic->irq_count)
965 return -EINVAL;
966
Michael Ellermana7de7c72007-05-08 12:58:36 +1000967 mpic_msi_reserve_hwirq(mpic, hw);
968
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700969 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000970 chip = &mpic->hc_irq;
971
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000972#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000973 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700974 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000976#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000977
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700978 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000979
980 set_irq_chip_data(virq, mpic);
981 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700982
983 /* Set default irq type */
984 set_irq_type(virq, IRQ_TYPE_NONE);
985
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000986 return 0;
987}
988
989static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +0000990 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000991 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
992
993{
994 static unsigned char map_mpic_senses[4] = {
995 IRQ_TYPE_EDGE_RISING,
996 IRQ_TYPE_LEVEL_LOW,
997 IRQ_TYPE_LEVEL_HIGH,
998 IRQ_TYPE_EDGE_FALLING,
999 };
1000
1001 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001002 if (intsize > 1) {
1003 u32 mask = 0x3;
1004
1005 /* Apple invented a new race of encoding on machines with
1006 * an HT APIC. They encode, among others, the index within
1007 * the HT APIC. We don't care about it here since thankfully,
1008 * it appears that they have the APIC already properly
1009 * configured, and thus our current fixup code that reads the
1010 * APIC config works fine. However, we still need to mask out
1011 * bits in the specifier to make sure we only get bit 0 which
1012 * is the level/edge bit (the only sense bit exposed by Apple),
1013 * as their bit 1 means something else.
1014 */
1015 if (machine_is(powermac))
1016 mask = 0x1;
1017 *out_flags = map_mpic_senses[intspec[1] & mask];
1018 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019 *out_flags = IRQ_TYPE_NONE;
1020
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001021 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1022 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1023
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001024 return 0;
1025}
1026
1027static struct irq_host_ops mpic_host_ops = {
1028 .match = mpic_host_match,
1029 .map = mpic_host_map,
1030 .xlate = mpic_host_xlate,
1031};
1032
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001033/*
1034 * Exported functions
1035 */
1036
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001037struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001038 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001039 unsigned int flags,
1040 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001041 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001042 const char *name)
1043{
1044 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001045 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001046 const char *vers;
1047 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001048 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001049 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001050
Kumar Gala85355bb2009-06-18 22:01:20 +00001051 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001052 if (mpic == NULL)
1053 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001054
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001055 mpic->name = name;
1056
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001057 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001058 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001059 if (flags & MPIC_PRIMARY)
1060 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001061#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001062 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001063 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001064 if (flags & MPIC_PRIMARY)
1065 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001066#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001067
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001068#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001069 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001070 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001071#endif /* CONFIG_SMP */
1072
1073 mpic->flags = flags;
1074 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001075 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001076 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001077
Olof Johansson7df24572007-01-28 23:33:18 -06001078 if (flags & MPIC_LARGE_VECTORS)
1079 intvec_top = 2047;
1080 else
1081 intvec_top = 255;
1082
1083 mpic->timer_vecs[0] = intvec_top - 8;
1084 mpic->timer_vecs[1] = intvec_top - 7;
1085 mpic->timer_vecs[2] = intvec_top - 6;
1086 mpic->timer_vecs[3] = intvec_top - 5;
1087 mpic->ipi_vecs[0] = intvec_top - 4;
1088 mpic->ipi_vecs[1] = intvec_top - 3;
1089 mpic->ipi_vecs[2] = intvec_top - 2;
1090 mpic->ipi_vecs[3] = intvec_top - 1;
1091 mpic->spurious_vec = intvec_top;
1092
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001093 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001094 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001095 mpic->flags |= MPIC_BIG_ENDIAN;
1096
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001097 /* Look for protected sources */
1098 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001099 int psize;
1100 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001101 const u32 *psrc =
1102 of_get_property(node, "protected-sources", &psize);
1103 if (psrc) {
1104 psize /= 4;
1105 bits = intvec_top + 1;
1106 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001107 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001108 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001109 for (i = 0; i < psize; i++) {
1110 if (psrc[i] > intvec_top)
1111 continue;
1112 __set_bit(psrc[i], mpic->protected);
1113 }
1114 }
1115 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001116
Zang Roy-r6191172335932006-08-25 14:16:30 +10001117#ifdef CONFIG_MPIC_WEIRD
1118 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1119#endif
1120
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001121 /* default register type */
1122 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1123 mpic_access_mmio_be : mpic_access_mmio_le;
1124
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001125 /* If no physical address is passed in, a device-node is mandatory */
1126 BUG_ON(paddr == 0 && node == NULL);
1127
1128 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001129 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001130#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001131 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001132 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001133#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001134 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001135#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001136 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001137
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001138 /* If the MPIC is not DCR based, and no physical address was passed
1139 * in, try to obtain one
1140 */
1141 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001142 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001143 BUG_ON(reg == NULL);
1144 paddr = of_translate_address(node, reg);
1145 BUG_ON(paddr == OF_BAD_ADDR);
1146 }
1147
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001148 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001149 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1150 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001151
1152 /* Reset */
1153 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001154 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1155 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001156 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001157 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001158 & MPIC_GREG_GCONF_RESET)
1159 mb();
1160 }
1161
Kumar Galad91e4ea2009-01-07 15:53:29 -06001162 /* CoreInt */
1163 if (flags & MPIC_ENABLE_COREINT)
1164 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1165 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1166 | MPIC_GREG_GCONF_COREINT);
1167
Olof Johanssonf3653552007-12-20 13:11:18 -06001168 if (flags & MPIC_ENABLE_MCK)
1169 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1170 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1171 | MPIC_GREG_GCONF_MCK);
1172
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 /* Read feature register, calculate num CPUs and, for non-ISU
1174 * MPICs, num sources as well. On ISU MPICs, sources are counted
1175 * as ISUs are added
1176 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001177 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1178 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001179 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001180 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001181 if (flags & MPIC_BROKEN_FRR_NIRQS)
1182 mpic->num_sources = mpic->irq_count;
1183 else
1184 mpic->num_sources =
1185 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1186 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001187 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001188
1189 /* Map the per-CPU registers */
1190 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001191 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001192 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1193 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001194 }
1195
1196 /* Initialize main ISU if none provided */
1197 if (mpic->isu_size == 0) {
1198 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001199 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001200 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001201 }
1202 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1203 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1204
Kumar Gala31207da2009-05-08 12:08:20 +00001205 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1206 isu_size ? isu_size : mpic->num_sources,
1207 &mpic_host_ops,
1208 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1209 if (mpic->irqhost == NULL)
1210 return NULL;
1211
1212 mpic->irqhost->host_data = mpic;
1213
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001214 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001215 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001216 case 1:
1217 vers = "1.0";
1218 break;
1219 case 2:
1220 vers = "1.2";
1221 break;
1222 case 3:
1223 vers = "1.3";
1224 break;
1225 default:
1226 vers = "<unknown>";
1227 break;
1228 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001229 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1230 " max %d CPUs\n",
1231 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1232 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1233 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001234
1235 mpic->next = mpics;
1236 mpics = mpic;
1237
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001238 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001239 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001240 irq_set_default_host(mpic->irqhost);
1241 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001242
1243 return mpic;
1244}
1245
1246void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001247 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001248{
1249 unsigned int isu_first = isu_num * mpic->isu_size;
1250
1251 BUG_ON(isu_num >= MPIC_MAX_ISU);
1252
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001253 mpic_map(mpic, mpic->irqhost->of_node,
1254 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001255 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001256
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001257 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1258 mpic->num_sources = isu_first + mpic->isu_size;
1259}
1260
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001261void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1262{
1263 mpic->senses = senses;
1264 mpic->senses_count = count;
1265}
1266
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001267void __init mpic_init(struct mpic *mpic)
1268{
1269 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001270 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001271
1272 BUG_ON(mpic->num_sources == 0);
1273
1274 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1275
1276 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001277 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001278
1279 /* Initialize timers: just disable them all */
1280 for (i = 0; i < 4; i++) {
1281 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001282 i * MPIC_INFO(TIMER_STRIDE) +
1283 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001284 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001285 i * MPIC_INFO(TIMER_STRIDE) +
1286 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001287 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001288 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001289 }
1290
1291 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1292 mpic_test_broken_ipi(mpic);
1293 for (i = 0; i < 4; i++) {
1294 mpic_ipi_write(i,
1295 MPIC_VECPRI_MASK |
1296 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001297 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001298 }
1299
1300 /* Initialize interrupt sources */
1301 if (mpic->irq_count == 0)
1302 mpic->irq_count = mpic->num_sources;
1303
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001304 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001306 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001307 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001308 mpic_u3msi_init(mpic);
1309 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001310
Olof Johansson38958dd2007-12-12 17:44:46 +11001311 mpic_pasemi_msi_init(mpic);
1312
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001313 if (mpic->flags & MPIC_PRIMARY)
1314 cpu = hard_smp_processor_id();
1315 else
1316 cpu = 0;
1317
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001318 for (i = 0; i < mpic->num_sources; i++) {
1319 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001320 u32 vecpri = MPIC_VECPRI_MASK | i |
1321 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001322
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001323 /* check if protected */
1324 if (mpic->protected && test_bit(i, mpic->protected))
1325 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001326 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001327 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001328 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001329 }
1330
Olof Johansson7df24572007-01-28 23:33:18 -06001331 /* Init spurious vector */
1332 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001333
Zang Roy-r6191172335932006-08-25 14:16:30 +10001334 /* Disable 8259 passthrough, if supported */
1335 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1336 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1337 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1338 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001339
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001340 if (mpic->flags & MPIC_NO_BIAS)
1341 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1342 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1343 | MPIC_GREG_GCONF_NO_BIAS);
1344
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001345 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001346 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001347
1348#ifdef CONFIG_PM
1349 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001350 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1351 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001352 BUG_ON(mpic->save_data == NULL);
1353#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001354}
1355
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001356void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1357{
1358 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001359
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001360 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1361 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1362 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1363 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1364}
1365
1366void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1367{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001368 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001369 u32 v;
1370
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001371 spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001372 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1373 if (enable)
1374 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1375 else
1376 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1377 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001378 spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001379}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001380
1381void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1382{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001383 struct mpic *mpic = mpic_find(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001384 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385 unsigned long flags;
1386 u32 reg;
1387
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001388 if (!mpic)
1389 return;
1390
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001391 spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001392 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001393 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001394 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001395 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001396 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1397 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001398 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001399 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001400 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001401 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1402 }
1403 spin_unlock_irqrestore(&mpic_lock, flags);
1404}
1405
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406void mpic_setup_this_cpu(void)
1407{
1408#ifdef CONFIG_SMP
1409 struct mpic *mpic = mpic_primary;
1410 unsigned long flags;
1411 u32 msk = 1 << hard_smp_processor_id();
1412 unsigned int i;
1413
1414 BUG_ON(mpic == NULL);
1415
1416 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1417
1418 spin_lock_irqsave(&mpic_lock, flags);
1419
1420 /* let the mpic know we want intrs. default affinity is 0xffffffff
1421 * until changed via /proc. That's how it's done on x86. If we want
1422 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001423 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001424 */
1425 if (distribute_irqs) {
1426 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001427 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1428 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429 }
1430
1431 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001432 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001433
1434 spin_unlock_irqrestore(&mpic_lock, flags);
1435#endif /* CONFIG_SMP */
1436}
1437
1438int mpic_cpu_get_priority(void)
1439{
1440 struct mpic *mpic = mpic_primary;
1441
Zang Roy-r6191172335932006-08-25 14:16:30 +10001442 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001443}
1444
1445void mpic_cpu_set_priority(int prio)
1446{
1447 struct mpic *mpic = mpic_primary;
1448
1449 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001450 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001451}
1452
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001453void mpic_teardown_this_cpu(int secondary)
1454{
1455 struct mpic *mpic = mpic_primary;
1456 unsigned long flags;
1457 u32 msk = 1 << hard_smp_processor_id();
1458 unsigned int i;
1459
1460 BUG_ON(mpic == NULL);
1461
1462 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1463 spin_lock_irqsave(&mpic_lock, flags);
1464
1465 /* let the mpic know we don't want intrs. */
1466 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001467 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1468 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469
1470 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001471 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001472 /* We need to EOI the IPI since not all platforms reset the MPIC
1473 * on boot and new interrupts wouldn't get delivered otherwise.
1474 */
1475 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001476
1477 spin_unlock_irqrestore(&mpic_lock, flags);
1478}
1479
1480
1481void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1482{
1483 struct mpic *mpic = mpic_primary;
1484
1485 BUG_ON(mpic == NULL);
1486
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001487#ifdef DEBUG_IPI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001488 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001489#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001490
Zang Roy-r6191172335932006-08-25 14:16:30 +10001491 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1492 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001493 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1494}
1495
Olof Johanssonf3653552007-12-20 13:11:18 -06001496static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001498 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001499
Olof Johanssonf3653552007-12-20 13:11:18 -06001500 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001501#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001502 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001503#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001504 if (unlikely(src == mpic->spurious_vec)) {
1505 if (mpic->flags & MPIC_SPV_EOI)
1506 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001507 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001508 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001509 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1510 if (printk_ratelimit())
1511 printk(KERN_WARNING "%s: Got protected source %d !\n",
1512 mpic->name, (int)src);
1513 mpic_eoi(mpic);
1514 return NO_IRQ;
1515 }
1516
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001517 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001518}
1519
Olof Johanssonf3653552007-12-20 13:11:18 -06001520unsigned int mpic_get_one_irq(struct mpic *mpic)
1521{
1522 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1523}
1524
Olaf Hering35a84c22006-10-07 22:08:26 +10001525unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526{
1527 struct mpic *mpic = mpic_primary;
1528
1529 BUG_ON(mpic == NULL);
1530
Olaf Hering35a84c22006-10-07 22:08:26 +10001531 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001532}
1533
Kumar Galad91e4ea2009-01-07 15:53:29 -06001534unsigned int mpic_get_coreint_irq(void)
1535{
1536#ifdef CONFIG_BOOKE
1537 struct mpic *mpic = mpic_primary;
1538 u32 src;
1539
1540 BUG_ON(mpic == NULL);
1541
1542 src = mfspr(SPRN_EPR);
1543
1544 if (unlikely(src == mpic->spurious_vec)) {
1545 if (mpic->flags & MPIC_SPV_EOI)
1546 mpic_eoi(mpic);
1547 return NO_IRQ;
1548 }
1549 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1550 if (printk_ratelimit())
1551 printk(KERN_WARNING "%s: Got protected source %d !\n",
1552 mpic->name, (int)src);
1553 return NO_IRQ;
1554 }
1555
1556 return irq_linear_revmap(mpic->irqhost, src);
1557#else
1558 return NO_IRQ;
1559#endif
1560}
1561
Olof Johanssonf3653552007-12-20 13:11:18 -06001562unsigned int mpic_get_mcirq(void)
1563{
1564 struct mpic *mpic = mpic_primary;
1565
1566 BUG_ON(mpic == NULL);
1567
1568 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1569}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570
1571#ifdef CONFIG_SMP
1572void mpic_request_ipis(void)
1573{
1574 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001575 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577
Frans Pop8354be92010-02-06 07:47:20 +00001578 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001579
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001580 for (i = 0; i < 4; i++) {
1581 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001582 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001583 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001584 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1585 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001586 }
Milton Miller78608dd2008-10-10 01:56:50 +00001587 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001588 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001589}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001590
1591void smp_mpic_message_pass(int target, int msg)
1592{
1593 /* make sure we're sending something that translates to an IPI */
1594 if ((unsigned int)msg > 3) {
1595 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1596 smp_processor_id(), msg);
1597 return;
1598 }
1599 switch (target) {
1600 case MSG_ALL:
1601 mpic_send_ipi(msg, 0xffffffff);
1602 break;
1603 case MSG_ALL_BUT_SELF:
1604 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1605 break;
1606 default:
1607 mpic_send_ipi(msg, 1 << target);
1608 break;
1609 }
1610}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001611
1612int __init smp_mpic_probe(void)
1613{
1614 int nr_cpus;
1615
1616 DBG("smp_mpic_probe()...\n");
1617
1618 nr_cpus = cpus_weight(cpu_possible_map);
1619
1620 DBG("nr_cpus: %d\n", nr_cpus);
1621
1622 if (nr_cpus > 1)
1623 mpic_request_ipis();
1624
1625 return nr_cpus;
1626}
1627
1628void __devinit smp_mpic_setup_cpu(int cpu)
1629{
1630 mpic_setup_this_cpu();
1631}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001632#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001633
1634#ifdef CONFIG_PM
1635static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1636{
1637 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1638 int i;
1639
1640 for (i = 0; i < mpic->num_sources; i++) {
1641 mpic->save_data[i].vecprio =
1642 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1643 mpic->save_data[i].dest =
1644 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1645 }
1646
1647 return 0;
1648}
1649
1650static int mpic_resume(struct sys_device *dev)
1651{
1652 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1653 int i;
1654
1655 for (i = 0; i < mpic->num_sources; i++) {
1656 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1657 mpic->save_data[i].vecprio);
1658 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1659 mpic->save_data[i].dest);
1660
1661#ifdef CONFIG_MPIC_U3_HT_IRQS
1662 {
1663 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1664
1665 if (fixup->base) {
1666 /* we use the lowest bit in an inverted meaning */
1667 if ((mpic->save_data[i].fixup_data & 1) == 0)
1668 continue;
1669
1670 /* Enable and configure */
1671 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1672
1673 writel(mpic->save_data[i].fixup_data & ~1,
1674 fixup->base + 4);
1675 }
1676 }
1677#endif
1678 } /* end for loop */
1679
1680 return 0;
1681}
1682#endif
1683
1684static struct sysdev_class mpic_sysclass = {
1685#ifdef CONFIG_PM
1686 .resume = mpic_resume,
1687 .suspend = mpic_suspend,
1688#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001689 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001690};
1691
1692static int mpic_init_sys(void)
1693{
1694 struct mpic *mpic = mpics;
1695 int error, id = 0;
1696
1697 error = sysdev_class_register(&mpic_sysclass);
1698
1699 while (mpic && !error) {
1700 mpic->sysdev.cls = &mpic_sysclass;
1701 mpic->sysdev.id = id++;
1702 error = sysdev_register(&mpic->sysdev);
1703 mpic = mpic->next;
1704 }
1705 return error;
1706}
1707
1708device_initcall(mpic_init_sys);