| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | *  Driver for Motorola IMX serial ports | 
|  | 3 | * | 
|  | 4 | *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o. | 
|  | 5 | * | 
|  | 6 | *  Author: Sascha Hauer <sascha@saschahauer.de> | 
|  | 7 | *  Copyright (C) 2004 Pengutronix | 
|  | 8 | * | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 9 | *  Copyright (C) 2009 emlix GmbH | 
|  | 10 | *  Author: Fabian Godehardt (added IrDA support for iMX) | 
|  | 11 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * This program is free software; you can redistribute it and/or modify | 
|  | 13 | * it under the terms of the GNU General Public License as published by | 
|  | 14 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 15 | * (at your option) any later version. | 
|  | 16 | * | 
|  | 17 | * This program is distributed in the hope that it will be useful, | 
|  | 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 20 | * GNU General Public License for more details. | 
|  | 21 | * | 
|  | 22 | * You should have received a copy of the GNU General Public License | 
|  | 23 | * along with this program; if not, write to the Free Software | 
|  | 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA | 
|  | 25 | * | 
|  | 26 | * [29-Mar-2005] Mike Lee | 
|  | 27 | * Added hardware handshake | 
|  | 28 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 |  | 
|  | 30 | #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) | 
|  | 31 | #define SUPPORT_SYSRQ | 
|  | 32 | #endif | 
|  | 33 |  | 
|  | 34 | #include <linux/module.h> | 
|  | 35 | #include <linux/ioport.h> | 
|  | 36 | #include <linux/init.h> | 
|  | 37 | #include <linux/console.h> | 
|  | 38 | #include <linux/sysrq.h> | 
| Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 39 | #include <linux/platform_device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include <linux/tty.h> | 
|  | 41 | #include <linux/tty_flip.h> | 
|  | 42 | #include <linux/serial_core.h> | 
|  | 43 | #include <linux/serial.h> | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 44 | #include <linux/clk.h> | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 45 | #include <linux/delay.h> | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 46 | #include <linux/rational.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 47 | #include <linux/slab.h> | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 48 | #include <linux/of.h> | 
|  | 49 | #include <linux/of_device.h> | 
| Sachin Kamat | e32a9f8 | 2013-01-07 10:25:03 +0530 | [diff] [blame] | 50 | #include <linux/io.h> | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 51 | #include <linux/dma-mapping.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | #include <asm/irq.h> | 
| Arnd Bergmann | 82906b1 | 2012-08-24 15:14:29 +0200 | [diff] [blame] | 54 | #include <linux/platform_data/serial-imx.h> | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 55 | #include <linux/platform_data/dma-imx.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 57 | /* Register definitions */ | 
|  | 58 | #define URXD0 0x0  /* Receiver Register */ | 
|  | 59 | #define URTX0 0x40 /* Transmitter Register */ | 
|  | 60 | #define UCR1  0x80 /* Control Register 1 */ | 
|  | 61 | #define UCR2  0x84 /* Control Register 2 */ | 
|  | 62 | #define UCR3  0x88 /* Control Register 3 */ | 
|  | 63 | #define UCR4  0x8c /* Control Register 4 */ | 
|  | 64 | #define UFCR  0x90 /* FIFO Control Register */ | 
|  | 65 | #define USR1  0x94 /* Status Register 1 */ | 
|  | 66 | #define USR2  0x98 /* Status Register 2 */ | 
|  | 67 | #define UESC  0x9c /* Escape Character Register */ | 
|  | 68 | #define UTIM  0xa0 /* Escape Timer Register */ | 
|  | 69 | #define UBIR  0xa4 /* BRM Incremental Register */ | 
|  | 70 | #define UBMR  0xa8 /* BRM Modulator Register */ | 
|  | 71 | #define UBRC  0xac /* Baud Rate Count Register */ | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 72 | #define IMX21_ONEMS 0xb0 /* One Millisecond register */ | 
|  | 73 | #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */ | 
|  | 74 | #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 75 |  | 
|  | 76 | /* UART Control Register Bit Fields.*/ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 77 | #define URXD_CHARRDY	(1<<15) | 
|  | 78 | #define URXD_ERR	(1<<14) | 
|  | 79 | #define URXD_OVRRUN	(1<<13) | 
|  | 80 | #define URXD_FRMERR	(1<<12) | 
|  | 81 | #define URXD_BRK	(1<<11) | 
|  | 82 | #define URXD_PRERR	(1<<10) | 
|  | 83 | #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */ | 
|  | 84 | #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */ | 
|  | 85 | #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */ | 
|  | 86 | #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 87 | #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 88 | #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */ | 
|  | 89 | #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */ | 
|  | 90 | #define UCR1_IREN	(1<<7)	/* Infrared interface enable */ | 
|  | 91 | #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */ | 
|  | 92 | #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */ | 
|  | 93 | #define UCR1_SNDBRK	(1<<4)	/* Send break */ | 
|  | 94 | #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */ | 
|  | 95 | #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 96 | #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 97 | #define UCR1_DOZE	(1<<1)	/* Doze */ | 
|  | 98 | #define UCR1_UARTEN	(1<<0)	/* UART enabled */ | 
|  | 99 | #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */ | 
|  | 100 | #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */ | 
|  | 101 | #define UCR2_CTSC	(1<<13)	/* CTS pin control */ | 
|  | 102 | #define UCR2_CTS	(1<<12)	/* Clear to send */ | 
|  | 103 | #define UCR2_ESCEN	(1<<11)	/* Escape enable */ | 
|  | 104 | #define UCR2_PREN	(1<<8)	/* Parity enable */ | 
|  | 105 | #define UCR2_PROE	(1<<7)	/* Parity odd/even */ | 
|  | 106 | #define UCR2_STPB	(1<<6)	/* Stop */ | 
|  | 107 | #define UCR2_WS		(1<<5)	/* Word size */ | 
|  | 108 | #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */ | 
|  | 109 | #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */ | 
|  | 110 | #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */ | 
|  | 111 | #define UCR2_RXEN	(1<<1)	/* Receiver enabled */ | 
|  | 112 | #define UCR2_SRST	(1<<0)	/* SW reset */ | 
|  | 113 | #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */ | 
|  | 114 | #define UCR3_PARERREN	(1<<12) /* Parity enable */ | 
|  | 115 | #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */ | 
|  | 116 | #define UCR3_DSR	(1<<10) /* Data set ready */ | 
|  | 117 | #define UCR3_DCD	(1<<9)	/* Data carrier detect */ | 
|  | 118 | #define UCR3_RI		(1<<8)	/* Ring indicator */ | 
| Fabio Estevam | b38cb7d | 2014-05-14 15:55:03 -0300 | [diff] [blame] | 119 | #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 120 | #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */ | 
|  | 121 | #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */ | 
|  | 122 | #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */ | 
|  | 123 | #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */ | 
|  | 124 | #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */ | 
|  | 125 | #define UCR3_BPEN	(1<<0)	/* Preset registers enable */ | 
|  | 126 | #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */ | 
|  | 127 | #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */ | 
|  | 128 | #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */ | 
|  | 129 | #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */ | 
|  | 130 | #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */ | 
|  | 131 | #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 132 | #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 133 | #define UCR4_IRSC	(1<<5)	/* IR special case */ | 
|  | 134 | #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */ | 
|  | 135 | #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */ | 
|  | 136 | #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */ | 
|  | 137 | #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */ | 
|  | 138 | #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */ | 
|  | 139 | #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */ | 
|  | 140 | #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */ | 
|  | 141 | #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7) | 
|  | 142 | #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */ | 
|  | 143 | #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */ | 
|  | 144 | #define USR1_RTSS	(1<<14) /* RTS pin status */ | 
|  | 145 | #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */ | 
|  | 146 | #define USR1_RTSD	(1<<12) /* RTS delta */ | 
|  | 147 | #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */ | 
|  | 148 | #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */ | 
|  | 149 | #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */ | 
|  | 150 | #define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */ | 
|  | 151 | #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */ | 
|  | 152 | #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */ | 
|  | 153 | #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */ | 
|  | 154 | #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */ | 
|  | 155 | #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */ | 
|  | 156 | #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */ | 
|  | 157 | #define USR2_IDLE	 (1<<12) /* Idle condition */ | 
|  | 158 | #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */ | 
|  | 159 | #define USR2_WAKE	 (1<<7)	 /* Wake */ | 
|  | 160 | #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */ | 
|  | 161 | #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */ | 
|  | 162 | #define USR2_BRCD	 (1<<2)	 /* Break condition */ | 
|  | 163 | #define USR2_ORE	(1<<1)	 /* Overrun error */ | 
|  | 164 | #define USR2_RDR	(1<<0)	 /* Recv data ready */ | 
|  | 165 | #define UTS_FRCPERR	(1<<13) /* Force parity error */ | 
|  | 166 | #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */ | 
|  | 167 | #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */ | 
|  | 168 | #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */ | 
|  | 169 | #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */ | 
|  | 170 | #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */ | 
|  | 171 | #define UTS_SOFTRST	 (1<<0)	 /* Software reset */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 172 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | /* We've been assigned a range on the "Low-density serial ports" major */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 174 | #define SERIAL_IMX_MAJOR	207 | 
|  | 175 | #define MINOR_START		16 | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 176 | #define DEV_NAME		"ttymxc" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | * This determines how often we check the modem status signals | 
|  | 180 | * for any change.  They generally aren't connected to an IRQ | 
|  | 181 | * so we have to poll them.  We also check immediately before | 
|  | 182 | * filling the TX fifo incase CTS has been dropped. | 
|  | 183 | */ | 
|  | 184 | #define MCTRL_TIMEOUT	(250*HZ/1000) | 
|  | 185 |  | 
|  | 186 | #define DRIVER_NAME "IMX-uart" | 
|  | 187 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 188 | #define UART_NR 8 | 
|  | 189 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 190 | /* i.mx21 type uart runs on all i.mx except i.mx1 */ | 
|  | 191 | enum imx_uart_type { | 
|  | 192 | IMX1_UART, | 
|  | 193 | IMX21_UART, | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 194 | IMX6Q_UART, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 195 | }; | 
|  | 196 |  | 
|  | 197 | /* device type dependent stuff */ | 
|  | 198 | struct imx_uart_data { | 
|  | 199 | unsigned uts_reg; | 
|  | 200 | enum imx_uart_type devtype; | 
|  | 201 | }; | 
|  | 202 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | struct imx_port { | 
|  | 204 | struct uart_port	port; | 
|  | 205 | struct timer_list	timer; | 
|  | 206 | unsigned int		old_status; | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 207 | int			txirq, rxirq, rtsirq; | 
| Daniel Glöckner | 26bbb3f | 2009-06-11 14:36:29 +0100 | [diff] [blame] | 208 | unsigned int		have_rtscts:1; | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 209 | unsigned int		dte_mode:1; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 210 | unsigned int		use_irda:1; | 
|  | 211 | unsigned int		irda_inv_rx:1; | 
|  | 212 | unsigned int		irda_inv_tx:1; | 
|  | 213 | unsigned short		trcv_delay; /* transceiver delay */ | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 214 | struct clk		*clk_ipg; | 
|  | 215 | struct clk		*clk_per; | 
| Uwe Kleine-König | 7d0b066 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 216 | const struct imx_uart_data *devdata; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 217 |  | 
|  | 218 | /* DMA fields */ | 
|  | 219 | unsigned int		dma_is_inited:1; | 
|  | 220 | unsigned int		dma_is_enabled:1; | 
|  | 221 | unsigned int		dma_is_rxing:1; | 
|  | 222 | unsigned int		dma_is_txing:1; | 
|  | 223 | struct dma_chan		*dma_chan_rx, *dma_chan_tx; | 
|  | 224 | struct scatterlist	rx_sgl, tx_sgl[2]; | 
|  | 225 | void			*rx_buf; | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 226 | unsigned int		tx_bytes; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 227 | unsigned int		dma_tx_nents; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | }; | 
|  | 229 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 230 | struct imx_port_ucrs { | 
|  | 231 | unsigned int	ucr1; | 
|  | 232 | unsigned int	ucr2; | 
|  | 233 | unsigned int	ucr3; | 
|  | 234 | }; | 
|  | 235 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 236 | #ifdef CONFIG_IRDA | 
|  | 237 | #define USE_IRDA(sport)	((sport)->use_irda) | 
|  | 238 | #else | 
|  | 239 | #define USE_IRDA(sport)	(0) | 
|  | 240 | #endif | 
|  | 241 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 242 | static struct imx_uart_data imx_uart_devdata[] = { | 
|  | 243 | [IMX1_UART] = { | 
|  | 244 | .uts_reg = IMX1_UTS, | 
|  | 245 | .devtype = IMX1_UART, | 
|  | 246 | }, | 
|  | 247 | [IMX21_UART] = { | 
|  | 248 | .uts_reg = IMX21_UTS, | 
|  | 249 | .devtype = IMX21_UART, | 
|  | 250 | }, | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 251 | [IMX6Q_UART] = { | 
|  | 252 | .uts_reg = IMX21_UTS, | 
|  | 253 | .devtype = IMX6Q_UART, | 
|  | 254 | }, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 255 | }; | 
|  | 256 |  | 
|  | 257 | static struct platform_device_id imx_uart_devtype[] = { | 
|  | 258 | { | 
|  | 259 | .name = "imx1-uart", | 
|  | 260 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART], | 
|  | 261 | }, { | 
|  | 262 | .name = "imx21-uart", | 
|  | 263 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART], | 
|  | 264 | }, { | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 265 | .name = "imx6q-uart", | 
|  | 266 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART], | 
|  | 267 | }, { | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 268 | /* sentinel */ | 
|  | 269 | } | 
|  | 270 | }; | 
|  | 271 | MODULE_DEVICE_TABLE(platform, imx_uart_devtype); | 
|  | 272 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 273 | static struct of_device_id imx_uart_dt_ids[] = { | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 274 | { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], }, | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 275 | { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], }, | 
|  | 276 | { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], }, | 
|  | 277 | { /* sentinel */ } | 
|  | 278 | }; | 
|  | 279 | MODULE_DEVICE_TABLE(of, imx_uart_dt_ids); | 
|  | 280 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 281 | static inline unsigned uts_reg(struct imx_port *sport) | 
|  | 282 | { | 
|  | 283 | return sport->devdata->uts_reg; | 
|  | 284 | } | 
|  | 285 |  | 
|  | 286 | static inline int is_imx1_uart(struct imx_port *sport) | 
|  | 287 | { | 
|  | 288 | return sport->devdata->devtype == IMX1_UART; | 
|  | 289 | } | 
|  | 290 |  | 
|  | 291 | static inline int is_imx21_uart(struct imx_port *sport) | 
|  | 292 | { | 
|  | 293 | return sport->devdata->devtype == IMX21_UART; | 
|  | 294 | } | 
|  | 295 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 296 | static inline int is_imx6q_uart(struct imx_port *sport) | 
|  | 297 | { | 
|  | 298 | return sport->devdata->devtype == IMX6Q_UART; | 
|  | 299 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | /* | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 301 | * Save and restore functions for UCR1, UCR2 and UCR3 registers | 
|  | 302 | */ | 
| Fabio Estevam | e8bfa76 | 2013-06-05 00:58:46 -0300 | [diff] [blame] | 303 | #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE) | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 304 | static void imx_port_ucrs_save(struct uart_port *port, | 
|  | 305 | struct imx_port_ucrs *ucr) | 
|  | 306 | { | 
|  | 307 | /* save control registers */ | 
|  | 308 | ucr->ucr1 = readl(port->membase + UCR1); | 
|  | 309 | ucr->ucr2 = readl(port->membase + UCR2); | 
|  | 310 | ucr->ucr3 = readl(port->membase + UCR3); | 
|  | 311 | } | 
|  | 312 |  | 
|  | 313 | static void imx_port_ucrs_restore(struct uart_port *port, | 
|  | 314 | struct imx_port_ucrs *ucr) | 
|  | 315 | { | 
|  | 316 | /* restore control registers */ | 
|  | 317 | writel(ucr->ucr1, port->membase + UCR1); | 
|  | 318 | writel(ucr->ucr2, port->membase + UCR2); | 
|  | 319 | writel(ucr->ucr3, port->membase + UCR3); | 
|  | 320 | } | 
| Fabio Estevam | e8bfa76 | 2013-06-05 00:58:46 -0300 | [diff] [blame] | 321 | #endif | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 322 |  | 
|  | 323 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | * Handle any change of modem status signal since we were last called. | 
|  | 325 | */ | 
|  | 326 | static void imx_mctrl_check(struct imx_port *sport) | 
|  | 327 | { | 
|  | 328 | unsigned int status, changed; | 
|  | 329 |  | 
|  | 330 | status = sport->port.ops->get_mctrl(&sport->port); | 
|  | 331 | changed = status ^ sport->old_status; | 
|  | 332 |  | 
|  | 333 | if (changed == 0) | 
|  | 334 | return; | 
|  | 335 |  | 
|  | 336 | sport->old_status = status; | 
|  | 337 |  | 
|  | 338 | if (changed & TIOCM_RI) | 
|  | 339 | sport->port.icount.rng++; | 
|  | 340 | if (changed & TIOCM_DSR) | 
|  | 341 | sport->port.icount.dsr++; | 
|  | 342 | if (changed & TIOCM_CAR) | 
|  | 343 | uart_handle_dcd_change(&sport->port, status & TIOCM_CAR); | 
|  | 344 | if (changed & TIOCM_CTS) | 
|  | 345 | uart_handle_cts_change(&sport->port, status & TIOCM_CTS); | 
|  | 346 |  | 
| Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 347 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | } | 
|  | 349 |  | 
|  | 350 | /* | 
|  | 351 | * This is our per-port timeout handler, for checking the | 
|  | 352 | * modem status signals. | 
|  | 353 | */ | 
|  | 354 | static void imx_timeout(unsigned long data) | 
|  | 355 | { | 
|  | 356 | struct imx_port *sport = (struct imx_port *)data; | 
|  | 357 | unsigned long flags; | 
|  | 358 |  | 
| Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 359 | if (sport->port.state) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 361 | imx_mctrl_check(sport); | 
|  | 362 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 363 |  | 
|  | 364 | mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT); | 
|  | 365 | } | 
|  | 366 | } | 
|  | 367 |  | 
|  | 368 | /* | 
|  | 369 | * interrupts disabled on entry | 
|  | 370 | */ | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 371 | static void imx_stop_tx(struct uart_port *port) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | { | 
|  | 373 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 374 | unsigned long temp; | 
|  | 375 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 376 | if (USE_IRDA(sport)) { | 
|  | 377 | /* half duplex - wait for end of transmission */ | 
|  | 378 | int n = 256; | 
|  | 379 | while ((--n > 0) && | 
|  | 380 | !(readl(sport->port.membase + USR2) & USR2_TXDC)) { | 
|  | 381 | udelay(5); | 
|  | 382 | barrier(); | 
|  | 383 | } | 
|  | 384 | /* | 
|  | 385 | * irda transceiver - wait a bit more to avoid | 
|  | 386 | * cutoff, hardware dependent | 
|  | 387 | */ | 
|  | 388 | udelay(sport->trcv_delay); | 
|  | 389 |  | 
|  | 390 | /* | 
|  | 391 | * half duplex - reactivate receive mode, | 
|  | 392 | * flush receive pipe echo crap | 
|  | 393 | */ | 
|  | 394 | if (readl(sport->port.membase + USR2) & USR2_TXDC) { | 
|  | 395 | temp = readl(sport->port.membase + UCR1); | 
|  | 396 | temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN); | 
|  | 397 | writel(temp, sport->port.membase + UCR1); | 
|  | 398 |  | 
|  | 399 | temp = readl(sport->port.membase + UCR4); | 
|  | 400 | temp &= ~(UCR4_TCEN); | 
|  | 401 | writel(temp, sport->port.membase + UCR4); | 
|  | 402 |  | 
|  | 403 | while (readl(sport->port.membase + URXD0) & | 
|  | 404 | URXD_CHARRDY) | 
|  | 405 | barrier(); | 
|  | 406 |  | 
|  | 407 | temp = readl(sport->port.membase + UCR1); | 
|  | 408 | temp |= UCR1_RRDYEN; | 
|  | 409 | writel(temp, sport->port.membase + UCR1); | 
|  | 410 |  | 
|  | 411 | temp = readl(sport->port.membase + UCR4); | 
|  | 412 | temp |= UCR4_DREN; | 
|  | 413 | writel(temp, sport->port.membase + UCR4); | 
|  | 414 | } | 
|  | 415 | return; | 
|  | 416 | } | 
|  | 417 |  | 
| Huang Shijie | e2f2786 | 2014-05-23 12:40:40 +0800 | [diff] [blame] | 418 | if (sport->dma_is_enabled && sport->dma_is_txing) { | 
|  | 419 | dmaengine_terminate_all(sport->dma_chan_tx); | 
|  | 420 | sport->dma_is_txing = 0; | 
|  | 421 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 422 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 423 | temp = readl(sport->port.membase + UCR1); | 
|  | 424 | writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | } | 
|  | 426 |  | 
|  | 427 | /* | 
|  | 428 | * interrupts disabled on entry | 
|  | 429 | */ | 
|  | 430 | static void imx_stop_rx(struct uart_port *port) | 
|  | 431 | { | 
|  | 432 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 433 | unsigned long temp; | 
|  | 434 |  | 
| Huang Shijie | e2f2786 | 2014-05-23 12:40:40 +0800 | [diff] [blame] | 435 | if (sport->dma_is_enabled && sport->dma_is_rxing) { | 
|  | 436 | dmaengine_terminate_all(sport->dma_chan_rx); | 
|  | 437 | sport->dma_is_rxing = 0; | 
|  | 438 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 439 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 440 | temp = readl(sport->port.membase + UCR2); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 441 | writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2); | 
| Huang Shijie | 8587839 | 2014-05-23 12:32:54 +0800 | [diff] [blame^] | 442 |  | 
|  | 443 | /* disable the `Receiver Ready Interrrupt` */ | 
|  | 444 | temp = readl(sport->port.membase + UCR1); | 
|  | 445 | writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | } | 
|  | 447 |  | 
|  | 448 | /* | 
|  | 449 | * Set the modem control timer to fire immediately. | 
|  | 450 | */ | 
|  | 451 | static void imx_enable_ms(struct uart_port *port) | 
|  | 452 | { | 
|  | 453 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 454 |  | 
|  | 455 | mod_timer(&sport->timer, jiffies); | 
|  | 456 | } | 
|  | 457 |  | 
|  | 458 | static inline void imx_transmit_buffer(struct imx_port *sport) | 
|  | 459 | { | 
| Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 460 | struct circ_buf *xmit = &sport->port.state->xmit; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 |  | 
| Volker Ernst | 4e4e660 | 2010-10-13 11:03:57 +0200 | [diff] [blame] | 462 | while (!uart_circ_empty(xmit) && | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 463 | !(readl(sport->port.membase + uts_reg(sport)) | 
|  | 464 | & UTS_TXFULL)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | /* send xmit->buf[xmit->tail] | 
|  | 466 | * out the port here */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 467 | writel(xmit->buf[xmit->tail], sport->port.membase + URTX0); | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 468 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | sport->port.icount.tx++; | 
| Sascha Hauer | 8c0b254 | 2007-02-05 16:10:16 -0800 | [diff] [blame] | 470 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 |  | 
| Fabian Godehardt | 97775731 | 2009-06-11 14:37:19 +0100 | [diff] [blame] | 472 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) | 
|  | 473 | uart_write_wakeup(&sport->port); | 
|  | 474 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | if (uart_circ_empty(xmit)) | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 476 | imx_stop_tx(&sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | } | 
|  | 478 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 479 | static void dma_tx_callback(void *data) | 
|  | 480 | { | 
|  | 481 | struct imx_port *sport = data; | 
|  | 482 | struct scatterlist *sgl = &sport->tx_sgl[0]; | 
|  | 483 | struct circ_buf *xmit = &sport->port.state->xmit; | 
|  | 484 | unsigned long flags; | 
|  | 485 |  | 
|  | 486 | dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); | 
|  | 487 |  | 
|  | 488 | sport->dma_is_txing = 0; | 
|  | 489 |  | 
|  | 490 | /* update the stat */ | 
|  | 491 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 492 | xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1); | 
|  | 493 | sport->port.icount.tx += sport->tx_bytes; | 
|  | 494 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 495 |  | 
|  | 496 | dev_dbg(sport->port.dev, "we finish the TX DMA.\n"); | 
|  | 497 |  | 
| Huang Shijie | 2ad28e3 | 2014-01-22 16:23:37 +0800 | [diff] [blame] | 498 | uart_write_wakeup(&sport->port); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 499 | } | 
|  | 500 |  | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 501 | static void imx_dma_tx(struct imx_port *sport) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 502 | { | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 503 | struct circ_buf *xmit = &sport->port.state->xmit; | 
|  | 504 | struct scatterlist *sgl = sport->tx_sgl; | 
|  | 505 | struct dma_async_tx_descriptor *desc; | 
|  | 506 | struct dma_chan	*chan = sport->dma_chan_tx; | 
|  | 507 | struct device *dev = sport->port.dev; | 
|  | 508 | enum dma_status status; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 509 | int ret; | 
|  | 510 |  | 
| Huang Shijie | f0ef883 | 2013-10-11 18:31:01 +0800 | [diff] [blame] | 511 | status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 512 | if (DMA_IN_PROGRESS == status) | 
|  | 513 | return; | 
|  | 514 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 515 | sport->tx_bytes = uart_circ_chars_pending(xmit); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 516 |  | 
| Huang Shijie | 947c74e | 2013-10-11 18:31:00 +0800 | [diff] [blame] | 517 | if (xmit->tail > xmit->head && xmit->head > 0) { | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 518 | sport->dma_tx_nents = 2; | 
|  | 519 | sg_init_table(sgl, 2); | 
|  | 520 | sg_set_buf(sgl, xmit->buf + xmit->tail, | 
|  | 521 | UART_XMIT_SIZE - xmit->tail); | 
|  | 522 | sg_set_buf(sgl + 1, xmit->buf, xmit->head); | 
|  | 523 | } else { | 
|  | 524 | sport->dma_tx_nents = 1; | 
|  | 525 | sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes); | 
|  | 526 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 527 |  | 
|  | 528 | ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); | 
|  | 529 | if (ret == 0) { | 
|  | 530 | dev_err(dev, "DMA mapping error for TX.\n"); | 
|  | 531 | return; | 
|  | 532 | } | 
|  | 533 | desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents, | 
|  | 534 | DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); | 
|  | 535 | if (!desc) { | 
|  | 536 | dev_err(dev, "We cannot prepare for the TX slave dma!\n"); | 
|  | 537 | return; | 
|  | 538 | } | 
|  | 539 | desc->callback = dma_tx_callback; | 
|  | 540 | desc->callback_param = sport; | 
|  | 541 |  | 
|  | 542 | dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n", | 
|  | 543 | uart_circ_chars_pending(xmit)); | 
|  | 544 | /* fire it */ | 
|  | 545 | sport->dma_is_txing = 1; | 
|  | 546 | dmaengine_submit(desc); | 
|  | 547 | dma_async_issue_pending(chan); | 
|  | 548 | return; | 
|  | 549 | } | 
|  | 550 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | /* | 
|  | 552 | * interrupts disabled on entry | 
|  | 553 | */ | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 554 | static void imx_start_tx(struct uart_port *port) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | { | 
|  | 556 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 557 | unsigned long temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 559 | if (USE_IRDA(sport)) { | 
|  | 560 | /* half duplex in IrDA mode; have to disable receive mode */ | 
|  | 561 | temp = readl(sport->port.membase + UCR4); | 
|  | 562 | temp &= ~(UCR4_DREN); | 
|  | 563 | writel(temp, sport->port.membase + UCR4); | 
|  | 564 |  | 
|  | 565 | temp = readl(sport->port.membase + UCR1); | 
|  | 566 | temp &= ~(UCR1_RRDYEN); | 
|  | 567 | writel(temp, sport->port.membase + UCR1); | 
|  | 568 | } | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 569 | /* Clear any pending ORE flag before enabling interrupt */ | 
|  | 570 | temp = readl(sport->port.membase + USR2); | 
|  | 571 | writel(temp | USR2_ORE, sport->port.membase + USR2); | 
|  | 572 |  | 
|  | 573 | temp = readl(sport->port.membase + UCR4); | 
|  | 574 | temp |= UCR4_OREN; | 
|  | 575 | writel(temp, sport->port.membase + UCR4); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 576 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 577 | if (!sport->dma_is_enabled) { | 
|  | 578 | temp = readl(sport->port.membase + UCR1); | 
|  | 579 | writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1); | 
|  | 580 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 581 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 582 | if (USE_IRDA(sport)) { | 
|  | 583 | temp = readl(sport->port.membase + UCR1); | 
|  | 584 | temp |= UCR1_TRDYEN; | 
|  | 585 | writel(temp, sport->port.membase + UCR1); | 
|  | 586 |  | 
|  | 587 | temp = readl(sport->port.membase + UCR4); | 
|  | 588 | temp |= UCR4_TCEN; | 
|  | 589 | writel(temp, sport->port.membase + UCR4); | 
|  | 590 | } | 
|  | 591 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 592 | if (sport->dma_is_enabled) { | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 593 | imx_dma_tx(sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 594 | return; | 
|  | 595 | } | 
|  | 596 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 597 | if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY) | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 598 | imx_transmit_buffer(sport); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | } | 
|  | 600 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 601 | static irqreturn_t imx_rtsint(int irq, void *dev_id) | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 602 | { | 
| Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 603 | struct imx_port *sport = dev_id; | 
| Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 604 | unsigned int val; | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 605 | unsigned long flags; | 
|  | 606 |  | 
|  | 607 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 608 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 609 | writel(USR1_RTSD, sport->port.membase + USR1); | 
| Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 610 | val = readl(sport->port.membase + USR1) & USR1_RTSS; | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 611 | uart_handle_cts_change(&sport->port, !!val); | 
| Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 612 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 613 |  | 
|  | 614 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 615 | return IRQ_HANDLED; | 
|  | 616 | } | 
|  | 617 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 618 | static irqreturn_t imx_txint(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | { | 
| Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 620 | struct imx_port *sport = dev_id; | 
| Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 621 | struct circ_buf *xmit = &sport->port.state->xmit; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 622 | unsigned long flags; | 
|  | 623 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 624 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Sachin Kamat | 699cbd6 | 2013-01-07 10:25:04 +0530 | [diff] [blame] | 625 | if (sport->port.x_char) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | /* Send next char */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 627 | writel(sport->port.x_char, sport->port.membase + URTX0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | goto out; | 
|  | 629 | } | 
|  | 630 |  | 
|  | 631 | if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) { | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 632 | imx_stop_tx(&sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | goto out; | 
|  | 634 | } | 
|  | 635 |  | 
|  | 636 | imx_transmit_buffer(sport); | 
|  | 637 |  | 
|  | 638 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) | 
|  | 639 | uart_write_wakeup(&sport->port); | 
|  | 640 |  | 
|  | 641 | out: | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 642 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | return IRQ_HANDLED; | 
|  | 644 | } | 
|  | 645 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 646 | static irqreturn_t imx_rxint(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | { | 
|  | 648 | struct imx_port *sport = dev_id; | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 649 | unsigned int rx, flg, ignored = 0; | 
| Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 650 | struct tty_port *port = &sport->port.state->port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 651 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 653 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 |  | 
| Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 655 | while (readl(sport->port.membase + USR2) & USR2_RDR) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | flg = TTY_NORMAL; | 
|  | 657 | sport->port.icount.rx++; | 
|  | 658 |  | 
| Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 659 | rx = readl(sport->port.membase + URXD0); | 
|  | 660 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 661 | temp = readl(sport->port.membase + USR2); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 662 | if (temp & USR2_BRCD) { | 
| Andy Green | 94d32f9 | 2010-02-01 13:28:54 +0100 | [diff] [blame] | 663 | writel(USR2_BRCD, sport->port.membase + USR2); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 664 | if (uart_handle_break(&sport->port)) | 
|  | 665 | continue; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | } | 
|  | 667 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 668 | if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx)) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 669 | continue; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 |  | 
| Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 671 | if (unlikely(rx & URXD_ERR)) { | 
|  | 672 | if (rx & URXD_BRK) | 
|  | 673 | sport->port.icount.brk++; | 
|  | 674 | else if (rx & URXD_PRERR) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 675 | sport->port.icount.parity++; | 
|  | 676 | else if (rx & URXD_FRMERR) | 
|  | 677 | sport->port.icount.frame++; | 
|  | 678 | if (rx & URXD_OVRRUN) | 
|  | 679 | sport->port.icount.overrun++; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 |  | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 681 | if (rx & sport->port.ignore_status_mask) { | 
|  | 682 | if (++ignored > 100) | 
|  | 683 | goto out; | 
|  | 684 | continue; | 
|  | 685 | } | 
|  | 686 |  | 
|  | 687 | rx &= sport->port.read_status_mask; | 
|  | 688 |  | 
| Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 689 | if (rx & URXD_BRK) | 
|  | 690 | flg = TTY_BREAK; | 
|  | 691 | else if (rx & URXD_PRERR) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 692 | flg = TTY_PARITY; | 
|  | 693 | else if (rx & URXD_FRMERR) | 
|  | 694 | flg = TTY_FRAME; | 
|  | 695 | if (rx & URXD_OVRRUN) | 
|  | 696 | flg = TTY_OVERRUN; | 
|  | 697 |  | 
|  | 698 | #ifdef SUPPORT_SYSRQ | 
|  | 699 | sport->port.sysrq = 0; | 
|  | 700 | #endif | 
|  | 701 | } | 
|  | 702 |  | 
| Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 703 | tty_insert_flip_char(port, rx, flg); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 704 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 |  | 
|  | 706 | out: | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 707 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 708 | tty_flip_buffer_push(port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 | return IRQ_HANDLED; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | } | 
|  | 711 |  | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 712 | static int start_rx_dma(struct imx_port *sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 713 | /* | 
|  | 714 | * If the RXFIFO is filled with some data, and then we | 
|  | 715 | * arise a DMA operation to receive them. | 
|  | 716 | */ | 
|  | 717 | static void imx_dma_rxint(struct imx_port *sport) | 
|  | 718 | { | 
|  | 719 | unsigned long temp; | 
|  | 720 |  | 
|  | 721 | temp = readl(sport->port.membase + USR2); | 
|  | 722 | if ((temp & USR2_RDR) && !sport->dma_is_rxing) { | 
|  | 723 | sport->dma_is_rxing = 1; | 
|  | 724 |  | 
|  | 725 | /* disable the `Recerver Ready Interrrupt` */ | 
|  | 726 | temp = readl(sport->port.membase + UCR1); | 
|  | 727 | temp &= ~(UCR1_RRDYEN); | 
|  | 728 | writel(temp, sport->port.membase + UCR1); | 
|  | 729 |  | 
|  | 730 | /* tell the DMA to receive the data. */ | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 731 | start_rx_dma(sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 732 | } | 
|  | 733 | } | 
|  | 734 |  | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 735 | static irqreturn_t imx_int(int irq, void *dev_id) | 
|  | 736 | { | 
|  | 737 | struct imx_port *sport = dev_id; | 
|  | 738 | unsigned int sts; | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 739 | unsigned int sts2; | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 740 |  | 
|  | 741 | sts = readl(sport->port.membase + USR1); | 
|  | 742 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 743 | if (sts & USR1_RRDY) { | 
|  | 744 | if (sport->dma_is_enabled) | 
|  | 745 | imx_dma_rxint(sport); | 
|  | 746 | else | 
|  | 747 | imx_rxint(irq, dev_id); | 
|  | 748 | } | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 749 |  | 
|  | 750 | if (sts & USR1_TRDY && | 
|  | 751 | readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) | 
|  | 752 | imx_txint(irq, dev_id); | 
|  | 753 |  | 
| Marc Kleine-Budde | 9fbe604 | 2008-07-28 21:26:01 +0200 | [diff] [blame] | 754 | if (sts & USR1_RTSD) | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 755 | imx_rtsint(irq, dev_id); | 
|  | 756 |  | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 757 | if (sts & USR1_AWAKE) | 
|  | 758 | writel(USR1_AWAKE, sport->port.membase + USR1); | 
|  | 759 |  | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 760 | sts2 = readl(sport->port.membase + USR2); | 
|  | 761 | if (sts2 & USR2_ORE) { | 
|  | 762 | dev_err(sport->port.dev, "Rx FIFO overrun\n"); | 
|  | 763 | sport->port.icount.overrun++; | 
|  | 764 | writel(sts2 | USR2_ORE, sport->port.membase + USR2); | 
|  | 765 | } | 
|  | 766 |  | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 767 | return IRQ_HANDLED; | 
|  | 768 | } | 
|  | 769 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | /* | 
|  | 771 | * Return TIOCSER_TEMT when transmitter is not busy. | 
|  | 772 | */ | 
|  | 773 | static unsigned int imx_tx_empty(struct uart_port *port) | 
|  | 774 | { | 
|  | 775 | struct imx_port *sport = (struct imx_port *)port; | 
| Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 776 | unsigned int ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 |  | 
| Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 778 | ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0; | 
|  | 779 |  | 
|  | 780 | /* If the TX DMA is working, return 0. */ | 
|  | 781 | if (sport->dma_is_enabled && sport->dma_is_txing) | 
|  | 782 | ret = 0; | 
|  | 783 |  | 
|  | 784 | return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 785 | } | 
|  | 786 |  | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 787 | /* | 
|  | 788 | * We have a modem side uart, so the meanings of RTS and CTS are inverted. | 
|  | 789 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 | static unsigned int imx_get_mctrl(struct uart_port *port) | 
|  | 791 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 792 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 793 | unsigned int tmp = TIOCM_DSR | TIOCM_CAR; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 794 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 795 | if (readl(sport->port.membase + USR1) & USR1_RTSS) | 
|  | 796 | tmp |= TIOCM_CTS; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 797 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 798 | if (readl(sport->port.membase + UCR2) & UCR2_CTS) | 
|  | 799 | tmp |= TIOCM_RTS; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 800 |  | 
| Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 801 | if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP) | 
|  | 802 | tmp |= TIOCM_LOOP; | 
|  | 803 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 804 | return tmp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 805 | } | 
|  | 806 |  | 
|  | 807 | static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl) | 
|  | 808 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 809 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 810 | unsigned long temp; | 
|  | 811 |  | 
|  | 812 | temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 813 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 814 | if (mctrl & TIOCM_RTS) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 815 | if (!sport->dma_is_enabled) | 
|  | 816 | temp |= UCR2_CTS; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 817 |  | 
|  | 818 | writel(temp, sport->port.membase + UCR2); | 
| Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 819 |  | 
|  | 820 | temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP; | 
|  | 821 | if (mctrl & TIOCM_LOOP) | 
|  | 822 | temp |= UTS_LOOP; | 
|  | 823 | writel(temp, sport->port.membase + uts_reg(sport)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | } | 
|  | 825 |  | 
|  | 826 | /* | 
|  | 827 | * Interrupts always disabled. | 
|  | 828 | */ | 
|  | 829 | static void imx_break_ctl(struct uart_port *port, int break_state) | 
|  | 830 | { | 
|  | 831 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 832 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 833 |  | 
|  | 834 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 835 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 836 | temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK; | 
|  | 837 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 838 | if (break_state != 0) | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 839 | temp |= UCR1_SNDBRK; | 
|  | 840 |  | 
|  | 841 | writel(temp, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 |  | 
|  | 843 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 844 | } | 
|  | 845 |  | 
|  | 846 | #define TXTL 2 /* reset default */ | 
|  | 847 | #define RXTL 1 /* reset default */ | 
|  | 848 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 849 | static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode) | 
|  | 850 | { | 
|  | 851 | unsigned int val; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 852 |  | 
| Dirk Behme | 7be0670 | 2012-08-31 10:02:47 +0200 | [diff] [blame] | 853 | /* set receiver / transmitter trigger level */ | 
|  | 854 | val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE); | 
|  | 855 | val |= TXTL << UFCR_TXTL_SHF | RXTL; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 856 | writel(val, sport->port.membase + UFCR); | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 857 | return 0; | 
|  | 858 | } | 
|  | 859 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 860 | #define RX_BUF_SIZE	(PAGE_SIZE) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 861 | static void imx_rx_dma_done(struct imx_port *sport) | 
|  | 862 | { | 
|  | 863 | unsigned long temp; | 
|  | 864 |  | 
|  | 865 | /* Enable this interrupt when the RXFIFO is empty. */ | 
|  | 866 | temp = readl(sport->port.membase + UCR1); | 
|  | 867 | temp |= UCR1_RRDYEN; | 
|  | 868 | writel(temp, sport->port.membase + UCR1); | 
|  | 869 |  | 
|  | 870 | sport->dma_is_rxing = 0; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 871 | } | 
|  | 872 |  | 
|  | 873 | /* | 
|  | 874 | * There are three kinds of RX DMA interrupts(such as in the MX6Q): | 
|  | 875 | *   [1] the RX DMA buffer is full. | 
|  | 876 | *   [2] the Aging timer expires(wait for 8 bytes long) | 
|  | 877 | *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN). | 
|  | 878 | * | 
|  | 879 | * The [2] is trigger when a character was been sitting in the FIFO | 
|  | 880 | * meanwhile [3] can wait for 32 bytes long when the RX line is | 
|  | 881 | * on IDLE state and RxFIFO is empty. | 
|  | 882 | */ | 
|  | 883 | static void dma_rx_callback(void *data) | 
|  | 884 | { | 
|  | 885 | struct imx_port *sport = data; | 
|  | 886 | struct dma_chan	*chan = sport->dma_chan_rx; | 
|  | 887 | struct scatterlist *sgl = &sport->rx_sgl; | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 888 | struct tty_port *port = &sport->port.state->port; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 889 | struct dma_tx_state state; | 
|  | 890 | enum dma_status status; | 
|  | 891 | unsigned int count; | 
|  | 892 |  | 
|  | 893 | /* unmap it first */ | 
|  | 894 | dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE); | 
|  | 895 |  | 
| Huang Shijie | f0ef883 | 2013-10-11 18:31:01 +0800 | [diff] [blame] | 896 | status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 897 | count = RX_BUF_SIZE - state.residue; | 
|  | 898 | dev_dbg(sport->port.dev, "We get %d bytes.\n", count); | 
|  | 899 |  | 
|  | 900 | if (count) { | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 901 | tty_insert_flip_string(port, sport->rx_buf, count); | 
|  | 902 | tty_flip_buffer_push(port); | 
|  | 903 |  | 
|  | 904 | start_rx_dma(sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 905 | } else | 
|  | 906 | imx_rx_dma_done(sport); | 
|  | 907 | } | 
|  | 908 |  | 
|  | 909 | static int start_rx_dma(struct imx_port *sport) | 
|  | 910 | { | 
|  | 911 | struct scatterlist *sgl = &sport->rx_sgl; | 
|  | 912 | struct dma_chan	*chan = sport->dma_chan_rx; | 
|  | 913 | struct device *dev = sport->port.dev; | 
|  | 914 | struct dma_async_tx_descriptor *desc; | 
|  | 915 | int ret; | 
|  | 916 |  | 
|  | 917 | sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE); | 
|  | 918 | ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE); | 
|  | 919 | if (ret == 0) { | 
|  | 920 | dev_err(dev, "DMA mapping error for RX.\n"); | 
|  | 921 | return -EINVAL; | 
|  | 922 | } | 
|  | 923 | desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM, | 
|  | 924 | DMA_PREP_INTERRUPT); | 
|  | 925 | if (!desc) { | 
|  | 926 | dev_err(dev, "We cannot prepare for the RX slave dma!\n"); | 
|  | 927 | return -EINVAL; | 
|  | 928 | } | 
|  | 929 | desc->callback = dma_rx_callback; | 
|  | 930 | desc->callback_param = sport; | 
|  | 931 |  | 
|  | 932 | dev_dbg(dev, "RX: prepare for the DMA.\n"); | 
|  | 933 | dmaengine_submit(desc); | 
|  | 934 | dma_async_issue_pending(chan); | 
|  | 935 | return 0; | 
|  | 936 | } | 
|  | 937 |  | 
|  | 938 | static void imx_uart_dma_exit(struct imx_port *sport) | 
|  | 939 | { | 
|  | 940 | if (sport->dma_chan_rx) { | 
|  | 941 | dma_release_channel(sport->dma_chan_rx); | 
|  | 942 | sport->dma_chan_rx = NULL; | 
|  | 943 |  | 
|  | 944 | kfree(sport->rx_buf); | 
|  | 945 | sport->rx_buf = NULL; | 
|  | 946 | } | 
|  | 947 |  | 
|  | 948 | if (sport->dma_chan_tx) { | 
|  | 949 | dma_release_channel(sport->dma_chan_tx); | 
|  | 950 | sport->dma_chan_tx = NULL; | 
|  | 951 | } | 
|  | 952 |  | 
|  | 953 | sport->dma_is_inited = 0; | 
|  | 954 | } | 
|  | 955 |  | 
|  | 956 | static int imx_uart_dma_init(struct imx_port *sport) | 
|  | 957 | { | 
| Huang Shijie | b09c74a | 2013-08-29 16:29:25 +0800 | [diff] [blame] | 958 | struct dma_slave_config slave_config = {}; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 959 | struct device *dev = sport->port.dev; | 
|  | 960 | int ret; | 
|  | 961 |  | 
|  | 962 | /* Prepare for RX : */ | 
|  | 963 | sport->dma_chan_rx = dma_request_slave_channel(dev, "rx"); | 
|  | 964 | if (!sport->dma_chan_rx) { | 
|  | 965 | dev_dbg(dev, "cannot get the DMA channel.\n"); | 
|  | 966 | ret = -EINVAL; | 
|  | 967 | goto err; | 
|  | 968 | } | 
|  | 969 |  | 
|  | 970 | slave_config.direction = DMA_DEV_TO_MEM; | 
|  | 971 | slave_config.src_addr = sport->port.mapbase + URXD0; | 
|  | 972 | slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 973 | slave_config.src_maxburst = RXTL; | 
|  | 974 | ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config); | 
|  | 975 | if (ret) { | 
|  | 976 | dev_err(dev, "error in RX dma configuration.\n"); | 
|  | 977 | goto err; | 
|  | 978 | } | 
|  | 979 |  | 
|  | 980 | sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL); | 
|  | 981 | if (!sport->rx_buf) { | 
|  | 982 | dev_err(dev, "cannot alloc DMA buffer.\n"); | 
|  | 983 | ret = -ENOMEM; | 
|  | 984 | goto err; | 
|  | 985 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 986 |  | 
|  | 987 | /* Prepare for TX : */ | 
|  | 988 | sport->dma_chan_tx = dma_request_slave_channel(dev, "tx"); | 
|  | 989 | if (!sport->dma_chan_tx) { | 
|  | 990 | dev_err(dev, "cannot get the TX DMA channel!\n"); | 
|  | 991 | ret = -EINVAL; | 
|  | 992 | goto err; | 
|  | 993 | } | 
|  | 994 |  | 
|  | 995 | slave_config.direction = DMA_MEM_TO_DEV; | 
|  | 996 | slave_config.dst_addr = sport->port.mapbase + URTX0; | 
|  | 997 | slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 998 | slave_config.dst_maxburst = TXTL; | 
|  | 999 | ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config); | 
|  | 1000 | if (ret) { | 
|  | 1001 | dev_err(dev, "error in TX dma configuration."); | 
|  | 1002 | goto err; | 
|  | 1003 | } | 
|  | 1004 |  | 
|  | 1005 | sport->dma_is_inited = 1; | 
|  | 1006 |  | 
|  | 1007 | return 0; | 
|  | 1008 | err: | 
|  | 1009 | imx_uart_dma_exit(sport); | 
|  | 1010 | return ret; | 
|  | 1011 | } | 
|  | 1012 |  | 
|  | 1013 | static void imx_enable_dma(struct imx_port *sport) | 
|  | 1014 | { | 
|  | 1015 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1016 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1017 | /* set UCR1 */ | 
|  | 1018 | temp = readl(sport->port.membase + UCR1); | 
|  | 1019 | temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN | | 
|  | 1020 | /* wait for 32 idle frames for IDDMA interrupt */ | 
|  | 1021 | UCR1_ICD_REG(3); | 
|  | 1022 | writel(temp, sport->port.membase + UCR1); | 
|  | 1023 |  | 
|  | 1024 | /* set UCR4 */ | 
|  | 1025 | temp = readl(sport->port.membase + UCR4); | 
|  | 1026 | temp |= UCR4_IDDMAEN; | 
|  | 1027 | writel(temp, sport->port.membase + UCR4); | 
|  | 1028 |  | 
|  | 1029 | sport->dma_is_enabled = 1; | 
|  | 1030 | } | 
|  | 1031 |  | 
|  | 1032 | static void imx_disable_dma(struct imx_port *sport) | 
|  | 1033 | { | 
|  | 1034 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1035 |  | 
|  | 1036 | /* clear UCR1 */ | 
|  | 1037 | temp = readl(sport->port.membase + UCR1); | 
|  | 1038 | temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN); | 
|  | 1039 | writel(temp, sport->port.membase + UCR1); | 
|  | 1040 |  | 
|  | 1041 | /* clear UCR2 */ | 
|  | 1042 | temp = readl(sport->port.membase + UCR2); | 
|  | 1043 | temp &= ~(UCR2_CTSC | UCR2_CTS); | 
|  | 1044 | writel(temp, sport->port.membase + UCR2); | 
|  | 1045 |  | 
|  | 1046 | /* clear UCR4 */ | 
|  | 1047 | temp = readl(sport->port.membase + UCR4); | 
|  | 1048 | temp &= ~UCR4_IDDMAEN; | 
|  | 1049 | writel(temp, sport->port.membase + UCR4); | 
|  | 1050 |  | 
|  | 1051 | sport->dma_is_enabled = 0; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1052 | } | 
|  | 1053 |  | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1054 | /* half the RX buffer size */ | 
|  | 1055 | #define CTSTL 16 | 
|  | 1056 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1057 | static int imx_startup(struct uart_port *port) | 
|  | 1058 | { | 
|  | 1059 | struct imx_port *sport = (struct imx_port *)port; | 
| Huang Shijie | 772f899 | 2014-05-21 08:56:28 +0800 | [diff] [blame] | 1060 | int retval, i; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1061 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1062 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1063 | retval = clk_prepare_enable(sport->clk_per); | 
|  | 1064 | if (retval) | 
|  | 1065 | goto error_out1; | 
|  | 1066 | retval = clk_prepare_enable(sport->clk_ipg); | 
|  | 1067 | if (retval) { | 
|  | 1068 | clk_disable_unprepare(sport->clk_per); | 
|  | 1069 | goto error_out1; | 
| Huang Shijie | 0c37550 | 2013-06-09 10:01:19 +0800 | [diff] [blame] | 1070 | } | 
| Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1071 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1072 | imx_setup_ufcr(sport, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1073 |  | 
|  | 1074 | /* disable the DREN bit (Data Ready interrupt enable) before | 
|  | 1075 | * requesting IRQs | 
|  | 1076 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1077 | temp = readl(sport->port.membase + UCR4); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1078 |  | 
|  | 1079 | if (USE_IRDA(sport)) | 
|  | 1080 | temp |= UCR4_IRSC; | 
|  | 1081 |  | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1082 | /* set the trigger level for CTS */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1083 | temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF); | 
|  | 1084 | temp |= CTSTL << UCR4_CTSTL_SHF; | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1085 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1086 | writel(temp & ~UCR4_DREN, sport->port.membase + UCR4); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1087 |  | 
| Huang Shijie | 772f899 | 2014-05-21 08:56:28 +0800 | [diff] [blame] | 1088 | /* Reset fifo's and state machines */ | 
|  | 1089 | i = 100; | 
|  | 1090 |  | 
|  | 1091 | temp = readl(sport->port.membase + UCR2); | 
|  | 1092 | temp &= ~UCR2_SRST; | 
|  | 1093 | writel(temp, sport->port.membase + UCR2); | 
|  | 1094 |  | 
|  | 1095 | while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0)) | 
|  | 1096 | udelay(1); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1097 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1098 | /* | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1099 | * Allocate the IRQ(s) i.MX1 has three interrupts whereas later | 
|  | 1100 | * chips only have one interrupt. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1101 | */ | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1102 | if (sport->txirq > 0) { | 
|  | 1103 | retval = request_irq(sport->rxirq, imx_rxint, 0, | 
| Alexander Shiyan | 436e4ab | 2014-02-22 16:01:34 +0400 | [diff] [blame] | 1104 | dev_name(port->dev), sport); | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1105 | if (retval) | 
|  | 1106 | goto error_out1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1107 |  | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1108 | retval = request_irq(sport->txirq, imx_txint, 0, | 
| Alexander Shiyan | 436e4ab | 2014-02-22 16:01:34 +0400 | [diff] [blame] | 1109 | dev_name(port->dev), sport); | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1110 | if (retval) | 
|  | 1111 | goto error_out2; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1112 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1113 | /* do not use RTS IRQ on IrDA */ | 
|  | 1114 | if (!USE_IRDA(sport)) { | 
| Shawn Guo | 1ee8f65 | 2012-06-14 10:58:54 +0800 | [diff] [blame] | 1115 | retval = request_irq(sport->rtsirq, imx_rtsint, 0, | 
| Alexander Shiyan | 436e4ab | 2014-02-22 16:01:34 +0400 | [diff] [blame] | 1116 | dev_name(port->dev), sport); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1117 | if (retval) | 
|  | 1118 | goto error_out3; | 
|  | 1119 | } | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1120 | } else { | 
|  | 1121 | retval = request_irq(sport->port.irq, imx_int, 0, | 
| Alexander Shiyan | 436e4ab | 2014-02-22 16:01:34 +0400 | [diff] [blame] | 1122 | dev_name(port->dev), sport); | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1123 | if (retval) { | 
|  | 1124 | free_irq(sport->port.irq, sport); | 
|  | 1125 | goto error_out1; | 
|  | 1126 | } | 
|  | 1127 | } | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 1128 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1129 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 | /* | 
|  | 1131 | * Finally, clear and enable interrupts | 
|  | 1132 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1133 | writel(USR1_RTSD, sport->port.membase + USR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1134 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1135 | temp = readl(sport->port.membase + UCR1); | 
| Sascha Hauer | 789d525 | 2008-04-17 08:44:47 +0100 | [diff] [blame] | 1136 | temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1137 |  | 
|  | 1138 | if (USE_IRDA(sport)) { | 
|  | 1139 | temp |= UCR1_IREN; | 
|  | 1140 | temp &= ~(UCR1_RTSDEN); | 
|  | 1141 | } | 
|  | 1142 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1143 | writel(temp, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1144 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1145 | temp = readl(sport->port.membase + UCR2); | 
|  | 1146 | temp |= (UCR2_RXEN | UCR2_TXEN); | 
| Lucas Stach | bff09b0 | 2013-05-30 15:47:04 +0200 | [diff] [blame] | 1147 | if (!sport->have_rtscts) | 
|  | 1148 | temp |= UCR2_IRTS; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1149 | writel(temp, sport->port.membase + UCR2); | 
|  | 1150 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1151 | if (!is_imx1_uart(sport)) { | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1152 | temp = readl(sport->port.membase + UCR3); | 
| Fabio Estevam | b38cb7d | 2014-05-14 15:55:03 -0300 | [diff] [blame] | 1153 | temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP; | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1154 | writel(temp, sport->port.membase + UCR3); | 
|  | 1155 | } | 
| Marc Kleine-Budde | 4411805 | 2008-07-28 12:10:34 +0200 | [diff] [blame] | 1156 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1157 | if (USE_IRDA(sport)) { | 
|  | 1158 | temp = readl(sport->port.membase + UCR4); | 
|  | 1159 | if (sport->irda_inv_rx) | 
|  | 1160 | temp |= UCR4_INVR; | 
|  | 1161 | else | 
|  | 1162 | temp &= ~(UCR4_INVR); | 
|  | 1163 | writel(temp | UCR4_DREN, sport->port.membase + UCR4); | 
|  | 1164 |  | 
|  | 1165 | temp = readl(sport->port.membase + UCR3); | 
|  | 1166 | if (sport->irda_inv_tx) | 
|  | 1167 | temp |= UCR3_INVT; | 
|  | 1168 | else | 
|  | 1169 | temp &= ~(UCR3_INVT); | 
|  | 1170 | writel(temp, sport->port.membase + UCR3); | 
|  | 1171 | } | 
|  | 1172 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1173 | /* | 
|  | 1174 | * Enable modem status interrupts | 
|  | 1175 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1176 | imx_enable_ms(&sport->port); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1177 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1178 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1179 | if (USE_IRDA(sport)) { | 
|  | 1180 | struct imxuart_platform_data *pdata; | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1181 | pdata = dev_get_platdata(sport->port.dev); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1182 | sport->irda_inv_rx = pdata->irda_inv_rx; | 
|  | 1183 | sport->irda_inv_tx = pdata->irda_inv_tx; | 
|  | 1184 | sport->trcv_delay = pdata->transceiver_delay; | 
|  | 1185 | if (pdata->irda_enable) | 
|  | 1186 | pdata->irda_enable(1); | 
|  | 1187 | } | 
|  | 1188 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1189 | return 0; | 
|  | 1190 |  | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 1191 | error_out3: | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1192 | if (sport->txirq) | 
|  | 1193 | free_irq(sport->txirq, sport); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1194 | error_out2: | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1195 | if (sport->rxirq) | 
|  | 1196 | free_irq(sport->rxirq, sport); | 
| Sascha Hauer | 86371d0 | 2005-10-10 10:17:42 +0100 | [diff] [blame] | 1197 | error_out1: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1198 | return retval; | 
|  | 1199 | } | 
|  | 1200 |  | 
|  | 1201 | static void imx_shutdown(struct uart_port *port) | 
|  | 1202 | { | 
|  | 1203 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1204 | unsigned long temp; | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1205 | unsigned long flags; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1206 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1207 | if (sport->dma_is_enabled) { | 
| Huang Shijie | e2f2786 | 2014-05-23 12:40:40 +0800 | [diff] [blame] | 1208 | /* | 
|  | 1209 | * The upper layer may does not call the @->stop_tx and | 
|  | 1210 | * @->stop_rx, so we call them ourselves. | 
|  | 1211 | */ | 
|  | 1212 | imx_stop_tx(port); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1213 | imx_stop_rx(port); | 
| Huang Shijie | e2f2786 | 2014-05-23 12:40:40 +0800 | [diff] [blame] | 1214 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1215 | imx_disable_dma(sport); | 
|  | 1216 | imx_uart_dma_exit(sport); | 
|  | 1217 | } | 
|  | 1218 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1219 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1220 | temp = readl(sport->port.membase + UCR2); | 
|  | 1221 | temp &= ~(UCR2_TXEN); | 
|  | 1222 | writel(temp, sport->port.membase + UCR2); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1223 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1224 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1225 | if (USE_IRDA(sport)) { | 
|  | 1226 | struct imxuart_platform_data *pdata; | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1227 | pdata = dev_get_platdata(sport->port.dev); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1228 | if (pdata->irda_enable) | 
|  | 1229 | pdata->irda_enable(0); | 
|  | 1230 | } | 
|  | 1231 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1232 | /* | 
|  | 1233 | * Stop our timer. | 
|  | 1234 | */ | 
|  | 1235 | del_timer_sync(&sport->timer); | 
|  | 1236 |  | 
|  | 1237 | /* | 
|  | 1238 | * Free the interrupts | 
|  | 1239 | */ | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1240 | if (sport->txirq > 0) { | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1241 | if (!USE_IRDA(sport)) | 
|  | 1242 | free_irq(sport->rtsirq, sport); | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1243 | free_irq(sport->txirq, sport); | 
|  | 1244 | free_irq(sport->rxirq, sport); | 
|  | 1245 | } else | 
|  | 1246 | free_irq(sport->port.irq, sport); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1247 |  | 
|  | 1248 | /* | 
|  | 1249 | * Disable all interrupts, port and break condition. | 
|  | 1250 | */ | 
|  | 1251 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1252 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1253 | temp = readl(sport->port.membase + UCR1); | 
|  | 1254 | temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1255 | if (USE_IRDA(sport)) | 
|  | 1256 | temp &= ~(UCR1_IREN); | 
|  | 1257 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1258 | writel(temp, sport->port.membase + UCR1); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1259 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1260 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1261 | clk_disable_unprepare(sport->clk_per); | 
|  | 1262 | clk_disable_unprepare(sport->clk_ipg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1263 | } | 
|  | 1264 |  | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1265 | static void imx_flush_buffer(struct uart_port *port) | 
|  | 1266 | { | 
|  | 1267 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1268 |  | 
|  | 1269 | if (sport->dma_is_enabled) { | 
|  | 1270 | sport->tx_bytes = 0; | 
|  | 1271 | dmaengine_terminate_all(sport->dma_chan_tx); | 
|  | 1272 | } | 
|  | 1273 | } | 
|  | 1274 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1275 | static void | 
| Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 1276 | imx_set_termios(struct uart_port *port, struct ktermios *termios, | 
|  | 1277 | struct ktermios *old) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1278 | { | 
|  | 1279 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1280 | unsigned long flags; | 
|  | 1281 | unsigned int ucr2, old_ucr1, old_txrxen, baud, quot; | 
|  | 1282 | unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8; | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1283 | unsigned int div, ufcr; | 
|  | 1284 | unsigned long num, denom; | 
| Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1285 | uint64_t tdiv64; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1286 |  | 
|  | 1287 | /* | 
|  | 1288 | * If we don't support modem control lines, don't allow | 
|  | 1289 | * these to be set. | 
|  | 1290 | */ | 
|  | 1291 | if (0) { | 
|  | 1292 | termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR); | 
|  | 1293 | termios->c_cflag |= CLOCAL; | 
|  | 1294 | } | 
|  | 1295 |  | 
|  | 1296 | /* | 
|  | 1297 | * We only support CS7 and CS8. | 
|  | 1298 | */ | 
|  | 1299 | while ((termios->c_cflag & CSIZE) != CS7 && | 
|  | 1300 | (termios->c_cflag & CSIZE) != CS8) { | 
|  | 1301 | termios->c_cflag &= ~CSIZE; | 
|  | 1302 | termios->c_cflag |= old_csize; | 
|  | 1303 | old_csize = CS8; | 
|  | 1304 | } | 
|  | 1305 |  | 
|  | 1306 | if ((termios->c_cflag & CSIZE) == CS8) | 
|  | 1307 | ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS; | 
|  | 1308 | else | 
|  | 1309 | ucr2 = UCR2_SRST | UCR2_IRTS; | 
|  | 1310 |  | 
|  | 1311 | if (termios->c_cflag & CRTSCTS) { | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1312 | if (sport->have_rtscts) { | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1313 | ucr2 &= ~UCR2_IRTS; | 
|  | 1314 | ucr2 |= UCR2_CTSC; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1315 |  | 
|  | 1316 | /* Can we enable the DMA support? */ | 
|  | 1317 | if (is_imx6q_uart(sport) && !uart_console(port) | 
|  | 1318 | && !sport->dma_is_inited) | 
|  | 1319 | imx_uart_dma_init(sport); | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1320 | } else { | 
|  | 1321 | termios->c_cflag &= ~CRTSCTS; | 
|  | 1322 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1323 | } | 
|  | 1324 |  | 
|  | 1325 | if (termios->c_cflag & CSTOPB) | 
|  | 1326 | ucr2 |= UCR2_STPB; | 
|  | 1327 | if (termios->c_cflag & PARENB) { | 
|  | 1328 | ucr2 |= UCR2_PREN; | 
| Matt Reimer | 3261e36 | 2006-01-13 20:51:44 +0000 | [diff] [blame] | 1329 | if (termios->c_cflag & PARODD) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1330 | ucr2 |= UCR2_PROE; | 
|  | 1331 | } | 
|  | 1332 |  | 
| Eric Miao | 995234d | 2011-12-23 05:39:27 +0800 | [diff] [blame] | 1333 | del_timer_sync(&sport->timer); | 
|  | 1334 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1335 | /* | 
|  | 1336 | * Ask the core to calculate the divisor for us. | 
|  | 1337 | */ | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1338 | baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1339 | quot = uart_get_divisor(port, baud); | 
|  | 1340 |  | 
|  | 1341 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 1342 |  | 
|  | 1343 | sport->port.read_status_mask = 0; | 
|  | 1344 | if (termios->c_iflag & INPCK) | 
|  | 1345 | sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR); | 
|  | 1346 | if (termios->c_iflag & (BRKINT | PARMRK)) | 
|  | 1347 | sport->port.read_status_mask |= URXD_BRK; | 
|  | 1348 |  | 
|  | 1349 | /* | 
|  | 1350 | * Characters to ignore | 
|  | 1351 | */ | 
|  | 1352 | sport->port.ignore_status_mask = 0; | 
|  | 1353 | if (termios->c_iflag & IGNPAR) | 
|  | 1354 | sport->port.ignore_status_mask |= URXD_PRERR; | 
|  | 1355 | if (termios->c_iflag & IGNBRK) { | 
|  | 1356 | sport->port.ignore_status_mask |= URXD_BRK; | 
|  | 1357 | /* | 
|  | 1358 | * If we're ignoring parity and break indicators, | 
|  | 1359 | * ignore overruns too (for real raw support). | 
|  | 1360 | */ | 
|  | 1361 | if (termios->c_iflag & IGNPAR) | 
|  | 1362 | sport->port.ignore_status_mask |= URXD_OVRRUN; | 
|  | 1363 | } | 
|  | 1364 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1365 | /* | 
|  | 1366 | * Update the per-port timeout. | 
|  | 1367 | */ | 
|  | 1368 | uart_update_timeout(port, termios->c_cflag, baud); | 
|  | 1369 |  | 
|  | 1370 | /* | 
|  | 1371 | * disable interrupts and drain transmitter | 
|  | 1372 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1373 | old_ucr1 = readl(sport->port.membase + UCR1); | 
|  | 1374 | writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN), | 
|  | 1375 | sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1376 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1377 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1378 | barrier(); | 
|  | 1379 |  | 
|  | 1380 | /* then, disable everything */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1381 | old_txrxen = readl(sport->port.membase + UCR2); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1382 | writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN), | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1383 | sport->port.membase + UCR2); | 
|  | 1384 | old_txrxen &= (UCR2_TXEN | UCR2_RXEN); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1385 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1386 | if (USE_IRDA(sport)) { | 
|  | 1387 | /* | 
|  | 1388 | * use maximum available submodule frequency to | 
|  | 1389 | * avoid missing short pulses due to low sampling rate | 
|  | 1390 | */ | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1391 | div = 1; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1392 | } else { | 
| Hubert Feurstein | 09bd00f | 2013-07-18 18:52:49 +0200 | [diff] [blame] | 1393 | /* custom-baudrate handling */ | 
|  | 1394 | div = sport->port.uartclk / (baud * 16); | 
|  | 1395 | if (baud == 38400 && quot != div) | 
|  | 1396 | baud = sport->port.uartclk / (quot * 16); | 
|  | 1397 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1398 | div = sport->port.uartclk / (baud * 16); | 
|  | 1399 | if (div > 7) | 
|  | 1400 | div = 7; | 
|  | 1401 | if (!div) | 
|  | 1402 | div = 1; | 
|  | 1403 | } | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1404 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1405 | rational_best_approximation(16 * div * baud, sport->port.uartclk, | 
|  | 1406 | 1 << 16, 1 << 16, &num, &denom); | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1407 |  | 
| Alan Cox | eab4f5a | 2010-06-01 22:52:52 +0200 | [diff] [blame] | 1408 | tdiv64 = sport->port.uartclk; | 
|  | 1409 | tdiv64 *= num; | 
|  | 1410 | do_div(tdiv64, denom * 16 * div); | 
|  | 1411 | tty_termios_encode_baud_rate(termios, | 
| Sascha Hauer | 1a2c4b3 | 2009-06-16 17:02:15 +0100 | [diff] [blame] | 1412 | (speed_t)tdiv64, (speed_t)tdiv64); | 
| Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1413 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1414 | num -= 1; | 
|  | 1415 | denom -= 1; | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1416 |  | 
|  | 1417 | ufcr = readl(sport->port.membase + UFCR); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1418 | ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div); | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 1419 | if (sport->dte_mode) | 
|  | 1420 | ufcr |= UFCR_DCEDTE; | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1421 | writel(ufcr, sport->port.membase + UFCR); | 
|  | 1422 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1423 | writel(num, sport->port.membase + UBIR); | 
|  | 1424 | writel(denom, sport->port.membase + UBMR); | 
|  | 1425 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1426 | if (!is_imx1_uart(sport)) | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1427 | writel(sport->port.uartclk / div / 1000, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1428 | sport->port.membase + IMX21_ONEMS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1429 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1430 | writel(old_ucr1, sport->port.membase + UCR1); | 
|  | 1431 |  | 
|  | 1432 | /* set the parity, stop bits and data size */ | 
|  | 1433 | writel(ucr2 | old_txrxen, sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1434 |  | 
|  | 1435 | if (UART_ENABLE_MS(&sport->port, termios->c_cflag)) | 
|  | 1436 | imx_enable_ms(&sport->port); | 
|  | 1437 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1438 | if (sport->dma_is_inited && !sport->dma_is_enabled) | 
|  | 1439 | imx_enable_dma(sport); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1440 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 1441 | } | 
|  | 1442 |  | 
|  | 1443 | static const char *imx_type(struct uart_port *port) | 
|  | 1444 | { | 
|  | 1445 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1446 |  | 
|  | 1447 | return sport->port.type == PORT_IMX ? "IMX" : NULL; | 
|  | 1448 | } | 
|  | 1449 |  | 
|  | 1450 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1451 | * Configure/autoconfigure the port. | 
|  | 1452 | */ | 
|  | 1453 | static void imx_config_port(struct uart_port *port, int flags) | 
|  | 1454 | { | 
|  | 1455 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1456 |  | 
| Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 1457 | if (flags & UART_CONFIG_TYPE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1458 | sport->port.type = PORT_IMX; | 
|  | 1459 | } | 
|  | 1460 |  | 
|  | 1461 | /* | 
|  | 1462 | * Verify the new serial_struct (for TIOCSSERIAL). | 
|  | 1463 | * The only change we allow are to the flags and type, and | 
|  | 1464 | * even then only between PORT_IMX and PORT_UNKNOWN | 
|  | 1465 | */ | 
|  | 1466 | static int | 
|  | 1467 | imx_verify_port(struct uart_port *port, struct serial_struct *ser) | 
|  | 1468 | { | 
|  | 1469 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1470 | int ret = 0; | 
|  | 1471 |  | 
|  | 1472 | if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX) | 
|  | 1473 | ret = -EINVAL; | 
|  | 1474 | if (sport->port.irq != ser->irq) | 
|  | 1475 | ret = -EINVAL; | 
|  | 1476 | if (ser->io_type != UPIO_MEM) | 
|  | 1477 | ret = -EINVAL; | 
|  | 1478 | if (sport->port.uartclk / 16 != ser->baud_base) | 
|  | 1479 | ret = -EINVAL; | 
| Olof Johansson | a50c44c | 2013-09-11 21:27:53 -0700 | [diff] [blame] | 1480 | if (sport->port.mapbase != (unsigned long)ser->iomem_base) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1481 | ret = -EINVAL; | 
|  | 1482 | if (sport->port.iobase != ser->port) | 
|  | 1483 | ret = -EINVAL; | 
|  | 1484 | if (ser->hub6 != 0) | 
|  | 1485 | ret = -EINVAL; | 
|  | 1486 | return ret; | 
|  | 1487 | } | 
|  | 1488 |  | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1489 | #if defined(CONFIG_CONSOLE_POLL) | 
|  | 1490 | static int imx_poll_get_char(struct uart_port *port) | 
|  | 1491 | { | 
|  | 1492 | struct imx_port_ucrs old_ucr; | 
|  | 1493 | unsigned int status; | 
|  | 1494 | unsigned char c; | 
|  | 1495 |  | 
|  | 1496 | /* save control registers */ | 
|  | 1497 | imx_port_ucrs_save(port, &old_ucr); | 
|  | 1498 |  | 
|  | 1499 | /* disable interrupts */ | 
|  | 1500 | writel(UCR1_UARTEN, port->membase + UCR1); | 
|  | 1501 | writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI), | 
|  | 1502 | port->membase + UCR2); | 
|  | 1503 | writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN), | 
|  | 1504 | port->membase + UCR3); | 
|  | 1505 |  | 
|  | 1506 | /* poll */ | 
|  | 1507 | do { | 
|  | 1508 | status = readl(port->membase + USR2); | 
|  | 1509 | } while (~status & USR2_RDR); | 
|  | 1510 |  | 
|  | 1511 | /* read */ | 
|  | 1512 | c = readl(port->membase + URXD0); | 
|  | 1513 |  | 
|  | 1514 | /* restore control registers */ | 
|  | 1515 | imx_port_ucrs_restore(port, &old_ucr); | 
|  | 1516 |  | 
|  | 1517 | return c; | 
|  | 1518 | } | 
|  | 1519 |  | 
|  | 1520 | static void imx_poll_put_char(struct uart_port *port, unsigned char c) | 
|  | 1521 | { | 
|  | 1522 | struct imx_port_ucrs old_ucr; | 
|  | 1523 | unsigned int status; | 
|  | 1524 |  | 
|  | 1525 | /* save control registers */ | 
|  | 1526 | imx_port_ucrs_save(port, &old_ucr); | 
|  | 1527 |  | 
|  | 1528 | /* disable interrupts */ | 
|  | 1529 | writel(UCR1_UARTEN, port->membase + UCR1); | 
|  | 1530 | writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI), | 
|  | 1531 | port->membase + UCR2); | 
|  | 1532 | writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN), | 
|  | 1533 | port->membase + UCR3); | 
|  | 1534 |  | 
|  | 1535 | /* drain */ | 
|  | 1536 | do { | 
|  | 1537 | status = readl(port->membase + USR1); | 
|  | 1538 | } while (~status & USR1_TRDY); | 
|  | 1539 |  | 
|  | 1540 | /* write */ | 
|  | 1541 | writel(c, port->membase + URTX0); | 
|  | 1542 |  | 
|  | 1543 | /* flush */ | 
|  | 1544 | do { | 
|  | 1545 | status = readl(port->membase + USR2); | 
|  | 1546 | } while (~status & USR2_TXDC); | 
|  | 1547 |  | 
|  | 1548 | /* restore control registers */ | 
|  | 1549 | imx_port_ucrs_restore(port, &old_ucr); | 
|  | 1550 | } | 
|  | 1551 | #endif | 
|  | 1552 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1553 | static struct uart_ops imx_pops = { | 
|  | 1554 | .tx_empty	= imx_tx_empty, | 
|  | 1555 | .set_mctrl	= imx_set_mctrl, | 
|  | 1556 | .get_mctrl	= imx_get_mctrl, | 
|  | 1557 | .stop_tx	= imx_stop_tx, | 
|  | 1558 | .start_tx	= imx_start_tx, | 
|  | 1559 | .stop_rx	= imx_stop_rx, | 
|  | 1560 | .enable_ms	= imx_enable_ms, | 
|  | 1561 | .break_ctl	= imx_break_ctl, | 
|  | 1562 | .startup	= imx_startup, | 
|  | 1563 | .shutdown	= imx_shutdown, | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1564 | .flush_buffer	= imx_flush_buffer, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1565 | .set_termios	= imx_set_termios, | 
|  | 1566 | .type		= imx_type, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1567 | .config_port	= imx_config_port, | 
|  | 1568 | .verify_port	= imx_verify_port, | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1569 | #if defined(CONFIG_CONSOLE_POLL) | 
|  | 1570 | .poll_get_char  = imx_poll_get_char, | 
|  | 1571 | .poll_put_char  = imx_poll_put_char, | 
|  | 1572 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1573 | }; | 
|  | 1574 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1575 | static struct imx_port *imx_ports[UART_NR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1576 |  | 
|  | 1577 | #ifdef CONFIG_SERIAL_IMX_CONSOLE | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1578 | static void imx_console_putchar(struct uart_port *port, int ch) | 
|  | 1579 | { | 
|  | 1580 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1581 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1582 | while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL) | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1583 | barrier(); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1584 |  | 
|  | 1585 | writel(ch, sport->port.membase + URTX0); | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1586 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1587 |  | 
|  | 1588 | /* | 
|  | 1589 | * Interrupts are disabled on entering | 
|  | 1590 | */ | 
|  | 1591 | static void | 
|  | 1592 | imx_console_write(struct console *co, const char *s, unsigned int count) | 
|  | 1593 | { | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1594 | struct imx_port *sport = imx_ports[co->index]; | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1595 | struct imx_port_ucrs old_ucr; | 
|  | 1596 | unsigned int ucr1; | 
| Shawn Guo | f30e826 | 2013-02-18 13:15:36 +0800 | [diff] [blame] | 1597 | unsigned long flags = 0; | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1598 | int locked = 1; | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1599 | int retval; | 
|  | 1600 |  | 
|  | 1601 | retval = clk_enable(sport->clk_per); | 
|  | 1602 | if (retval) | 
|  | 1603 | return; | 
|  | 1604 | retval = clk_enable(sport->clk_ipg); | 
|  | 1605 | if (retval) { | 
|  | 1606 | clk_disable(sport->clk_per); | 
|  | 1607 | return; | 
|  | 1608 | } | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1609 |  | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1610 | if (sport->port.sysrq) | 
|  | 1611 | locked = 0; | 
|  | 1612 | else if (oops_in_progress) | 
|  | 1613 | locked = spin_trylock_irqsave(&sport->port.lock, flags); | 
|  | 1614 | else | 
|  | 1615 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1616 |  | 
|  | 1617 | /* | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1618 | *	First, save UCR1/2/3 and then disable interrupts | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1619 | */ | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1620 | imx_port_ucrs_save(&sport->port, &old_ucr); | 
|  | 1621 | ucr1 = old_ucr.ucr1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1622 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1623 | if (is_imx1_uart(sport)) | 
|  | 1624 | ucr1 |= IMX1_UCR1_UARTCLKEN; | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1625 | ucr1 |= UCR1_UARTEN; | 
|  | 1626 | ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN); | 
|  | 1627 |  | 
|  | 1628 | writel(ucr1, sport->port.membase + UCR1); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1629 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1630 | writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1631 |  | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1632 | uart_console_write(&sport->port, s, count, imx_console_putchar); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1633 |  | 
|  | 1634 | /* | 
|  | 1635 | *	Finally, wait for transmitter to become empty | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1636 | *	and restore UCR1/2/3 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1637 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1638 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1639 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1640 | imx_port_ucrs_restore(&sport->port, &old_ucr); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1641 |  | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1642 | if (locked) | 
|  | 1643 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1644 |  | 
|  | 1645 | clk_disable(sport->clk_ipg); | 
|  | 1646 | clk_disable(sport->clk_per); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1647 | } | 
|  | 1648 |  | 
|  | 1649 | /* | 
|  | 1650 | * If the port was already initialised (eg, by a boot loader), | 
|  | 1651 | * try to determine the current setup. | 
|  | 1652 | */ | 
|  | 1653 | static void __init | 
|  | 1654 | imx_console_get_options(struct imx_port *sport, int *baud, | 
|  | 1655 | int *parity, int *bits) | 
|  | 1656 | { | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1657 |  | 
| Roel Kluin | 2e2eb50 | 2009-12-09 12:31:36 -0800 | [diff] [blame] | 1658 | if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1659 | /* ok, the port was enabled */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1660 | unsigned int ucr2, ubir, ubmr, uartclk; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1661 | unsigned int baud_raw; | 
|  | 1662 | unsigned int ucfr_rfdiv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1663 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1664 | ucr2 = readl(sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1665 |  | 
|  | 1666 | *parity = 'n'; | 
|  | 1667 | if (ucr2 & UCR2_PREN) { | 
|  | 1668 | if (ucr2 & UCR2_PROE) | 
|  | 1669 | *parity = 'o'; | 
|  | 1670 | else | 
|  | 1671 | *parity = 'e'; | 
|  | 1672 | } | 
|  | 1673 |  | 
|  | 1674 | if (ucr2 & UCR2_WS) | 
|  | 1675 | *bits = 8; | 
|  | 1676 | else | 
|  | 1677 | *bits = 7; | 
|  | 1678 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1679 | ubir = readl(sport->port.membase + UBIR) & 0xffff; | 
|  | 1680 | ubmr = readl(sport->port.membase + UBMR) & 0xffff; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1681 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1682 | ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1683 | if (ucfr_rfdiv == 6) | 
|  | 1684 | ucfr_rfdiv = 7; | 
|  | 1685 | else | 
|  | 1686 | ucfr_rfdiv = 6 - ucfr_rfdiv; | 
|  | 1687 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1688 | uartclk = clk_get_rate(sport->clk_per); | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1689 | uartclk /= ucfr_rfdiv; | 
|  | 1690 |  | 
|  | 1691 | {	/* | 
|  | 1692 | * The next code provides exact computation of | 
|  | 1693 | *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1)) | 
|  | 1694 | * without need of float support or long long division, | 
|  | 1695 | * which would be required to prevent 32bit arithmetic overflow | 
|  | 1696 | */ | 
|  | 1697 | unsigned int mul = ubir + 1; | 
|  | 1698 | unsigned int div = 16 * (ubmr + 1); | 
|  | 1699 | unsigned int rem = uartclk % div; | 
|  | 1700 |  | 
|  | 1701 | baud_raw = (uartclk / div) * mul; | 
|  | 1702 | baud_raw += (rem * mul + div / 2) / div; | 
|  | 1703 | *baud = (baud_raw + 50) / 100 * 100; | 
|  | 1704 | } | 
|  | 1705 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1706 | if (*baud != baud_raw) | 
| Sachin Kamat | 50bbdba | 2013-01-07 10:25:05 +0530 | [diff] [blame] | 1707 | pr_info("Console IMX rounded baud rate from %d to %d\n", | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1708 | baud_raw, *baud); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1709 | } | 
|  | 1710 | } | 
|  | 1711 |  | 
|  | 1712 | static int __init | 
|  | 1713 | imx_console_setup(struct console *co, char *options) | 
|  | 1714 | { | 
|  | 1715 | struct imx_port *sport; | 
|  | 1716 | int baud = 9600; | 
|  | 1717 | int bits = 8; | 
|  | 1718 | int parity = 'n'; | 
|  | 1719 | int flow = 'n'; | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1720 | int retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1721 |  | 
|  | 1722 | /* | 
|  | 1723 | * Check whether an invalid uart number has been specified, and | 
|  | 1724 | * if so, search for the first available port that does have | 
|  | 1725 | * console support. | 
|  | 1726 | */ | 
|  | 1727 | if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports)) | 
|  | 1728 | co->index = 0; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1729 | sport = imx_ports[co->index]; | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1730 | if (sport == NULL) | 
| Eric Lammerts | e76afc4 | 2009-05-19 20:53:20 -0400 | [diff] [blame] | 1731 | return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1732 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1733 | /* For setting the registers, we only need to enable the ipg clock. */ | 
|  | 1734 | retval = clk_prepare_enable(sport->clk_ipg); | 
|  | 1735 | if (retval) | 
|  | 1736 | goto error_console; | 
|  | 1737 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1738 | if (options) | 
|  | 1739 | uart_parse_options(options, &baud, &parity, &bits, &flow); | 
|  | 1740 | else | 
|  | 1741 | imx_console_get_options(sport, &baud, &parity, &bits); | 
|  | 1742 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1743 | imx_setup_ufcr(sport, 0); | 
|  | 1744 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1745 | retval = uart_set_options(&sport->port, co, baud, parity, bits, flow); | 
|  | 1746 |  | 
|  | 1747 | clk_disable(sport->clk_ipg); | 
|  | 1748 | if (retval) { | 
|  | 1749 | clk_unprepare(sport->clk_ipg); | 
|  | 1750 | goto error_console; | 
|  | 1751 | } | 
|  | 1752 |  | 
|  | 1753 | retval = clk_prepare(sport->clk_per); | 
|  | 1754 | if (retval) | 
|  | 1755 | clk_disable_unprepare(sport->clk_ipg); | 
|  | 1756 |  | 
|  | 1757 | error_console: | 
|  | 1758 | return retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1759 | } | 
|  | 1760 |  | 
| Vincent Sanders | 9f4426d | 2005-10-01 22:56:34 +0100 | [diff] [blame] | 1761 | static struct uart_driver imx_reg; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1762 | static struct console imx_console = { | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1763 | .name		= DEV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1764 | .write		= imx_console_write, | 
|  | 1765 | .device		= uart_console_device, | 
|  | 1766 | .setup		= imx_console_setup, | 
|  | 1767 | .flags		= CON_PRINTBUFFER, | 
|  | 1768 | .index		= -1, | 
|  | 1769 | .data		= &imx_reg, | 
|  | 1770 | }; | 
|  | 1771 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1772 | #define IMX_CONSOLE	&imx_console | 
|  | 1773 | #else | 
|  | 1774 | #define IMX_CONSOLE	NULL | 
|  | 1775 | #endif | 
|  | 1776 |  | 
|  | 1777 | static struct uart_driver imx_reg = { | 
|  | 1778 | .owner          = THIS_MODULE, | 
|  | 1779 | .driver_name    = DRIVER_NAME, | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1780 | .dev_name       = DEV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1781 | .major          = SERIAL_IMX_MAJOR, | 
|  | 1782 | .minor          = MINOR_START, | 
|  | 1783 | .nr             = ARRAY_SIZE(imx_ports), | 
|  | 1784 | .cons           = IMX_CONSOLE, | 
|  | 1785 | }; | 
|  | 1786 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1787 | static int serial_imx_suspend(struct platform_device *dev, pm_message_t state) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1788 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1789 | struct imx_port *sport = platform_get_drvdata(dev); | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 1790 | unsigned int val; | 
|  | 1791 |  | 
|  | 1792 | /* enable wakeup from i.MX UART */ | 
|  | 1793 | val = readl(sport->port.membase + UCR3); | 
|  | 1794 | val |= UCR3_AWAKEN; | 
|  | 1795 | writel(val, sport->port.membase + UCR3); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1796 |  | 
| Richard Zhao | 034dc4d | 2012-09-18 16:14:59 +0800 | [diff] [blame] | 1797 | uart_suspend_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1798 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1799 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1800 | } | 
|  | 1801 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1802 | static int serial_imx_resume(struct platform_device *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1803 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1804 | struct imx_port *sport = platform_get_drvdata(dev); | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 1805 | unsigned int val; | 
|  | 1806 |  | 
|  | 1807 | /* disable wakeup from i.MX UART */ | 
|  | 1808 | val = readl(sport->port.membase + UCR3); | 
|  | 1809 | val &= ~UCR3_AWAKEN; | 
|  | 1810 | writel(val, sport->port.membase + UCR3); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1811 |  | 
| Richard Zhao | 034dc4d | 2012-09-18 16:14:59 +0800 | [diff] [blame] | 1812 | uart_resume_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1813 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1814 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1815 | } | 
|  | 1816 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1817 | #ifdef CONFIG_OF | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1818 | /* | 
|  | 1819 | * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it | 
|  | 1820 | * could successfully get all information from dt or a negative errno. | 
|  | 1821 | */ | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1822 | static int serial_imx_probe_dt(struct imx_port *sport, | 
|  | 1823 | struct platform_device *pdev) | 
|  | 1824 | { | 
|  | 1825 | struct device_node *np = pdev->dev.of_node; | 
|  | 1826 | const struct of_device_id *of_id = | 
|  | 1827 | of_match_device(imx_uart_dt_ids, &pdev->dev); | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1828 | int ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1829 |  | 
|  | 1830 | if (!np) | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1831 | /* no device tree device */ | 
|  | 1832 | return 1; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1833 |  | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1834 | ret = of_alias_get_id(np, "serial"); | 
|  | 1835 | if (ret < 0) { | 
|  | 1836 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret); | 
| Uwe Kleine-König | a197a19 | 2011-12-14 21:26:51 +0100 | [diff] [blame] | 1837 | return ret; | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1838 | } | 
|  | 1839 | sport->port.line = ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1840 |  | 
|  | 1841 | if (of_get_property(np, "fsl,uart-has-rtscts", NULL)) | 
|  | 1842 | sport->have_rtscts = 1; | 
|  | 1843 |  | 
|  | 1844 | if (of_get_property(np, "fsl,irda-mode", NULL)) | 
|  | 1845 | sport->use_irda = 1; | 
|  | 1846 |  | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 1847 | if (of_get_property(np, "fsl,dte-mode", NULL)) | 
|  | 1848 | sport->dte_mode = 1; | 
|  | 1849 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1850 | sport->devdata = of_id->data; | 
|  | 1851 |  | 
|  | 1852 | return 0; | 
|  | 1853 | } | 
|  | 1854 | #else | 
|  | 1855 | static inline int serial_imx_probe_dt(struct imx_port *sport, | 
|  | 1856 | struct platform_device *pdev) | 
|  | 1857 | { | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1858 | return 1; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1859 | } | 
|  | 1860 | #endif | 
|  | 1861 |  | 
|  | 1862 | static void serial_imx_probe_pdata(struct imx_port *sport, | 
|  | 1863 | struct platform_device *pdev) | 
|  | 1864 | { | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1865 | struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev); | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1866 |  | 
|  | 1867 | sport->port.line = pdev->id; | 
|  | 1868 | sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data; | 
|  | 1869 |  | 
|  | 1870 | if (!pdata) | 
|  | 1871 | return; | 
|  | 1872 |  | 
|  | 1873 | if (pdata->flags & IMXUART_HAVE_RTSCTS) | 
|  | 1874 | sport->have_rtscts = 1; | 
|  | 1875 |  | 
|  | 1876 | if (pdata->flags & IMXUART_IRDA) | 
|  | 1877 | sport->use_irda = 1; | 
|  | 1878 | } | 
|  | 1879 |  | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1880 | static int serial_imx_probe(struct platform_device *pdev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1881 | { | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1882 | struct imx_port *sport; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1883 | void __iomem *base; | 
|  | 1884 | int ret = 0; | 
|  | 1885 | struct resource *res; | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1886 |  | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1887 | sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1888 | if (!sport) | 
|  | 1889 | return -ENOMEM; | 
|  | 1890 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1891 | ret = serial_imx_probe_dt(sport, pdev); | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1892 | if (ret > 0) | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1893 | serial_imx_probe_pdata(sport, pdev); | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1894 | else if (ret < 0) | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1895 | return ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1896 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1897 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | 
| Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 1898 | base = devm_ioremap_resource(&pdev->dev, res); | 
|  | 1899 | if (IS_ERR(base)) | 
|  | 1900 | return PTR_ERR(base); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1901 |  | 
|  | 1902 | sport->port.dev = &pdev->dev; | 
|  | 1903 | sport->port.mapbase = res->start; | 
|  | 1904 | sport->port.membase = base; | 
|  | 1905 | sport->port.type = PORT_IMX, | 
|  | 1906 | sport->port.iotype = UPIO_MEM; | 
|  | 1907 | sport->port.irq = platform_get_irq(pdev, 0); | 
|  | 1908 | sport->rxirq = platform_get_irq(pdev, 0); | 
|  | 1909 | sport->txirq = platform_get_irq(pdev, 1); | 
|  | 1910 | sport->rtsirq = platform_get_irq(pdev, 2); | 
|  | 1911 | sport->port.fifosize = 32; | 
|  | 1912 | sport->port.ops = &imx_pops; | 
|  | 1913 | sport->port.flags = UPF_BOOT_AUTOCONF; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1914 | init_timer(&sport->timer); | 
|  | 1915 | sport->timer.function = imx_timeout; | 
|  | 1916 | sport->timer.data     = (unsigned long)sport; | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1917 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1918 | sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); | 
|  | 1919 | if (IS_ERR(sport->clk_ipg)) { | 
|  | 1920 | ret = PTR_ERR(sport->clk_ipg); | 
| Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 1921 | dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret); | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1922 | return ret; | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1923 | } | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1924 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1925 | sport->clk_per = devm_clk_get(&pdev->dev, "per"); | 
|  | 1926 | if (IS_ERR(sport->clk_per)) { | 
|  | 1927 | ret = PTR_ERR(sport->clk_per); | 
| Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 1928 | dev_err(&pdev->dev, "failed to get per clk: %d\n", ret); | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1929 | return ret; | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1930 | } | 
|  | 1931 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1932 | sport->port.uartclk = clk_get_rate(sport->clk_per); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1933 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1934 | imx_ports[sport->port.line] = sport; | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1935 |  | 
| Richard Zhao | 0a86a86 | 2012-09-18 16:14:58 +0800 | [diff] [blame] | 1936 | platform_set_drvdata(pdev, sport); | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1937 |  | 
| Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 1938 | return uart_add_one_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1939 | } | 
|  | 1940 |  | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1941 | static int serial_imx_remove(struct platform_device *pdev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1942 | { | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1943 | struct imx_port *sport = platform_get_drvdata(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1944 |  | 
| Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 1945 | return uart_remove_one_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1946 | } | 
|  | 1947 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1948 | static struct platform_driver serial_imx_driver = { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1949 | .probe		= serial_imx_probe, | 
|  | 1950 | .remove		= serial_imx_remove, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1951 |  | 
|  | 1952 | .suspend	= serial_imx_suspend, | 
|  | 1953 | .resume		= serial_imx_resume, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1954 | .id_table	= imx_uart_devtype, | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1955 | .driver		= { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1956 | .name	= "imx-uart", | 
| Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 1957 | .owner	= THIS_MODULE, | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1958 | .of_match_table = imx_uart_dt_ids, | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1959 | }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1960 | }; | 
|  | 1961 |  | 
|  | 1962 | static int __init imx_serial_init(void) | 
|  | 1963 | { | 
|  | 1964 | int ret; | 
|  | 1965 |  | 
| Sachin Kamat | 50bbdba | 2013-01-07 10:25:05 +0530 | [diff] [blame] | 1966 | pr_info("Serial: IMX driver\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1967 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1968 | ret = uart_register_driver(&imx_reg); | 
|  | 1969 | if (ret) | 
|  | 1970 | return ret; | 
|  | 1971 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1972 | ret = platform_driver_register(&serial_imx_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1973 | if (ret != 0) | 
|  | 1974 | uart_unregister_driver(&imx_reg); | 
|  | 1975 |  | 
| Uwe Kleine-König | f227824 | 2011-11-22 14:22:55 +0100 | [diff] [blame] | 1976 | return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1977 | } | 
|  | 1978 |  | 
|  | 1979 | static void __exit imx_serial_exit(void) | 
|  | 1980 | { | 
| Russell King | c889b89 | 2005-11-21 17:05:21 +0000 | [diff] [blame] | 1981 | platform_driver_unregister(&serial_imx_driver); | 
| Sascha Hauer | 4b300c3 | 2007-07-17 13:35:46 +0100 | [diff] [blame] | 1982 | uart_unregister_driver(&imx_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1983 | } | 
|  | 1984 |  | 
|  | 1985 | module_init(imx_serial_init); | 
|  | 1986 | module_exit(imx_serial_exit); | 
|  | 1987 |  | 
|  | 1988 | MODULE_AUTHOR("Sascha Hauer"); | 
|  | 1989 | MODULE_DESCRIPTION("IMX generic serial port driver"); | 
|  | 1990 | MODULE_LICENSE("GPL"); | 
| Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 1991 | MODULE_ALIAS("platform:imx-uart"); |