blob: a7b4707a0d057ea98da9374816532199fa04e186 [file] [log] [blame]
R Sricharan6e58b8f2013-08-14 19:08:20 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8/dts-v1/;
9
Rajendra Nayak38b248d2014-04-29 16:35:10 +053010#include "dra74x.dtsi"
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -050011#include <dt-bindings/gpio/gpio.h>
Peter Ujfalusia9347bf2015-08-24 10:20:02 +030012#include <dt-bindings/clk/ti-dra7-atl.h>
Grygorii Strashko863987a2015-08-27 18:20:47 +030013#include <dt-bindings/input/input.h>
R Sricharan6e58b8f2013-08-14 19:08:20 +053014
15/ {
Rajendra Nayak38b248d2014-04-29 16:35:10 +053016 model = "TI DRA742";
17 compatible = "ti,dra7-evm", "ti,dra742", "ti,dra74", "ti,dra7";
R Sricharan6e58b8f2013-08-14 19:08:20 +053018
19 memory {
20 device_type = "memory";
Lokesh Vutladae320e2016-02-24 15:41:04 +053021 reg = <0x0 0x80000000 0x0 0x60000000>; /* 1536 MB */
R Sricharan6e58b8f2013-08-14 19:08:20 +053022 };
Balaji T K6cf02db2013-10-07 21:55:04 +053023
Balaji T K4b935212015-07-30 13:43:35 +053024 evm_3v3_sd: fixedregulator-sd {
25 compatible = "regulator-fixed";
26 regulator-name = "evm_3v3_sd";
27 regulator-min-microvolt = <3300000>;
28 regulator-max-microvolt = <3300000>;
29 enable-active-high;
30 gpio = <&pcf_gpio_21 5 GPIO_ACTIVE_HIGH>;
31 };
32
Peter Ujfalusi27f39e52015-08-24 10:19:59 +030033 evm_3v3_sw: fixedregulator-evm_3v3_sw {
Balaji T K6cf02db2013-10-07 21:55:04 +053034 compatible = "regulator-fixed";
Peter Ujfalusi27f39e52015-08-24 10:19:59 +030035 regulator-name = "evm_3v3_sw";
Balaji T K6cf02db2013-10-07 21:55:04 +053036 regulator-min-microvolt = <3300000>;
37 regulator-max-microvolt = <3300000>;
38 };
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -050039
Peter Ujfalusid6818222015-08-24 10:20:00 +030040 aic_dvdd: fixedregulator-aic_dvdd {
41 /* TPS77018DBVT */
42 compatible = "regulator-fixed";
43 regulator-name = "aic_dvdd";
44 vin-supply = <&evm_3v3_sw>;
45 regulator-min-microvolt = <1800000>;
46 regulator-max-microvolt = <1800000>;
47 };
48
Roger Quadros87517d22015-01-26 14:15:28 +020049 extcon_usb1: extcon_usb1 {
50 compatible = "linux,extcon-usb-gpio";
51 id-gpio = <&pcf_gpio_21 1 GPIO_ACTIVE_HIGH>;
52 };
53
54 extcon_usb2: extcon_usb2 {
55 compatible = "linux,extcon-usb-gpio";
56 id-gpio = <&pcf_gpio_21 2 GPIO_ACTIVE_HIGH>;
57 };
58
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -050059 vtt_fixed: fixedregulator-vtt {
60 compatible = "regulator-fixed";
61 regulator-name = "vtt_fixed";
62 regulator-min-microvolt = <1350000>;
63 regulator-max-microvolt = <1350000>;
64 regulator-always-on;
65 regulator-boot-on;
66 enable-active-high;
67 gpio = <&gpio7 11 GPIO_ACTIVE_HIGH>;
68 };
Peter Ujfalusia9347bf2015-08-24 10:20:02 +030069
Javier Martinez Canillas4e8603e2016-04-01 16:20:21 -040070 sound0: sound0 {
Peter Ujfalusia9347bf2015-08-24 10:20:02 +030071 compatible = "simple-audio-card";
72 simple-audio-card,name = "DRA7xx-EVM";
73 simple-audio-card,widgets =
74 "Headphone", "Headphone Jack",
75 "Line", "Line Out",
76 "Microphone", "Mic Jack",
77 "Line", "Line In";
78 simple-audio-card,routing =
79 "Headphone Jack", "HPLOUT",
80 "Headphone Jack", "HPROUT",
81 "Line Out", "LLOUT",
82 "Line Out", "RLOUT",
83 "MIC3L", "Mic Jack",
84 "MIC3R", "Mic Jack",
85 "Mic Jack", "Mic Bias",
86 "LINE1L", "Line In",
87 "LINE1R", "Line In";
88 simple-audio-card,format = "dsp_b";
89 simple-audio-card,bitclock-master = <&sound0_master>;
90 simple-audio-card,frame-master = <&sound0_master>;
91 simple-audio-card,bitclock-inversion;
92
93 sound0_master: simple-audio-card,cpu {
94 sound-dai = <&mcasp3>;
95 system-clock-frequency = <5644800>;
96 };
97
98 simple-audio-card,codec {
99 sound-dai = <&tlv320aic3106>;
100 clocks = <&atl_clkin2_ck>;
101 };
102 };
Grygorii Strashkoa96e8802015-08-27 18:20:46 +0300103
104 leds {
105 compatible = "gpio-leds";
106 led@0 {
107 label = "dra7:usr1";
108 gpios = <&pcf_lcd 4 GPIO_ACTIVE_LOW>;
109 default-state = "off";
110 };
111
112 led@1 {
113 label = "dra7:usr2";
114 gpios = <&pcf_lcd 5 GPIO_ACTIVE_LOW>;
115 default-state = "off";
116 };
117
118 led@2 {
119 label = "dra7:usr3";
120 gpios = <&pcf_lcd 6 GPIO_ACTIVE_LOW>;
121 default-state = "off";
122 };
123
124 led@3 {
125 label = "dra7:usr4";
126 gpios = <&pcf_lcd 7 GPIO_ACTIVE_LOW>;
127 default-state = "off";
128 };
129 };
Grygorii Strashko863987a2015-08-27 18:20:47 +0300130
131 gpio_keys {
132 compatible = "gpio-keys";
133 #address-cells = <1>;
134 #size-cells = <0>;
135 autorepeat;
136
137 USER1 {
138 label = "btnUser1";
139 linux,code = <BTN_0>;
140 gpios = <&pcf_lcd 2 GPIO_ACTIVE_LOW>;
141 };
142
143 USER2 {
144 label = "btnUser2";
145 linux,code = <BTN_1>;
146 gpios = <&pcf_lcd 3 GPIO_ACTIVE_LOW>;
147 };
148 };
R Sricharan6e58b8f2013-08-14 19:08:20 +0530149};
150
151&dra7_pmx_core {
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -0500152 pinctrl-names = "default";
153 pinctrl-0 = <&vtt_pin>;
154
155 vtt_pin: pinmux_vtt_pin {
156 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300157 DRA7XX_CORE_IOPAD(0x37b4, PIN_OUTPUT | MUX_MODE14) /* spi1_cs1.gpio7_11 */
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -0500158 >;
159 };
160
R Sricharan6e58b8f2013-08-14 19:08:20 +0530161 i2c1_pins: pinmux_i2c1_pins {
162 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300163 DRA7XX_CORE_IOPAD(0x3800, PIN_INPUT | MUX_MODE0) /* i2c1_sda */
164 DRA7XX_CORE_IOPAD(0x3804, PIN_INPUT | MUX_MODE0) /* i2c1_scl */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530165 >;
166 };
167
168 i2c2_pins: pinmux_i2c2_pins {
169 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300170 DRA7XX_CORE_IOPAD(0x3808, PIN_INPUT | MUX_MODE0) /* i2c2_sda */
171 DRA7XX_CORE_IOPAD(0x380c, PIN_INPUT | MUX_MODE0) /* i2c2_scl */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530172 >;
173 };
174
175 i2c3_pins: pinmux_i2c3_pins {
176 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300177 DRA7XX_CORE_IOPAD(0x3688, PIN_INPUT | MUX_MODE9) /* gpio6_14.i2c3_sda */
178 DRA7XX_CORE_IOPAD(0x368c, PIN_INPUT | MUX_MODE9) /* gpio6_15.i2c3_scl */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530179 >;
180 };
181
182 mcspi1_pins: pinmux_mcspi1_pins {
183 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300184 DRA7XX_CORE_IOPAD(0x37a4, PIN_INPUT | MUX_MODE0) /* spi1_sclk */
185 DRA7XX_CORE_IOPAD(0x37a8, PIN_INPUT | MUX_MODE0) /* spi1_d1 */
186 DRA7XX_CORE_IOPAD(0x37ac, PIN_INPUT | MUX_MODE0) /* spi1_d0 */
187 DRA7XX_CORE_IOPAD(0x37b0, PIN_INPUT_SLEW | MUX_MODE0) /* spi1_cs0 */
188 DRA7XX_CORE_IOPAD(0x37b8, PIN_INPUT_SLEW | MUX_MODE6) /* spi1_cs2.hdmi1_hpd */
189 DRA7XX_CORE_IOPAD(0x37bc, PIN_INPUT_SLEW | MUX_MODE6) /* spi1_cs3.hdmi1_cec */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530190 >;
191 };
192
193 mcspi2_pins: pinmux_mcspi2_pins {
194 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300195 DRA7XX_CORE_IOPAD(0x37c0, PIN_INPUT | MUX_MODE0) /* spi2_sclk */
196 DRA7XX_CORE_IOPAD(0x37c4, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_d1 */
197 DRA7XX_CORE_IOPAD(0x37c8, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_d1 */
198 DRA7XX_CORE_IOPAD(0x37cc, PIN_INPUT_SLEW | MUX_MODE0) /* spi2_cs0 */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530199 >;
200 };
201
202 uart1_pins: pinmux_uart1_pins {
203 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300204 DRA7XX_CORE_IOPAD(0x37e0, PIN_INPUT_SLEW | MUX_MODE0) /* uart1_rxd */
205 DRA7XX_CORE_IOPAD(0x37e4, PIN_INPUT_SLEW | MUX_MODE0) /* uart1_txd */
206 DRA7XX_CORE_IOPAD(0x37e8, PIN_INPUT | MUX_MODE3) /* uart1_ctsn */
207 DRA7XX_CORE_IOPAD(0x37ec, PIN_INPUT | MUX_MODE3) /* uart1_rtsn */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530208 >;
209 };
210
211 uart2_pins: pinmux_uart2_pins {
212 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300213 DRA7XX_CORE_IOPAD(0x37f0, PIN_INPUT | MUX_MODE0) /* uart2_rxd */
214 DRA7XX_CORE_IOPAD(0x37f4, PIN_INPUT | MUX_MODE0) /* uart2_txd */
215 DRA7XX_CORE_IOPAD(0x37f8, PIN_INPUT | MUX_MODE0) /* uart2_ctsn */
216 DRA7XX_CORE_IOPAD(0x37fc, PIN_INPUT | MUX_MODE0) /* uart2_rtsn */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530217 >;
218 };
219
220 uart3_pins: pinmux_uart3_pins {
221 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300222 DRA7XX_CORE_IOPAD(0x3648, PIN_INPUT_SLEW | MUX_MODE0) /* uart3_rxd */
223 DRA7XX_CORE_IOPAD(0x364c, PIN_INPUT_SLEW | MUX_MODE0) /* uart3_txd */
R Sricharan6e58b8f2013-08-14 19:08:20 +0530224 >;
225 };
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530226
227 qspi1_pins: pinmux_qspi1_pins {
228 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300229 DRA7XX_CORE_IOPAD(0x344c, PIN_INPUT | MUX_MODE1) /* gpmc_a3.qspi1_cs2 */
230 DRA7XX_CORE_IOPAD(0x3450, PIN_INPUT | MUX_MODE1) /* gpmc_a4.qspi1_cs3 */
231 DRA7XX_CORE_IOPAD(0x3474, PIN_INPUT | MUX_MODE1) /* gpmc_a13.qspi1_rtclk */
232 DRA7XX_CORE_IOPAD(0x3478, PIN_INPUT | MUX_MODE1) /* gpmc_a14.qspi1_d3 */
233 DRA7XX_CORE_IOPAD(0x347c, PIN_INPUT | MUX_MODE1) /* gpmc_a15.qspi1_d2 */
234 DRA7XX_CORE_IOPAD(0x3480, PIN_INPUT | MUX_MODE1) /* gpmc_a16.qspi1_d1 */
235 DRA7XX_CORE_IOPAD(0x3484, PIN_INPUT | MUX_MODE1) /* gpmc_a17.qspi1_d0 */
236 DRA7XX_CORE_IOPAD(0x3488, PIN_INPUT | MUX_MODE1) /* qpmc_a18.qspi1_sclk */
237 DRA7XX_CORE_IOPAD(0x34b8, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs2.qspi1_cs0 */
238 DRA7XX_CORE_IOPAD(0x34bc, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs3.qspi1_cs1 */
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530239 >;
240 };
Roger Quadros4b4437c2014-05-14 10:58:13 +0300241
242 usb1_pins: pinmux_usb1_pins {
243 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300244 DRA7XX_CORE_IOPAD(0x3680, PIN_INPUT_SLEW | MUX_MODE0) /* usb1_drvvbus */
Roger Quadros4b4437c2014-05-14 10:58:13 +0300245 >;
246 };
247
248 usb2_pins: pinmux_usb2_pins {
249 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300250 DRA7XX_CORE_IOPAD(0x3684, PIN_INPUT_SLEW | MUX_MODE0) /* usb2_drvvbus */
Roger Quadros4b4437c2014-05-14 10:58:13 +0300251 >;
252 };
Minal Shahff66a3c2014-05-19 14:45:47 +0530253
254 nand_flash_x16: nand_flash_x16 {
255 /* On DRA7 EVM, GPMC_WPN and NAND_BOOTn comes from DIP switch
256 * So NAND flash requires following switch settings:
257 * SW5.9 (GPMC_WPN) = LOW
258 * SW5.1 (NAND_BOOTn) = HIGH */
259 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300260 DRA7XX_CORE_IOPAD(0x3400, PIN_INPUT | MUX_MODE0) /* gpmc_ad0 */
261 DRA7XX_CORE_IOPAD(0x3404, PIN_INPUT | MUX_MODE0) /* gpmc_ad1 */
262 DRA7XX_CORE_IOPAD(0x3408, PIN_INPUT | MUX_MODE0) /* gpmc_ad2 */
263 DRA7XX_CORE_IOPAD(0x340c, PIN_INPUT | MUX_MODE0) /* gpmc_ad3 */
264 DRA7XX_CORE_IOPAD(0x3410, PIN_INPUT | MUX_MODE0) /* gpmc_ad4 */
265 DRA7XX_CORE_IOPAD(0x3414, PIN_INPUT | MUX_MODE0) /* gpmc_ad5 */
266 DRA7XX_CORE_IOPAD(0x3418, PIN_INPUT | MUX_MODE0) /* gpmc_ad6 */
267 DRA7XX_CORE_IOPAD(0x341c, PIN_INPUT | MUX_MODE0) /* gpmc_ad7 */
268 DRA7XX_CORE_IOPAD(0x3420, PIN_INPUT | MUX_MODE0) /* gpmc_ad8 */
269 DRA7XX_CORE_IOPAD(0x3424, PIN_INPUT | MUX_MODE0) /* gpmc_ad9 */
270 DRA7XX_CORE_IOPAD(0x3428, PIN_INPUT | MUX_MODE0) /* gpmc_ad10 */
271 DRA7XX_CORE_IOPAD(0x342c, PIN_INPUT | MUX_MODE0) /* gpmc_ad11 */
272 DRA7XX_CORE_IOPAD(0x3430, PIN_INPUT | MUX_MODE0) /* gpmc_ad12 */
273 DRA7XX_CORE_IOPAD(0x3434, PIN_INPUT | MUX_MODE0) /* gpmc_ad13 */
274 DRA7XX_CORE_IOPAD(0x3438, PIN_INPUT | MUX_MODE0) /* gpmc_ad14 */
275 DRA7XX_CORE_IOPAD(0x343c, PIN_INPUT | MUX_MODE0) /* gpmc_ad15 */
276 DRA7XX_CORE_IOPAD(0x34d8, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0 */
277 DRA7XX_CORE_IOPAD(0x34cc, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen */
278 DRA7XX_CORE_IOPAD(0x34b4, PIN_OUTPUT_PULLUP | MUX_MODE0) /* gpmc_csn0 */
279 DRA7XX_CORE_IOPAD(0x34c4, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale */
280 DRA7XX_CORE_IOPAD(0x34c8, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren */
281 DRA7XX_CORE_IOPAD(0x34d0, PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle */
Minal Shahff66a3c2014-05-19 14:45:47 +0530282 >;
283 };
Mugunthan V N8d039292014-10-21 15:31:01 +0530284
285 cpsw_default: cpsw_default {
286 pinctrl-single,pins = <
287 /* Slave 1 */
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300288 DRA7XX_CORE_IOPAD(0x3650, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txc.rgmii0_txc */
289 DRA7XX_CORE_IOPAD(0x3654, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txctl.rgmii0_txctl */
290 DRA7XX_CORE_IOPAD(0x3658, PIN_OUTPUT | MUX_MODE0) /* rgmii0_td3.rgmii0_txd3 */
291 DRA7XX_CORE_IOPAD(0x365c, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd2.rgmii0_txd2 */
292 DRA7XX_CORE_IOPAD(0x3660, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd1.rgmii0_txd1 */
293 DRA7XX_CORE_IOPAD(0x3664, PIN_OUTPUT | MUX_MODE0) /* rgmii0_txd0.rgmii0_txd0 */
294 DRA7XX_CORE_IOPAD(0x3668, PIN_INPUT | MUX_MODE0) /* rgmii0_rxc.rgmii0_rxc */
295 DRA7XX_CORE_IOPAD(0x366c, PIN_INPUT | MUX_MODE0) /* rgmii0_rxctl.rgmii0_rxctl */
296 DRA7XX_CORE_IOPAD(0x3670, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd3.rgmii0_rxd3 */
297 DRA7XX_CORE_IOPAD(0x3674, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd2.rgmii0_rxd2 */
298 DRA7XX_CORE_IOPAD(0x3678, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd1.rgmii0_rxd1 */
299 DRA7XX_CORE_IOPAD(0x367c, PIN_INPUT | MUX_MODE0) /* rgmii0_rxd0.rgmii0_rxd0 */
Mugunthan V N8d039292014-10-21 15:31:01 +0530300
301 /* Slave 2 */
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300302 DRA7XX_CORE_IOPAD(0x3598, PIN_OUTPUT | MUX_MODE3) /* vin2a_d12.rgmii1_txc */
303 DRA7XX_CORE_IOPAD(0x359c, PIN_OUTPUT | MUX_MODE3) /* vin2a_d13.rgmii1_tctl */
304 DRA7XX_CORE_IOPAD(0x35a0, PIN_OUTPUT | MUX_MODE3) /* vin2a_d14.rgmii1_td3 */
305 DRA7XX_CORE_IOPAD(0x35a4, PIN_OUTPUT | MUX_MODE3) /* vin2a_d15.rgmii1_td2 */
306 DRA7XX_CORE_IOPAD(0x35a8, PIN_OUTPUT | MUX_MODE3) /* vin2a_d16.rgmii1_td1 */
307 DRA7XX_CORE_IOPAD(0x35ac, PIN_OUTPUT | MUX_MODE3) /* vin2a_d17.rgmii1_td0 */
308 DRA7XX_CORE_IOPAD(0x35b0, PIN_INPUT | MUX_MODE3) /* vin2a_d18.rgmii1_rclk */
309 DRA7XX_CORE_IOPAD(0x35b4, PIN_INPUT | MUX_MODE3) /* vin2a_d19.rgmii1_rctl */
310 DRA7XX_CORE_IOPAD(0x35b8, PIN_INPUT | MUX_MODE3) /* vin2a_d20.rgmii1_rd3 */
311 DRA7XX_CORE_IOPAD(0x35bc, PIN_INPUT | MUX_MODE3) /* vin2a_d21.rgmii1_rd2 */
312 DRA7XX_CORE_IOPAD(0x35c0, PIN_INPUT | MUX_MODE3) /* vin2a_d22.rgmii1_rd1 */
313 DRA7XX_CORE_IOPAD(0x35c4, PIN_INPUT | MUX_MODE3) /* vin2a_d23.rgmii1_rd0 */
Mugunthan V N8d039292014-10-21 15:31:01 +0530314 >;
315
316 };
317
318 cpsw_sleep: cpsw_sleep {
319 pinctrl-single,pins = <
320 /* Slave 1 */
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300321 DRA7XX_CORE_IOPAD(0x3650, MUX_MODE15)
322 DRA7XX_CORE_IOPAD(0x3654, MUX_MODE15)
323 DRA7XX_CORE_IOPAD(0x3658, MUX_MODE15)
324 DRA7XX_CORE_IOPAD(0x365c, MUX_MODE15)
325 DRA7XX_CORE_IOPAD(0x3660, MUX_MODE15)
326 DRA7XX_CORE_IOPAD(0x3664, MUX_MODE15)
327 DRA7XX_CORE_IOPAD(0x3668, MUX_MODE15)
328 DRA7XX_CORE_IOPAD(0x366c, MUX_MODE15)
329 DRA7XX_CORE_IOPAD(0x3670, MUX_MODE15)
330 DRA7XX_CORE_IOPAD(0x3674, MUX_MODE15)
331 DRA7XX_CORE_IOPAD(0x3678, MUX_MODE15)
332 DRA7XX_CORE_IOPAD(0x367c, MUX_MODE15)
Mugunthan V N8d039292014-10-21 15:31:01 +0530333
334 /* Slave 2 */
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300335 DRA7XX_CORE_IOPAD(0x3598, MUX_MODE15)
336 DRA7XX_CORE_IOPAD(0x359c, MUX_MODE15)
337 DRA7XX_CORE_IOPAD(0x35a0, MUX_MODE15)
338 DRA7XX_CORE_IOPAD(0x35a4, MUX_MODE15)
339 DRA7XX_CORE_IOPAD(0x35a8, MUX_MODE15)
340 DRA7XX_CORE_IOPAD(0x35ac, MUX_MODE15)
341 DRA7XX_CORE_IOPAD(0x35b0, MUX_MODE15)
342 DRA7XX_CORE_IOPAD(0x35b4, MUX_MODE15)
343 DRA7XX_CORE_IOPAD(0x35b8, MUX_MODE15)
344 DRA7XX_CORE_IOPAD(0x35bc, MUX_MODE15)
345 DRA7XX_CORE_IOPAD(0x35c0, MUX_MODE15)
346 DRA7XX_CORE_IOPAD(0x35c4, MUX_MODE15)
Mugunthan V N8d039292014-10-21 15:31:01 +0530347 >;
348 };
349
350 davinci_mdio_default: davinci_mdio_default {
351 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300352 DRA7XX_CORE_IOPAD(0x363c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_d.mdio_d */
353 DRA7XX_CORE_IOPAD(0x3640, PIN_INPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
Mugunthan V N8d039292014-10-21 15:31:01 +0530354 >;
355 };
356
357 davinci_mdio_sleep: davinci_mdio_sleep {
358 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300359 DRA7XX_CORE_IOPAD(0x363c, MUX_MODE15)
360 DRA7XX_CORE_IOPAD(0x3640, MUX_MODE15)
Mugunthan V N8d039292014-10-21 15:31:01 +0530361 >;
362 };
363
Roger Quadrosb41502e2014-08-15 16:09:19 +0300364 dcan1_pins_default: dcan1_pins_default {
365 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300366 DRA7XX_CORE_IOPAD(0x37d0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* dcan1_tx */
367 DRA7XX_CORE_IOPAD(0x3818, PULL_UP | MUX_MODE1) /* wakeup0.dcan1_rx */
Roger Quadrosb41502e2014-08-15 16:09:19 +0300368 >;
369 };
370
371 dcan1_pins_sleep: dcan1_pins_sleep {
372 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300373 DRA7XX_CORE_IOPAD(0x37d0, MUX_MODE15 | PULL_UP) /* dcan1_tx.off */
374 DRA7XX_CORE_IOPAD(0x3818, MUX_MODE15 | PULL_UP) /* wakeup0.off */
Roger Quadrosb41502e2014-08-15 16:09:19 +0300375 >;
376 };
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300377
378 atl_pins: pinmux_atl_pins {
379 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300380 DRA7XX_CORE_IOPAD(0x3698, PIN_OUTPUT | MUX_MODE5) /* xref_clk1.atl_clk1 */
381 DRA7XX_CORE_IOPAD(0x369c, PIN_OUTPUT | MUX_MODE5) /* xref_clk2.atl_clk2 */
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300382 >;
383 };
384
385 mcasp3_pins: pinmux_mcasp3_pins {
386 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300387 DRA7XX_CORE_IOPAD(0x3724, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_aclkx */
388 DRA7XX_CORE_IOPAD(0x3728, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_fsx */
389 DRA7XX_CORE_IOPAD(0x372c, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* mcasp3_axr0 */
390 DRA7XX_CORE_IOPAD(0x3730, PIN_INPUT_PULLDOWN | MUX_MODE0) /* mcasp3_axr1 */
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300391 >;
392 };
393
394 mcasp3_sleep_pins: pinmux_mcasp3_sleep_pins {
395 pinctrl-single,pins = <
Javier Martinez Canillasc78be3d2015-11-13 01:53:59 -0300396 DRA7XX_CORE_IOPAD(0x3724, MUX_MODE15)
397 DRA7XX_CORE_IOPAD(0x3728, MUX_MODE15)
398 DRA7XX_CORE_IOPAD(0x372c, MUX_MODE15)
399 DRA7XX_CORE_IOPAD(0x3730, MUX_MODE15)
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300400 >;
401 };
R Sricharan6e58b8f2013-08-14 19:08:20 +0530402};
403
404&i2c1 {
405 status = "okay";
406 pinctrl-names = "default";
407 pinctrl-0 = <&i2c1_pins>;
408 clock-frequency = <400000>;
Keerthyc56a8312013-08-26 11:06:51 +0530409
410 tps659038: tps659038@58 {
411 compatible = "ti,tps659038";
412 reg = <0x58>;
413
414 tps659038_pmic {
415 compatible = "ti,tps659038-pmic";
416
417 regulators {
418 smps123_reg: smps123 {
419 /* VDD_MPU */
420 regulator-name = "smps123";
421 regulator-min-microvolt = < 850000>;
422 regulator-max-microvolt = <1250000>;
423 regulator-always-on;
424 regulator-boot-on;
425 };
426
427 smps45_reg: smps45 {
428 /* VDD_DSPEVE */
429 regulator-name = "smps45";
430 regulator-min-microvolt = < 850000>;
431 regulator-max-microvolt = <1150000>;
Nishanth Menon395b23c2014-10-21 09:38:10 -0500432 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530433 regulator-boot-on;
434 };
435
436 smps6_reg: smps6 {
437 /* VDD_GPU - over VDD_SMPS6 */
438 regulator-name = "smps6";
439 regulator-min-microvolt = <850000>;
Ravikumar Kattekolad114e852014-12-03 17:33:56 +0530440 regulator-max-microvolt = <1250000>;
Nishanth Menon395b23c2014-10-21 09:38:10 -0500441 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530442 regulator-boot-on;
443 };
444
445 smps7_reg: smps7 {
446 /* CORE_VDD */
447 regulator-name = "smps7";
448 regulator-min-microvolt = <850000>;
Ravikumar Kattekola70fcaf92014-12-03 17:33:57 +0530449 regulator-max-microvolt = <1060000>;
Keerthyc56a8312013-08-26 11:06:51 +0530450 regulator-always-on;
451 regulator-boot-on;
452 };
453
454 smps8_reg: smps8 {
455 /* VDD_IVAHD */
456 regulator-name = "smps8";
457 regulator-min-microvolt = < 850000>;
458 regulator-max-microvolt = <1250000>;
Nishanth Menon395b23c2014-10-21 09:38:10 -0500459 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530460 regulator-boot-on;
461 };
462
463 smps9_reg: smps9 {
464 /* VDDS1V8 */
465 regulator-name = "smps9";
466 regulator-min-microvolt = <1800000>;
467 regulator-max-microvolt = <1800000>;
468 regulator-always-on;
469 regulator-boot-on;
470 };
471
472 ldo1_reg: ldo1 {
473 /* LDO1_OUT --> SDIO */
474 regulator-name = "ldo1";
475 regulator-min-microvolt = <1800000>;
476 regulator-max-microvolt = <3300000>;
Kishon Vijay Abraham I9f04cee2015-07-30 13:43:39 +0530477 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530478 regulator-boot-on;
479 };
480
481 ldo2_reg: ldo2 {
482 /* VDD_RTCIO */
483 /* LDO2 -> VDDSHV5, LDO2 also goes to CAN_PHY_3V3 */
484 regulator-name = "ldo2";
485 regulator-min-microvolt = <3300000>;
486 regulator-max-microvolt = <3300000>;
Nishanth Menon395b23c2014-10-21 09:38:10 -0500487 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530488 regulator-boot-on;
489 };
490
491 ldo3_reg: ldo3 {
492 /* VDDA_1V8_PHY */
493 regulator-name = "ldo3";
494 regulator-min-microvolt = <1800000>;
495 regulator-max-microvolt = <1800000>;
Roger Quadrose120fb42014-07-04 12:55:43 +0300496 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530497 regulator-boot-on;
498 };
499
500 ldo9_reg: ldo9 {
501 /* VDD_RTC */
502 regulator-name = "ldo9";
503 regulator-min-microvolt = <1050000>;
504 regulator-max-microvolt = <1050000>;
Nishanth Menon395b23c2014-10-21 09:38:10 -0500505 regulator-always-on;
Keerthyc56a8312013-08-26 11:06:51 +0530506 regulator-boot-on;
Keerthyfcf58952015-12-14 12:06:57 +0530507 regulator-allow-bypass;
Keerthyc56a8312013-08-26 11:06:51 +0530508 };
509
510 ldoln_reg: ldoln {
511 /* VDDA_1V8_PLL */
512 regulator-name = "ldoln";
513 regulator-min-microvolt = <1800000>;
514 regulator-max-microvolt = <1800000>;
515 regulator-always-on;
516 regulator-boot-on;
517 };
518
519 ldousb_reg: ldousb {
520 /* VDDA_3V_USB: VDDA_USBHS33 */
521 regulator-name = "ldousb";
522 regulator-min-microvolt = <3300000>;
523 regulator-max-microvolt = <3300000>;
524 regulator-boot-on;
525 };
526 };
527 };
528 };
Roger Quadros87517d22015-01-26 14:15:28 +0200529
Grygorii Strashko4fbdc6a2015-08-27 18:20:45 +0300530 pcf_lcd: gpio@20 {
531 compatible = "nxp,pcf8575";
532 reg = <0x20>;
533 gpio-controller;
534 #gpio-cells = <2>;
535 interrupt-parent = <&gpio6>;
536 interrupts = <11 IRQ_TYPE_EDGE_FALLING>;
537 interrupt-controller;
538 #interrupt-cells = <2>;
539 };
540
Roger Quadros87517d22015-01-26 14:15:28 +0200541 pcf_gpio_21: gpio@21 {
542 compatible = "ti,pcf8575";
543 reg = <0x21>;
544 lines-initial-states = <0x1408>;
545 gpio-controller;
546 #gpio-cells = <2>;
547 interrupt-parent = <&gpio6>;
548 interrupts = <11 IRQ_TYPE_EDGE_FALLING>;
549 interrupt-controller;
550 #interrupt-cells = <2>;
551 };
552
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300553 tlv320aic3106: tlv320aic3106@19 {
554 #sound-dai-cells = <0>;
555 compatible = "ti,tlv320aic3106";
556 reg = <0x19>;
557 adc-settle-ms = <40>;
558 ai3x-micbias-vg = <1>; /* 2.0V */
559 status = "okay";
560
561 /* Regulators */
562 AVDD-supply = <&evm_3v3_sw>;
563 IOVDD-supply = <&evm_3v3_sw>;
564 DRVDD-supply = <&evm_3v3_sw>;
565 DVDD-supply = <&aic_dvdd>;
566 };
R Sricharan6e58b8f2013-08-14 19:08:20 +0530567};
568
569&i2c2 {
570 status = "okay";
571 pinctrl-names = "default";
572 pinctrl-0 = <&i2c2_pins>;
573 clock-frequency = <400000>;
Peter Ujfalusic5d294d2015-08-24 10:20:01 +0300574
575 pcf_hdmi: gpio@26 {
576 compatible = "nxp,pcf8575";
577 reg = <0x26>;
578 gpio-controller;
579 #gpio-cells = <2>;
580 p1 {
581 /* vin6_sel_s0: high: VIN6, low: audio */
582 gpio-hog;
583 gpios = <1 GPIO_ACTIVE_HIGH>;
584 output-low;
585 line-name = "vin6_sel_s0";
586 };
587 };
R Sricharan6e58b8f2013-08-14 19:08:20 +0530588};
589
590&i2c3 {
591 status = "okay";
592 pinctrl-names = "default";
593 pinctrl-0 = <&i2c3_pins>;
Roger Quadros544d63d2014-09-03 14:17:31 +0300594 clock-frequency = <400000>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530595};
596
597&mcspi1 {
598 status = "okay";
599 pinctrl-names = "default";
600 pinctrl-0 = <&mcspi1_pins>;
601};
602
603&mcspi2 {
604 status = "okay";
605 pinctrl-names = "default";
606 pinctrl-0 = <&mcspi2_pins>;
607};
608
609&uart1 {
610 status = "okay";
611 pinctrl-names = "default";
612 pinctrl-0 = <&uart1_pins>;
Marc Zyngier783d3182015-03-11 15:43:44 +0000613 interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
Nishanth Menon66b04362014-06-06 20:53:22 -0500614 <&dra7_pmx_core 0x3e0>;
R Sricharan6e58b8f2013-08-14 19:08:20 +0530615};
616
617&uart2 {
618 status = "okay";
619 pinctrl-names = "default";
620 pinctrl-0 = <&uart2_pins>;
621};
622
623&uart3 {
624 status = "okay";
625 pinctrl-names = "default";
626 pinctrl-0 = <&uart3_pins>;
627};
Balaji T Kbf1788d2013-10-07 21:55:03 +0530628
629&mmc1 {
630 status = "okay";
Balaji T K4b935212015-07-30 13:43:35 +0530631 vmmc-supply = <&evm_3v3_sd>;
632 vmmc_aux-supply = <&ldo1_reg>;
Balaji T Kbf1788d2013-10-07 21:55:03 +0530633 bus-width = <4>;
Nishanth Menonf4eaf9e2015-07-30 13:43:37 +0530634 /*
635 * SDCD signal is not being used here - using the fact that GPIO mode
636 * is always hardwired.
637 */
Mugunthan V N267068d2015-10-12 14:37:12 +0530638 cd-gpios = <&gpio6 27 GPIO_ACTIVE_LOW>;
Balaji T Kbf1788d2013-10-07 21:55:03 +0530639};
Balaji T K6cf02db2013-10-07 21:55:04 +0530640
641&mmc2 {
642 status = "okay";
Peter Ujfalusi27f39e52015-08-24 10:19:59 +0300643 vmmc-supply = <&evm_3v3_sw>;
Balaji T K6cf02db2013-10-07 21:55:04 +0530644 bus-width = <8>;
645};
J Keerthy22f1e7e2013-10-16 10:39:05 -0500646
647&cpu0 {
648 cpu0-supply = <&smps123_reg>;
649};
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530650
651&qspi {
652 status = "okay";
653 pinctrl-names = "default";
654 pinctrl-0 = <&qspi1_pins>;
655
656 spi-max-frequency = <48000000>;
657 m25p80@0 {
658 compatible = "s25fl256s1";
659 spi-max-frequency = <48000000>;
660 reg = <0>;
661 spi-tx-bus-width = <1>;
662 spi-rx-bus-width = <4>;
663 spi-cpol;
664 spi-cpha;
665 #address-cells = <1>;
666 #size-cells = <1>;
667
668 /* MTD partition table.
669 * The ROM checks the first four physical blocks
670 * for a valid file to boot and the flash here is
671 * 64KiB block size.
672 */
673 partition@0 {
674 label = "QSPI.SPL";
675 reg = <0x00000000 0x000010000>;
676 };
677 partition@1 {
678 label = "QSPI.SPL.backup1";
679 reg = <0x00010000 0x00010000>;
680 };
681 partition@2 {
682 label = "QSPI.SPL.backup2";
683 reg = <0x00020000 0x00010000>;
684 };
685 partition@3 {
686 label = "QSPI.SPL.backup3";
687 reg = <0x00030000 0x00010000>;
688 };
689 partition@4 {
690 label = "QSPI.u-boot";
691 reg = <0x00040000 0x00100000>;
692 };
693 partition@5 {
694 label = "QSPI.u-boot-spl-os";
Mugunthan V N69d26262015-01-05 15:45:45 -0800695 reg = <0x00140000 0x00080000>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530696 };
697 partition@6 {
698 label = "QSPI.u-boot-env";
Mugunthan V N69d26262015-01-05 15:45:45 -0800699 reg = <0x001c0000 0x00010000>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530700 };
701 partition@7 {
702 label = "QSPI.u-boot-env.backup1";
Mugunthan V N69d26262015-01-05 15:45:45 -0800703 reg = <0x001d0000 0x0010000>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530704 };
705 partition@8 {
706 label = "QSPI.kernel";
Mugunthan V N69d26262015-01-05 15:45:45 -0800707 reg = <0x001e0000 0x0800000>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530708 };
709 partition@9 {
710 label = "QSPI.file-system";
Mugunthan V N69d26262015-01-05 15:45:45 -0800711 reg = <0x009e0000 0x01620000>;
Sourav Poddardc2dd5b2014-05-06 16:37:24 +0530712 };
713 };
714};
Roger Quadros4b4437c2014-05-14 10:58:13 +0300715
Roger Quadrosa7b0aa12015-03-17 11:43:51 +0200716&omap_dwc3_1 {
717 extcon = <&extcon_usb1>;
718};
719
720&omap_dwc3_2 {
721 extcon = <&extcon_usb2>;
722};
723
Roger Quadros4b4437c2014-05-14 10:58:13 +0300724&usb1 {
725 dr_mode = "peripheral";
726 pinctrl-names = "default";
727 pinctrl-0 = <&usb1_pins>;
728};
729
730&usb2 {
731 dr_mode = "host";
732 pinctrl-names = "default";
733 pinctrl-0 = <&usb2_pins>;
734};
Minal Shahff66a3c2014-05-19 14:45:47 +0530735
736&elm {
737 status = "okay";
738};
739
740&gpmc {
741 status = "okay";
742 pinctrl-names = "default";
743 pinctrl-0 = <&nand_flash_x16>;
Roger Quadros488f2702016-02-23 18:37:17 +0200744 ranges = <0 0 0x08000000 0x01000000>; /* minimum GPMC partition = 16MB */
Minal Shahff66a3c2014-05-19 14:45:47 +0530745 nand@0,0 {
Roger Quadros488f2702016-02-23 18:37:17 +0200746 compatible = "ti,omap2-nand";
Minal Shahff66a3c2014-05-19 14:45:47 +0530747 reg = <0 0 4>; /* device IO registers */
Roger Quadros488f2702016-02-23 18:37:17 +0200748 interrupt-parent = <&gpmc>;
749 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
750 <1 IRQ_TYPE_NONE>; /* termcount */
Minal Shahff66a3c2014-05-19 14:45:47 +0530751 ti,nand-ecc-opt = "bch8";
752 ti,elm-id = <&elm>;
753 nand-bus-width = <16>;
754 gpmc,device-width = <2>;
755 gpmc,sync-clk-ps = <0>;
756 gpmc,cs-on-ns = <0>;
Roger Quadros59900472014-09-10 08:57:11 -0700757 gpmc,cs-rd-off-ns = <80>;
758 gpmc,cs-wr-off-ns = <80>;
Minal Shahff66a3c2014-05-19 14:45:47 +0530759 gpmc,adv-on-ns = <0>;
Roger Quadros59900472014-09-10 08:57:11 -0700760 gpmc,adv-rd-off-ns = <60>;
761 gpmc,adv-wr-off-ns = <60>;
762 gpmc,we-on-ns = <10>;
763 gpmc,we-off-ns = <50>;
764 gpmc,oe-on-ns = <4>;
765 gpmc,oe-off-ns = <40>;
766 gpmc,access-ns = <40>;
767 gpmc,wr-access-ns = <80>;
768 gpmc,rd-cycle-ns = <80>;
769 gpmc,wr-cycle-ns = <80>;
Minal Shahff66a3c2014-05-19 14:45:47 +0530770 gpmc,bus-turnaround-ns = <0>;
771 gpmc,cycle2cycle-delay-ns = <0>;
772 gpmc,clk-activation-ns = <0>;
Minal Shahff66a3c2014-05-19 14:45:47 +0530773 gpmc,wr-data-mux-bus-ns = <0>;
774 /* MTD partition table */
775 /* All SPL-* partitions are sized to minimal length
776 * which can be independently programmable. For
777 * NAND flash this is equal to size of erase-block */
778 #address-cells = <1>;
779 #size-cells = <1>;
780 partition@0 {
781 label = "NAND.SPL";
782 reg = <0x00000000 0x000020000>;
783 };
784 partition@1 {
785 label = "NAND.SPL.backup1";
786 reg = <0x00020000 0x00020000>;
787 };
788 partition@2 {
789 label = "NAND.SPL.backup2";
790 reg = <0x00040000 0x00020000>;
791 };
792 partition@3 {
793 label = "NAND.SPL.backup3";
794 reg = <0x00060000 0x00020000>;
795 };
796 partition@4 {
797 label = "NAND.u-boot-spl-os";
798 reg = <0x00080000 0x00040000>;
799 };
800 partition@5 {
801 label = "NAND.u-boot";
802 reg = <0x000c0000 0x00100000>;
803 };
804 partition@6 {
805 label = "NAND.u-boot-env";
806 reg = <0x001c0000 0x00020000>;
807 };
808 partition@7 {
Roger Quadrosf0e9fab2014-09-03 14:17:32 +0300809 label = "NAND.u-boot-env.backup1";
Minal Shahff66a3c2014-05-19 14:45:47 +0530810 reg = <0x001e0000 0x00020000>;
811 };
812 partition@8 {
813 label = "NAND.kernel";
814 reg = <0x00200000 0x00800000>;
815 };
816 partition@9 {
817 label = "NAND.file-system";
818 reg = <0x00a00000 0x0f600000>;
819 };
820 };
821};
Roger Quadrosae28ea82014-06-30 14:00:38 +0300822
823&usb2_phy1 {
824 phy-supply = <&ldousb_reg>;
825};
826
827&usb2_phy2 {
828 phy-supply = <&ldousb_reg>;
829};
Lokesh Vutlac7cc9ba2014-09-04 08:23:28 -0500830
831&gpio7 {
832 ti,no-reset-on-init;
833 ti,no-idle-on-init;
834};
Mugunthan V N8d039292014-10-21 15:31:01 +0530835
836&mac {
837 status = "okay";
838 pinctrl-names = "default", "sleep";
839 pinctrl-0 = <&cpsw_default>;
840 pinctrl-1 = <&cpsw_sleep>;
841 dual_emac;
842};
843
844&cpsw_emac0 {
845 phy_id = <&davinci_mdio>, <2>;
846 phy-mode = "rgmii";
847 dual_emac_res_vlan = <1>;
848};
849
850&cpsw_emac1 {
851 phy_id = <&davinci_mdio>, <3>;
852 phy-mode = "rgmii";
853 dual_emac_res_vlan = <2>;
854};
855
856&davinci_mdio {
857 pinctrl-names = "default", "sleep";
858 pinctrl-0 = <&davinci_mdio_default>;
859 pinctrl-1 = <&davinci_mdio_sleep>;
860};
Roger Quadrosb41502e2014-08-15 16:09:19 +0300861
862&dcan1 {
863 status = "ok";
Roger Quadros2acb5c32015-07-07 17:27:57 +0300864 pinctrl-names = "default", "sleep", "active";
865 pinctrl-0 = <&dcan1_pins_sleep>;
Roger Quadrosb41502e2014-08-15 16:09:19 +0300866 pinctrl-1 = <&dcan1_pins_sleep>;
Roger Quadros2acb5c32015-07-07 17:27:57 +0300867 pinctrl-2 = <&dcan1_pins_default>;
Roger Quadrosb41502e2014-08-15 16:09:19 +0300868};
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300869
870&atl {
871 pinctrl-names = "default";
872 pinctrl-0 = <&atl_pins>;
873
874 assigned-clocks = <&abe_dpll_sys_clk_mux>,
875 <&atl_gfclk_mux>,
876 <&dpll_abe_ck>,
877 <&dpll_abe_m2x2_ck>,
878 <&atl_clkin2_ck>;
879 assigned-clock-parents = <&sys_clkin2>, <&dpll_abe_m2_ck>;
880 assigned-clock-rates = <0>, <0>, <180633600>, <361267200>, <5644800>;
881
882 status = "okay";
883
884 atl2 {
885 bws = <DRA7_ATL_WS_MCASP2_FSX>;
886 aws = <DRA7_ATL_WS_MCASP3_FSX>;
887 };
888};
889
890&mcasp3 {
891 #sound-dai-cells = <0>;
892 pinctrl-names = "default", "sleep";
893 pinctrl-0 = <&mcasp3_pins>;
894 pinctrl-1 = <&mcasp3_sleep_pins>;
895
896 assigned-clocks = <&mcasp3_ahclkx_mux>;
897 assigned-clock-parents = <&atl_clkin2_ck>;
898
899 status = "okay";
900
901 op-mode = <0>; /* MCASP_IIS_MODE */
902 tdm-slots = <2>;
903 /* 4 serializer */
904 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
905 1 2 0 0
906 >;
Peter Ujfalusi27701fc2016-03-07 17:17:31 +0200907 tx-num-evt = <32>;
908 rx-num-evt = <32>;
Peter Ujfalusia9347bf2015-08-24 10:20:02 +0300909};
Suman Anna2bee8672015-09-18 13:16:32 -0500910
911&mailbox5 {
912 status = "okay";
913 mbox_ipu1_ipc3x: mbox_ipu1_ipc3x {
914 status = "okay";
915 };
916 mbox_dsp1_ipc3x: mbox_dsp1_ipc3x {
917 status = "okay";
918 };
919};
920
921&mailbox6 {
922 status = "okay";
923 mbox_ipu2_ipc3x: mbox_ipu2_ipc3x {
924 status = "okay";
925 };
926 mbox_dsp2_ipc3x: mbox_dsp2_ipc3x {
927 status = "okay";
928 };
929};