blob: 80b1d5206605c33f34c723b253caabd14de433bd [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Thierry Reding641d0342013-01-21 11:09:01 +010036#include <linux/err.h>
Paul Gortmakered329f32016-03-27 11:44:45 -040037#include <linux/init.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020038#include <linux/gpio.h>
39#include <linux/irq.h>
40#include <linux/slab.h>
41#include <linux/irqdomain.h>
42#include <linux/io.h>
43#include <linux/of_irq.h>
44#include <linux/of_device.h>
Andrew Lunnde887472013-02-03 11:34:26 +010045#include <linux/clk.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020046#include <linux/pinctrl/consumer.h>
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +010047#include <linux/irqchip/chained_irq.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020048
49/*
50 * GPIO unit register offsets.
51 */
52#define GPIO_OUT_OFF 0x0000
53#define GPIO_IO_CONF_OFF 0x0004
54#define GPIO_BLINK_EN_OFF 0x0008
55#define GPIO_IN_POL_OFF 0x000c
56#define GPIO_DATA_IN_OFF 0x0010
57#define GPIO_EDGE_CAUSE_OFF 0x0014
58#define GPIO_EDGE_MASK_OFF 0x0018
59#define GPIO_LEVEL_MASK_OFF 0x001c
60
61/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010062#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020063#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
64
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010065/*
66 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020067 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010068 * percpu_membase.
69 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020070#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
71#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
72#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
73
Andrew Lunna4319a62015-01-10 00:34:47 +010074#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
75#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020076#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
77
Andrew Lunna4319a62015-01-10 00:34:47 +010078#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020079
80struct mvebu_gpio_chip {
81 struct gpio_chip chip;
82 spinlock_t lock;
83 void __iomem *membase;
84 void __iomem *percpu_membase;
Dan Carpenterd5359222013-11-07 10:50:19 +030085 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020086 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +010087 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +020088
Andrew Lunna4319a62015-01-10 00:34:47 +010089 /* Used to preserve GPIO registers across suspend/resume */
Thomas Petazzonib5b7b482014-10-24 13:59:19 +020090 u32 out_reg;
91 u32 io_conf_reg;
92 u32 blink_en_reg;
93 u32 in_pol_reg;
94 u32 edge_mask_regs[4];
95 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020096};
97
98/*
99 * Functions returning addresses of individual registers for a given
100 * GPIO controller.
101 */
102static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
103{
104 return mvchip->membase + GPIO_OUT_OFF;
105}
106
Jamie Lentine9133762012-10-28 12:23:24 +0000107static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
108{
109 return mvchip->membase + GPIO_BLINK_EN_OFF;
110}
111
Andrew Lunna4319a62015-01-10 00:34:47 +0100112static inline void __iomem *
113mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200114{
115 return mvchip->membase + GPIO_IO_CONF_OFF;
116}
117
118static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
119{
120 return mvchip->membase + GPIO_IN_POL_OFF;
121}
122
Andrew Lunna4319a62015-01-10 00:34:47 +0100123static inline void __iomem *
124mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200125{
126 return mvchip->membase + GPIO_DATA_IN_OFF;
127}
128
Andrew Lunna4319a62015-01-10 00:34:47 +0100129static inline void __iomem *
130mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200131{
132 int cpu;
133
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100134 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200135 case MVEBU_GPIO_SOC_VARIANT_ORION:
136 case MVEBU_GPIO_SOC_VARIANT_MV78200:
137 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
138 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
139 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100140 return mvchip->percpu_membase +
141 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200142 default:
143 BUG();
144 }
145}
146
Andrew Lunna4319a62015-01-10 00:34:47 +0100147static inline void __iomem *
148mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200149{
150 int cpu;
151
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100152 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 case MVEBU_GPIO_SOC_VARIANT_ORION:
154 return mvchip->membase + GPIO_EDGE_MASK_OFF;
155 case MVEBU_GPIO_SOC_VARIANT_MV78200:
156 cpu = smp_processor_id();
157 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
158 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
159 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100160 return mvchip->percpu_membase +
161 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200162 default:
163 BUG();
164 }
165}
166
167static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
168{
169 int cpu;
170
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100171 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200172 case MVEBU_GPIO_SOC_VARIANT_ORION:
173 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
174 case MVEBU_GPIO_SOC_VARIANT_MV78200:
175 cpu = smp_processor_id();
176 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
177 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
178 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100179 return mvchip->percpu_membase +
180 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200181 default:
182 BUG();
183 }
184}
185
186/*
187 * Functions implementing the gpio_chip methods
188 */
189
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200190static void mvebu_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
191{
Linus Walleijbbe76002015-12-07 11:09:24 +0100192 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200193 unsigned long flags;
194 u32 u;
195
196 spin_lock_irqsave(&mvchip->lock, flags);
197 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
198 if (value)
199 u |= 1 << pin;
200 else
201 u &= ~(1 << pin);
202 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
203 spin_unlock_irqrestore(&mvchip->lock, flags);
204}
205
206static int mvebu_gpio_get(struct gpio_chip *chip, unsigned pin)
207{
Linus Walleijbbe76002015-12-07 11:09:24 +0100208 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200209 u32 u;
210
211 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
212 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
213 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
214 } else {
215 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
216 }
217
218 return (u >> pin) & 1;
219}
220
Jamie Lentine9133762012-10-28 12:23:24 +0000221static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned pin, int value)
222{
Linus Walleijbbe76002015-12-07 11:09:24 +0100223 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000224 unsigned long flags;
225 u32 u;
226
227 spin_lock_irqsave(&mvchip->lock, flags);
228 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
229 if (value)
230 u |= 1 << pin;
231 else
232 u &= ~(1 << pin);
233 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
234 spin_unlock_irqrestore(&mvchip->lock, flags);
235}
236
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200237static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
238{
Linus Walleijbbe76002015-12-07 11:09:24 +0100239 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200240 unsigned long flags;
241 int ret;
242 u32 u;
243
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100244 /*
245 * Check with the pinctrl driver whether this pin is usable as
246 * an input GPIO
247 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200248 ret = pinctrl_gpio_direction_input(chip->base + pin);
249 if (ret)
250 return ret;
251
252 spin_lock_irqsave(&mvchip->lock, flags);
253 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
254 u |= 1 << pin;
255 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
256 spin_unlock_irqrestore(&mvchip->lock, flags);
257
258 return 0;
259}
260
261static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned pin,
262 int value)
263{
Linus Walleijbbe76002015-12-07 11:09:24 +0100264 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200265 unsigned long flags;
266 int ret;
267 u32 u;
268
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100269 /*
270 * Check with the pinctrl driver whether this pin is usable as
271 * an output GPIO
272 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200273 ret = pinctrl_gpio_direction_output(chip->base + pin);
274 if (ret)
275 return ret;
276
Jamie Lentine9133762012-10-28 12:23:24 +0000277 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200278 mvebu_gpio_set(chip, pin, value);
279
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200280 spin_lock_irqsave(&mvchip->lock, flags);
281 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
282 u &= ~(1 << pin);
283 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
284 spin_unlock_irqrestore(&mvchip->lock, flags);
285
286 return 0;
287}
288
289static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
290{
Linus Walleijbbe76002015-12-07 11:09:24 +0100291 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200292 return irq_create_mapping(mvchip->domain, pin);
293}
294
295/*
296 * Functions implementing the irq_chip methods
297 */
298static void mvebu_gpio_irq_ack(struct irq_data *d)
299{
300 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
301 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600302 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200303
304 irq_gc_lock(gc);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600305 writel_relaxed(~mask, mvebu_gpioreg_edge_cause(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200306 irq_gc_unlock(gc);
307}
308
309static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
310{
311 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
312 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200313 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600314 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200315
316 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200317 ct->mask_cache_priv &= ~mask;
318
319 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200320 irq_gc_unlock(gc);
321}
322
323static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
324{
325 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
326 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200327 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600328 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200329
330 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200331 ct->mask_cache_priv |= mask;
332 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200333 irq_gc_unlock(gc);
334}
335
336static void mvebu_gpio_level_irq_mask(struct irq_data *d)
337{
338 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
339 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200340 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600341 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200342
343 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200344 ct->mask_cache_priv &= ~mask;
345 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200346 irq_gc_unlock(gc);
347}
348
349static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
350{
351 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
352 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200353 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600354 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200355
356 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200357 ct->mask_cache_priv |= mask;
358 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200359 irq_gc_unlock(gc);
360}
361
362/*****************************************************************************
363 * MVEBU GPIO IRQ
364 *
365 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
366 * value of the line or the opposite value.
367 *
368 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100369 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200370 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100371 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200372 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100373 * the polarity to catch the next line transaction.
374 * This is a race condition that might not perfectly
375 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200376 *
377 * Every eight GPIO lines are grouped (OR'ed) before going up to main
378 * cause register.
379 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100380 * EDGE cause mask
381 * data-in /--------| |-----| |----\
382 * -----| |----- ---- to main cause reg
383 * X \----------------| |----/
384 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200385 *
386 ****************************************************************************/
387
388static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
389{
390 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
391 struct irq_chip_type *ct = irq_data_get_chip_type(d);
392 struct mvebu_gpio_chip *mvchip = gc->private;
393 int pin;
394 u32 u;
395
396 pin = d->hwirq;
397
398 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
Andrew Lunna4319a62015-01-10 00:34:47 +0100399 if (!u)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200400 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200401
402 type &= IRQ_TYPE_SENSE_MASK;
403 if (type == IRQ_TYPE_NONE)
404 return -EINVAL;
405
406 /* Check if we need to change chip and handler */
407 if (!(ct->type & type))
408 if (irq_setup_alt_chip(d, type))
409 return -EINVAL;
410
411 /*
412 * Configure interrupt polarity.
413 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100414 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200415 case IRQ_TYPE_EDGE_RISING:
416 case IRQ_TYPE_LEVEL_HIGH:
417 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
418 u &= ~(1 << pin);
419 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800420 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200421 case IRQ_TYPE_EDGE_FALLING:
422 case IRQ_TYPE_LEVEL_LOW:
423 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
424 u |= 1 << pin;
425 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800426 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200427 case IRQ_TYPE_EDGE_BOTH: {
428 u32 v;
429
430 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
431 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
432
433 /*
434 * set initial polarity based on current input level
435 */
436 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
437 if (v & (1 << pin))
438 u |= 1 << pin; /* falling */
439 else
440 u &= ~(1 << pin); /* rising */
441 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800442 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200443 }
444 }
445 return 0;
446}
447
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200448static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200449{
Jiang Liu476f8b42015-06-04 12:13:15 +0800450 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100451 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200452 u32 cause, type;
453 int i;
454
455 if (mvchip == NULL)
456 return;
457
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100458 chained_irq_enter(chip, desc);
459
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200460 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
461 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
462 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
463 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
464
465 for (i = 0; i < mvchip->chip.ngpio; i++) {
466 int irq;
467
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600468 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200469
470 if (!(cause & (1 << i)))
471 continue;
472
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200473 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200474 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
475 /* Swap polarity (race with GPIO line) */
476 u32 polarity;
477
478 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
479 polarity ^= 1 << i;
480 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
481 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100482
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200483 generic_handle_irq(irq);
484 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100485
486 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200487}
488
Simon Guinota4ba5e12013-03-24 15:45:29 +0100489#ifdef CONFIG_DEBUG_FS
490#include <linux/seq_file.h>
491
492static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
493{
Linus Walleijbbe76002015-12-07 11:09:24 +0100494 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100495 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
496 int i;
497
498 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
499 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
500 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
501 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
502 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
503 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
504 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
505 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
506
507 for (i = 0; i < chip->ngpio; i++) {
508 const char *label;
509 u32 msk;
510 bool is_out;
511
512 label = gpiochip_is_requested(chip, i);
513 if (!label)
514 continue;
515
516 msk = 1 << i;
517 is_out = !(io_conf & msk);
518
519 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
520
521 if (is_out) {
522 seq_printf(s, " out %s %s\n",
523 out & msk ? "hi" : "lo",
524 blink & msk ? "(blink )" : "");
525 continue;
526 }
527
528 seq_printf(s, " in %s (act %s) - IRQ",
529 (data_in ^ in_pol) & msk ? "hi" : "lo",
530 in_pol & msk ? "lo" : "hi");
531 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100532 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100533 continue;
534 }
535 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100536 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100537 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100538 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100539 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
540 }
541}
542#else
543#define mvebu_gpio_dbg_show NULL
544#endif
545
Jingoo Han271b17b2014-05-07 18:06:08 +0900546static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200547 {
548 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100549 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200550 },
551 {
552 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100553 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200554 },
555 {
556 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100557 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200558 },
559 {
560 /* sentinel */
561 },
562};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200563
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200564static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
565{
566 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
567 int i;
568
569 mvchip->out_reg = readl(mvebu_gpioreg_out(mvchip));
570 mvchip->io_conf_reg = readl(mvebu_gpioreg_io_conf(mvchip));
571 mvchip->blink_en_reg = readl(mvebu_gpioreg_blink(mvchip));
572 mvchip->in_pol_reg = readl(mvebu_gpioreg_in_pol(mvchip));
573
574 switch (mvchip->soc_variant) {
575 case MVEBU_GPIO_SOC_VARIANT_ORION:
576 mvchip->edge_mask_regs[0] =
577 readl(mvchip->membase + GPIO_EDGE_MASK_OFF);
578 mvchip->level_mask_regs[0] =
579 readl(mvchip->membase + GPIO_LEVEL_MASK_OFF);
580 break;
581 case MVEBU_GPIO_SOC_VARIANT_MV78200:
582 for (i = 0; i < 2; i++) {
583 mvchip->edge_mask_regs[i] =
584 readl(mvchip->membase +
585 GPIO_EDGE_MASK_MV78200_OFF(i));
586 mvchip->level_mask_regs[i] =
587 readl(mvchip->membase +
588 GPIO_LEVEL_MASK_MV78200_OFF(i));
589 }
590 break;
591 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
592 for (i = 0; i < 4; i++) {
593 mvchip->edge_mask_regs[i] =
594 readl(mvchip->membase +
595 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
596 mvchip->level_mask_regs[i] =
597 readl(mvchip->membase +
598 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
599 }
600 break;
601 default:
602 BUG();
603 }
604
605 return 0;
606}
607
608static int mvebu_gpio_resume(struct platform_device *pdev)
609{
610 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
611 int i;
612
613 writel(mvchip->out_reg, mvebu_gpioreg_out(mvchip));
614 writel(mvchip->io_conf_reg, mvebu_gpioreg_io_conf(mvchip));
615 writel(mvchip->blink_en_reg, mvebu_gpioreg_blink(mvchip));
616 writel(mvchip->in_pol_reg, mvebu_gpioreg_in_pol(mvchip));
617
618 switch (mvchip->soc_variant) {
619 case MVEBU_GPIO_SOC_VARIANT_ORION:
620 writel(mvchip->edge_mask_regs[0],
621 mvchip->membase + GPIO_EDGE_MASK_OFF);
622 writel(mvchip->level_mask_regs[0],
623 mvchip->membase + GPIO_LEVEL_MASK_OFF);
624 break;
625 case MVEBU_GPIO_SOC_VARIANT_MV78200:
626 for (i = 0; i < 2; i++) {
627 writel(mvchip->edge_mask_regs[i],
628 mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(i));
629 writel(mvchip->level_mask_regs[i],
630 mvchip->membase +
631 GPIO_LEVEL_MASK_MV78200_OFF(i));
632 }
633 break;
634 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
635 for (i = 0; i < 4; i++) {
636 writel(mvchip->edge_mask_regs[i],
637 mvchip->membase +
638 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
639 writel(mvchip->level_mask_regs[i],
640 mvchip->membase +
641 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
642 }
643 break;
644 default:
645 BUG();
646 }
647
648 return 0;
649}
650
Bill Pemberton38363092012-11-19 13:22:34 -0500651static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200652{
653 struct mvebu_gpio_chip *mvchip;
654 const struct of_device_id *match;
655 struct device_node *np = pdev->dev.of_node;
656 struct resource *res;
657 struct irq_chip_generic *gc;
658 struct irq_chip_type *ct;
Andrew Lunnde887472013-02-03 11:34:26 +0100659 struct clk *clk;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200660 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600661 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200662 int soc_variant;
663 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100664 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200665
666 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
667 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +0000668 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200669 else
670 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
671
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600672 /* Some gpio controllers do not provide irq support */
673 have_irqs = of_irq_count(np) != 0;
674
Andrew Lunna4319a62015-01-10 00:34:47 +0100675 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
676 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +0900677 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200678 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200679
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200680 platform_set_drvdata(pdev, mvchip);
681
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200682 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
683 dev_err(&pdev->dev, "Missing ngpios OF property\n");
684 return -ENODEV;
685 }
686
687 id = of_alias_get_id(pdev->dev.of_node, "gpio");
688 if (id < 0) {
689 dev_err(&pdev->dev, "Couldn't get OF id\n");
690 return id;
691 }
692
Andrew Lunnde887472013-02-03 11:34:26 +0100693 clk = devm_clk_get(&pdev->dev, NULL);
694 /* Not all SoCs require a clock.*/
695 if (!IS_ERR(clk))
696 clk_prepare_enable(clk);
697
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200698 mvchip->soc_variant = soc_variant;
699 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100700 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +0200701 mvchip->chip.request = gpiochip_generic_request;
702 mvchip->chip.free = gpiochip_generic_free;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200703 mvchip->chip.direction_input = mvebu_gpio_direction_input;
704 mvchip->chip.get = mvebu_gpio_get;
705 mvchip->chip.direction_output = mvebu_gpio_direction_output;
706 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600707 if (have_irqs)
708 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200709 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
710 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100711 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200712 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +0100713 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200714
715 spin_lock_init(&mvchip->lock);
Julia Lawall08a67a52013-08-14 11:11:07 +0200716 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding641d0342013-01-21 11:09:01 +0100717 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
Greg Kroah-Hartman422d26b2013-01-25 21:06:30 -0800718 if (IS_ERR(mvchip->membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100719 return PTR_ERR(mvchip->membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200720
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100721 /*
722 * The Armada XP has a second range of registers for the
723 * per-CPU registers
724 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200725 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
726 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thierry Reding641d0342013-01-21 11:09:01 +0100727 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
728 res);
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100729 if (IS_ERR(mvchip->percpu_membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100730 return PTR_ERR(mvchip->percpu_membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200731 }
732
733 /*
734 * Mask and clear GPIO interrupts.
735 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100736 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200737 case MVEBU_GPIO_SOC_VARIANT_ORION:
738 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
739 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
740 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
741 break;
742 case MVEBU_GPIO_SOC_VARIANT_MV78200:
743 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
744 for (cpu = 0; cpu < 2; cpu++) {
745 writel_relaxed(0, mvchip->membase +
746 GPIO_EDGE_MASK_MV78200_OFF(cpu));
747 writel_relaxed(0, mvchip->membase +
748 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
749 }
750 break;
751 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
752 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
753 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
754 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
755 for (cpu = 0; cpu < 4; cpu++) {
756 writel_relaxed(0, mvchip->percpu_membase +
757 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
758 writel_relaxed(0, mvchip->percpu_membase +
759 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
760 writel_relaxed(0, mvchip->percpu_membase +
761 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
762 }
763 break;
764 default:
765 BUG();
766 }
767
Laxman Dewangan00b9ab42016-02-22 17:43:28 +0530768 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200769
770 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600771 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200772 return 0;
773
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600774 mvchip->domain =
775 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
776 if (!mvchip->domain) {
777 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
778 mvchip->chip.label);
779 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200780 }
781
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600782 err = irq_alloc_domain_generic_chips(
783 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
784 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
785 if (err) {
786 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
787 mvchip->chip.label);
788 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200789 }
790
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100791 /*
792 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600793 * access to the mask registers
794 */
795 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200796 gc->private = mvchip;
797 ct = &gc->chip_types[0];
798 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
799 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
800 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
801 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
802 ct->chip.name = mvchip->chip.label;
803
804 ct = &gc->chip_types[1];
805 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
806 ct->chip.irq_ack = mvebu_gpio_irq_ack;
807 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
808 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
809 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
810 ct->handler = handle_edge_irq;
811 ct->chip.name = mvchip->chip.label;
812
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100813 /*
814 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600815 * interrupt handlers, with each handler dealing with 8 GPIO
816 * pins.
817 */
818 for (i = 0; i < 4; i++) {
819 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200820
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600821 if (irq < 0)
822 continue;
823 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
824 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200825 }
826
827 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100828
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600829err_domain:
830 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100831
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100832 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200833}
834
835static struct platform_driver mvebu_gpio_driver = {
836 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +0100837 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200838 .of_match_table = mvebu_gpio_of_match,
839 },
840 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200841 .suspend = mvebu_gpio_suspend,
842 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200843};
Paul Gortmakered329f32016-03-27 11:44:45 -0400844builtin_platform_driver(mvebu_gpio_driver);