blob: 8a6a8d573e2b02d7e6358ebb5c9aec855f50ec05 [file] [log] [blame]
Sean Crossbb389192013-09-26 11:24:47 +08001/*
2 * PCIe host controller driver for Freescale i.MX6 SoCs
3 *
4 * Copyright (C) 2013 Kosagi
5 * http://www.kosagi.com
6 *
7 * Author: Sean Cross <xobs@kosagi.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/gpio.h>
17#include <linux/kernel.h>
18#include <linux/mfd/syscon.h>
19#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
20#include <linux/module.h>
21#include <linux/of_gpio.h>
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050022#include <linux/of_device.h>
Sean Crossbb389192013-09-26 11:24:47 +080023#include <linux/pci.h>
24#include <linux/platform_device.h>
25#include <linux/regmap.h>
26#include <linux/resource.h>
27#include <linux/signal.h>
28#include <linux/types.h>
Lucas Stachd1dc9742014-03-28 17:52:59 +010029#include <linux/interrupt.h>
Sean Crossbb389192013-09-26 11:24:47 +080030
31#include "pcie-designware.h"
32
33#define to_imx6_pcie(x) container_of(x, struct imx6_pcie, pp)
34
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050035enum imx6_pcie_variants {
36 IMX6Q,
Andrey Smirnov4d31c612016-05-02 14:09:10 -050037 IMX6SX,
38 IMX6QP,
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050039};
40
Sean Crossbb389192013-09-26 11:24:47 +080041struct imx6_pcie {
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -030042 int reset_gpio;
Petr Štetiar3ea8529a2016-04-19 19:42:07 -050043 bool gpio_active_high;
Lucas Stach57526132014-03-28 17:52:55 +010044 struct clk *pcie_bus;
45 struct clk *pcie_phy;
Christoph Fritze3c06cd2016-04-05 16:53:27 -050046 struct clk *pcie_inbound_axi;
Lucas Stach57526132014-03-28 17:52:55 +010047 struct clk *pcie;
Sean Crossbb389192013-09-26 11:24:47 +080048 struct pcie_port pp;
49 struct regmap *iomuxc_gpr;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050050 enum imx6_pcie_variants variant;
Justin Waters28e3abe2016-01-15 10:24:35 -050051 u32 tx_deemph_gen1;
52 u32 tx_deemph_gen2_3p5db;
53 u32 tx_deemph_gen2_6db;
54 u32 tx_swing_full;
55 u32 tx_swing_low;
Tim Harveya5fcec42016-04-19 19:52:44 -050056 int link_gen;
Sean Crossbb389192013-09-26 11:24:47 +080057};
58
Marek Vasutfa33a6d2013-12-12 22:50:02 +010059/* PCIe Root Complex registers (memory-mapped) */
60#define PCIE_RC_LCR 0x7c
61#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1 0x1
62#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2 0x2
63#define PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK 0xf
64
Bjorn Helgaas2393f792015-06-12 17:27:43 -050065#define PCIE_RC_LCSR 0x80
66
Sean Crossbb389192013-09-26 11:24:47 +080067/* PCIe Port Logic registers (memory-mapped) */
68#define PL_OFFSET 0x700
Lucas Stach3e3e4062014-07-31 20:16:05 +020069#define PCIE_PL_PFLR (PL_OFFSET + 0x08)
70#define PCIE_PL_PFLR_LINK_STATE_MASK (0x3f << 16)
71#define PCIE_PL_PFLR_FORCE_LINK (1 << 15)
Sean Crossbb389192013-09-26 11:24:47 +080072#define PCIE_PHY_DEBUG_R0 (PL_OFFSET + 0x28)
73#define PCIE_PHY_DEBUG_R1 (PL_OFFSET + 0x2c)
Marek Vasut7f9f40c2013-12-12 22:49:59 +010074#define PCIE_PHY_DEBUG_R1_XMLH_LINK_IN_TRAINING (1 << 29)
75#define PCIE_PHY_DEBUG_R1_XMLH_LINK_UP (1 << 4)
Sean Crossbb389192013-09-26 11:24:47 +080076
77#define PCIE_PHY_CTRL (PL_OFFSET + 0x114)
78#define PCIE_PHY_CTRL_DATA_LOC 0
79#define PCIE_PHY_CTRL_CAP_ADR_LOC 16
80#define PCIE_PHY_CTRL_CAP_DAT_LOC 17
81#define PCIE_PHY_CTRL_WR_LOC 18
82#define PCIE_PHY_CTRL_RD_LOC 19
83
84#define PCIE_PHY_STAT (PL_OFFSET + 0x110)
85#define PCIE_PHY_STAT_ACK_LOC 16
86
Marek Vasutfa33a6d2013-12-12 22:50:02 +010087#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
88#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
89
Sean Crossbb389192013-09-26 11:24:47 +080090/* PHY registers (not memory-mapped) */
91#define PCIE_PHY_RX_ASIC_OUT 0x100D
Fabio Estevam111feb72015-09-11 09:08:53 -030092#define PCIE_PHY_RX_ASIC_OUT_VALID (1 << 0)
Sean Crossbb389192013-09-26 11:24:47 +080093
94#define PHY_RX_OVRD_IN_LO 0x1005
95#define PHY_RX_OVRD_IN_LO_RX_DATA_EN (1 << 5)
96#define PHY_RX_OVRD_IN_LO_RX_PLL_EN (1 << 3)
97
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -050098static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, int exp_val)
Sean Crossbb389192013-09-26 11:24:47 +080099{
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500100 void __iomem *dbi_base = imx6_pcie->pp.dbi_base;
Sean Crossbb389192013-09-26 11:24:47 +0800101 u32 val;
102 u32 max_iterations = 10;
103 u32 wait_counter = 0;
104
105 do {
106 val = readl(dbi_base + PCIE_PHY_STAT);
107 val = (val >> PCIE_PHY_STAT_ACK_LOC) & 0x1;
108 wait_counter++;
109
110 if (val == exp_val)
111 return 0;
112
113 udelay(1);
114 } while (wait_counter < max_iterations);
115
116 return -ETIMEDOUT;
117}
118
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500119static int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr)
Sean Crossbb389192013-09-26 11:24:47 +0800120{
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500121 void __iomem *dbi_base = imx6_pcie->pp.dbi_base;
Sean Crossbb389192013-09-26 11:24:47 +0800122 u32 val;
123 int ret;
124
125 val = addr << PCIE_PHY_CTRL_DATA_LOC;
126 writel(val, dbi_base + PCIE_PHY_CTRL);
127
128 val |= (0x1 << PCIE_PHY_CTRL_CAP_ADR_LOC);
129 writel(val, dbi_base + PCIE_PHY_CTRL);
130
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500131 ret = pcie_phy_poll_ack(imx6_pcie, 1);
Sean Crossbb389192013-09-26 11:24:47 +0800132 if (ret)
133 return ret;
134
135 val = addr << PCIE_PHY_CTRL_DATA_LOC;
136 writel(val, dbi_base + PCIE_PHY_CTRL);
137
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500138 return pcie_phy_poll_ack(imx6_pcie, 0);
Sean Crossbb389192013-09-26 11:24:47 +0800139}
140
141/* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500142static int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, int *data)
Sean Crossbb389192013-09-26 11:24:47 +0800143{
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500144 void __iomem *dbi_base = imx6_pcie->pp.dbi_base;
Sean Crossbb389192013-09-26 11:24:47 +0800145 u32 val, phy_ctl;
146 int ret;
147
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500148 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800149 if (ret)
150 return ret;
151
152 /* assert Read signal */
153 phy_ctl = 0x1 << PCIE_PHY_CTRL_RD_LOC;
154 writel(phy_ctl, dbi_base + PCIE_PHY_CTRL);
155
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500156 ret = pcie_phy_poll_ack(imx6_pcie, 1);
Sean Crossbb389192013-09-26 11:24:47 +0800157 if (ret)
158 return ret;
159
160 val = readl(dbi_base + PCIE_PHY_STAT);
161 *data = val & 0xffff;
162
163 /* deassert Read signal */
164 writel(0x00, dbi_base + PCIE_PHY_CTRL);
165
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500166 return pcie_phy_poll_ack(imx6_pcie, 0);
Sean Crossbb389192013-09-26 11:24:47 +0800167}
168
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500169static int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, int data)
Sean Crossbb389192013-09-26 11:24:47 +0800170{
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500171 void __iomem *dbi_base = imx6_pcie->pp.dbi_base;
Sean Crossbb389192013-09-26 11:24:47 +0800172 u32 var;
173 int ret;
174
175 /* write addr */
176 /* cap addr */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500177 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800178 if (ret)
179 return ret;
180
181 var = data << PCIE_PHY_CTRL_DATA_LOC;
182 writel(var, dbi_base + PCIE_PHY_CTRL);
183
184 /* capture data */
185 var |= (0x1 << PCIE_PHY_CTRL_CAP_DAT_LOC);
186 writel(var, dbi_base + PCIE_PHY_CTRL);
187
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500188 ret = pcie_phy_poll_ack(imx6_pcie, 1);
Sean Crossbb389192013-09-26 11:24:47 +0800189 if (ret)
190 return ret;
191
192 /* deassert cap data */
193 var = data << PCIE_PHY_CTRL_DATA_LOC;
194 writel(var, dbi_base + PCIE_PHY_CTRL);
195
196 /* wait for ack de-assertion */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500197 ret = pcie_phy_poll_ack(imx6_pcie, 0);
Sean Crossbb389192013-09-26 11:24:47 +0800198 if (ret)
199 return ret;
200
201 /* assert wr signal */
202 var = 0x1 << PCIE_PHY_CTRL_WR_LOC;
203 writel(var, dbi_base + PCIE_PHY_CTRL);
204
205 /* wait for ack */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500206 ret = pcie_phy_poll_ack(imx6_pcie, 1);
Sean Crossbb389192013-09-26 11:24:47 +0800207 if (ret)
208 return ret;
209
210 /* deassert wr signal */
211 var = data << PCIE_PHY_CTRL_DATA_LOC;
212 writel(var, dbi_base + PCIE_PHY_CTRL);
213
214 /* wait for ack de-assertion */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500215 ret = pcie_phy_poll_ack(imx6_pcie, 0);
Sean Crossbb389192013-09-26 11:24:47 +0800216 if (ret)
217 return ret;
218
219 writel(0x0, dbi_base + PCIE_PHY_CTRL);
220
221 return 0;
222}
223
Lucas Stach53eeb482016-01-15 19:56:47 +0100224static void imx6_pcie_reset_phy(struct pcie_port *pp)
225{
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500226 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100227 u32 tmp;
228
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500229 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100230 tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN |
231 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500232 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100233
234 usleep_range(2000, 3000);
235
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500236 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100237 tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN |
238 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500239 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100240}
241
Sean Crossbb389192013-09-26 11:24:47 +0800242/* Added for PCI abort handling */
243static int imx6q_pcie_abort_handler(unsigned long addr,
244 unsigned int fsr, struct pt_regs *regs)
245{
Sean Crossbb389192013-09-26 11:24:47 +0800246 return 0;
247}
248
249static int imx6_pcie_assert_core_reset(struct pcie_port *pp)
250{
251 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pp);
Lucas Stach3e3e4062014-07-31 20:16:05 +0200252 u32 val, gpr1, gpr12;
253
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500254 switch (imx6_pcie->variant) {
255 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500256 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
257 IMX6SX_GPR12_PCIE_TEST_POWERDOWN,
258 IMX6SX_GPR12_PCIE_TEST_POWERDOWN);
259 /* Force PCIe PHY reset */
260 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
261 IMX6SX_GPR5_PCIE_BTNRST_RESET,
262 IMX6SX_GPR5_PCIE_BTNRST_RESET);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500263 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500264 case IMX6QP:
265 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
266 IMX6Q_GPR1_PCIE_SW_RST,
267 IMX6Q_GPR1_PCIE_SW_RST);
268 break;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500269 case IMX6Q:
270 /*
271 * If the bootloader already enabled the link we need some
272 * special handling to get the core back into a state where
273 * it is safe to touch it for configuration. As there is
274 * no dedicated reset signal wired up for MX6QDL, we need
275 * to manually force LTSSM into "detect" state before
276 * completely disabling LTSSM, which is a prerequisite for
277 * core configuration.
278 *
279 * If both LTSSM_ENABLE and REF_SSP_ENABLE are active we
280 * have a strong indication that the bootloader activated
281 * the link.
282 */
283 regmap_read(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1, &gpr1);
284 regmap_read(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, &gpr12);
285
286 if ((gpr1 & IMX6Q_GPR1_PCIE_REF_CLK_EN) &&
287 (gpr12 & IMX6Q_GPR12_PCIE_CTL_2)) {
288 val = readl(pp->dbi_base + PCIE_PL_PFLR);
289 val &= ~PCIE_PL_PFLR_LINK_STATE_MASK;
290 val |= PCIE_PL_PFLR_FORCE_LINK;
291 writel(val, pp->dbi_base + PCIE_PL_PFLR);
292
293 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
294 IMX6Q_GPR12_PCIE_CTL_2, 0 << 10);
295 }
296
297 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
298 IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18);
299 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
300 IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16);
301 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500302 }
303
Sean Crossbb389192013-09-26 11:24:47 +0800304 return 0;
305}
306
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100307static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie)
308{
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500309 struct pcie_port *pp = &imx6_pcie->pp;
Bjorn Helgaas13957652016-10-06 13:35:18 -0500310 struct device *dev = pp->dev;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500311 int ret = 0;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500312
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500313 switch (imx6_pcie->variant) {
314 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500315 ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi);
316 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500317 dev_err(dev, "unable to enable pcie_axi clock\n");
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500318 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500319 }
320
321 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
322 IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500323 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500324 case IMX6QP: /* FALLTHROUGH */
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500325 case IMX6Q:
326 /* power up core phy and enable ref clock */
327 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
328 IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18);
329 /*
330 * the async reset input need ref clock to sync internally,
331 * when the ref clock comes after reset, internal synced
332 * reset time is too short, cannot meet the requirement.
333 * add one ~10us delay here.
334 */
335 udelay(10);
336 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
337 IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16);
338 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500339 }
340
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500341 return ret;
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100342}
343
Sean Crossbb389192013-09-26 11:24:47 +0800344static int imx6_pcie_deassert_core_reset(struct pcie_port *pp)
345{
346 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pp);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500347 struct device *dev = pp->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800348 int ret;
349
Lucas Stach57526132014-03-28 17:52:55 +0100350 ret = clk_prepare_enable(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +0800351 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500352 dev_err(dev, "unable to enable pcie_phy clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100353 goto err_pcie_phy;
Sean Crossbb389192013-09-26 11:24:47 +0800354 }
355
Lucas Stach57526132014-03-28 17:52:55 +0100356 ret = clk_prepare_enable(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +0800357 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500358 dev_err(dev, "unable to enable pcie_bus clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100359 goto err_pcie_bus;
Sean Crossbb389192013-09-26 11:24:47 +0800360 }
361
Lucas Stach57526132014-03-28 17:52:55 +0100362 ret = clk_prepare_enable(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800363 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500364 dev_err(dev, "unable to enable pcie clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100365 goto err_pcie;
Sean Crossbb389192013-09-26 11:24:47 +0800366 }
367
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100368 ret = imx6_pcie_enable_ref_clk(imx6_pcie);
369 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500370 dev_err(dev, "unable to enable pcie ref clock\n");
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100371 goto err_ref_clk;
372 }
Tim Harvey3fce0e82014-08-07 23:36:40 -0700373
Richard Zhua2fa6f62014-10-27 13:17:32 +0800374 /* allow the clocks to stabilize */
375 usleep_range(200, 500);
376
Richard Zhubc9ef772013-12-12 22:50:03 +0100377 /* Some boards don't have PCIe reset GPIO. */
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300378 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500379 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
380 imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100381 msleep(100);
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500382 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
383 !imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100384 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500385
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500386 switch (imx6_pcie->variant) {
387 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500388 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
389 IMX6SX_GPR5_PCIE_BTNRST_RESET, 0);
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500390 break;
391 case IMX6QP:
392 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
393 IMX6Q_GPR1_PCIE_SW_RST, 0);
394
395 usleep_range(200, 500);
396 break;
397 case IMX6Q: /* Nothing to do */
398 break;
399 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500400
Sean Crossbb389192013-09-26 11:24:47 +0800401 return 0;
402
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100403err_ref_clk:
404 clk_disable_unprepare(imx6_pcie->pcie);
Lucas Stach57526132014-03-28 17:52:55 +0100405err_pcie:
406 clk_disable_unprepare(imx6_pcie->pcie_bus);
407err_pcie_bus:
408 clk_disable_unprepare(imx6_pcie->pcie_phy);
409err_pcie_phy:
Sean Crossbb389192013-09-26 11:24:47 +0800410 return ret;
Sean Crossbb389192013-09-26 11:24:47 +0800411}
412
413static void imx6_pcie_init_phy(struct pcie_port *pp)
414{
415 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pp);
416
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500417 if (imx6_pcie->variant == IMX6SX)
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500418 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
419 IMX6SX_GPR12_PCIE_RX_EQ_MASK,
420 IMX6SX_GPR12_PCIE_RX_EQ_2);
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500421
Sean Crossbb389192013-09-26 11:24:47 +0800422 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
423 IMX6Q_GPR12_PCIE_CTL_2, 0 << 10);
424
425 /* configure constant input signal to the pcie ctrl and phy */
426 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
427 IMX6Q_GPR12_DEVICE_TYPE, PCI_EXP_TYPE_ROOT_PORT << 12);
428 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
429 IMX6Q_GPR12_LOS_LEVEL, 9 << 4);
430
431 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
Justin Waters28e3abe2016-01-15 10:24:35 -0500432 IMX6Q_GPR8_TX_DEEMPH_GEN1,
433 imx6_pcie->tx_deemph_gen1 << 0);
Sean Crossbb389192013-09-26 11:24:47 +0800434 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
Justin Waters28e3abe2016-01-15 10:24:35 -0500435 IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB,
436 imx6_pcie->tx_deemph_gen2_3p5db << 6);
Sean Crossbb389192013-09-26 11:24:47 +0800437 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
Justin Waters28e3abe2016-01-15 10:24:35 -0500438 IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB,
439 imx6_pcie->tx_deemph_gen2_6db << 12);
Sean Crossbb389192013-09-26 11:24:47 +0800440 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
Justin Waters28e3abe2016-01-15 10:24:35 -0500441 IMX6Q_GPR8_TX_SWING_FULL,
442 imx6_pcie->tx_swing_full << 18);
Sean Crossbb389192013-09-26 11:24:47 +0800443 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
Justin Waters28e3abe2016-01-15 10:24:35 -0500444 IMX6Q_GPR8_TX_SWING_LOW,
445 imx6_pcie->tx_swing_low << 25);
Sean Crossbb389192013-09-26 11:24:47 +0800446}
447
Marek Vasut66a60f92013-12-12 22:50:01 +0100448static int imx6_pcie_wait_for_link(struct pcie_port *pp)
449{
Bjorn Helgaas13957652016-10-06 13:35:18 -0500450 struct device *dev = pp->dev;
451
Joao Pinto886bc5c2016-03-10 14:44:35 -0600452 /* check if the link is up or not */
453 if (!dw_pcie_wait_for_link(pp))
454 return 0;
Marek Vasut66a60f92013-12-12 22:50:01 +0100455
Bjorn Helgaas13957652016-10-06 13:35:18 -0500456 dev_dbg(dev, "DEBUG_R0: 0x%08x, DEBUG_R1: 0x%08x\n",
Bjorn Helgaas6cbb2472015-06-02 16:47:17 -0500457 readl(pp->dbi_base + PCIE_PHY_DEBUG_R0),
458 readl(pp->dbi_base + PCIE_PHY_DEBUG_R1));
Joao Pinto886bc5c2016-03-10 14:44:35 -0600459 return -ETIMEDOUT;
Marek Vasut66a60f92013-12-12 22:50:01 +0100460}
461
Troy Kiskya0427462015-06-12 14:30:16 -0500462static int imx6_pcie_wait_for_speed_change(struct pcie_port *pp)
463{
Bjorn Helgaas13957652016-10-06 13:35:18 -0500464 struct device *dev = pp->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500465 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500466 unsigned int retries;
467
468 for (retries = 0; retries < 200; retries++) {
469 tmp = readl(pp->dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL);
470 /* Test if the speed change finished. */
471 if (!(tmp & PORT_LOGIC_SPEED_CHANGE))
472 return 0;
473 usleep_range(100, 1000);
474 }
475
Bjorn Helgaas13957652016-10-06 13:35:18 -0500476 dev_err(dev, "Speed change timeout\n");
Troy Kiskya0427462015-06-12 14:30:16 -0500477 return -EINVAL;
Sean Crossbb389192013-09-26 11:24:47 +0800478}
479
Lucas Stachd1dc9742014-03-28 17:52:59 +0100480static irqreturn_t imx6_pcie_msi_handler(int irq, void *arg)
481{
482 struct pcie_port *pp = arg;
483
484 return dw_handle_msi_irq(pp);
485}
486
Bjorn Helgaasfd5da202015-06-02 16:16:44 -0500487static int imx6_pcie_establish_link(struct pcie_port *pp)
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100488{
489 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pp);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500490 struct device *dev = pp->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500491 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500492 int ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100493
494 /*
495 * Force Gen1 operation when starting the link. In case the link is
496 * started in Gen2 mode, there is a possibility the devices on the
497 * bus will not be detected at all. This happens with PCIe switches.
498 */
499 tmp = readl(pp->dbi_base + PCIE_RC_LCR);
500 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
501 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1;
502 writel(tmp, pp->dbi_base + PCIE_RC_LCR);
503
504 /* Start LTSSM. */
505 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
506 IMX6Q_GPR12_PCIE_CTL_2, 1 << 10);
507
508 ret = imx6_pcie_wait_for_link(pp);
Lucas Stach54a47a82016-01-25 16:49:53 -0600509 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500510 dev_info(dev, "Link never came up\n");
Lucas Stach54a47a82016-01-25 16:49:53 -0600511 goto err_reset_phy;
512 }
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100513
Tim Harveya5fcec42016-04-19 19:52:44 -0500514 if (imx6_pcie->link_gen == 2) {
515 /* Allow Gen2 mode after the link is up. */
516 tmp = readl(pp->dbi_base + PCIE_RC_LCR);
517 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
518 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2;
519 writel(tmp, pp->dbi_base + PCIE_RC_LCR);
520 } else {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500521 dev_info(dev, "Link: Gen2 disabled\n");
Tim Harveya5fcec42016-04-19 19:52:44 -0500522 }
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100523
524 /*
525 * Start Directed Speed Change so the best possible speed both link
526 * partners support can be negotiated.
527 */
528 tmp = readl(pp->dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL);
529 tmp |= PORT_LOGIC_SPEED_CHANGE;
530 writel(tmp, pp->dbi_base + PCIE_LINK_WIDTH_SPEED_CONTROL);
531
Troy Kiskya0427462015-06-12 14:30:16 -0500532 ret = imx6_pcie_wait_for_speed_change(pp);
533 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500534 dev_err(dev, "Failed to bring link up!\n");
Lucas Stach54a47a82016-01-25 16:49:53 -0600535 goto err_reset_phy;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100536 }
537
538 /* Make sure link training is finished as well! */
Troy Kiskya0427462015-06-12 14:30:16 -0500539 ret = imx6_pcie_wait_for_link(pp);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100540 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500541 dev_err(dev, "Failed to bring link up!\n");
Lucas Stach54a47a82016-01-25 16:49:53 -0600542 goto err_reset_phy;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100543 }
544
Bjorn Helgaas2393f792015-06-12 17:27:43 -0500545 tmp = readl(pp->dbi_base + PCIE_RC_LCSR);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500546 dev_info(dev, "Link up, Gen%i\n", (tmp >> 16) & 0xf);
Troy Kiskya0427462015-06-12 14:30:16 -0500547 return 0;
Lucas Stach54a47a82016-01-25 16:49:53 -0600548
549err_reset_phy:
Bjorn Helgaas13957652016-10-06 13:35:18 -0500550 dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n",
Lucas Stach54a47a82016-01-25 16:49:53 -0600551 readl(pp->dbi_base + PCIE_PHY_DEBUG_R0),
552 readl(pp->dbi_base + PCIE_PHY_DEBUG_R1));
553 imx6_pcie_reset_phy(pp);
554
555 return ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100556}
557
Sean Crossbb389192013-09-26 11:24:47 +0800558static void imx6_pcie_host_init(struct pcie_port *pp)
559{
Sean Crossbb389192013-09-26 11:24:47 +0800560 imx6_pcie_assert_core_reset(pp);
561
562 imx6_pcie_init_phy(pp);
563
564 imx6_pcie_deassert_core_reset(pp);
565
566 dw_pcie_setup_rc(pp);
567
Bjorn Helgaasfd5da202015-06-02 16:16:44 -0500568 imx6_pcie_establish_link(pp);
Lucas Stachd1dc9742014-03-28 17:52:59 +0100569
570 if (IS_ENABLED(CONFIG_PCI_MSI))
571 dw_pcie_msi_init(pp);
Sean Crossbb389192013-09-26 11:24:47 +0800572}
573
574static int imx6_pcie_link_up(struct pcie_port *pp)
575{
Lucas Stach4d107d32016-01-25 16:50:02 -0600576 return readl(pp->dbi_base + PCIE_PHY_DEBUG_R1) &
577 PCIE_PHY_DEBUG_R1_XMLH_LINK_UP;
Sean Crossbb389192013-09-26 11:24:47 +0800578}
579
580static struct pcie_host_ops imx6_pcie_host_ops = {
581 .link_up = imx6_pcie_link_up,
582 .host_init = imx6_pcie_host_init,
583};
584
Sachin Kamat44cb5e92014-05-30 12:08:48 +0530585static int __init imx6_add_pcie_port(struct pcie_port *pp,
Sean Crossbb389192013-09-26 11:24:47 +0800586 struct platform_device *pdev)
587{
Bjorn Helgaas13957652016-10-06 13:35:18 -0500588 struct device *dev = pp->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800589 int ret;
590
Lucas Stachd1dc9742014-03-28 17:52:59 +0100591 if (IS_ENABLED(CONFIG_PCI_MSI)) {
592 pp->msi_irq = platform_get_irq_byname(pdev, "msi");
593 if (pp->msi_irq <= 0) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500594 dev_err(dev, "failed to get MSI irq\n");
Lucas Stachd1dc9742014-03-28 17:52:59 +0100595 return -ENODEV;
596 }
597
Bjorn Helgaas13957652016-10-06 13:35:18 -0500598 ret = devm_request_irq(dev, pp->msi_irq,
Jingoo Hand88a7ef2014-11-12 12:25:09 +0900599 imx6_pcie_msi_handler,
Grygorii Strashko8ff0ef92015-12-10 21:18:20 +0200600 IRQF_SHARED | IRQF_NO_THREAD,
601 "mx6-pcie-msi", pp);
Lucas Stachd1dc9742014-03-28 17:52:59 +0100602 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500603 dev_err(dev, "failed to request MSI irq\n");
Fabio Estevam89b2d4f2015-09-11 09:08:52 -0300604 return ret;
Lucas Stachd1dc9742014-03-28 17:52:59 +0100605 }
606 }
607
Sean Crossbb389192013-09-26 11:24:47 +0800608 pp->root_bus_nr = -1;
609 pp->ops = &imx6_pcie_host_ops;
610
Sean Crossbb389192013-09-26 11:24:47 +0800611 ret = dw_pcie_host_init(pp);
612 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500613 dev_err(dev, "failed to initialize host\n");
Sean Crossbb389192013-09-26 11:24:47 +0800614 return ret;
615 }
616
617 return 0;
618}
619
620static int __init imx6_pcie_probe(struct platform_device *pdev)
621{
Bjorn Helgaas13957652016-10-06 13:35:18 -0500622 struct device *dev = &pdev->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800623 struct imx6_pcie *imx6_pcie;
624 struct pcie_port *pp;
Sean Crossbb389192013-09-26 11:24:47 +0800625 struct resource *dbi_base;
Bjorn Helgaas13957652016-10-06 13:35:18 -0500626 struct device_node *node = dev->of_node;
Sean Crossbb389192013-09-26 11:24:47 +0800627 int ret;
628
Bjorn Helgaas13957652016-10-06 13:35:18 -0500629 imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL);
Sean Crossbb389192013-09-26 11:24:47 +0800630 if (!imx6_pcie)
631 return -ENOMEM;
632
633 pp = &imx6_pcie->pp;
Bjorn Helgaas13957652016-10-06 13:35:18 -0500634 pp->dev = dev;
Sean Crossbb389192013-09-26 11:24:47 +0800635
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500636 imx6_pcie->variant =
Bjorn Helgaas13957652016-10-06 13:35:18 -0500637 (enum imx6_pcie_variants)of_device_get_match_data(dev);
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500638
Sean Crossbb389192013-09-26 11:24:47 +0800639 /* Added for PCI abort handling */
640 hook_fault_code(16 + 6, imx6q_pcie_abort_handler, SIGBUS, 0,
641 "imprecise external abort");
642
643 dbi_base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500644 pp->dbi_base = devm_ioremap_resource(dev, dbi_base);
Fabio Estevamb391bf32013-12-02 01:39:35 -0200645 if (IS_ERR(pp->dbi_base))
646 return PTR_ERR(pp->dbi_base);
Sean Crossbb389192013-09-26 11:24:47 +0800647
648 /* Fetch GPIOs */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -0500649 imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0);
650 imx6_pcie->gpio_active_high = of_property_read_bool(node,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500651 "reset-gpio-active-high");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300652 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500653 ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500654 imx6_pcie->gpio_active_high ?
655 GPIOF_OUT_INIT_HIGH :
656 GPIOF_OUT_INIT_LOW,
657 "PCIe reset");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300658 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500659 dev_err(dev, "unable to get reset gpio\n");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300660 return ret;
661 }
662 }
Sean Crossbb389192013-09-26 11:24:47 +0800663
Sean Crossbb389192013-09-26 11:24:47 +0800664 /* Fetch clocks */
Bjorn Helgaas13957652016-10-06 13:35:18 -0500665 imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy");
Lucas Stach57526132014-03-28 17:52:55 +0100666 if (IS_ERR(imx6_pcie->pcie_phy)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500667 dev_err(dev, "pcie_phy clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +0100668 return PTR_ERR(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +0800669 }
670
Bjorn Helgaas13957652016-10-06 13:35:18 -0500671 imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus");
Lucas Stach57526132014-03-28 17:52:55 +0100672 if (IS_ERR(imx6_pcie->pcie_bus)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500673 dev_err(dev, "pcie_bus clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +0100674 return PTR_ERR(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +0800675 }
676
Bjorn Helgaas13957652016-10-06 13:35:18 -0500677 imx6_pcie->pcie = devm_clk_get(dev, "pcie");
Lucas Stach57526132014-03-28 17:52:55 +0100678 if (IS_ERR(imx6_pcie->pcie)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500679 dev_err(dev, "pcie clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +0100680 return PTR_ERR(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800681 }
682
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500683 if (imx6_pcie->variant == IMX6SX) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500684 imx6_pcie->pcie_inbound_axi = devm_clk_get(dev,
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500685 "pcie_inbound_axi");
686 if (IS_ERR(imx6_pcie->pcie_inbound_axi)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500687 dev_err(dev,
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500688 "pcie_incbound_axi clock missing or invalid\n");
689 return PTR_ERR(imx6_pcie->pcie_inbound_axi);
690 }
691 }
692
Sean Crossbb389192013-09-26 11:24:47 +0800693 /* Grab GPR config register range */
694 imx6_pcie->iomuxc_gpr =
695 syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
696 if (IS_ERR(imx6_pcie->iomuxc_gpr)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500697 dev_err(dev, "unable to find iomuxc registers\n");
Fabio Estevamb391bf32013-12-02 01:39:35 -0200698 return PTR_ERR(imx6_pcie->iomuxc_gpr);
Sean Crossbb389192013-09-26 11:24:47 +0800699 }
700
Justin Waters28e3abe2016-01-15 10:24:35 -0500701 /* Grab PCIe PHY Tx Settings */
702 if (of_property_read_u32(node, "fsl,tx-deemph-gen1",
703 &imx6_pcie->tx_deemph_gen1))
704 imx6_pcie->tx_deemph_gen1 = 0;
705
706 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db",
707 &imx6_pcie->tx_deemph_gen2_3p5db))
708 imx6_pcie->tx_deemph_gen2_3p5db = 0;
709
710 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db",
711 &imx6_pcie->tx_deemph_gen2_6db))
712 imx6_pcie->tx_deemph_gen2_6db = 20;
713
714 if (of_property_read_u32(node, "fsl,tx-swing-full",
715 &imx6_pcie->tx_swing_full))
716 imx6_pcie->tx_swing_full = 127;
717
718 if (of_property_read_u32(node, "fsl,tx-swing-low",
719 &imx6_pcie->tx_swing_low))
720 imx6_pcie->tx_swing_low = 127;
721
Tim Harveya5fcec42016-04-19 19:52:44 -0500722 /* Limit link speed */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -0500723 ret = of_property_read_u32(node, "fsl,max-link-speed",
Tim Harveya5fcec42016-04-19 19:52:44 -0500724 &imx6_pcie->link_gen);
725 if (ret)
726 imx6_pcie->link_gen = 1;
727
Sean Crossbb389192013-09-26 11:24:47 +0800728 ret = imx6_add_pcie_port(pp, pdev);
729 if (ret < 0)
Fabio Estevamb391bf32013-12-02 01:39:35 -0200730 return ret;
Sean Crossbb389192013-09-26 11:24:47 +0800731
732 platform_set_drvdata(pdev, imx6_pcie);
733 return 0;
Sean Crossbb389192013-09-26 11:24:47 +0800734}
735
Lucas Stach3e3e4062014-07-31 20:16:05 +0200736static void imx6_pcie_shutdown(struct platform_device *pdev)
737{
738 struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev);
739
740 /* bring down link, so bootloader gets clean state in case of reboot */
741 imx6_pcie_assert_core_reset(&imx6_pcie->pp);
742}
743
Sean Crossbb389192013-09-26 11:24:47 +0800744static const struct of_device_id imx6_pcie_of_match[] = {
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500745 { .compatible = "fsl,imx6q-pcie", .data = (void *)IMX6Q, },
746 { .compatible = "fsl,imx6sx-pcie", .data = (void *)IMX6SX, },
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500747 { .compatible = "fsl,imx6qp-pcie", .data = (void *)IMX6QP, },
Sean Crossbb389192013-09-26 11:24:47 +0800748 {},
749};
Sean Crossbb389192013-09-26 11:24:47 +0800750
751static struct platform_driver imx6_pcie_driver = {
752 .driver = {
753 .name = "imx6q-pcie",
Sachin Kamat8bcadbe2013-10-21 14:36:41 +0530754 .of_match_table = imx6_pcie_of_match,
Sean Crossbb389192013-09-26 11:24:47 +0800755 },
Lucas Stach3e3e4062014-07-31 20:16:05 +0200756 .shutdown = imx6_pcie_shutdown,
Sean Crossbb389192013-09-26 11:24:47 +0800757};
758
Sean Crossbb389192013-09-26 11:24:47 +0800759static int __init imx6_pcie_init(void)
760{
761 return platform_driver_probe(&imx6_pcie_driver, imx6_pcie_probe);
762}
Paul Gortmakerf90d8e82016-08-22 17:59:43 -0400763device_initcall(imx6_pcie_init);