blob: 5fa185151fc8c29b121415db015b4bb878a5b7c1 [file] [log] [blame]
Thiemo Seufere30ec452008-01-28 20:05:38 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
13 */
14
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/init.h>
18
19#include <asm/inst.h>
20#include <asm/elf.h>
21#include <asm/bugs.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010022#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000023
24enum fields {
25 RS = 0x001,
26 RT = 0x002,
27 RD = 0x004,
28 RE = 0x008,
29 SIMM = 0x010,
30 UIMM = 0x020,
31 BIMM = 0x040,
32 JIMM = 0x080,
33 FUNC = 0x100,
David Daney58b9e222010-02-18 16:13:03 -080034 SET = 0x200,
35 SCIMM = 0x400
Thiemo Seufere30ec452008-01-28 20:05:38 +000036};
37
38#define OP_MASK 0x3f
39#define OP_SH 26
40#define RS_MASK 0x1f
41#define RS_SH 21
42#define RT_MASK 0x1f
43#define RT_SH 16
44#define RD_MASK 0x1f
45#define RD_SH 11
46#define RE_MASK 0x1f
47#define RE_SH 6
48#define IMM_MASK 0xffff
49#define IMM_SH 0
50#define JIMM_MASK 0x3ffffff
51#define JIMM_SH 0
52#define FUNC_MASK 0x3f
53#define FUNC_SH 0
54#define SET_MASK 0x7
55#define SET_SH 0
David Daney58b9e222010-02-18 16:13:03 -080056#define SCIMM_MASK 0xfffff
57#define SCIMM_SH 6
Thiemo Seufere30ec452008-01-28 20:05:38 +000058
59enum opcode {
60 insn_invalid,
61 insn_addu, insn_addiu, insn_and, insn_andi, insn_beq,
62 insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +000063 insn_bne, insn_cache, insn_daddu, insn_daddiu, insn_dmfc0,
64 insn_dmtc0, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl,
David Daneyde6d5b552010-07-23 18:41:41 -070065 insn_dsrl32, insn_drotr, insn_drotr32, insn_dsubu, insn_eret,
66 insn_j, insn_jal, insn_jr, insn_ld, insn_ll, insn_lld,
67 insn_lui, insn_lw, insn_mfc0, insn_mtc0, insn_or, insn_ori,
68 insn_pref, insn_rfe, insn_sc, insn_scd, insn_sd, insn_sll,
69 insn_sra, insn_srl, insn_rotr, insn_subu, insn_sw, insn_tlbp,
70 insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori,
David Daneybb3d68c2010-12-27 18:07:56 -080071 insn_dins, insn_dinsm, insn_syscall, insn_bbit0, insn_bbit1,
72 insn_lwx, insn_ldx
Thiemo Seufere30ec452008-01-28 20:05:38 +000073};
74
75struct insn {
76 enum opcode opcode;
77 u32 match;
78 enum fields fields;
79};
80
81/* This macro sets the non-variable bits of an instruction. */
82#define M(a, b, c, d, e, f) \
83 ((a) << OP_SH \
84 | (b) << RS_SH \
85 | (c) << RT_SH \
86 | (d) << RD_SH \
87 | (e) << RE_SH \
88 | (f) << FUNC_SH)
89
David Daney22b07632010-07-23 18:41:43 -070090static struct insn insn_table[] __uasminitdata = {
Thiemo Seufere30ec452008-01-28 20:05:38 +000091 { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
92 { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD },
93 { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD },
94 { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
95 { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
96 { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
97 { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM },
98 { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM },
99 { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM },
100 { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM },
101 { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000102 { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000103 { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
104 { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
105 { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET},
106 { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET},
107 { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE },
108 { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE },
109 { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE },
110 { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE },
111 { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE },
David Daney92078e02009-10-14 12:16:55 -0700112 { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE },
David Daneyde6d5b552010-07-23 18:41:41 -0700113 { insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000114 { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD },
115 { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 },
116 { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM },
117 { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM },
118 { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS },
119 { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
120 { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
121 { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
122 { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM },
123 { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
124 { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET},
125 { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET},
Ralf Baechle58081842010-03-23 15:54:50 +0100126 { insn_or, M(spec_op, 0, 0, 0, 0, or_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000127 { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000128 { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000129 { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 },
130 { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
131 { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
132 { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
133 { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE },
134 { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE },
135 { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE },
David Daney32546f32010-02-10 15:12:46 -0800136 { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000137 { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD },
138 { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
139 { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 },
David Daney32546f32010-02-10 15:12:46 -0800140 { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000141 { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 },
142 { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 },
143 { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD },
144 { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
David Daney92078e02009-10-14 12:16:55 -0700145 { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE },
David Daneyc42aef02010-12-21 14:19:10 -0800146 { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE },
David Daney58b9e222010-02-18 16:13:03 -0800147 { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM},
David Daney5b97c3f2010-07-23 18:41:42 -0700148 { insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
149 { insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
David Daneybb3d68c2010-12-27 18:07:56 -0800150 { insn_lwx, M(spec3_op, 0, 0, 0, lwx_op, lx_op), RS | RT | RD },
151 { insn_ldx, M(spec3_op, 0, 0, 0, ldx_op, lx_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000152 { insn_invalid, 0, 0 }
153};
154
155#undef M
156
David Daney22b07632010-07-23 18:41:43 -0700157static inline __uasminit u32 build_rs(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158{
David Daney8d662c82010-12-27 18:18:29 -0800159 WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160
161 return (arg & RS_MASK) << RS_SH;
162}
163
David Daney22b07632010-07-23 18:41:43 -0700164static inline __uasminit u32 build_rt(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000165{
David Daney8d662c82010-12-27 18:18:29 -0800166 WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000167
168 return (arg & RT_MASK) << RT_SH;
169}
170
David Daney22b07632010-07-23 18:41:43 -0700171static inline __uasminit u32 build_rd(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000172{
David Daney8d662c82010-12-27 18:18:29 -0800173 WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174
175 return (arg & RD_MASK) << RD_SH;
176}
177
David Daney22b07632010-07-23 18:41:43 -0700178static inline __uasminit u32 build_re(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179{
David Daney8d662c82010-12-27 18:18:29 -0800180 WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181
182 return (arg & RE_MASK) << RE_SH;
183}
184
David Daney22b07632010-07-23 18:41:43 -0700185static inline __uasminit u32 build_simm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000186{
David Daney8d662c82010-12-27 18:18:29 -0800187 WARN(arg > 0x7fff || arg < -0x8000,
188 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000189
190 return arg & 0xffff;
191}
192
David Daney22b07632010-07-23 18:41:43 -0700193static inline __uasminit u32 build_uimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000194{
David Daney8d662c82010-12-27 18:18:29 -0800195 WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000196
197 return arg & IMM_MASK;
198}
199
David Daney22b07632010-07-23 18:41:43 -0700200static inline __uasminit u32 build_bimm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000201{
David Daney8d662c82010-12-27 18:18:29 -0800202 WARN(arg > 0x1ffff || arg < -0x20000,
203 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000204
David Daney8d662c82010-12-27 18:18:29 -0800205 WARN(arg & 0x3, KERN_WARNING "Invalid micro-assembler branch target\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000206
207 return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
208}
209
David Daney22b07632010-07-23 18:41:43 -0700210static inline __uasminit u32 build_jimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000211{
David Daney8d662c82010-12-27 18:18:29 -0800212 WARN(arg & ~(JIMM_MASK << 2),
213 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000214
215 return (arg >> 2) & JIMM_MASK;
216}
217
David Daney22b07632010-07-23 18:41:43 -0700218static inline __uasminit u32 build_scimm(u32 arg)
David Daney58b9e222010-02-18 16:13:03 -0800219{
David Daney8d662c82010-12-27 18:18:29 -0800220 WARN(arg & ~SCIMM_MASK,
221 KERN_WARNING "Micro-assembler field overflow\n");
David Daney58b9e222010-02-18 16:13:03 -0800222
223 return (arg & SCIMM_MASK) << SCIMM_SH;
224}
225
David Daney22b07632010-07-23 18:41:43 -0700226static inline __uasminit u32 build_func(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000227{
David Daney8d662c82010-12-27 18:18:29 -0800228 WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000229
230 return arg & FUNC_MASK;
231}
232
David Daney22b07632010-07-23 18:41:43 -0700233static inline __uasminit u32 build_set(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000234{
David Daney8d662c82010-12-27 18:18:29 -0800235 WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000236
237 return arg & SET_MASK;
238}
239
240/*
241 * The order of opcode arguments is implicitly left to right,
242 * starting with RS and ending with FUNC or IMM.
243 */
David Daney22b07632010-07-23 18:41:43 -0700244static void __uasminit build_insn(u32 **buf, enum opcode opc, ...)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000245{
246 struct insn *ip = NULL;
247 unsigned int i;
248 va_list ap;
249 u32 op;
250
251 for (i = 0; insn_table[i].opcode != insn_invalid; i++)
252 if (insn_table[i].opcode == opc) {
253 ip = &insn_table[i];
254 break;
255 }
256
257 if (!ip || (opc == insn_daddiu && r4k_daddiu_bug()))
258 panic("Unsupported Micro-assembler instruction %d", opc);
259
260 op = ip->match;
261 va_start(ap, opc);
262 if (ip->fields & RS)
263 op |= build_rs(va_arg(ap, u32));
264 if (ip->fields & RT)
265 op |= build_rt(va_arg(ap, u32));
266 if (ip->fields & RD)
267 op |= build_rd(va_arg(ap, u32));
268 if (ip->fields & RE)
269 op |= build_re(va_arg(ap, u32));
270 if (ip->fields & SIMM)
271 op |= build_simm(va_arg(ap, s32));
272 if (ip->fields & UIMM)
273 op |= build_uimm(va_arg(ap, u32));
274 if (ip->fields & BIMM)
275 op |= build_bimm(va_arg(ap, s32));
276 if (ip->fields & JIMM)
277 op |= build_jimm(va_arg(ap, u32));
278 if (ip->fields & FUNC)
279 op |= build_func(va_arg(ap, u32));
280 if (ip->fields & SET)
281 op |= build_set(va_arg(ap, u32));
David Daney58b9e222010-02-18 16:13:03 -0800282 if (ip->fields & SCIMM)
283 op |= build_scimm(va_arg(ap, u32));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000284 va_end(ap);
285
286 **buf = op;
287 (*buf)++;
288}
289
290#define I_u1u2u3(op) \
291Ip_u1u2u3(op) \
292{ \
293 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700294} \
295UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000296
297#define I_u2u1u3(op) \
298Ip_u2u1u3(op) \
299{ \
300 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700301} \
302UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000303
304#define I_u3u1u2(op) \
305Ip_u3u1u2(op) \
306{ \
307 build_insn(buf, insn##op, b, c, a); \
David Daney22b07632010-07-23 18:41:43 -0700308} \
309UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000310
311#define I_u1u2s3(op) \
312Ip_u1u2s3(op) \
313{ \
314 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700315} \
316UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000317
318#define I_u2s3u1(op) \
319Ip_u2s3u1(op) \
320{ \
321 build_insn(buf, insn##op, c, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700322} \
323UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000324
325#define I_u2u1s3(op) \
326Ip_u2u1s3(op) \
327{ \
328 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700329} \
330UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000331
David Daney92078e02009-10-14 12:16:55 -0700332#define I_u2u1msbu3(op) \
333Ip_u2u1msbu3(op) \
334{ \
335 build_insn(buf, insn##op, b, a, c+d-1, c); \
David Daney22b07632010-07-23 18:41:43 -0700336} \
337UASM_EXPORT_SYMBOL(uasm_i##op);
David Daney92078e02009-10-14 12:16:55 -0700338
David Daneyc42aef02010-12-21 14:19:10 -0800339#define I_u2u1msb32u3(op) \
340Ip_u2u1msbu3(op) \
341{ \
342 build_insn(buf, insn##op, b, a, c+d-33, c); \
343} \
344UASM_EXPORT_SYMBOL(uasm_i##op);
345
Thiemo Seufere30ec452008-01-28 20:05:38 +0000346#define I_u1u2(op) \
347Ip_u1u2(op) \
348{ \
349 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700350} \
351UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000352
353#define I_u1s2(op) \
354Ip_u1s2(op) \
355{ \
356 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700357} \
358UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000359
360#define I_u1(op) \
361Ip_u1(op) \
362{ \
363 build_insn(buf, insn##op, a); \
David Daney22b07632010-07-23 18:41:43 -0700364} \
365UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000366
367#define I_0(op) \
368Ip_0(op) \
369{ \
370 build_insn(buf, insn##op); \
David Daney22b07632010-07-23 18:41:43 -0700371} \
372UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000373
374I_u2u1s3(_addiu)
375I_u3u1u2(_addu)
376I_u2u1u3(_andi)
377I_u3u1u2(_and)
378I_u1u2s3(_beq)
379I_u1u2s3(_beql)
380I_u1s2(_bgez)
381I_u1s2(_bgezl)
382I_u1s2(_bltz)
383I_u1s2(_bltzl)
384I_u1u2s3(_bne)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000385I_u2s3u1(_cache)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000386I_u1u2u3(_dmfc0)
387I_u1u2u3(_dmtc0)
388I_u2u1s3(_daddiu)
389I_u3u1u2(_daddu)
390I_u2u1u3(_dsll)
391I_u2u1u3(_dsll32)
392I_u2u1u3(_dsra)
393I_u2u1u3(_dsrl)
394I_u2u1u3(_dsrl32)
David Daney92078e02009-10-14 12:16:55 -0700395I_u2u1u3(_drotr)
David Daneyde6d5b552010-07-23 18:41:41 -0700396I_u2u1u3(_drotr32)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000397I_u3u1u2(_dsubu)
398I_0(_eret)
399I_u1(_j)
400I_u1(_jal)
401I_u1(_jr)
402I_u2s3u1(_ld)
403I_u2s3u1(_ll)
404I_u2s3u1(_lld)
405I_u1s2(_lui)
406I_u2s3u1(_lw)
407I_u1u2u3(_mfc0)
408I_u1u2u3(_mtc0)
409I_u2u1u3(_ori)
Ralf Baechle58081842010-03-23 15:54:50 +0100410I_u3u1u2(_or)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000411I_0(_rfe)
412I_u2s3u1(_sc)
413I_u2s3u1(_scd)
414I_u2s3u1(_sd)
415I_u2u1u3(_sll)
416I_u2u1u3(_sra)
417I_u2u1u3(_srl)
David Daney32546f32010-02-10 15:12:46 -0800418I_u2u1u3(_rotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419I_u3u1u2(_subu)
420I_u2s3u1(_sw)
421I_0(_tlbp)
David Daney32546f32010-02-10 15:12:46 -0800422I_0(_tlbr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000423I_0(_tlbwi)
424I_0(_tlbwr)
425I_u3u1u2(_xor)
426I_u2u1u3(_xori)
David Daney92078e02009-10-14 12:16:55 -0700427I_u2u1msbu3(_dins);
David Daneyc42aef02010-12-21 14:19:10 -0800428I_u2u1msb32u3(_dinsm);
David Daney58b9e222010-02-18 16:13:03 -0800429I_u1(_syscall);
David Daney5b97c3f2010-07-23 18:41:42 -0700430I_u1u2s3(_bbit0);
431I_u1u2s3(_bbit1);
David Daneybb3d68c2010-12-27 18:07:56 -0800432I_u3u1u2(_lwx)
433I_u3u1u2(_ldx)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000434
David Daneyc9941152010-10-07 16:03:53 -0700435#ifdef CONFIG_CPU_CAVIUM_OCTEON
436#include <asm/octeon/octeon.h>
437void __uasminit uasm_i_pref(u32 **buf, unsigned int a, signed int b,
438 unsigned int c)
439{
440 if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
441 /*
442 * As per erratum Core-14449, replace prefetches 0-4,
443 * 6-24 with 'pref 28'.
444 */
445 build_insn(buf, insn_pref, c, 28, b);
446 else
447 build_insn(buf, insn_pref, c, a, b);
448}
449UASM_EXPORT_SYMBOL(uasm_i_pref);
450#else
451I_u2s3u1(_pref)
452#endif
453
Thiemo Seufere30ec452008-01-28 20:05:38 +0000454/* Handle labels. */
David Daney22b07632010-07-23 18:41:43 -0700455void __uasminit uasm_build_label(struct uasm_label **lab, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000456{
457 (*lab)->addr = addr;
458 (*lab)->lab = lid;
459 (*lab)++;
460}
David Daney22b07632010-07-23 18:41:43 -0700461UASM_EXPORT_SYMBOL(uasm_build_label);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000462
David Daney22b07632010-07-23 18:41:43 -0700463int __uasminit uasm_in_compat_space_p(long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000464{
465 /* Is this address in 32bit compat space? */
466#ifdef CONFIG_64BIT
467 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
468#else
469 return 1;
470#endif
471}
David Daney22b07632010-07-23 18:41:43 -0700472UASM_EXPORT_SYMBOL(uasm_in_compat_space_p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000473
David Daney22b07632010-07-23 18:41:43 -0700474static int __uasminit uasm_rel_highest(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000475{
476#ifdef CONFIG_64BIT
477 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
478#else
479 return 0;
480#endif
481}
482
David Daney22b07632010-07-23 18:41:43 -0700483static int __uasminit uasm_rel_higher(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000484{
485#ifdef CONFIG_64BIT
486 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
487#else
488 return 0;
489#endif
490}
491
David Daney22b07632010-07-23 18:41:43 -0700492int __uasminit uasm_rel_hi(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493{
494 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
495}
David Daney22b07632010-07-23 18:41:43 -0700496UASM_EXPORT_SYMBOL(uasm_rel_hi);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000497
David Daney22b07632010-07-23 18:41:43 -0700498int __uasminit uasm_rel_lo(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000499{
500 return ((val & 0xffff) ^ 0x8000) - 0x8000;
501}
David Daney22b07632010-07-23 18:41:43 -0700502UASM_EXPORT_SYMBOL(uasm_rel_lo);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000503
David Daney22b07632010-07-23 18:41:43 -0700504void __uasminit UASM_i_LA_mostly(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000505{
506 if (!uasm_in_compat_space_p(addr)) {
507 uasm_i_lui(buf, rs, uasm_rel_highest(addr));
508 if (uasm_rel_higher(addr))
509 uasm_i_daddiu(buf, rs, rs, uasm_rel_higher(addr));
510 if (uasm_rel_hi(addr)) {
511 uasm_i_dsll(buf, rs, rs, 16);
512 uasm_i_daddiu(buf, rs, rs, uasm_rel_hi(addr));
513 uasm_i_dsll(buf, rs, rs, 16);
514 } else
515 uasm_i_dsll32(buf, rs, rs, 0);
516 } else
517 uasm_i_lui(buf, rs, uasm_rel_hi(addr));
518}
David Daney22b07632010-07-23 18:41:43 -0700519UASM_EXPORT_SYMBOL(UASM_i_LA_mostly);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000520
David Daney22b07632010-07-23 18:41:43 -0700521void __uasminit UASM_i_LA(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000522{
523 UASM_i_LA_mostly(buf, rs, addr);
524 if (uasm_rel_lo(addr)) {
525 if (!uasm_in_compat_space_p(addr))
526 uasm_i_daddiu(buf, rs, rs, uasm_rel_lo(addr));
527 else
528 uasm_i_addiu(buf, rs, rs, uasm_rel_lo(addr));
529 }
530}
David Daney22b07632010-07-23 18:41:43 -0700531UASM_EXPORT_SYMBOL(UASM_i_LA);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000532
533/* Handle relocations. */
David Daney22b07632010-07-23 18:41:43 -0700534void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535uasm_r_mips_pc16(struct uasm_reloc **rel, u32 *addr, int lid)
536{
537 (*rel)->addr = addr;
538 (*rel)->type = R_MIPS_PC16;
539 (*rel)->lab = lid;
540 (*rel)++;
541}
David Daney22b07632010-07-23 18:41:43 -0700542UASM_EXPORT_SYMBOL(uasm_r_mips_pc16);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543
David Daney22b07632010-07-23 18:41:43 -0700544static inline void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545__resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
546{
547 long laddr = (long)lab->addr;
548 long raddr = (long)rel->addr;
549
550 switch (rel->type) {
551 case R_MIPS_PC16:
552 *rel->addr |= build_bimm(laddr - (raddr + 4));
553 break;
554
555 default:
556 panic("Unsupported Micro-assembler relocation %d",
557 rel->type);
558 }
559}
560
David Daney22b07632010-07-23 18:41:43 -0700561void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000562uasm_resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
563{
564 struct uasm_label *l;
565
566 for (; rel->lab != UASM_LABEL_INVALID; rel++)
567 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
568 if (rel->lab == l->lab)
569 __resolve_relocs(rel, l);
570}
David Daney22b07632010-07-23 18:41:43 -0700571UASM_EXPORT_SYMBOL(uasm_resolve_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000572
David Daney22b07632010-07-23 18:41:43 -0700573void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000574uasm_move_relocs(struct uasm_reloc *rel, u32 *first, u32 *end, long off)
575{
576 for (; rel->lab != UASM_LABEL_INVALID; rel++)
577 if (rel->addr >= first && rel->addr < end)
578 rel->addr += off;
579}
David Daney22b07632010-07-23 18:41:43 -0700580UASM_EXPORT_SYMBOL(uasm_move_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000581
David Daney22b07632010-07-23 18:41:43 -0700582void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000583uasm_move_labels(struct uasm_label *lab, u32 *first, u32 *end, long off)
584{
585 for (; lab->lab != UASM_LABEL_INVALID; lab++)
586 if (lab->addr >= first && lab->addr < end)
587 lab->addr += off;
588}
David Daney22b07632010-07-23 18:41:43 -0700589UASM_EXPORT_SYMBOL(uasm_move_labels);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000590
David Daney22b07632010-07-23 18:41:43 -0700591void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000592uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, u32 *first,
593 u32 *end, u32 *target)
594{
595 long off = (long)(target - first);
596
597 memcpy(target, first, (end - first) * sizeof(u32));
598
599 uasm_move_relocs(rel, first, end, off);
600 uasm_move_labels(lab, first, end, off);
601}
David Daney22b07632010-07-23 18:41:43 -0700602UASM_EXPORT_SYMBOL(uasm_copy_handler);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000603
David Daney22b07632010-07-23 18:41:43 -0700604int __uasminit uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000605{
606 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
607 if (rel->addr == addr
608 && (rel->type == R_MIPS_PC16
609 || rel->type == R_MIPS_26))
610 return 1;
611 }
612
613 return 0;
614}
David Daney22b07632010-07-23 18:41:43 -0700615UASM_EXPORT_SYMBOL(uasm_insn_has_bdelay);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000616
617/* Convenience functions for labeled branches. */
David Daney22b07632010-07-23 18:41:43 -0700618void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000619uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
620{
621 uasm_r_mips_pc16(r, *p, lid);
622 uasm_i_bltz(p, reg, 0);
623}
David Daney22b07632010-07-23 18:41:43 -0700624UASM_EXPORT_SYMBOL(uasm_il_bltz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000625
David Daney22b07632010-07-23 18:41:43 -0700626void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000627uasm_il_b(u32 **p, struct uasm_reloc **r, int lid)
628{
629 uasm_r_mips_pc16(r, *p, lid);
630 uasm_i_b(p, 0);
631}
David Daney22b07632010-07-23 18:41:43 -0700632UASM_EXPORT_SYMBOL(uasm_il_b);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000633
David Daney22b07632010-07-23 18:41:43 -0700634void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000635uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
636{
637 uasm_r_mips_pc16(r, *p, lid);
638 uasm_i_beqz(p, reg, 0);
639}
David Daney22b07632010-07-23 18:41:43 -0700640UASM_EXPORT_SYMBOL(uasm_il_beqz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000641
David Daney22b07632010-07-23 18:41:43 -0700642void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000643uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
644{
645 uasm_r_mips_pc16(r, *p, lid);
646 uasm_i_beqzl(p, reg, 0);
647}
David Daney22b07632010-07-23 18:41:43 -0700648UASM_EXPORT_SYMBOL(uasm_il_beqzl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000649
David Daney22b07632010-07-23 18:41:43 -0700650void __uasminit
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000651uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1,
652 unsigned int reg2, int lid)
653{
654 uasm_r_mips_pc16(r, *p, lid);
655 uasm_i_bne(p, reg1, reg2, 0);
656}
David Daney22b07632010-07-23 18:41:43 -0700657UASM_EXPORT_SYMBOL(uasm_il_bne);
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000658
David Daney22b07632010-07-23 18:41:43 -0700659void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000660uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
661{
662 uasm_r_mips_pc16(r, *p, lid);
663 uasm_i_bnez(p, reg, 0);
664}
David Daney22b07632010-07-23 18:41:43 -0700665UASM_EXPORT_SYMBOL(uasm_il_bnez);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000666
David Daney22b07632010-07-23 18:41:43 -0700667void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000668uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
669{
670 uasm_r_mips_pc16(r, *p, lid);
671 uasm_i_bgezl(p, reg, 0);
672}
David Daney22b07632010-07-23 18:41:43 -0700673UASM_EXPORT_SYMBOL(uasm_il_bgezl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000674
David Daney22b07632010-07-23 18:41:43 -0700675void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000676uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
677{
678 uasm_r_mips_pc16(r, *p, lid);
679 uasm_i_bgez(p, reg, 0);
680}
David Daney22b07632010-07-23 18:41:43 -0700681UASM_EXPORT_SYMBOL(uasm_il_bgez);
David Daney5b97c3f2010-07-23 18:41:42 -0700682
David Daney22b07632010-07-23 18:41:43 -0700683void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700684uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg,
685 unsigned int bit, int lid)
686{
687 uasm_r_mips_pc16(r, *p, lid);
688 uasm_i_bbit0(p, reg, bit, 0);
689}
David Daney22b07632010-07-23 18:41:43 -0700690UASM_EXPORT_SYMBOL(uasm_il_bbit0);
David Daney5b97c3f2010-07-23 18:41:42 -0700691
David Daney22b07632010-07-23 18:41:43 -0700692void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700693uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg,
694 unsigned int bit, int lid)
695{
696 uasm_r_mips_pc16(r, *p, lid);
697 uasm_i_bbit1(p, reg, bit, 0);
698}
David Daney22b07632010-07-23 18:41:43 -0700699UASM_EXPORT_SYMBOL(uasm_il_bbit1);