blob: f251d0f4ea6a5edc8a79e4039e73a2f109d3e81f [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033#include "amd_powerplay.h"
34
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
36
Huang Ruia8503b12017-01-05 19:17:13 +080037static const struct cg_flag_name clocks[] = {
38 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
39 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
40 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
41 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
42 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Light Sleep"},
43 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
44 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
46 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
47 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
48 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
49 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
50 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
51 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
52 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
53 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
54 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
55 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
56 {0, NULL},
57};
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
60{
Jammy Zhoue61710c2015-11-10 18:31:08 -050061 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -050062 /* TODO */
63 return;
64
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 if (adev->pm.dpm_enabled) {
66 mutex_lock(&adev->pm.mutex);
67 if (power_supply_is_system_supplied() > 0)
68 adev->pm.dpm.ac_power = true;
69 else
70 adev->pm.dpm.ac_power = false;
71 if (adev->pm.funcs->enable_bapm)
72 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
73 mutex_unlock(&adev->pm.mutex);
74 }
75}
76
77static ssize_t amdgpu_get_dpm_state(struct device *dev,
78 struct device_attribute *attr,
79 char *buf)
80{
81 struct drm_device *ddev = dev_get_drvdata(dev);
82 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050083 enum amd_pm_state_type pm;
84
Jammy Zhoue61710c2015-11-10 18:31:08 -050085 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050086 pm = amdgpu_dpm_get_current_power_state(adev);
87 } else
88 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089
90 return snprintf(buf, PAGE_SIZE, "%s\n",
91 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
92 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
93}
94
95static ssize_t amdgpu_set_dpm_state(struct device *dev,
96 struct device_attribute *attr,
97 const char *buf,
98 size_t count)
99{
100 struct drm_device *ddev = dev_get_drvdata(dev);
101 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500102 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500105 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500107 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500109 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400110 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 count = -EINVAL;
112 goto fail;
113 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114
Jammy Zhoue61710c2015-11-10 18:31:08 -0500115 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500116 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
117 } else {
118 mutex_lock(&adev->pm.mutex);
119 adev->pm.dpm.user_state = state;
120 mutex_unlock(&adev->pm.mutex);
121
122 /* Can't set dpm state when the card is off */
123 if (!(adev->flags & AMD_IS_PX) ||
124 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
125 amdgpu_pm_compute_clocks(adev);
126 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127fail:
128 return count;
129}
130
131static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500132 struct device_attribute *attr,
133 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134{
135 struct drm_device *ddev = dev_get_drvdata(dev);
136 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800137 enum amd_dpm_forced_level level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
Alex Deucher0c67df42016-02-19 15:30:15 -0500139 if ((adev->flags & AMD_IS_PX) &&
140 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
141 return snprintf(buf, PAGE_SIZE, "off\n");
142
Rex Zhue5d03ac2016-12-23 14:39:41 +0800143 level = amdgpu_dpm_get_performance_level(adev);
144 return snprintf(buf, PAGE_SIZE, "%s\n",
145 (level & (AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
146 (level & AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
147 (level & AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
148 (level & AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
Rex Zhu3bd58972016-12-23 15:24:37 +0800149 (level & AMD_DPM_FORCED_LEVEL_PROFILING) ? "profiling" :
Rex Zhue5d03ac2016-12-23 14:39:41 +0800150 "unknown"));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151}
152
153static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
154 struct device_attribute *attr,
155 const char *buf,
156 size_t count)
157{
158 struct drm_device *ddev = dev_get_drvdata(dev);
159 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800160 enum amd_dpm_forced_level level;
Rex Zhu3bd58972016-12-23 15:24:37 +0800161 enum amd_dpm_forced_level current_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 int ret = 0;
163
Alex Deucher0c67df42016-02-19 15:30:15 -0500164 /* Can't force performance level when the card is off */
165 if ((adev->flags & AMD_IS_PX) &&
166 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
167 return -EINVAL;
168
Rex Zhu3bd58972016-12-23 15:24:37 +0800169 current_level = amdgpu_dpm_get_performance_level(adev);
170
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800172 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800174 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800176 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500177 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800178 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu3bd58972016-12-23 15:24:37 +0800179 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
180 level = AMD_DPM_FORCED_LEVEL_PROFILING;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 } else {
182 count = -EINVAL;
183 goto fail;
184 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500185
Rex Zhu3bd58972016-12-23 15:24:37 +0800186 if (current_level == level)
187 return 0;
188
189 if (level == AMD_DPM_FORCED_LEVEL_PROFILING)
190 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
191 AMD_CG_STATE_UNGATE);
192 else if (level != AMD_DPM_FORCED_LEVEL_PROFILING &&
193 current_level == AMD_DPM_FORCED_LEVEL_PROFILING)
194 amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
195 AMD_CG_STATE_GATE);
196
Jammy Zhoue61710c2015-11-10 18:31:08 -0500197 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500198 amdgpu_dpm_force_performance_level(adev, level);
199 else {
200 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 if (adev->pm.dpm.thermal_active) {
202 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500203 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 goto fail;
205 }
206 ret = amdgpu_dpm_force_performance_level(adev, level);
207 if (ret)
208 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500209 else
210 adev->pm.dpm.forced_level = level;
211 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212 }
213fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 return count;
215}
216
Eric Huangf3898ea2015-12-11 16:24:34 -0500217static ssize_t amdgpu_get_pp_num_states(struct device *dev,
218 struct device_attribute *attr,
219 char *buf)
220{
221 struct drm_device *ddev = dev_get_drvdata(dev);
222 struct amdgpu_device *adev = ddev->dev_private;
223 struct pp_states_info data;
224 int i, buf_len;
225
226 if (adev->pp_enabled)
227 amdgpu_dpm_get_pp_num_states(adev, &data);
228
229 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
230 for (i = 0; i < data.nums; i++)
231 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
232 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
233 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
234 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
235 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
236
237 return buf_len;
238}
239
240static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
241 struct device_attribute *attr,
242 char *buf)
243{
244 struct drm_device *ddev = dev_get_drvdata(dev);
245 struct amdgpu_device *adev = ddev->dev_private;
246 struct pp_states_info data;
247 enum amd_pm_state_type pm = 0;
248 int i = 0;
249
250 if (adev->pp_enabled) {
251
252 pm = amdgpu_dpm_get_current_power_state(adev);
253 amdgpu_dpm_get_pp_num_states(adev, &data);
254
255 for (i = 0; i < data.nums; i++) {
256 if (pm == data.states[i])
257 break;
258 }
259
260 if (i == data.nums)
261 i = -EINVAL;
262 }
263
264 return snprintf(buf, PAGE_SIZE, "%d\n", i);
265}
266
267static ssize_t amdgpu_get_pp_force_state(struct device *dev,
268 struct device_attribute *attr,
269 char *buf)
270{
271 struct drm_device *ddev = dev_get_drvdata(dev);
272 struct amdgpu_device *adev = ddev->dev_private;
273 struct pp_states_info data;
274 enum amd_pm_state_type pm = 0;
275 int i;
276
277 if (adev->pp_force_state_enabled && adev->pp_enabled) {
278 pm = amdgpu_dpm_get_current_power_state(adev);
279 amdgpu_dpm_get_pp_num_states(adev, &data);
280
281 for (i = 0; i < data.nums; i++) {
282 if (pm == data.states[i])
283 break;
284 }
285
286 if (i == data.nums)
287 i = -EINVAL;
288
289 return snprintf(buf, PAGE_SIZE, "%d\n", i);
290
291 } else
292 return snprintf(buf, PAGE_SIZE, "\n");
293}
294
295static ssize_t amdgpu_set_pp_force_state(struct device *dev,
296 struct device_attribute *attr,
297 const char *buf,
298 size_t count)
299{
300 struct drm_device *ddev = dev_get_drvdata(dev);
301 struct amdgpu_device *adev = ddev->dev_private;
302 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300303 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500304 int ret;
305
306 if (strlen(buf) == 1)
307 adev->pp_force_state_enabled = false;
Dan Carpenter041bf022016-06-16 11:30:23 +0300308 else if (adev->pp_enabled) {
309 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500310
Dan Carpenter041bf022016-06-16 11:30:23 +0300311 ret = kstrtoul(buf, 0, &idx);
312 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500313 count = -EINVAL;
314 goto fail;
315 }
316
Dan Carpenter041bf022016-06-16 11:30:23 +0300317 amdgpu_dpm_get_pp_num_states(adev, &data);
318 state = data.states[idx];
319 /* only set user selected power states */
320 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
321 state != POWER_STATE_TYPE_DEFAULT) {
322 amdgpu_dpm_dispatch_task(adev,
323 AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
324 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500325 }
326 }
327fail:
328 return count;
329}
330
331static ssize_t amdgpu_get_pp_table(struct device *dev,
332 struct device_attribute *attr,
333 char *buf)
334{
335 struct drm_device *ddev = dev_get_drvdata(dev);
336 struct amdgpu_device *adev = ddev->dev_private;
337 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400338 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500339
340 if (adev->pp_enabled)
341 size = amdgpu_dpm_get_pp_table(adev, &table);
342 else
343 return 0;
344
345 if (size >= PAGE_SIZE)
346 size = PAGE_SIZE - 1;
347
Eric Huang1684d3b2016-07-28 17:25:01 -0400348 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500349
350 return size;
351}
352
353static ssize_t amdgpu_set_pp_table(struct device *dev,
354 struct device_attribute *attr,
355 const char *buf,
356 size_t count)
357{
358 struct drm_device *ddev = dev_get_drvdata(dev);
359 struct amdgpu_device *adev = ddev->dev_private;
360
361 if (adev->pp_enabled)
362 amdgpu_dpm_set_pp_table(adev, buf, count);
363
364 return count;
365}
366
367static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
368 struct device_attribute *attr,
369 char *buf)
370{
371 struct drm_device *ddev = dev_get_drvdata(dev);
372 struct amdgpu_device *adev = ddev->dev_private;
373 ssize_t size = 0;
374
375 if (adev->pp_enabled)
376 size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400377 else if (adev->pm.funcs->print_clock_levels)
378 size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500379
380 return size;
381}
382
383static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
384 struct device_attribute *attr,
385 const char *buf,
386 size_t count)
387{
388 struct drm_device *ddev = dev_get_drvdata(dev);
389 struct amdgpu_device *adev = ddev->dev_private;
390 int ret;
391 long level;
Eric Huang56327082016-04-12 14:57:23 -0400392 uint32_t i, mask = 0;
393 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500394
Eric Huang14b33072016-06-14 15:08:22 -0400395 for (i = 0; i < strlen(buf); i++) {
396 if (*(buf + i) == '\n')
397 continue;
Eric Huang56327082016-04-12 14:57:23 -0400398 sub_str[0] = *(buf + i);
399 sub_str[1] = '\0';
400 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500401
Eric Huang56327082016-04-12 14:57:23 -0400402 if (ret) {
403 count = -EINVAL;
404 goto fail;
405 }
406 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500407 }
408
409 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400410 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400411 else if (adev->pm.funcs->force_clock_level)
412 adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500413fail:
414 return count;
415}
416
417static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
418 struct device_attribute *attr,
419 char *buf)
420{
421 struct drm_device *ddev = dev_get_drvdata(dev);
422 struct amdgpu_device *adev = ddev->dev_private;
423 ssize_t size = 0;
424
425 if (adev->pp_enabled)
426 size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400427 else if (adev->pm.funcs->print_clock_levels)
428 size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500429
430 return size;
431}
432
433static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
434 struct device_attribute *attr,
435 const char *buf,
436 size_t count)
437{
438 struct drm_device *ddev = dev_get_drvdata(dev);
439 struct amdgpu_device *adev = ddev->dev_private;
440 int ret;
441 long level;
Eric Huang56327082016-04-12 14:57:23 -0400442 uint32_t i, mask = 0;
443 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500444
Eric Huang14b33072016-06-14 15:08:22 -0400445 for (i = 0; i < strlen(buf); i++) {
446 if (*(buf + i) == '\n')
447 continue;
Eric Huang56327082016-04-12 14:57:23 -0400448 sub_str[0] = *(buf + i);
449 sub_str[1] = '\0';
450 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500451
Eric Huang56327082016-04-12 14:57:23 -0400452 if (ret) {
453 count = -EINVAL;
454 goto fail;
455 }
456 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500457 }
458
459 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400460 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400461 else if (adev->pm.funcs->force_clock_level)
462 adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500463fail:
464 return count;
465}
466
467static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
468 struct device_attribute *attr,
469 char *buf)
470{
471 struct drm_device *ddev = dev_get_drvdata(dev);
472 struct amdgpu_device *adev = ddev->dev_private;
473 ssize_t size = 0;
474
475 if (adev->pp_enabled)
476 size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400477 else if (adev->pm.funcs->print_clock_levels)
478 size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500479
480 return size;
481}
482
483static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
484 struct device_attribute *attr,
485 const char *buf,
486 size_t count)
487{
488 struct drm_device *ddev = dev_get_drvdata(dev);
489 struct amdgpu_device *adev = ddev->dev_private;
490 int ret;
491 long level;
Eric Huang56327082016-04-12 14:57:23 -0400492 uint32_t i, mask = 0;
493 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500494
Eric Huang14b33072016-06-14 15:08:22 -0400495 for (i = 0; i < strlen(buf); i++) {
496 if (*(buf + i) == '\n')
497 continue;
Eric Huang56327082016-04-12 14:57:23 -0400498 sub_str[0] = *(buf + i);
499 sub_str[1] = '\0';
500 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500501
Eric Huang56327082016-04-12 14:57:23 -0400502 if (ret) {
503 count = -EINVAL;
504 goto fail;
505 }
506 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500507 }
508
509 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400510 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400511 else if (adev->pm.funcs->force_clock_level)
512 adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500513fail:
514 return count;
515}
516
Eric Huang428bafa2016-05-12 14:51:21 -0400517static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
518 struct device_attribute *attr,
519 char *buf)
520{
521 struct drm_device *ddev = dev_get_drvdata(dev);
522 struct amdgpu_device *adev = ddev->dev_private;
523 uint32_t value = 0;
524
525 if (adev->pp_enabled)
526 value = amdgpu_dpm_get_sclk_od(adev);
Eric Huang8b2e5742016-05-19 15:46:10 -0400527 else if (adev->pm.funcs->get_sclk_od)
528 value = adev->pm.funcs->get_sclk_od(adev);
Eric Huang428bafa2016-05-12 14:51:21 -0400529
530 return snprintf(buf, PAGE_SIZE, "%d\n", value);
531}
532
533static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
534 struct device_attribute *attr,
535 const char *buf,
536 size_t count)
537{
538 struct drm_device *ddev = dev_get_drvdata(dev);
539 struct amdgpu_device *adev = ddev->dev_private;
540 int ret;
541 long int value;
542
543 ret = kstrtol(buf, 0, &value);
544
545 if (ret) {
546 count = -EINVAL;
547 goto fail;
548 }
549
Eric Huang8b2e5742016-05-19 15:46:10 -0400550 if (adev->pp_enabled) {
Eric Huang428bafa2016-05-12 14:51:21 -0400551 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang8b2e5742016-05-19 15:46:10 -0400552 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
553 } else if (adev->pm.funcs->set_sclk_od) {
554 adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
555 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
556 amdgpu_pm_compute_clocks(adev);
557 }
Eric Huang428bafa2016-05-12 14:51:21 -0400558
559fail:
560 return count;
561}
562
Eric Huangf2bdc052016-05-24 15:11:17 -0400563static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
564 struct device_attribute *attr,
565 char *buf)
566{
567 struct drm_device *ddev = dev_get_drvdata(dev);
568 struct amdgpu_device *adev = ddev->dev_private;
569 uint32_t value = 0;
570
571 if (adev->pp_enabled)
572 value = amdgpu_dpm_get_mclk_od(adev);
573 else if (adev->pm.funcs->get_mclk_od)
574 value = adev->pm.funcs->get_mclk_od(adev);
575
576 return snprintf(buf, PAGE_SIZE, "%d\n", value);
577}
578
579static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
580 struct device_attribute *attr,
581 const char *buf,
582 size_t count)
583{
584 struct drm_device *ddev = dev_get_drvdata(dev);
585 struct amdgpu_device *adev = ddev->dev_private;
586 int ret;
587 long int value;
588
589 ret = kstrtol(buf, 0, &value);
590
591 if (ret) {
592 count = -EINVAL;
593 goto fail;
594 }
595
596 if (adev->pp_enabled) {
597 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
598 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
599 } else if (adev->pm.funcs->set_mclk_od) {
600 adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
601 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
602 amdgpu_pm_compute_clocks(adev);
603 }
604
605fail:
606 return count;
607}
608
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
610static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
611 amdgpu_get_dpm_forced_performance_level,
612 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500613static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
614static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
615static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
616 amdgpu_get_pp_force_state,
617 amdgpu_set_pp_force_state);
618static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
619 amdgpu_get_pp_table,
620 amdgpu_set_pp_table);
621static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
622 amdgpu_get_pp_dpm_sclk,
623 amdgpu_set_pp_dpm_sclk);
624static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
625 amdgpu_get_pp_dpm_mclk,
626 amdgpu_set_pp_dpm_mclk);
627static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
628 amdgpu_get_pp_dpm_pcie,
629 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400630static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
631 amdgpu_get_pp_sclk_od,
632 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400633static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
634 amdgpu_get_pp_mclk_od,
635 amdgpu_set_pp_mclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400636
637static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
638 struct device_attribute *attr,
639 char *buf)
640{
641 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500642 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643 int temp;
644
Alex Deucher0c67df42016-02-19 15:30:15 -0500645 /* Can't get temperature when the card is off */
646 if ((adev->flags & AMD_IS_PX) &&
647 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
648 return -EINVAL;
649
Jammy Zhoue61710c2015-11-10 18:31:08 -0500650 if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500652 else
653 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654
655 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
656}
657
658static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
659 struct device_attribute *attr,
660 char *buf)
661{
662 struct amdgpu_device *adev = dev_get_drvdata(dev);
663 int hyst = to_sensor_dev_attr(attr)->index;
664 int temp;
665
666 if (hyst)
667 temp = adev->pm.dpm.thermal.min_temp;
668 else
669 temp = adev->pm.dpm.thermal.max_temp;
670
671 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
672}
673
674static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
675 struct device_attribute *attr,
676 char *buf)
677{
678 struct amdgpu_device *adev = dev_get_drvdata(dev);
679 u32 pwm_mode = 0;
680
Jammy Zhoue61710c2015-11-10 18:31:08 -0500681 if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500682 return -EINVAL;
683
684 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685
686 /* never 0 (full-speed), fuse or smc-controlled always */
687 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
688}
689
690static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
691 struct device_attribute *attr,
692 const char *buf,
693 size_t count)
694{
695 struct amdgpu_device *adev = dev_get_drvdata(dev);
696 int err;
697 int value;
698
Jammy Zhoue61710c2015-11-10 18:31:08 -0500699 if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 return -EINVAL;
701
702 err = kstrtoint(buf, 10, &value);
703 if (err)
704 return err;
705
706 switch (value) {
707 case 1: /* manual, percent-based */
708 amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
709 break;
710 default: /* disable */
711 amdgpu_dpm_set_fan_control_mode(adev, 0);
712 break;
713 }
714
715 return count;
716}
717
718static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
719 struct device_attribute *attr,
720 char *buf)
721{
722 return sprintf(buf, "%i\n", 0);
723}
724
725static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
726 struct device_attribute *attr,
727 char *buf)
728{
729 return sprintf(buf, "%i\n", 255);
730}
731
732static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
733 struct device_attribute *attr,
734 const char *buf, size_t count)
735{
736 struct amdgpu_device *adev = dev_get_drvdata(dev);
737 int err;
738 u32 value;
739
740 err = kstrtou32(buf, 10, &value);
741 if (err)
742 return err;
743
744 value = (value * 100) / 255;
745
746 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
747 if (err)
748 return err;
749
750 return count;
751}
752
753static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
754 struct device_attribute *attr,
755 char *buf)
756{
757 struct amdgpu_device *adev = dev_get_drvdata(dev);
758 int err;
759 u32 speed;
760
761 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
762 if (err)
763 return err;
764
765 speed = (speed * 255) / 100;
766
767 return sprintf(buf, "%i\n", speed);
768}
769
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300770static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
771 struct device_attribute *attr,
772 char *buf)
773{
774 struct amdgpu_device *adev = dev_get_drvdata(dev);
775 int err;
776 u32 speed;
777
778 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
779 if (err)
780 return err;
781
782 return sprintf(buf, "%i\n", speed);
783}
784
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400785static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
786static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
787static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
788static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
789static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
790static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
791static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300792static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793
794static struct attribute *hwmon_attributes[] = {
795 &sensor_dev_attr_temp1_input.dev_attr.attr,
796 &sensor_dev_attr_temp1_crit.dev_attr.attr,
797 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
798 &sensor_dev_attr_pwm1.dev_attr.attr,
799 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
800 &sensor_dev_attr_pwm1_min.dev_attr.attr,
801 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300802 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803 NULL
804};
805
806static umode_t hwmon_attributes_visible(struct kobject *kobj,
807 struct attribute *attr, int index)
808{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800809 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 struct amdgpu_device *adev = dev_get_drvdata(dev);
811 umode_t effective_mode = attr->mode;
812
Rex Zhu1b5708f2015-11-10 18:25:24 -0500813 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 if (!adev->pm.dpm_enabled &&
815 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400816 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
817 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
818 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
819 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
820 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 return 0;
822
Jammy Zhoue61710c2015-11-10 18:31:08 -0500823 if (adev->pp_enabled)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500824 return effective_mode;
825
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 /* Skip fan attributes if fan is not present */
827 if (adev->pm.no_fan &&
828 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
829 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
830 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
831 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
832 return 0;
833
834 /* mask fan attributes if we have no bindings for this asic to expose */
835 if ((!adev->pm.funcs->get_fan_speed_percent &&
836 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
837 (!adev->pm.funcs->get_fan_control_mode &&
838 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
839 effective_mode &= ~S_IRUGO;
840
841 if ((!adev->pm.funcs->set_fan_speed_percent &&
842 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
843 (!adev->pm.funcs->set_fan_control_mode &&
844 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
845 effective_mode &= ~S_IWUSR;
846
847 /* hide max/min values if we can't both query and manage the fan */
848 if ((!adev->pm.funcs->set_fan_speed_percent &&
849 !adev->pm.funcs->get_fan_speed_percent) &&
850 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
851 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
852 return 0;
853
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300854 /* requires powerplay */
855 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
856 return 0;
857
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858 return effective_mode;
859}
860
861static const struct attribute_group hwmon_attrgroup = {
862 .attrs = hwmon_attributes,
863 .is_visible = hwmon_attributes_visible,
864};
865
866static const struct attribute_group *hwmon_groups[] = {
867 &hwmon_attrgroup,
868 NULL
869};
870
871void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
872{
873 struct amdgpu_device *adev =
874 container_of(work, struct amdgpu_device,
875 pm.dpm.thermal.work);
876 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +0800877 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878
879 if (!adev->pm.dpm_enabled)
880 return;
881
882 if (adev->pm.funcs->get_temperature) {
883 int temp = amdgpu_dpm_get_temperature(adev);
884
885 if (temp < adev->pm.dpm.thermal.min_temp)
886 /* switch back the user state */
887 dpm_state = adev->pm.dpm.user_state;
888 } else {
889 if (adev->pm.dpm.thermal.high_to_low)
890 /* switch back the user state */
891 dpm_state = adev->pm.dpm.user_state;
892 }
893 mutex_lock(&adev->pm.mutex);
894 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
895 adev->pm.dpm.thermal_active = true;
896 else
897 adev->pm.dpm.thermal_active = false;
898 adev->pm.dpm.state = dpm_state;
899 mutex_unlock(&adev->pm.mutex);
900
901 amdgpu_pm_compute_clocks(adev);
902}
903
904static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +0800905 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400906{
907 int i;
908 struct amdgpu_ps *ps;
909 u32 ui_class;
910 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
911 true : false;
912
913 /* check if the vblank period is too short to adjust the mclk */
914 if (single_display && adev->pm.funcs->vblank_too_short) {
915 if (amdgpu_dpm_vblank_too_short(adev))
916 single_display = false;
917 }
918
919 /* certain older asics have a separare 3D performance state,
920 * so try that first if the user selected performance
921 */
922 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
923 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
924 /* balanced states don't exist at the moment */
925 if (dpm_state == POWER_STATE_TYPE_BALANCED)
926 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
927
928restart_search:
929 /* Pick the best power state based on current conditions */
930 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
931 ps = &adev->pm.dpm.ps[i];
932 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
933 switch (dpm_state) {
934 /* user states */
935 case POWER_STATE_TYPE_BATTERY:
936 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
937 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
938 if (single_display)
939 return ps;
940 } else
941 return ps;
942 }
943 break;
944 case POWER_STATE_TYPE_BALANCED:
945 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
946 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
947 if (single_display)
948 return ps;
949 } else
950 return ps;
951 }
952 break;
953 case POWER_STATE_TYPE_PERFORMANCE:
954 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
955 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
956 if (single_display)
957 return ps;
958 } else
959 return ps;
960 }
961 break;
962 /* internal states */
963 case POWER_STATE_TYPE_INTERNAL_UVD:
964 if (adev->pm.dpm.uvd_ps)
965 return adev->pm.dpm.uvd_ps;
966 else
967 break;
968 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
969 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
970 return ps;
971 break;
972 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
973 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
974 return ps;
975 break;
976 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
977 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
978 return ps;
979 break;
980 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
981 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
982 return ps;
983 break;
984 case POWER_STATE_TYPE_INTERNAL_BOOT:
985 return adev->pm.dpm.boot_ps;
986 case POWER_STATE_TYPE_INTERNAL_THERMAL:
987 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
988 return ps;
989 break;
990 case POWER_STATE_TYPE_INTERNAL_ACPI:
991 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
992 return ps;
993 break;
994 case POWER_STATE_TYPE_INTERNAL_ULV:
995 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
996 return ps;
997 break;
998 case POWER_STATE_TYPE_INTERNAL_3DPERF:
999 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1000 return ps;
1001 break;
1002 default:
1003 break;
1004 }
1005 }
1006 /* use a fallback state if we didn't match */
1007 switch (dpm_state) {
1008 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1009 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1010 goto restart_search;
1011 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1012 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1013 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1014 if (adev->pm.dpm.uvd_ps) {
1015 return adev->pm.dpm.uvd_ps;
1016 } else {
1017 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1018 goto restart_search;
1019 }
1020 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1021 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1022 goto restart_search;
1023 case POWER_STATE_TYPE_INTERNAL_ACPI:
1024 dpm_state = POWER_STATE_TYPE_BATTERY;
1025 goto restart_search;
1026 case POWER_STATE_TYPE_BATTERY:
1027 case POWER_STATE_TYPE_BALANCED:
1028 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1029 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1030 goto restart_search;
1031 default:
1032 break;
1033 }
1034
1035 return NULL;
1036}
1037
1038static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1039{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001040 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001041 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001042 int ret;
Rex Zhu5e876c62016-10-14 19:23:34 +08001043 bool equal;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044
1045 /* if dpm init failed */
1046 if (!adev->pm.dpm_enabled)
1047 return;
1048
1049 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1050 /* add other state override checks here */
1051 if ((!adev->pm.dpm.thermal_active) &&
1052 (!adev->pm.dpm.uvd_active))
1053 adev->pm.dpm.state = adev->pm.dpm.user_state;
1054 }
1055 dpm_state = adev->pm.dpm.state;
1056
1057 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1058 if (ps)
1059 adev->pm.dpm.requested_ps = ps;
1060 else
1061 return;
1062
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001063 if (amdgpu_dpm == 1) {
1064 printk("switching from power state:\n");
1065 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1066 printk("switching to power state:\n");
1067 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1068 }
1069
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070 /* update whether vce is active */
1071 ps->vce_active = adev->pm.dpm.vce_active;
1072
Rex Zhu5e876c62016-10-14 19:23:34 +08001073 amdgpu_dpm_display_configuration_changed(adev);
1074
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001075 ret = amdgpu_dpm_pre_set_power_state(adev);
1076 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001077 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001078
Rex Zhu5e876c62016-10-14 19:23:34 +08001079 if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
1080 equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001081
Rex Zhu5e876c62016-10-14 19:23:34 +08001082 if (equal)
1083 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001084
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001086 amdgpu_dpm_post_set_power_state(adev);
1087
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001088 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1089 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1090
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001091 if (adev->pm.funcs->force_performance_level) {
1092 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001093 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001094 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001095 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001096 /* save the user's level */
1097 adev->pm.dpm.forced_level = level;
1098 } else {
1099 /* otherwise, user selected level */
1100 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1101 }
1102 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103}
1104
1105void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1106{
Tom St Denise95a14a2016-07-28 09:40:07 -04001107 if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
1108 /* enable/disable UVD */
1109 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001111 mutex_unlock(&adev->pm.mutex);
1112 } else {
1113 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001114 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001115 adev->pm.dpm.uvd_active = true;
1116 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001117 mutex_unlock(&adev->pm.mutex);
1118 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001119 mutex_lock(&adev->pm.mutex);
1120 adev->pm.dpm.uvd_active = false;
1121 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001122 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001123 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001124 }
1125}
1126
1127void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1128{
Tom St Denise95a14a2016-07-28 09:40:07 -04001129 if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
1130 /* enable/disable VCE */
1131 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001132 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001133 mutex_unlock(&adev->pm.mutex);
1134 } else {
1135 if (enable) {
Sonny Jiangb7a07762015-05-28 15:47:53 -04001136 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001137 adev->pm.dpm.vce_active = true;
1138 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001139 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a07762015-05-28 15:47:53 -04001140 mutex_unlock(&adev->pm.mutex);
1141 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001142 mutex_lock(&adev->pm.mutex);
1143 adev->pm.dpm.vce_active = false;
1144 mutex_unlock(&adev->pm.mutex);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001145 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001146 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001147 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001148}
1149
1150void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1151{
1152 int i;
1153
Jammy Zhoue61710c2015-11-10 18:31:08 -05001154 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001155 /* TO DO */
1156 return;
1157
1158 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001160
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001161}
1162
1163int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1164{
1165 int ret;
1166
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001167 if (adev->pm.sysfs_initialized)
1168 return 0;
1169
Jammy Zhoue61710c2015-11-10 18:31:08 -05001170 if (!adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001171 if (adev->pm.funcs->get_temperature == NULL)
1172 return 0;
1173 }
1174
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001175 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1176 DRIVER_NAME, adev,
1177 hwmon_groups);
1178 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1179 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1180 dev_err(adev->dev,
1181 "Unable to register hwmon device: %d\n", ret);
1182 return ret;
1183 }
1184
1185 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1186 if (ret) {
1187 DRM_ERROR("failed to create device file for dpm state\n");
1188 return ret;
1189 }
1190 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1191 if (ret) {
1192 DRM_ERROR("failed to create device file for dpm state\n");
1193 return ret;
1194 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001195
1196 if (adev->pp_enabled) {
1197 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1198 if (ret) {
1199 DRM_ERROR("failed to create device file pp_num_states\n");
1200 return ret;
1201 }
1202 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1203 if (ret) {
1204 DRM_ERROR("failed to create device file pp_cur_state\n");
1205 return ret;
1206 }
1207 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1208 if (ret) {
1209 DRM_ERROR("failed to create device file pp_force_state\n");
1210 return ret;
1211 }
1212 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1213 if (ret) {
1214 DRM_ERROR("failed to create device file pp_table\n");
1215 return ret;
1216 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001217 }
Eric Huangc85e2992016-05-19 15:41:25 -04001218
1219 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1220 if (ret) {
1221 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1222 return ret;
1223 }
1224 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1225 if (ret) {
1226 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1227 return ret;
1228 }
1229 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1230 if (ret) {
1231 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1232 return ret;
1233 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001234 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1235 if (ret) {
1236 DRM_ERROR("failed to create device file pp_sclk_od\n");
1237 return ret;
1238 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001239 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1240 if (ret) {
1241 DRM_ERROR("failed to create device file pp_mclk_od\n");
1242 return ret;
1243 }
Eric Huangc85e2992016-05-19 15:41:25 -04001244
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001245 ret = amdgpu_debugfs_pm_init(adev);
1246 if (ret) {
1247 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1248 return ret;
1249 }
1250
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001251 adev->pm.sysfs_initialized = true;
1252
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001253 return 0;
1254}
1255
1256void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1257{
1258 if (adev->pm.int_hwmon_dev)
1259 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1260 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1261 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -05001262 if (adev->pp_enabled) {
1263 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1264 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1265 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1266 device_remove_file(adev->dev, &dev_attr_pp_table);
Eric Huangf3898ea2015-12-11 16:24:34 -05001267 }
Eric Huangc85e2992016-05-19 15:41:25 -04001268 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1269 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1270 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001271 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001272 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001273}
1274
1275void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1276{
1277 struct drm_device *ddev = adev->ddev;
1278 struct drm_crtc *crtc;
1279 struct amdgpu_crtc *amdgpu_crtc;
Rex Zhu5e876c62016-10-14 19:23:34 +08001280 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001281
1282 if (!adev->pm.dpm_enabled)
1283 return;
1284
Rex Zhu5e876c62016-10-14 19:23:34 +08001285 amdgpu_display_bandwidth_update(adev);
1286
1287 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1288 struct amdgpu_ring *ring = adev->rings[i];
1289 if (ring && ring->ready)
1290 amdgpu_fence_wait_empty(ring);
1291 }
1292
Jammy Zhoue61710c2015-11-10 18:31:08 -05001293 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001294 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
1295 } else {
1296 mutex_lock(&adev->pm.mutex);
1297 adev->pm.dpm.new_active_crtcs = 0;
1298 adev->pm.dpm.new_active_crtc_count = 0;
1299 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1300 list_for_each_entry(crtc,
1301 &ddev->mode_config.crtc_list, head) {
1302 amdgpu_crtc = to_amdgpu_crtc(crtc);
1303 if (crtc->enabled) {
1304 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1305 adev->pm.dpm.new_active_crtc_count++;
1306 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 }
1308 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001309 /* update battery/ac status */
1310 if (power_supply_is_system_supplied() > 0)
1311 adev->pm.dpm.ac_power = true;
1312 else
1313 adev->pm.dpm.ac_power = false;
1314
1315 amdgpu_dpm_change_power_state_locked(adev);
1316
1317 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001318 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001319}
1320
1321/*
1322 * Debugfs info
1323 */
1324#if defined(CONFIG_DEBUG_FS)
1325
Tom St Denis3de4ec52016-09-19 12:48:52 -04001326static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1327{
1328 int32_t value;
1329
1330 /* sanity check PP is enabled */
1331 if (!(adev->powerplay.pp_funcs &&
1332 adev->powerplay.pp_funcs->read_sensor))
1333 return -EINVAL;
1334
1335 /* GPU Clocks */
1336 seq_printf(m, "GFX Clocks and Power:\n");
1337 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, &value))
1338 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
1339 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, &value))
1340 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
1341 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, &value))
1342 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
1343 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, &value))
1344 seq_printf(m, "\t%u mV (VDDNB)\n", value);
1345 seq_printf(m, "\n");
1346
1347 /* GPU Temp */
1348 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, &value))
1349 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1350
1351 /* GPU Load */
1352 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value))
1353 seq_printf(m, "GPU Load: %u %%\n", value);
1354 seq_printf(m, "\n");
1355
1356 /* UVD clocks */
1357 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, &value)) {
1358 if (!value) {
1359 seq_printf(m, "UVD: Disabled\n");
1360 } else {
1361 seq_printf(m, "UVD: Enabled\n");
1362 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, &value))
1363 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
1364 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, &value))
1365 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1366 }
1367 }
1368 seq_printf(m, "\n");
1369
1370 /* VCE clocks */
1371 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, &value)) {
1372 if (!value) {
1373 seq_printf(m, "VCE: Disabled\n");
1374 } else {
1375 seq_printf(m, "VCE: Enabled\n");
1376 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, &value))
1377 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1378 }
1379 }
1380
1381 return 0;
1382}
1383
Huang Ruia8503b12017-01-05 19:17:13 +08001384static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1385{
1386 int i;
1387
1388 for (i = 0; clocks[i].flag; i++)
1389 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1390 (flags & clocks[i].flag) ? "On" : "Off");
1391}
1392
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001393static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1394{
1395 struct drm_info_node *node = (struct drm_info_node *) m->private;
1396 struct drm_device *dev = node->minor->dev;
1397 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001398 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001399 u32 flags = 0;
1400
1401 amdgpu_get_clockgating_state(adev, &flags);
1402 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001403 amdgpu_parse_cg_state(m, flags);
1404 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001405
Rex Zhu1b5708f2015-11-10 18:25:24 -05001406 if (!adev->pm.dpm_enabled) {
1407 seq_printf(m, "dpm not enabled\n");
1408 return 0;
1409 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001410 if ((adev->flags & AMD_IS_PX) &&
1411 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1412 seq_printf(m, "PX asic powered off\n");
1413 } else if (adev->pp_enabled) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001414 return amdgpu_debugfs_pm_info_pp(m, adev);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001415 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001416 mutex_lock(&adev->pm.mutex);
1417 if (adev->pm.funcs->debugfs_print_current_performance_level)
Tom St Denis3de4ec52016-09-19 12:48:52 -04001418 adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001419 else
1420 seq_printf(m, "Debugfs support not implemented for this asic\n");
1421 mutex_unlock(&adev->pm.mutex);
1422 }
1423
1424 return 0;
1425}
1426
Nils Wallménius06ab6832016-05-02 12:46:15 -04001427static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1429};
1430#endif
1431
1432static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1433{
1434#if defined(CONFIG_DEBUG_FS)
1435 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1436#else
1437 return 0;
1438#endif
1439}