blob: 565479002708155159fbc883feb71233483eeb12 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800242void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
444
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Jani Nikula9d1a1032014-03-14 16:51:15 +0200945 txbuf[0] = msg->request << 4;
946 txbuf[1] = msg->address >> 8;
947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 /* Return payload size. */
966 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 break;
969
970 case DP_AUX_NATIVE_READ:
971 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 rxsize = msg->size + 1;
974
975 if (WARN_ON(rxsize > 20))
976 return -E2BIG;
977
978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
981 /*
982 * Assume happy day, and copy the data. The caller is
983 * expected to check msg->reply before touching it.
984 *
985 * Return payload size.
986 */
987 ret--;
988 memcpy(msg->buffer, rxbuf + 1, ret);
989 }
990 break;
991
992 default:
993 ret = -EINVAL;
994 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998}
999
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000static void
1001intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1005 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001006 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001007 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 switch (port) {
1010 case PORT_A:
1011 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 case PORT_B:
1015 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 break;
1018 case PORT_C:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_D:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 break;
1026 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 }
1029
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001030 /*
1031 * The AUX_CTL register is usually DP_CTL + 0x10.
1032 *
1033 * On Haswell and Broadwell though:
1034 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1035 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1036 *
1037 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1038 */
1039 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001041
Jani Nikula0b998362014-03-14 16:51:17 +02001042 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001043 intel_dp->aux.dev = dev->dev;
1044 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1047 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001049 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001050 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001051 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001052 name, ret);
1053 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
David Flynn8316f332010-12-08 16:10:21 +00001055
Jani Nikula0b998362014-03-14 16:51:17 +02001056 ret = sysfs_create_link(&connector->base.kdev->kobj,
1057 &intel_dp->aux.ddc.dev.kobj,
1058 intel_dp->aux.ddc.dev.kobj.name);
1059 if (ret < 0) {
1060 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001061 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062 }
1063}
1064
Imre Deak80f65de2014-02-11 17:12:49 +02001065static void
1066intel_dp_connector_unregister(struct intel_connector *intel_connector)
1067{
1068 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1069
Dave Airlie0e32b392014-05-02 14:02:48 +10001070 if (!intel_connector->mst_port)
1071 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1072 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001073 intel_connector_unregister(intel_connector);
1074}
1075
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001076static void
Damien Lespiau5416d872014-11-14 17:24:33 +00001077skl_edp_set_pll_config(struct intel_crtc_config *pipe_config, int link_bw)
1078{
1079 u32 ctrl1;
1080
1081 pipe_config->ddi_pll_sel = SKL_DPLL0;
1082 pipe_config->dpll_hw_state.cfgcr1 = 0;
1083 pipe_config->dpll_hw_state.cfgcr2 = 0;
1084
1085 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1086 switch (link_bw) {
1087 case DP_LINK_BW_1_62:
1088 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1089 SKL_DPLL0);
1090 break;
1091 case DP_LINK_BW_2_7:
1092 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1093 SKL_DPLL0);
1094 break;
1095 case DP_LINK_BW_5_4:
1096 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1097 SKL_DPLL0);
1098 break;
1099 }
1100 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1101}
1102
1103static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001104hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1105{
1106 switch (link_bw) {
1107 case DP_LINK_BW_1_62:
1108 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1109 break;
1110 case DP_LINK_BW_2_7:
1111 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1112 break;
1113 case DP_LINK_BW_5_4:
1114 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1115 break;
1116 }
1117}
1118
1119static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001120intel_dp_set_clock(struct intel_encoder *encoder,
1121 struct intel_crtc_config *pipe_config, int link_bw)
1122{
1123 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001124 const struct dp_link_dpll *divisor = NULL;
1125 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001126
1127 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001128 divisor = gen4_dpll;
1129 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001130 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001131 divisor = pch_dpll;
1132 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001133 } else if (IS_CHERRYVIEW(dev)) {
1134 divisor = chv_dpll;
1135 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001136 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001137 divisor = vlv_dpll;
1138 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001139 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001140
1141 if (divisor && count) {
1142 for (i = 0; i < count; i++) {
1143 if (link_bw == divisor[i].link_bw) {
1144 pipe_config->dpll = divisor[i].dpll;
1145 pipe_config->clock_set = true;
1146 break;
1147 }
1148 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001149 }
1150}
1151
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001152bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001153intel_dp_compute_config(struct intel_encoder *encoder,
1154 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001155{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001156 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001158 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001159 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001160 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001161 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001162 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001163 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001164 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001165 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001166 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001167 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001168 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001169 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001170 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001171 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172
Imre Deakbc7d38a2013-05-16 14:40:36 +03001173 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001174 pipe_config->has_pch_encoder = true;
1175
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001176 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001177 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001178 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179
Jani Nikuladd06f902012-10-19 14:51:50 +03001180 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1181 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1182 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001183 if (!HAS_PCH_SPLIT(dev))
1184 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1185 intel_connector->panel.fitting_mode);
1186 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001187 intel_pch_panel_fitting(intel_crtc, pipe_config,
1188 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001189 }
1190
Daniel Vettercb1793c2012-06-04 18:39:21 +02001191 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001192 return false;
1193
Daniel Vetter083f9562012-04-20 20:23:49 +02001194 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1195 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001196 max_lane_count, bws[max_clock],
1197 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001198
Daniel Vetter36008362013-03-27 00:44:59 +01001199 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1200 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001201 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001202 if (is_edp(intel_dp)) {
1203 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1204 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1205 dev_priv->vbt.edp_bpp);
1206 bpp = dev_priv->vbt.edp_bpp;
1207 }
1208
Jani Nikula344c5bb2014-09-09 11:25:13 +03001209 /*
1210 * Use the maximum clock and number of lanes the eDP panel
1211 * advertizes being capable of. The panels are generally
1212 * designed to support only a single clock and lane
1213 * configuration, and typically these values correspond to the
1214 * native resolution of the panel.
1215 */
1216 min_lane_count = max_lane_count;
1217 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001218 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001219
Daniel Vetter36008362013-03-27 00:44:59 +01001220 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001221 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1222 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001223
Dave Airliec6930992014-07-14 11:04:39 +10001224 for (clock = min_clock; clock <= max_clock; clock++) {
1225 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001226 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1227 link_avail = intel_dp_max_data_rate(link_clock,
1228 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001229
Daniel Vetter36008362013-03-27 00:44:59 +01001230 if (mode_rate <= link_avail) {
1231 goto found;
1232 }
1233 }
1234 }
1235 }
1236
1237 return false;
1238
1239found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001240 if (intel_dp->color_range_auto) {
1241 /*
1242 * See:
1243 * CEA-861-E - 5.1 Default Encoding Parameters
1244 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1245 */
Thierry Reding18316c82012-12-20 15:41:44 +01001246 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001247 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1248 else
1249 intel_dp->color_range = 0;
1250 }
1251
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001252 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001253 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001254
Daniel Vetter36008362013-03-27 00:44:59 +01001255 intel_dp->link_bw = bws[clock];
1256 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001257 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001258 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001259
Daniel Vetter36008362013-03-27 00:44:59 +01001260 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1261 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001262 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001263 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1264 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001266 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001267 adjusted_mode->crtc_clock,
1268 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001269 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001270
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301271 if (intel_connector->panel.downclock_mode != NULL &&
1272 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001273 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301274 intel_link_compute_m_n(bpp, lane_count,
1275 intel_connector->panel.downclock_mode->clock,
1276 pipe_config->port_clock,
1277 &pipe_config->dp_m2_n2);
1278 }
1279
Damien Lespiau5416d872014-11-14 17:24:33 +00001280 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1281 skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
1282 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001283 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1284 else
1285 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001286
Daniel Vetter36008362013-03-27 00:44:59 +01001287 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001288}
1289
Daniel Vetter7c62a162013-06-01 17:16:20 +02001290static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001291{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001292 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1293 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1294 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001295 struct drm_i915_private *dev_priv = dev->dev_private;
1296 u32 dpa_ctl;
1297
Daniel Vetterff9a6752013-06-01 17:16:21 +02001298 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001299 dpa_ctl = I915_READ(DP_A);
1300 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1301
Daniel Vetterff9a6752013-06-01 17:16:21 +02001302 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001303 /* For a long time we've carried around a ILK-DevA w/a for the
1304 * 160MHz clock. If we're really unlucky, it's still required.
1305 */
1306 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001307 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001308 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001309 } else {
1310 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001311 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001312 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001313
Daniel Vetterea9b6002012-11-29 15:59:31 +01001314 I915_WRITE(DP_A, dpa_ctl);
1315
1316 POSTING_READ(DP_A);
1317 udelay(500);
1318}
1319
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001320static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001322 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001323 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001324 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001325 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001326 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1327 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001328
Keith Packard417e8222011-11-01 19:54:11 -07001329 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001330 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001331 *
1332 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001333 * SNB CPU
1334 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001335 * CPT PCH
1336 *
1337 * IBX PCH and CPU are the same for almost everything,
1338 * except that the CPU DP PLL is configured in this
1339 * register
1340 *
1341 * CPT PCH is quite different, having many bits moved
1342 * to the TRANS_DP_CTL register instead. That
1343 * configuration happens (oddly) in ironlake_pch_enable
1344 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001345
Keith Packard417e8222011-11-01 19:54:11 -07001346 /* Preserve the BIOS-computed detected bit. This is
1347 * supposed to be read-only.
1348 */
1349 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001350
Keith Packard417e8222011-11-01 19:54:11 -07001351 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001352 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001353 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001354
Jani Nikulac1dec792014-10-27 16:26:56 +02001355 if (crtc->config.has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001356 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001357
Keith Packard417e8222011-11-01 19:54:11 -07001358 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001359
Imre Deakbc7d38a2013-05-16 14:40:36 +03001360 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001361 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1362 intel_dp->DP |= DP_SYNC_HS_HIGH;
1363 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1364 intel_dp->DP |= DP_SYNC_VS_HIGH;
1365 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1366
Jani Nikula6aba5b62013-10-04 15:08:10 +03001367 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001368 intel_dp->DP |= DP_ENHANCED_FRAMING;
1369
Daniel Vetter7c62a162013-06-01 17:16:20 +02001370 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001371 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001372 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001373 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001374
1375 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1376 intel_dp->DP |= DP_SYNC_HS_HIGH;
1377 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1378 intel_dp->DP |= DP_SYNC_VS_HIGH;
1379 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1380
Jani Nikula6aba5b62013-10-04 15:08:10 +03001381 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001382 intel_dp->DP |= DP_ENHANCED_FRAMING;
1383
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001384 if (!IS_CHERRYVIEW(dev)) {
1385 if (crtc->pipe == 1)
1386 intel_dp->DP |= DP_PIPEB_SELECT;
1387 } else {
1388 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1389 }
Keith Packard417e8222011-11-01 19:54:11 -07001390 } else {
1391 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393}
1394
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001395#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1396#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001397
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001398#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1399#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001400
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001401#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1402#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001403
Daniel Vetter4be73782014-01-17 14:39:48 +01001404static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001405 u32 mask,
1406 u32 value)
1407{
Paulo Zanoni30add222012-10-26 19:05:45 -02001408 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001409 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001410 u32 pp_stat_reg, pp_ctrl_reg;
1411
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001412 lockdep_assert_held(&dev_priv->pps_mutex);
1413
Jani Nikulabf13e812013-09-06 07:40:05 +03001414 pp_stat_reg = _pp_stat_reg(intel_dp);
1415 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001416
1417 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001418 mask, value,
1419 I915_READ(pp_stat_reg),
1420 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001421
Jesse Barnes453c5422013-03-28 09:55:41 -07001422 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001423 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001424 I915_READ(pp_stat_reg),
1425 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001426 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001427
1428 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001429}
1430
Daniel Vetter4be73782014-01-17 14:39:48 +01001431static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001432{
1433 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001434 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001435}
1436
Daniel Vetter4be73782014-01-17 14:39:48 +01001437static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001438{
Keith Packardbd943152011-09-18 23:09:52 -07001439 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001440 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001441}
Keith Packardbd943152011-09-18 23:09:52 -07001442
Daniel Vetter4be73782014-01-17 14:39:48 +01001443static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001444{
1445 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001446
1447 /* When we disable the VDD override bit last we have to do the manual
1448 * wait. */
1449 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1450 intel_dp->panel_power_cycle_delay);
1451
Daniel Vetter4be73782014-01-17 14:39:48 +01001452 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001453}
Keith Packardbd943152011-09-18 23:09:52 -07001454
Daniel Vetter4be73782014-01-17 14:39:48 +01001455static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001456{
1457 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1458 intel_dp->backlight_on_delay);
1459}
1460
Daniel Vetter4be73782014-01-17 14:39:48 +01001461static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001462{
1463 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1464 intel_dp->backlight_off_delay);
1465}
Keith Packard99ea7122011-11-01 19:57:50 -07001466
Keith Packard832dd3c2011-11-01 19:34:06 -07001467/* Read the current pp_control value, unlocking the register if it
1468 * is locked
1469 */
1470
Jesse Barnes453c5422013-03-28 09:55:41 -07001471static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001472{
Jesse Barnes453c5422013-03-28 09:55:41 -07001473 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001476
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001477 lockdep_assert_held(&dev_priv->pps_mutex);
1478
Jani Nikulabf13e812013-09-06 07:40:05 +03001479 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001480 control &= ~PANEL_UNLOCK_MASK;
1481 control |= PANEL_UNLOCK_REGS;
1482 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001483}
1484
Ville Syrjälä951468f2014-09-04 14:55:31 +03001485/*
1486 * Must be paired with edp_panel_vdd_off().
1487 * Must hold pps_mutex around the whole on/off sequence.
1488 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1489 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001490static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001491{
Paulo Zanoni30add222012-10-26 19:05:45 -02001492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1494 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001495 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001496 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001497 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001498 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001499 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001500
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001501 lockdep_assert_held(&dev_priv->pps_mutex);
1502
Keith Packard97af61f572011-09-28 16:23:51 -07001503 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001504 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001505
1506 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001507
Daniel Vetter4be73782014-01-17 14:39:48 +01001508 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001509 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001510
Imre Deak4e6e1a52014-03-27 17:45:11 +02001511 power_domain = intel_display_port_power_domain(intel_encoder);
1512 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001513
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001514 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1515 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001516
Daniel Vetter4be73782014-01-17 14:39:48 +01001517 if (!edp_have_panel_power(intel_dp))
1518 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001519
Jesse Barnes453c5422013-03-28 09:55:41 -07001520 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001521 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001522
Jani Nikulabf13e812013-09-06 07:40:05 +03001523 pp_stat_reg = _pp_stat_reg(intel_dp);
1524 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001525
1526 I915_WRITE(pp_ctrl_reg, pp);
1527 POSTING_READ(pp_ctrl_reg);
1528 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1529 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001530 /*
1531 * If the panel wasn't on, delay before accessing aux channel
1532 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001533 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001534 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1535 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001536 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001537 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001538
1539 return need_to_disable;
1540}
1541
Ville Syrjälä951468f2014-09-04 14:55:31 +03001542/*
1543 * Must be paired with intel_edp_panel_vdd_off() or
1544 * intel_edp_panel_off().
1545 * Nested calls to these functions are not allowed since
1546 * we drop the lock. Caller must use some higher level
1547 * locking to prevent nested calls from other threads.
1548 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001549void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001550{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001551 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001552
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001553 if (!is_edp(intel_dp))
1554 return;
1555
Ville Syrjälä773538e82014-09-04 14:54:56 +03001556 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001557 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001558 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001559
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001560 WARN(!vdd, "eDP port %c VDD already requested on\n",
1561 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001562}
1563
Daniel Vetter4be73782014-01-17 14:39:48 +01001564static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001565{
Paulo Zanoni30add222012-10-26 19:05:45 -02001566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001567 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001568 struct intel_digital_port *intel_dig_port =
1569 dp_to_dig_port(intel_dp);
1570 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1571 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001572 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001573 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001574
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001575 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001576
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001577 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001578
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001579 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001580 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001581
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001582 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1583 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001584
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001585 pp = ironlake_get_pp_control(intel_dp);
1586 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001587
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001588 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1589 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001590
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001591 I915_WRITE(pp_ctrl_reg, pp);
1592 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001593
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001594 /* Make sure sequencer is idle before allowing subsequent activity */
1595 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1596 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001597
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001598 if ((pp & POWER_TARGET_ON) == 0)
1599 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001600
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001601 power_domain = intel_display_port_power_domain(intel_encoder);
1602 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001603}
1604
Daniel Vetter4be73782014-01-17 14:39:48 +01001605static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001606{
1607 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1608 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001609
Ville Syrjälä773538e82014-09-04 14:54:56 +03001610 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001611 if (!intel_dp->want_panel_vdd)
1612 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001613 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001614}
1615
Imre Deakaba86892014-07-30 15:57:31 +03001616static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1617{
1618 unsigned long delay;
1619
1620 /*
1621 * Queue the timer to fire a long time from now (relative to the power
1622 * down delay) to keep the panel power up across a sequence of
1623 * operations.
1624 */
1625 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1626 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1627}
1628
Ville Syrjälä951468f2014-09-04 14:55:31 +03001629/*
1630 * Must be paired with edp_panel_vdd_on().
1631 * Must hold pps_mutex around the whole on/off sequence.
1632 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1633 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001634static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001635{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001636 struct drm_i915_private *dev_priv =
1637 intel_dp_to_dev(intel_dp)->dev_private;
1638
1639 lockdep_assert_held(&dev_priv->pps_mutex);
1640
Keith Packard97af61f572011-09-28 16:23:51 -07001641 if (!is_edp(intel_dp))
1642 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001643
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001644 WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
1645 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001646
Keith Packardbd943152011-09-18 23:09:52 -07001647 intel_dp->want_panel_vdd = false;
1648
Imre Deakaba86892014-07-30 15:57:31 +03001649 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001650 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001651 else
1652 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001653}
1654
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001655static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001656{
Paulo Zanoni30add222012-10-26 19:05:45 -02001657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001659 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001660 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001661
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001662 lockdep_assert_held(&dev_priv->pps_mutex);
1663
Keith Packard97af61f572011-09-28 16:23:51 -07001664 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001665 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001666
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001667 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1668 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001669
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001670 if (WARN(edp_have_panel_power(intel_dp),
1671 "eDP port %c panel power already on\n",
1672 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001673 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001674
Daniel Vetter4be73782014-01-17 14:39:48 +01001675 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001676
Jani Nikulabf13e812013-09-06 07:40:05 +03001677 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001678 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001679 if (IS_GEN5(dev)) {
1680 /* ILK workaround: disable reset around power sequence */
1681 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001682 I915_WRITE(pp_ctrl_reg, pp);
1683 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001684 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001685
Keith Packard1c0ae802011-09-19 13:59:29 -07001686 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001687 if (!IS_GEN5(dev))
1688 pp |= PANEL_POWER_RESET;
1689
Jesse Barnes453c5422013-03-28 09:55:41 -07001690 I915_WRITE(pp_ctrl_reg, pp);
1691 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001692
Daniel Vetter4be73782014-01-17 14:39:48 +01001693 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001694 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001695
Keith Packard05ce1a42011-09-29 16:33:01 -07001696 if (IS_GEN5(dev)) {
1697 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001698 I915_WRITE(pp_ctrl_reg, pp);
1699 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001700 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001701}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001702
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001703void intel_edp_panel_on(struct intel_dp *intel_dp)
1704{
1705 if (!is_edp(intel_dp))
1706 return;
1707
1708 pps_lock(intel_dp);
1709 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001710 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001711}
1712
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001713
1714static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001715{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001716 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1717 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001719 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001720 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001721 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001722 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001723
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001724 lockdep_assert_held(&dev_priv->pps_mutex);
1725
Keith Packard97af61f572011-09-28 16:23:51 -07001726 if (!is_edp(intel_dp))
1727 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001728
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001729 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1730 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001731
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001732 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1733 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001734
Jesse Barnes453c5422013-03-28 09:55:41 -07001735 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001736 /* We need to switch off panel power _and_ force vdd, for otherwise some
1737 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001738 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1739 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001740
Jani Nikulabf13e812013-09-06 07:40:05 +03001741 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001742
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001743 intel_dp->want_panel_vdd = false;
1744
Jesse Barnes453c5422013-03-28 09:55:41 -07001745 I915_WRITE(pp_ctrl_reg, pp);
1746 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001747
Paulo Zanonidce56b32013-12-19 14:29:40 -02001748 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001749 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001750
1751 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001752 power_domain = intel_display_port_power_domain(intel_encoder);
1753 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001754}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001755
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001756void intel_edp_panel_off(struct intel_dp *intel_dp)
1757{
1758 if (!is_edp(intel_dp))
1759 return;
1760
1761 pps_lock(intel_dp);
1762 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001763 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001764}
1765
Jani Nikula1250d102014-08-12 17:11:39 +03001766/* Enable backlight in the panel power control. */
1767static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001768{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001769 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1770 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001773 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001774
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001775 /*
1776 * If we enable the backlight right away following a panel power
1777 * on, we may see slight flicker as the panel syncs with the eDP
1778 * link. So delay a bit to make sure the image is solid before
1779 * allowing it to appear.
1780 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001781 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001782
Ville Syrjälä773538e82014-09-04 14:54:56 +03001783 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001784
Jesse Barnes453c5422013-03-28 09:55:41 -07001785 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001786 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001787
Jani Nikulabf13e812013-09-06 07:40:05 +03001788 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001789
1790 I915_WRITE(pp_ctrl_reg, pp);
1791 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792
Ville Syrjälä773538e82014-09-04 14:54:56 +03001793 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001794}
1795
Jani Nikula1250d102014-08-12 17:11:39 +03001796/* Enable backlight PWM and backlight PP control. */
1797void intel_edp_backlight_on(struct intel_dp *intel_dp)
1798{
1799 if (!is_edp(intel_dp))
1800 return;
1801
1802 DRM_DEBUG_KMS("\n");
1803
1804 intel_panel_enable_backlight(intel_dp->attached_connector);
1805 _intel_edp_backlight_on(intel_dp);
1806}
1807
1808/* Disable backlight in the panel power control. */
1809static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001810{
Paulo Zanoni30add222012-10-26 19:05:45 -02001811 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001812 struct drm_i915_private *dev_priv = dev->dev_private;
1813 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001814 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001815
Keith Packardf01eca22011-09-28 16:48:10 -07001816 if (!is_edp(intel_dp))
1817 return;
1818
Ville Syrjälä773538e82014-09-04 14:54:56 +03001819 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001820
Jesse Barnes453c5422013-03-28 09:55:41 -07001821 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001822 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001823
Jani Nikulabf13e812013-09-06 07:40:05 +03001824 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001825
1826 I915_WRITE(pp_ctrl_reg, pp);
1827 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001828
Ville Syrjälä773538e82014-09-04 14:54:56 +03001829 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001830
Paulo Zanonidce56b32013-12-19 14:29:40 -02001831 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001832 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001833}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001834
Jani Nikula1250d102014-08-12 17:11:39 +03001835/* Disable backlight PP control and backlight PWM. */
1836void intel_edp_backlight_off(struct intel_dp *intel_dp)
1837{
1838 if (!is_edp(intel_dp))
1839 return;
1840
1841 DRM_DEBUG_KMS("\n");
1842
1843 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001844 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001845}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Jani Nikula73580fb72014-08-12 17:11:41 +03001847/*
1848 * Hook for controlling the panel power control backlight through the bl_power
1849 * sysfs attribute. Take care to handle multiple calls.
1850 */
1851static void intel_edp_backlight_power(struct intel_connector *connector,
1852 bool enable)
1853{
1854 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001855 bool is_enabled;
1856
Ville Syrjälä773538e82014-09-04 14:54:56 +03001857 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001858 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001859 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001860
1861 if (is_enabled == enable)
1862 return;
1863
Jani Nikula23ba9372014-08-27 14:08:43 +03001864 DRM_DEBUG_KMS("panel power control backlight %s\n",
1865 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001866
1867 if (enable)
1868 _intel_edp_backlight_on(intel_dp);
1869 else
1870 _intel_edp_backlight_off(intel_dp);
1871}
1872
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001873static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001874{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001875 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1876 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1877 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 u32 dpa_ctl;
1880
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001881 assert_pipe_disabled(dev_priv,
1882 to_intel_crtc(crtc)->pipe);
1883
Jesse Barnesd240f202010-08-13 15:43:26 -07001884 DRM_DEBUG_KMS("\n");
1885 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001886 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1887 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1888
1889 /* We don't adjust intel_dp->DP while tearing down the link, to
1890 * facilitate link retraining (e.g. after hotplug). Hence clear all
1891 * enable bits here to ensure that we don't enable too much. */
1892 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1893 intel_dp->DP |= DP_PLL_ENABLE;
1894 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001895 POSTING_READ(DP_A);
1896 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001897}
1898
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001899static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001900{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001901 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1902 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1903 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001904 struct drm_i915_private *dev_priv = dev->dev_private;
1905 u32 dpa_ctl;
1906
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001907 assert_pipe_disabled(dev_priv,
1908 to_intel_crtc(crtc)->pipe);
1909
Jesse Barnesd240f202010-08-13 15:43:26 -07001910 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001911 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1912 "dp pll off, should be on\n");
1913 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1914
1915 /* We can't rely on the value tracked for the DP register in
1916 * intel_dp->DP because link_down must not change that (otherwise link
1917 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001918 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001919 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001920 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001921 udelay(200);
1922}
1923
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001924/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001925void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001926{
1927 int ret, i;
1928
1929 /* Should have a valid DPCD by this point */
1930 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1931 return;
1932
1933 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001934 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1935 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001936 } else {
1937 /*
1938 * When turning on, we need to retry for 1ms to give the sink
1939 * time to wake up.
1940 */
1941 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001942 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1943 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001944 if (ret == 1)
1945 break;
1946 msleep(1);
1947 }
1948 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001949
1950 if (ret != 1)
1951 DRM_DEBUG_KMS("failed to %s sink power state\n",
1952 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001953}
1954
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001955static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1956 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001957{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001958 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001959 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001960 struct drm_device *dev = encoder->base.dev;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001962 enum intel_display_power_domain power_domain;
1963 u32 tmp;
1964
1965 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001966 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001967 return false;
1968
1969 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001970
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001971 if (!(tmp & DP_PORT_EN))
1972 return false;
1973
Imre Deakbc7d38a2013-05-16 14:40:36 +03001974 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001975 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001976 } else if (IS_CHERRYVIEW(dev)) {
1977 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001978 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001979 *pipe = PORT_TO_PIPE(tmp);
1980 } else {
1981 u32 trans_sel;
1982 u32 trans_dp;
1983 int i;
1984
1985 switch (intel_dp->output_reg) {
1986 case PCH_DP_B:
1987 trans_sel = TRANS_DP_PORT_SEL_B;
1988 break;
1989 case PCH_DP_C:
1990 trans_sel = TRANS_DP_PORT_SEL_C;
1991 break;
1992 case PCH_DP_D:
1993 trans_sel = TRANS_DP_PORT_SEL_D;
1994 break;
1995 default:
1996 return true;
1997 }
1998
Damien Lespiau055e3932014-08-18 13:49:10 +01001999 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002000 trans_dp = I915_READ(TRANS_DP_CTL(i));
2001 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2002 *pipe = i;
2003 return true;
2004 }
2005 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002006
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002007 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2008 intel_dp->output_reg);
2009 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002010
2011 return true;
2012}
2013
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002014static void intel_dp_get_config(struct intel_encoder *encoder,
2015 struct intel_crtc_config *pipe_config)
2016{
2017 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002018 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002019 struct drm_device *dev = encoder->base.dev;
2020 struct drm_i915_private *dev_priv = dev->dev_private;
2021 enum port port = dp_to_dig_port(intel_dp)->port;
2022 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002023 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002024
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002025 tmp = I915_READ(intel_dp->output_reg);
2026 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2027 pipe_config->has_audio = true;
2028
Xiong Zhang63000ef2013-06-28 12:59:06 +08002029 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002030 if (tmp & DP_SYNC_HS_HIGH)
2031 flags |= DRM_MODE_FLAG_PHSYNC;
2032 else
2033 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002034
Xiong Zhang63000ef2013-06-28 12:59:06 +08002035 if (tmp & DP_SYNC_VS_HIGH)
2036 flags |= DRM_MODE_FLAG_PVSYNC;
2037 else
2038 flags |= DRM_MODE_FLAG_NVSYNC;
2039 } else {
2040 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2041 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2042 flags |= DRM_MODE_FLAG_PHSYNC;
2043 else
2044 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002045
Xiong Zhang63000ef2013-06-28 12:59:06 +08002046 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2047 flags |= DRM_MODE_FLAG_PVSYNC;
2048 else
2049 flags |= DRM_MODE_FLAG_NVSYNC;
2050 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002051
2052 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002053
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002054 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2055 tmp & DP_COLOR_RANGE_16_235)
2056 pipe_config->limited_color_range = true;
2057
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002058 pipe_config->has_dp_encoder = true;
2059
2060 intel_dp_get_m_n(crtc, pipe_config);
2061
Ville Syrjälä18442d02013-09-13 16:00:08 +03002062 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002063 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2064 pipe_config->port_clock = 162000;
2065 else
2066 pipe_config->port_clock = 270000;
2067 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002068
2069 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2070 &pipe_config->dp_m_n);
2071
2072 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2073 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2074
Damien Lespiau241bfc32013-09-25 16:45:37 +01002075 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002076
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002077 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2078 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2079 /*
2080 * This is a big fat ugly hack.
2081 *
2082 * Some machines in UEFI boot mode provide us a VBT that has 18
2083 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2084 * unknown we fail to light up. Yet the same BIOS boots up with
2085 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2086 * max, not what it tells us to use.
2087 *
2088 * Note: This will still be broken if the eDP panel is not lit
2089 * up by the BIOS, and thus we can't get the mode at module
2090 * load.
2091 */
2092 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2093 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2094 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2095 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002096}
2097
Daniel Vettere8cb4552012-07-01 13:05:48 +02002098static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002099{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002100 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002101 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002102 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2103
2104 if (crtc->config.has_audio)
2105 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002106
2107 /* Make sure the panel is off before trying to change the mode. But also
2108 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002109 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002110 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002111 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002112 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002113
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002114 /* disable the port before the pipe on g4x */
2115 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002116 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002117}
2118
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002119static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002120{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002121 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002122 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002123
Ville Syrjälä49277c32014-03-31 18:21:26 +03002124 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002125 if (port == PORT_A)
2126 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002127}
2128
2129static void vlv_post_disable_dp(struct intel_encoder *encoder)
2130{
2131 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2132
2133 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002134}
2135
Ville Syrjälä580d3812014-04-09 13:29:00 +03002136static void chv_post_disable_dp(struct intel_encoder *encoder)
2137{
2138 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2139 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2140 struct drm_device *dev = encoder->base.dev;
2141 struct drm_i915_private *dev_priv = dev->dev_private;
2142 struct intel_crtc *intel_crtc =
2143 to_intel_crtc(encoder->base.crtc);
2144 enum dpio_channel ch = vlv_dport_to_channel(dport);
2145 enum pipe pipe = intel_crtc->pipe;
2146 u32 val;
2147
2148 intel_dp_link_down(intel_dp);
2149
2150 mutex_lock(&dev_priv->dpio_lock);
2151
2152 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002153 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002154 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002155 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002156
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002157 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2158 val |= CHV_PCS_REQ_SOFTRESET_EN;
2159 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2160
2161 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002162 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002163 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2164
2165 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2166 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2167 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002168
2169 mutex_unlock(&dev_priv->dpio_lock);
2170}
2171
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002172static void
2173_intel_dp_set_link_train(struct intel_dp *intel_dp,
2174 uint32_t *DP,
2175 uint8_t dp_train_pat)
2176{
2177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2178 struct drm_device *dev = intel_dig_port->base.base.dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 enum port port = intel_dig_port->port;
2181
2182 if (HAS_DDI(dev)) {
2183 uint32_t temp = I915_READ(DP_TP_CTL(port));
2184
2185 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2186 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2187 else
2188 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2189
2190 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2191 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2192 case DP_TRAINING_PATTERN_DISABLE:
2193 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2194
2195 break;
2196 case DP_TRAINING_PATTERN_1:
2197 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2198 break;
2199 case DP_TRAINING_PATTERN_2:
2200 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2201 break;
2202 case DP_TRAINING_PATTERN_3:
2203 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2204 break;
2205 }
2206 I915_WRITE(DP_TP_CTL(port), temp);
2207
2208 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2209 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2210
2211 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2212 case DP_TRAINING_PATTERN_DISABLE:
2213 *DP |= DP_LINK_TRAIN_OFF_CPT;
2214 break;
2215 case DP_TRAINING_PATTERN_1:
2216 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2217 break;
2218 case DP_TRAINING_PATTERN_2:
2219 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2220 break;
2221 case DP_TRAINING_PATTERN_3:
2222 DRM_ERROR("DP training pattern 3 not supported\n");
2223 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2224 break;
2225 }
2226
2227 } else {
2228 if (IS_CHERRYVIEW(dev))
2229 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2230 else
2231 *DP &= ~DP_LINK_TRAIN_MASK;
2232
2233 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2234 case DP_TRAINING_PATTERN_DISABLE:
2235 *DP |= DP_LINK_TRAIN_OFF;
2236 break;
2237 case DP_TRAINING_PATTERN_1:
2238 *DP |= DP_LINK_TRAIN_PAT_1;
2239 break;
2240 case DP_TRAINING_PATTERN_2:
2241 *DP |= DP_LINK_TRAIN_PAT_2;
2242 break;
2243 case DP_TRAINING_PATTERN_3:
2244 if (IS_CHERRYVIEW(dev)) {
2245 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2246 } else {
2247 DRM_ERROR("DP training pattern 3 not supported\n");
2248 *DP |= DP_LINK_TRAIN_PAT_2;
2249 }
2250 break;
2251 }
2252 }
2253}
2254
2255static void intel_dp_enable_port(struct intel_dp *intel_dp)
2256{
2257 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2258 struct drm_i915_private *dev_priv = dev->dev_private;
2259
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002260 /* enable with pattern 1 (as per spec) */
2261 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2262 DP_TRAINING_PATTERN_1);
2263
2264 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2265 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002266
2267 /*
2268 * Magic for VLV/CHV. We _must_ first set up the register
2269 * without actually enabling the port, and then do another
2270 * write to enable the port. Otherwise link training will
2271 * fail when the power sequencer is freshly used for this port.
2272 */
2273 intel_dp->DP |= DP_PORT_EN;
2274
2275 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2276 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002277}
2278
Daniel Vettere8cb4552012-07-01 13:05:48 +02002279static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002280{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002281 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2282 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002283 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002284 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002285 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002287 if (WARN_ON(dp_reg & DP_PORT_EN))
2288 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002289
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002290 pps_lock(intel_dp);
2291
2292 if (IS_VALLEYVIEW(dev))
2293 vlv_init_panel_power_sequencer(intel_dp);
2294
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002295 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002296
2297 edp_panel_vdd_on(intel_dp);
2298 edp_panel_on(intel_dp);
2299 edp_panel_vdd_off(intel_dp, true);
2300
2301 pps_unlock(intel_dp);
2302
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002303 if (IS_VALLEYVIEW(dev))
2304 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2305
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2307 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002308 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002309 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002310
2311 if (crtc->config.has_audio) {
2312 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2313 pipe_name(crtc->pipe));
2314 intel_audio_codec_enable(encoder);
2315 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002316}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002317
Jani Nikulaecff4f32013-09-06 07:38:29 +03002318static void g4x_enable_dp(struct intel_encoder *encoder)
2319{
Jani Nikula828f5c62013-09-05 16:44:45 +03002320 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2321
Jani Nikulaecff4f32013-09-06 07:38:29 +03002322 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002323 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002324}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002325
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002326static void vlv_enable_dp(struct intel_encoder *encoder)
2327{
Jani Nikula828f5c62013-09-05 16:44:45 +03002328 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2329
Daniel Vetter4be73782014-01-17 14:39:48 +01002330 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002331}
2332
Jani Nikulaecff4f32013-09-06 07:38:29 +03002333static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002334{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002336 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002337
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002338 intel_dp_prepare(encoder);
2339
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002340 /* Only ilk+ has port A */
2341 if (dport->port == PORT_A) {
2342 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002343 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002344 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002345}
2346
Ville Syrjälä83b84592014-10-16 21:29:51 +03002347static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2348{
2349 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2350 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2351 enum pipe pipe = intel_dp->pps_pipe;
2352 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2353
2354 edp_panel_vdd_off_sync(intel_dp);
2355
2356 /*
2357 * VLV seems to get confused when multiple power seqeuencers
2358 * have the same port selected (even if only one has power/vdd
2359 * enabled). The failure manifests as vlv_wait_port_ready() failing
2360 * CHV on the other hand doesn't seem to mind having the same port
2361 * selected in multiple power seqeuencers, but let's clear the
2362 * port select always when logically disconnecting a power sequencer
2363 * from a port.
2364 */
2365 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2366 pipe_name(pipe), port_name(intel_dig_port->port));
2367 I915_WRITE(pp_on_reg, 0);
2368 POSTING_READ(pp_on_reg);
2369
2370 intel_dp->pps_pipe = INVALID_PIPE;
2371}
2372
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002373static void vlv_steal_power_sequencer(struct drm_device *dev,
2374 enum pipe pipe)
2375{
2376 struct drm_i915_private *dev_priv = dev->dev_private;
2377 struct intel_encoder *encoder;
2378
2379 lockdep_assert_held(&dev_priv->pps_mutex);
2380
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002381 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2382 return;
2383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002384 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2385 base.head) {
2386 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002387 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002388
2389 if (encoder->type != INTEL_OUTPUT_EDP)
2390 continue;
2391
2392 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002393 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002394
2395 if (intel_dp->pps_pipe != pipe)
2396 continue;
2397
2398 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002399 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002400
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002401 WARN(encoder->connectors_active,
2402 "stealing pipe %c power sequencer from active eDP port %c\n",
2403 pipe_name(pipe), port_name(port));
2404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002405 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002406 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002407 }
2408}
2409
2410static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2411{
2412 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2413 struct intel_encoder *encoder = &intel_dig_port->base;
2414 struct drm_device *dev = encoder->base.dev;
2415 struct drm_i915_private *dev_priv = dev->dev_private;
2416 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002417
2418 lockdep_assert_held(&dev_priv->pps_mutex);
2419
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002420 if (!is_edp(intel_dp))
2421 return;
2422
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002423 if (intel_dp->pps_pipe == crtc->pipe)
2424 return;
2425
2426 /*
2427 * If another power sequencer was being used on this
2428 * port previously make sure to turn off vdd there while
2429 * we still have control of it.
2430 */
2431 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002432 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002433
2434 /*
2435 * We may be stealing the power
2436 * sequencer from another port.
2437 */
2438 vlv_steal_power_sequencer(dev, crtc->pipe);
2439
2440 /* now it's all ours */
2441 intel_dp->pps_pipe = crtc->pipe;
2442
2443 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2444 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2445
2446 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002447 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2448 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002449}
2450
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002451static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2452{
2453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2454 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002455 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002456 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002457 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002458 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002459 int pipe = intel_crtc->pipe;
2460 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002461
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002462 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002463
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002464 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002465 val = 0;
2466 if (pipe)
2467 val |= (1<<21);
2468 else
2469 val &= ~(1<<21);
2470 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002471 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2472 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2473 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002474
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002475 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002476
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002477 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002478}
2479
Jani Nikulaecff4f32013-09-06 07:38:29 +03002480static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002481{
2482 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2483 struct drm_device *dev = encoder->base.dev;
2484 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002485 struct intel_crtc *intel_crtc =
2486 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002487 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002488 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002489
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002490 intel_dp_prepare(encoder);
2491
Jesse Barnes89b667f2013-04-18 14:51:36 -07002492 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002493 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002494 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002495 DPIO_PCS_TX_LANE2_RESET |
2496 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002497 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002498 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2499 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2500 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2501 DPIO_PCS_CLK_SOFT_RESET);
2502
2503 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002504 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2505 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2506 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002507 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002508}
2509
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002510static void chv_pre_enable_dp(struct intel_encoder *encoder)
2511{
2512 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2513 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2514 struct drm_device *dev = encoder->base.dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002516 struct intel_crtc *intel_crtc =
2517 to_intel_crtc(encoder->base.crtc);
2518 enum dpio_channel ch = vlv_dport_to_channel(dport);
2519 int pipe = intel_crtc->pipe;
2520 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002521 u32 val;
2522
2523 mutex_lock(&dev_priv->dpio_lock);
2524
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002525 /* allow hardware to manage TX FIFO reset source */
2526 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2527 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2528 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2529
2530 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2531 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2532 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2533
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002534 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002535 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002536 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002537 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002538
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002539 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2540 val |= CHV_PCS_REQ_SOFTRESET_EN;
2541 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2542
2543 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002544 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002545 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2546
2547 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2548 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2549 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002550
2551 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002552 for (i = 0; i < 4; i++) {
2553 /* Set the latency optimal bit */
2554 data = (i == 1) ? 0x0 : 0x6;
2555 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2556 data << DPIO_FRC_LATENCY_SHFIT);
2557
2558 /* Set the upar bit */
2559 data = (i == 1) ? 0x0 : 0x1;
2560 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2561 data << DPIO_UPAR_SHIFT);
2562 }
2563
2564 /* Data lane stagger programming */
2565 /* FIXME: Fix up value only after power analysis */
2566
2567 mutex_unlock(&dev_priv->dpio_lock);
2568
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002569 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002570}
2571
Ville Syrjälä9197c882014-04-09 13:29:05 +03002572static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2573{
2574 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2575 struct drm_device *dev = encoder->base.dev;
2576 struct drm_i915_private *dev_priv = dev->dev_private;
2577 struct intel_crtc *intel_crtc =
2578 to_intel_crtc(encoder->base.crtc);
2579 enum dpio_channel ch = vlv_dport_to_channel(dport);
2580 enum pipe pipe = intel_crtc->pipe;
2581 u32 val;
2582
Ville Syrjälä625695f2014-06-28 02:04:02 +03002583 intel_dp_prepare(encoder);
2584
Ville Syrjälä9197c882014-04-09 13:29:05 +03002585 mutex_lock(&dev_priv->dpio_lock);
2586
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002587 /* program left/right clock distribution */
2588 if (pipe != PIPE_B) {
2589 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2590 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2591 if (ch == DPIO_CH0)
2592 val |= CHV_BUFLEFTENA1_FORCE;
2593 if (ch == DPIO_CH1)
2594 val |= CHV_BUFRIGHTENA1_FORCE;
2595 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2596 } else {
2597 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2598 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2599 if (ch == DPIO_CH0)
2600 val |= CHV_BUFLEFTENA2_FORCE;
2601 if (ch == DPIO_CH1)
2602 val |= CHV_BUFRIGHTENA2_FORCE;
2603 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2604 }
2605
Ville Syrjälä9197c882014-04-09 13:29:05 +03002606 /* program clock channel usage */
2607 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2608 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2609 if (pipe != PIPE_B)
2610 val &= ~CHV_PCS_USEDCLKCHANNEL;
2611 else
2612 val |= CHV_PCS_USEDCLKCHANNEL;
2613 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2614
2615 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2616 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2617 if (pipe != PIPE_B)
2618 val &= ~CHV_PCS_USEDCLKCHANNEL;
2619 else
2620 val |= CHV_PCS_USEDCLKCHANNEL;
2621 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2622
2623 /*
2624 * This a a bit weird since generally CL
2625 * matches the pipe, but here we need to
2626 * pick the CL based on the port.
2627 */
2628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2629 if (pipe != PIPE_B)
2630 val &= ~CHV_CMN_USEDCLKCHANNEL;
2631 else
2632 val |= CHV_CMN_USEDCLKCHANNEL;
2633 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2634
2635 mutex_unlock(&dev_priv->dpio_lock);
2636}
2637
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002638/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002639 * Native read with retry for link status and receiver capability reads for
2640 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002641 *
2642 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2643 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002644 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002645static ssize_t
2646intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2647 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002648{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002649 ssize_t ret;
2650 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002651
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002652 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002653 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2654 if (ret == size)
2655 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002656 msleep(1);
2657 }
2658
Jani Nikula9d1a1032014-03-14 16:51:15 +02002659 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660}
2661
2662/*
2663 * Fetch AUX CH registers 0x202 - 0x207 which contain
2664 * link status information
2665 */
2666static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002667intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002668{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002669 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2670 DP_LANE0_1_STATUS,
2671 link_status,
2672 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002673}
2674
Paulo Zanoni11002442014-06-13 18:45:41 -03002675/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002677intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678{
Paulo Zanoni30add222012-10-26 19:05:45 -02002679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002680 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002681
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002682 if (INTEL_INFO(dev)->gen >= 9)
2683 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2684 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302685 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002686 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302687 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002688 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302689 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002690 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302691 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002692}
2693
2694static uint8_t
2695intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2696{
Paulo Zanoni30add222012-10-26 19:05:45 -02002697 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002698 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002699
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002700 if (INTEL_INFO(dev)->gen >= 9) {
2701 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2702 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2703 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2704 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2705 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2706 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2707 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2708 default:
2709 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2710 }
2711 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002712 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302713 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2714 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2715 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2716 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2717 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2718 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2719 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002720 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302721 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002722 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002723 } else if (IS_VALLEYVIEW(dev)) {
2724 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302725 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2726 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2727 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2728 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2729 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2730 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2731 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002732 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302733 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002734 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002735 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002736 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302737 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2738 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2739 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2740 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2741 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002742 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302743 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002744 }
2745 } else {
2746 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302747 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2748 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2749 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2750 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2751 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2752 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2753 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002754 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302755 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002756 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002757 }
2758}
2759
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002760static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2761{
2762 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002765 struct intel_crtc *intel_crtc =
2766 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002767 unsigned long demph_reg_value, preemph_reg_value,
2768 uniqtranscale_reg_value;
2769 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002770 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002771 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002772
2773 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302774 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002775 preemph_reg_value = 0x0004000;
2776 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302777 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002778 demph_reg_value = 0x2B405555;
2779 uniqtranscale_reg_value = 0x552AB83A;
2780 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302781 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002782 demph_reg_value = 0x2B404040;
2783 uniqtranscale_reg_value = 0x5548B83A;
2784 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302785 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002786 demph_reg_value = 0x2B245555;
2787 uniqtranscale_reg_value = 0x5560B83A;
2788 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302789 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002790 demph_reg_value = 0x2B405555;
2791 uniqtranscale_reg_value = 0x5598DA3A;
2792 break;
2793 default:
2794 return 0;
2795 }
2796 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302797 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002798 preemph_reg_value = 0x0002000;
2799 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302800 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002801 demph_reg_value = 0x2B404040;
2802 uniqtranscale_reg_value = 0x5552B83A;
2803 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302804 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002805 demph_reg_value = 0x2B404848;
2806 uniqtranscale_reg_value = 0x5580B83A;
2807 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302808 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002809 demph_reg_value = 0x2B404040;
2810 uniqtranscale_reg_value = 0x55ADDA3A;
2811 break;
2812 default:
2813 return 0;
2814 }
2815 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302816 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002817 preemph_reg_value = 0x0000000;
2818 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302819 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002820 demph_reg_value = 0x2B305555;
2821 uniqtranscale_reg_value = 0x5570B83A;
2822 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302823 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002824 demph_reg_value = 0x2B2B4040;
2825 uniqtranscale_reg_value = 0x55ADDA3A;
2826 break;
2827 default:
2828 return 0;
2829 }
2830 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302831 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002832 preemph_reg_value = 0x0006000;
2833 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302834 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002835 demph_reg_value = 0x1B405555;
2836 uniqtranscale_reg_value = 0x55ADDA3A;
2837 break;
2838 default:
2839 return 0;
2840 }
2841 break;
2842 default:
2843 return 0;
2844 }
2845
Chris Wilson0980a602013-07-26 19:57:35 +01002846 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002847 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2848 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2849 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002850 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002851 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2852 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2853 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2854 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002855 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002856
2857 return 0;
2858}
2859
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002860static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2861{
2862 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2863 struct drm_i915_private *dev_priv = dev->dev_private;
2864 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2865 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002866 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002867 uint8_t train_set = intel_dp->train_set[0];
2868 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002869 enum pipe pipe = intel_crtc->pipe;
2870 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002871
2872 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302873 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002874 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302875 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002876 deemph_reg_value = 128;
2877 margin_reg_value = 52;
2878 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002880 deemph_reg_value = 128;
2881 margin_reg_value = 77;
2882 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002884 deemph_reg_value = 128;
2885 margin_reg_value = 102;
2886 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002888 deemph_reg_value = 128;
2889 margin_reg_value = 154;
2890 /* FIXME extra to set for 1200 */
2891 break;
2892 default:
2893 return 0;
2894 }
2895 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302896 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002897 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302898 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002899 deemph_reg_value = 85;
2900 margin_reg_value = 78;
2901 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002903 deemph_reg_value = 85;
2904 margin_reg_value = 116;
2905 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002907 deemph_reg_value = 85;
2908 margin_reg_value = 154;
2909 break;
2910 default:
2911 return 0;
2912 }
2913 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002915 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302916 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002917 deemph_reg_value = 64;
2918 margin_reg_value = 104;
2919 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302920 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002921 deemph_reg_value = 64;
2922 margin_reg_value = 154;
2923 break;
2924 default:
2925 return 0;
2926 }
2927 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302928 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002929 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002931 deemph_reg_value = 43;
2932 margin_reg_value = 154;
2933 break;
2934 default:
2935 return 0;
2936 }
2937 break;
2938 default:
2939 return 0;
2940 }
2941
2942 mutex_lock(&dev_priv->dpio_lock);
2943
2944 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002945 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2946 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002947 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2948 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002949 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2950
2951 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2952 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002953 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2954 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002955 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002956
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002957 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
2958 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2959 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2960 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
2961
2962 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
2963 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2964 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2965 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
2966
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002967 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002968 for (i = 0; i < 4; i++) {
2969 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2970 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2971 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2972 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2973 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002974
2975 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002976 for (i = 0; i < 4; i++) {
2977 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002978 val &= ~DPIO_SWING_MARGIN000_MASK;
2979 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002980 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2981 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002982
2983 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002984 for (i = 0; i < 4; i++) {
2985 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2986 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2987 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2988 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002989
2990 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002992 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002994
2995 /*
2996 * The document said it needs to set bit 27 for ch0 and bit 26
2997 * for ch1. Might be a typo in the doc.
2998 * For now, for this unique transition scale selection, set bit
2999 * 27 for ch0 and ch1.
3000 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003001 for (i = 0; i < 4; i++) {
3002 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3003 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3004 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3005 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003006
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003007 for (i = 0; i < 4; i++) {
3008 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3009 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3010 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3011 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3012 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003013 }
3014
3015 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003016 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3017 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3018 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3019
3020 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3021 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3022 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003023
3024 /* LRC Bypass */
3025 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3026 val |= DPIO_LRC_BYPASS;
3027 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3028
3029 mutex_unlock(&dev_priv->dpio_lock);
3030
3031 return 0;
3032}
3033
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003034static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003035intel_get_adjust_train(struct intel_dp *intel_dp,
3036 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003037{
3038 uint8_t v = 0;
3039 uint8_t p = 0;
3040 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003041 uint8_t voltage_max;
3042 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003043
Jesse Barnes33a34e42010-09-08 12:42:02 -07003044 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003045 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3046 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003047
3048 if (this_v > v)
3049 v = this_v;
3050 if (this_p > p)
3051 p = this_p;
3052 }
3053
Keith Packard1a2eb462011-11-16 16:26:07 -08003054 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003055 if (v >= voltage_max)
3056 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003057
Keith Packard1a2eb462011-11-16 16:26:07 -08003058 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3059 if (p >= preemph_max)
3060 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003061
3062 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003063 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003064}
3065
3066static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003067intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003068{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003069 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003070
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003071 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003073 default:
3074 signal_levels |= DP_VOLTAGE_0_4;
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003077 signal_levels |= DP_VOLTAGE_0_6;
3078 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003080 signal_levels |= DP_VOLTAGE_0_8;
3081 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083 signal_levels |= DP_VOLTAGE_1_2;
3084 break;
3085 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003086 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003088 default:
3089 signal_levels |= DP_PRE_EMPHASIS_0;
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092 signal_levels |= DP_PRE_EMPHASIS_3_5;
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003095 signal_levels |= DP_PRE_EMPHASIS_6;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003098 signal_levels |= DP_PRE_EMPHASIS_9_5;
3099 break;
3100 }
3101 return signal_levels;
3102}
3103
Zhenyu Wange3421a12010-04-08 09:43:27 +08003104/* Gen6's DP voltage swing and pre-emphasis control */
3105static uint32_t
3106intel_gen6_edp_signal_levels(uint8_t train_set)
3107{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003108 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3109 DP_TRAIN_PRE_EMPHASIS_MASK);
3110 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003113 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003115 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003118 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003121 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003124 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003125 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003126 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3127 "0x%x\n", signal_levels);
3128 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003129 }
3130}
3131
Keith Packard1a2eb462011-11-16 16:26:07 -08003132/* Gen7's DP voltage swing and pre-emphasis control */
3133static uint32_t
3134intel_gen7_edp_signal_levels(uint8_t train_set)
3135{
3136 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3137 DP_TRAIN_PRE_EMPHASIS_MASK);
3138 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003140 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003142 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003144 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3145
Sonika Jindalbd600182014-08-08 16:23:41 +05303146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003147 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003149 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3150
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003152 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003154 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3155
3156 default:
3157 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3158 "0x%x\n", signal_levels);
3159 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3160 }
3161}
3162
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003163/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3164static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003165intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003167 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3168 DP_TRAIN_PRE_EMPHASIS_MASK);
3169 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303171 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303173 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303175 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303177 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303180 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303182 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303184 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003185
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303187 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303189 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003190 default:
3191 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3192 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303193 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003195}
3196
Paulo Zanonif0a34242012-12-06 16:51:50 -02003197/* Properly updates "DP" with the correct signal levels. */
3198static void
3199intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3200{
3201 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003202 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003203 struct drm_device *dev = intel_dig_port->base.base.dev;
3204 uint32_t signal_levels, mask;
3205 uint8_t train_set = intel_dp->train_set[0];
3206
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003207 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003208 signal_levels = intel_hsw_signal_levels(train_set);
3209 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210 } else if (IS_CHERRYVIEW(dev)) {
3211 signal_levels = intel_chv_signal_levels(intel_dp);
3212 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003213 } else if (IS_VALLEYVIEW(dev)) {
3214 signal_levels = intel_vlv_signal_levels(intel_dp);
3215 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003216 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003217 signal_levels = intel_gen7_edp_signal_levels(train_set);
3218 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003219 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003220 signal_levels = intel_gen6_edp_signal_levels(train_set);
3221 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3222 } else {
3223 signal_levels = intel_gen4_signal_levels(train_set);
3224 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3225 }
3226
3227 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3228
3229 *DP = (*DP & ~mask) | signal_levels;
3230}
3231
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003233intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003234 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003235 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3238 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003240 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3241 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003242
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003243 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003244
Jani Nikula70aff662013-09-27 15:10:44 +03003245 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003246 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003247
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003248 buf[0] = dp_train_pat;
3249 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003250 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003251 /* don't write DP_TRAINING_LANEx_SET on disable */
3252 len = 1;
3253 } else {
3254 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3255 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3256 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003257 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003258
Jani Nikula9d1a1032014-03-14 16:51:15 +02003259 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3260 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003261
3262 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003263}
3264
Jani Nikula70aff662013-09-27 15:10:44 +03003265static bool
3266intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3267 uint8_t dp_train_pat)
3268{
Jani Nikula953d22e2013-10-04 15:08:47 +03003269 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003270 intel_dp_set_signal_levels(intel_dp, DP);
3271 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3272}
3273
3274static bool
3275intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003276 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003277{
3278 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3279 struct drm_device *dev = intel_dig_port->base.base.dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 int ret;
3282
3283 intel_get_adjust_train(intel_dp, link_status);
3284 intel_dp_set_signal_levels(intel_dp, DP);
3285
3286 I915_WRITE(intel_dp->output_reg, *DP);
3287 POSTING_READ(intel_dp->output_reg);
3288
Jani Nikula9d1a1032014-03-14 16:51:15 +02003289 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3290 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003291
3292 return ret == intel_dp->lane_count;
3293}
3294
Imre Deak3ab9c632013-05-03 12:57:41 +03003295static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3296{
3297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3298 struct drm_device *dev = intel_dig_port->base.base.dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
3300 enum port port = intel_dig_port->port;
3301 uint32_t val;
3302
3303 if (!HAS_DDI(dev))
3304 return;
3305
3306 val = I915_READ(DP_TP_CTL(port));
3307 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3308 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3309 I915_WRITE(DP_TP_CTL(port), val);
3310
3311 /*
3312 * On PORT_A we can have only eDP in SST mode. There the only reason
3313 * we need to set idle transmission mode is to work around a HW issue
3314 * where we enable the pipe while not in idle link-training mode.
3315 * In this case there is requirement to wait for a minimum number of
3316 * idle patterns to be sent.
3317 */
3318 if (port == PORT_A)
3319 return;
3320
3321 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3322 1))
3323 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3324}
3325
Jesse Barnes33a34e42010-09-08 12:42:02 -07003326/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003327void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003328intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003329{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003330 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003331 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332 int i;
3333 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003334 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003335 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003336 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003338 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003339 intel_ddi_prepare_link_retrain(encoder);
3340
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003341 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003342 link_config[0] = intel_dp->link_bw;
3343 link_config[1] = intel_dp->lane_count;
3344 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3345 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003346 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003347
3348 link_config[0] = 0;
3349 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003350 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351
3352 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003353
Jani Nikula70aff662013-09-27 15:10:44 +03003354 /* clock recovery */
3355 if (!intel_dp_reset_link_train(intel_dp, &DP,
3356 DP_TRAINING_PATTERN_1 |
3357 DP_LINK_SCRAMBLING_DISABLE)) {
3358 DRM_ERROR("failed to enable link training\n");
3359 return;
3360 }
3361
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003363 voltage_tries = 0;
3364 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003366 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003367
Daniel Vettera7c96552012-10-18 10:15:30 +02003368 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003369 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3370 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003371 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003372 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003373
Daniel Vetter01916272012-10-18 10:15:25 +02003374 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003375 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003376 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003377 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003378
3379 /* Check to see if we've tried the max voltage */
3380 for (i = 0; i < intel_dp->lane_count; i++)
3381 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3382 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003383 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003384 ++loop_tries;
3385 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003386 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003387 break;
3388 }
Jani Nikula70aff662013-09-27 15:10:44 +03003389 intel_dp_reset_link_train(intel_dp, &DP,
3390 DP_TRAINING_PATTERN_1 |
3391 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003392 voltage_tries = 0;
3393 continue;
3394 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003395
3396 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003397 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003398 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003399 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003400 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003401 break;
3402 }
3403 } else
3404 voltage_tries = 0;
3405 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003406
Jani Nikula70aff662013-09-27 15:10:44 +03003407 /* Update training set as requested by target */
3408 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3409 DRM_ERROR("failed to update link training\n");
3410 break;
3411 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003412 }
3413
Jesse Barnes33a34e42010-09-08 12:42:02 -07003414 intel_dp->DP = DP;
3415}
3416
Paulo Zanonic19b0662012-10-15 15:51:41 -03003417void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003418intel_dp_complete_link_train(struct intel_dp *intel_dp)
3419{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003420 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003421 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003422 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003423 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3424
3425 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3426 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3427 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003428
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003429 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003430 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003431 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003432 DP_LINK_SCRAMBLING_DISABLE)) {
3433 DRM_ERROR("failed to start channel equalization\n");
3434 return;
3435 }
3436
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003438 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439 channel_eq = false;
3440 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003441 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003442
Jesse Barnes37f80972011-01-05 14:45:24 -08003443 if (cr_tries > 5) {
3444 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003445 break;
3446 }
3447
Daniel Vettera7c96552012-10-18 10:15:30 +02003448 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003449 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3450 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003452 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003453
Jesse Barnes37f80972011-01-05 14:45:24 -08003454 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003455 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003456 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003457 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003458 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003459 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003460 cr_tries++;
3461 continue;
3462 }
3463
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003464 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003465 channel_eq = true;
3466 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003468
Jesse Barnes37f80972011-01-05 14:45:24 -08003469 /* Try 5 times, then try clock recovery if that fails */
3470 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003471 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003472 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003473 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003474 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003475 tries = 0;
3476 cr_tries++;
3477 continue;
3478 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003479
Jani Nikula70aff662013-09-27 15:10:44 +03003480 /* Update training set as requested by target */
3481 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3482 DRM_ERROR("failed to update link training\n");
3483 break;
3484 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003485 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003486 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003487
Imre Deak3ab9c632013-05-03 12:57:41 +03003488 intel_dp_set_idle_link_train(intel_dp);
3489
3490 intel_dp->DP = DP;
3491
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003492 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003493 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003494
Imre Deak3ab9c632013-05-03 12:57:41 +03003495}
3496
3497void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3498{
Jani Nikula70aff662013-09-27 15:10:44 +03003499 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003500 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003501}
3502
3503static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003504intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003505{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003506 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003507 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003508 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003509 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003510 struct intel_crtc *intel_crtc =
3511 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003512 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513
Daniel Vetterbc76e322014-05-20 22:46:50 +02003514 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003515 return;
3516
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003517 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003518 return;
3519
Zhao Yakui28c97732009-10-09 11:39:41 +08003520 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003521
Imre Deakbc7d38a2013-05-16 14:40:36 +03003522 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003523 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003524 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003525 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003526 if (IS_CHERRYVIEW(dev))
3527 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3528 else
3529 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003530 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003531 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003532 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003533
Daniel Vetter493a7082012-05-30 12:31:56 +02003534 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003535 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003536 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003537
Eric Anholt5bddd172010-11-18 09:32:59 +08003538 /* Hardware workaround: leaving our transcoder select
3539 * set to transcoder B while it's off will prevent the
3540 * corresponding HDMI output on transcoder A.
3541 *
3542 * Combine this with another hardware workaround:
3543 * transcoder select bit can only be cleared while the
3544 * port is enabled.
3545 */
3546 DP &= ~DP_PIPEB_SELECT;
3547 I915_WRITE(intel_dp->output_reg, DP);
3548
3549 /* Changes to enable or select take place the vblank
3550 * after being written.
3551 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003552 if (WARN_ON(crtc == NULL)) {
3553 /* We should never try to disable a port without a crtc
3554 * attached. For paranoia keep the code around for a
3555 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003556 POSTING_READ(intel_dp->output_reg);
3557 msleep(50);
3558 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003559 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003560 }
3561
Wu Fengguang832afda2011-12-09 20:42:21 +08003562 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003563 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3564 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003565 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566}
3567
Keith Packard26d61aa2011-07-25 20:01:09 -07003568static bool
3569intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003570{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003571 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3572 struct drm_device *dev = dig_port->base.base.dev;
3573 struct drm_i915_private *dev_priv = dev->dev_private;
3574
Jani Nikula9d1a1032014-03-14 16:51:15 +02003575 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3576 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003577 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003578
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003579 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003580
Adam Jacksonedb39242012-09-18 10:58:49 -04003581 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3582 return false; /* DPCD not present */
3583
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003584 /* Check if the panel supports PSR */
3585 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003586 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003587 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3588 intel_dp->psr_dpcd,
3589 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003590 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3591 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003592 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003593 }
Jani Nikula50003932013-09-20 16:42:17 +03003594 }
3595
Todd Previte06ea66b2014-01-20 10:19:39 -07003596 /* Training Pattern 3 support */
3597 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3598 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3599 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003600 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003601 } else
3602 intel_dp->use_tps3 = false;
3603
Adam Jacksonedb39242012-09-18 10:58:49 -04003604 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3605 DP_DWN_STRM_PORT_PRESENT))
3606 return true; /* native DP sink */
3607
3608 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3609 return true; /* no per-port downstream info */
3610
Jani Nikula9d1a1032014-03-14 16:51:15 +02003611 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3612 intel_dp->downstream_ports,
3613 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003614 return false; /* downstream port status fetch failed */
3615
3616 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003617}
3618
Adam Jackson0d198322012-05-14 16:05:47 -04003619static void
3620intel_dp_probe_oui(struct intel_dp *intel_dp)
3621{
3622 u8 buf[3];
3623
3624 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3625 return;
3626
Jani Nikula9d1a1032014-03-14 16:51:15 +02003627 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003628 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3629 buf[0], buf[1], buf[2]);
3630
Jani Nikula9d1a1032014-03-14 16:51:15 +02003631 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003632 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3633 buf[0], buf[1], buf[2]);
3634}
3635
Dave Airlie0e32b392014-05-02 14:02:48 +10003636static bool
3637intel_dp_probe_mst(struct intel_dp *intel_dp)
3638{
3639 u8 buf[1];
3640
3641 if (!intel_dp->can_mst)
3642 return false;
3643
3644 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3645 return false;
3646
Dave Airlie0e32b392014-05-02 14:02:48 +10003647 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3648 if (buf[0] & DP_MST_CAP) {
3649 DRM_DEBUG_KMS("Sink is MST capable\n");
3650 intel_dp->is_mst = true;
3651 } else {
3652 DRM_DEBUG_KMS("Sink is not MST capable\n");
3653 intel_dp->is_mst = false;
3654 }
3655 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003656
3657 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3658 return intel_dp->is_mst;
3659}
3660
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003661int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3662{
3663 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3664 struct drm_device *dev = intel_dig_port->base.base.dev;
3665 struct intel_crtc *intel_crtc =
3666 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003667 u8 buf;
3668 int test_crc_count;
3669 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003670
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003671 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003672 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003673
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003674 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003675 return -ENOTTY;
3676
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003677 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003678 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003679
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003680 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003681 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003682 return -EIO;
3683
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003684 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3685 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003686 test_crc_count = buf & DP_TEST_COUNT_MASK;
3687
3688 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003689 if (drm_dp_dpcd_readb(&intel_dp->aux,
3690 DP_TEST_SINK_MISC, &buf) < 0)
3691 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003692 intel_wait_for_vblank(dev, intel_crtc->pipe);
3693 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3694
3695 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003696 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3697 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003698 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003699
Jani Nikula9d1a1032014-03-14 16:51:15 +02003700 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003701 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003702
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003703 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3704 return -EIO;
3705 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3706 buf & ~DP_TEST_SINK_START) < 0)
3707 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003708
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003709 return 0;
3710}
3711
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003712static bool
3713intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3714{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003715 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3716 DP_DEVICE_SERVICE_IRQ_VECTOR,
3717 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003718}
3719
Dave Airlie0e32b392014-05-02 14:02:48 +10003720static bool
3721intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3722{
3723 int ret;
3724
3725 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3726 DP_SINK_COUNT_ESI,
3727 sink_irq_vector, 14);
3728 if (ret != 14)
3729 return false;
3730
3731 return true;
3732}
3733
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003734static void
3735intel_dp_handle_test_request(struct intel_dp *intel_dp)
3736{
3737 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003738 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003739}
3740
Dave Airlie0e32b392014-05-02 14:02:48 +10003741static int
3742intel_dp_check_mst_status(struct intel_dp *intel_dp)
3743{
3744 bool bret;
3745
3746 if (intel_dp->is_mst) {
3747 u8 esi[16] = { 0 };
3748 int ret = 0;
3749 int retry;
3750 bool handled;
3751 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3752go_again:
3753 if (bret == true) {
3754
3755 /* check link status - esi[10] = 0x200c */
3756 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3757 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3758 intel_dp_start_link_train(intel_dp);
3759 intel_dp_complete_link_train(intel_dp);
3760 intel_dp_stop_link_train(intel_dp);
3761 }
3762
3763 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3764 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3765
3766 if (handled) {
3767 for (retry = 0; retry < 3; retry++) {
3768 int wret;
3769 wret = drm_dp_dpcd_write(&intel_dp->aux,
3770 DP_SINK_COUNT_ESI+1,
3771 &esi[1], 3);
3772 if (wret == 3) {
3773 break;
3774 }
3775 }
3776
3777 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3778 if (bret == true) {
3779 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3780 goto go_again;
3781 }
3782 } else
3783 ret = 0;
3784
3785 return ret;
3786 } else {
3787 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3788 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3789 intel_dp->is_mst = false;
3790 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3791 /* send a hotplug event */
3792 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3793 }
3794 }
3795 return -EINVAL;
3796}
3797
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003798/*
3799 * According to DP spec
3800 * 5.1.2:
3801 * 1. Read DPCD
3802 * 2. Configure link according to Receiver Capabilities
3803 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3804 * 4. Check link status on receipt of hot-plug interrupt
3805 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003806void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003807intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003808{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003809 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003810 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003811 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003812 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003813
Dave Airlie5b215bc2014-08-05 10:40:20 +10003814 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3815
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003816 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003817 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003818
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003819 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003820 return;
3821
Imre Deak1a125d82014-08-18 14:42:46 +03003822 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3823 return;
3824
Keith Packard92fd8fd2011-07-25 19:50:10 -07003825 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003826 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003827 return;
3828 }
3829
Keith Packard92fd8fd2011-07-25 19:50:10 -07003830 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003831 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003832 return;
3833 }
3834
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003835 /* Try to read the source of the interrupt */
3836 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3837 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3838 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003839 drm_dp_dpcd_writeb(&intel_dp->aux,
3840 DP_DEVICE_SERVICE_IRQ_VECTOR,
3841 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003842
3843 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3844 intel_dp_handle_test_request(intel_dp);
3845 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3846 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3847 }
3848
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003849 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003850 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003851 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003852 intel_dp_start_link_train(intel_dp);
3853 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003854 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003855 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003857
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003858/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003859static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003860intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003861{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003862 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003863 uint8_t type;
3864
3865 if (!intel_dp_get_dpcd(intel_dp))
3866 return connector_status_disconnected;
3867
3868 /* if there's no downstream port, we're done */
3869 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003870 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003871
3872 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003873 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3874 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003875 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003876
3877 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3878 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003879 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003880
Adam Jackson23235172012-09-20 16:42:45 -04003881 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3882 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003883 }
3884
3885 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003886 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003887 return connector_status_connected;
3888
3889 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003890 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3891 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3892 if (type == DP_DS_PORT_TYPE_VGA ||
3893 type == DP_DS_PORT_TYPE_NON_EDID)
3894 return connector_status_unknown;
3895 } else {
3896 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3897 DP_DWN_STRM_PORT_TYPE_MASK;
3898 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3899 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3900 return connector_status_unknown;
3901 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003902
3903 /* Anything else is out of spec, warn and ignore */
3904 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003905 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003906}
3907
3908static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003909edp_detect(struct intel_dp *intel_dp)
3910{
3911 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3912 enum drm_connector_status status;
3913
3914 status = intel_panel_detect(dev);
3915 if (status == connector_status_unknown)
3916 status = connector_status_connected;
3917
3918 return status;
3919}
3920
3921static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003922ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003923{
Paulo Zanoni30add222012-10-26 19:05:45 -02003924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003925 struct drm_i915_private *dev_priv = dev->dev_private;
3926 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003927
Damien Lespiau1b469632012-12-13 16:09:01 +00003928 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3929 return connector_status_disconnected;
3930
Keith Packard26d61aa2011-07-25 20:01:09 -07003931 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003932}
3933
Dave Airlie2a592be2014-09-01 16:58:12 +10003934static int g4x_digital_port_connected(struct drm_device *dev,
3935 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003936{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003937 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01003938 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003939
Todd Previte232a6ee2014-01-23 00:13:41 -07003940 if (IS_VALLEYVIEW(dev)) {
3941 switch (intel_dig_port->port) {
3942 case PORT_B:
3943 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3944 break;
3945 case PORT_C:
3946 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3947 break;
3948 case PORT_D:
3949 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3950 break;
3951 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003952 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003953 }
3954 } else {
3955 switch (intel_dig_port->port) {
3956 case PORT_B:
3957 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3958 break;
3959 case PORT_C:
3960 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3961 break;
3962 case PORT_D:
3963 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3964 break;
3965 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003966 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003967 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003968 }
3969
Chris Wilson10f76a32012-05-11 18:01:32 +01003970 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10003971 return 0;
3972 return 1;
3973}
3974
3975static enum drm_connector_status
3976g4x_dp_detect(struct intel_dp *intel_dp)
3977{
3978 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3979 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3980 int ret;
3981
3982 /* Can't disconnect eDP, but you can close the lid... */
3983 if (is_edp(intel_dp)) {
3984 enum drm_connector_status status;
3985
3986 status = intel_panel_detect(dev);
3987 if (status == connector_status_unknown)
3988 status = connector_status_connected;
3989 return status;
3990 }
3991
3992 ret = g4x_digital_port_connected(dev, intel_dig_port);
3993 if (ret == -EINVAL)
3994 return connector_status_unknown;
3995 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003996 return connector_status_disconnected;
3997
Keith Packard26d61aa2011-07-25 20:01:09 -07003998 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003999}
4000
Keith Packard8c241fe2011-09-28 16:38:44 -07004001static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004002intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004003{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004004 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004005
Jani Nikula9cd300e2012-10-19 14:51:52 +03004006 /* use cached edid if we have one */
4007 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004008 /* invalid edid */
4009 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004010 return NULL;
4011
Jani Nikula55e9ede2013-10-01 10:38:54 +03004012 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004013 } else
4014 return drm_get_edid(&intel_connector->base,
4015 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004016}
4017
Chris Wilsonbeb60602014-09-02 20:04:00 +01004018static void
4019intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004020{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004021 struct intel_connector *intel_connector = intel_dp->attached_connector;
4022 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004023
Chris Wilsonbeb60602014-09-02 20:04:00 +01004024 edid = intel_dp_get_edid(intel_dp);
4025 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004026
Chris Wilsonbeb60602014-09-02 20:04:00 +01004027 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4028 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4029 else
4030 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4031}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004032
Chris Wilsonbeb60602014-09-02 20:04:00 +01004033static void
4034intel_dp_unset_edid(struct intel_dp *intel_dp)
4035{
4036 struct intel_connector *intel_connector = intel_dp->attached_connector;
4037
4038 kfree(intel_connector->detect_edid);
4039 intel_connector->detect_edid = NULL;
4040
4041 intel_dp->has_audio = false;
4042}
4043
4044static enum intel_display_power_domain
4045intel_dp_power_get(struct intel_dp *dp)
4046{
4047 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4048 enum intel_display_power_domain power_domain;
4049
4050 power_domain = intel_display_port_power_domain(encoder);
4051 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4052
4053 return power_domain;
4054}
4055
4056static void
4057intel_dp_power_put(struct intel_dp *dp,
4058 enum intel_display_power_domain power_domain)
4059{
4060 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4061 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004062}
4063
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004064static enum drm_connector_status
4065intel_dp_detect(struct drm_connector *connector, bool force)
4066{
4067 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004068 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4069 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004070 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004071 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004072 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004073 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004074
Chris Wilson164c8592013-07-20 20:27:08 +01004075 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004076 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004077 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004078
Dave Airlie0e32b392014-05-02 14:02:48 +10004079 if (intel_dp->is_mst) {
4080 /* MST devices are disconnected from a monitor POV */
4081 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4082 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004083 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004084 }
4085
Chris Wilsonbeb60602014-09-02 20:04:00 +01004086 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004087
Chris Wilsond410b562014-09-02 20:03:59 +01004088 /* Can't disconnect eDP, but you can close the lid... */
4089 if (is_edp(intel_dp))
4090 status = edp_detect(intel_dp);
4091 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004092 status = ironlake_dp_detect(intel_dp);
4093 else
4094 status = g4x_dp_detect(intel_dp);
4095 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004096 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004097
Adam Jackson0d198322012-05-14 16:05:47 -04004098 intel_dp_probe_oui(intel_dp);
4099
Dave Airlie0e32b392014-05-02 14:02:48 +10004100 ret = intel_dp_probe_mst(intel_dp);
4101 if (ret) {
4102 /* if we are in MST mode then this connector
4103 won't appear connected or have anything with EDID on it */
4104 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4105 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4106 status = connector_status_disconnected;
4107 goto out;
4108 }
4109
Chris Wilsonbeb60602014-09-02 20:04:00 +01004110 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004111
Paulo Zanonid63885d2012-10-26 19:05:49 -02004112 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4113 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004114 status = connector_status_connected;
4115
4116out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004117 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004118 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004119}
4120
Chris Wilsonbeb60602014-09-02 20:04:00 +01004121static void
4122intel_dp_force(struct drm_connector *connector)
4123{
4124 struct intel_dp *intel_dp = intel_attached_dp(connector);
4125 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4126 enum intel_display_power_domain power_domain;
4127
4128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4129 connector->base.id, connector->name);
4130 intel_dp_unset_edid(intel_dp);
4131
4132 if (connector->status != connector_status_connected)
4133 return;
4134
4135 power_domain = intel_dp_power_get(intel_dp);
4136
4137 intel_dp_set_edid(intel_dp);
4138
4139 intel_dp_power_put(intel_dp, power_domain);
4140
4141 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4142 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4143}
4144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004145static int intel_dp_get_modes(struct drm_connector *connector)
4146{
Jani Nikuladd06f902012-10-19 14:51:50 +03004147 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004148 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004149
Chris Wilsonbeb60602014-09-02 20:04:00 +01004150 edid = intel_connector->detect_edid;
4151 if (edid) {
4152 int ret = intel_connector_update_modes(connector, edid);
4153 if (ret)
4154 return ret;
4155 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004156
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004157 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004158 if (is_edp(intel_attached_dp(connector)) &&
4159 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004160 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004161
4162 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004163 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004164 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004165 drm_mode_probed_add(connector, mode);
4166 return 1;
4167 }
4168 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004169
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004170 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004171}
4172
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004173static bool
4174intel_dp_detect_audio(struct drm_connector *connector)
4175{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004176 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004177 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004178
Chris Wilsonbeb60602014-09-02 20:04:00 +01004179 edid = to_intel_connector(connector)->detect_edid;
4180 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004181 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004182
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004183 return has_audio;
4184}
4185
Chris Wilsonf6849602010-09-19 09:29:33 +01004186static int
4187intel_dp_set_property(struct drm_connector *connector,
4188 struct drm_property *property,
4189 uint64_t val)
4190{
Chris Wilsone953fd72011-02-21 22:23:52 +00004191 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004192 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004193 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4194 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004195 int ret;
4196
Rob Clark662595d2012-10-11 20:36:04 -05004197 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004198 if (ret)
4199 return ret;
4200
Chris Wilson3f43c482011-05-12 22:17:24 +01004201 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004202 int i = val;
4203 bool has_audio;
4204
4205 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004206 return 0;
4207
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004208 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004209
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004210 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004211 has_audio = intel_dp_detect_audio(connector);
4212 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004213 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004214
4215 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004216 return 0;
4217
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004218 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004219 goto done;
4220 }
4221
Chris Wilsone953fd72011-02-21 22:23:52 +00004222 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004223 bool old_auto = intel_dp->color_range_auto;
4224 uint32_t old_range = intel_dp->color_range;
4225
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004226 switch (val) {
4227 case INTEL_BROADCAST_RGB_AUTO:
4228 intel_dp->color_range_auto = true;
4229 break;
4230 case INTEL_BROADCAST_RGB_FULL:
4231 intel_dp->color_range_auto = false;
4232 intel_dp->color_range = 0;
4233 break;
4234 case INTEL_BROADCAST_RGB_LIMITED:
4235 intel_dp->color_range_auto = false;
4236 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4237 break;
4238 default:
4239 return -EINVAL;
4240 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004241
4242 if (old_auto == intel_dp->color_range_auto &&
4243 old_range == intel_dp->color_range)
4244 return 0;
4245
Chris Wilsone953fd72011-02-21 22:23:52 +00004246 goto done;
4247 }
4248
Yuly Novikov53b41832012-10-26 12:04:00 +03004249 if (is_edp(intel_dp) &&
4250 property == connector->dev->mode_config.scaling_mode_property) {
4251 if (val == DRM_MODE_SCALE_NONE) {
4252 DRM_DEBUG_KMS("no scaling not supported\n");
4253 return -EINVAL;
4254 }
4255
4256 if (intel_connector->panel.fitting_mode == val) {
4257 /* the eDP scaling property is not changed */
4258 return 0;
4259 }
4260 intel_connector->panel.fitting_mode = val;
4261
4262 goto done;
4263 }
4264
Chris Wilsonf6849602010-09-19 09:29:33 +01004265 return -EINVAL;
4266
4267done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004268 if (intel_encoder->base.crtc)
4269 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004270
4271 return 0;
4272}
4273
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004274static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004275intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004276{
Jani Nikula1d508702012-10-19 14:51:49 +03004277 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004278
Chris Wilson10e972d2014-09-04 21:43:45 +01004279 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004280
Jani Nikula9cd300e2012-10-19 14:51:52 +03004281 if (!IS_ERR_OR_NULL(intel_connector->edid))
4282 kfree(intel_connector->edid);
4283
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004284 /* Can't call is_edp() since the encoder may have been destroyed
4285 * already. */
4286 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004287 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004288
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004289 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004290 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291}
4292
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004293void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004294{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004295 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4296 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004297
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004298 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004299 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004300 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004301 if (is_edp(intel_dp)) {
4302 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004303 /*
4304 * vdd might still be enabled do to the delayed vdd off.
4305 * Make sure vdd is actually turned off here.
4306 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004307 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004308 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004309 pps_unlock(intel_dp);
4310
Clint Taylor01527b32014-07-07 13:01:46 -07004311 if (intel_dp->edp_notifier.notifier_call) {
4312 unregister_reboot_notifier(&intel_dp->edp_notifier);
4313 intel_dp->edp_notifier.notifier_call = NULL;
4314 }
Keith Packardbd943152011-09-18 23:09:52 -07004315 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004316 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004317}
4318
Imre Deak07f9cd02014-08-18 14:42:45 +03004319static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4320{
4321 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4322
4323 if (!is_edp(intel_dp))
4324 return;
4325
Ville Syrjälä951468f2014-09-04 14:55:31 +03004326 /*
4327 * vdd might still be enabled do to the delayed vdd off.
4328 * Make sure vdd is actually turned off here.
4329 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004330 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004331 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004332 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004333}
4334
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004335static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4336{
4337 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4338 struct drm_device *dev = intel_dig_port->base.base.dev;
4339 struct drm_i915_private *dev_priv = dev->dev_private;
4340 enum intel_display_power_domain power_domain;
4341
4342 lockdep_assert_held(&dev_priv->pps_mutex);
4343
4344 if (!edp_have_panel_vdd(intel_dp))
4345 return;
4346
4347 /*
4348 * The VDD bit needs a power domain reference, so if the bit is
4349 * already enabled when we boot or resume, grab this reference and
4350 * schedule a vdd off, so we don't hold on to the reference
4351 * indefinitely.
4352 */
4353 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4354 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4355 intel_display_power_get(dev_priv, power_domain);
4356
4357 edp_panel_vdd_schedule_off(intel_dp);
4358}
4359
Imre Deak6d93c0c2014-07-31 14:03:36 +03004360static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4361{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004362 struct intel_dp *intel_dp;
4363
4364 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4365 return;
4366
4367 intel_dp = enc_to_intel_dp(encoder);
4368
4369 pps_lock(intel_dp);
4370
4371 /*
4372 * Read out the current power sequencer assignment,
4373 * in case the BIOS did something with it.
4374 */
4375 if (IS_VALLEYVIEW(encoder->dev))
4376 vlv_initial_power_sequencer_setup(intel_dp);
4377
4378 intel_edp_panel_vdd_sanitize(intel_dp);
4379
4380 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004381}
4382
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004383static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004384 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004385 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004386 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004387 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004388 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004389 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004390};
4391
4392static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4393 .get_modes = intel_dp_get_modes,
4394 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004395 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004396};
4397
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004398static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004399 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004400 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004401};
4402
Dave Airlie0e32b392014-05-02 14:02:48 +10004403void
Eric Anholt21d40d32010-03-25 11:11:14 -07004404intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004405{
Dave Airlie0e32b392014-05-02 14:02:48 +10004406 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004407}
4408
Dave Airlie13cf5502014-06-18 11:29:35 +10004409bool
4410intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4411{
4412 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004413 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004414 struct drm_device *dev = intel_dig_port->base.base.dev;
4415 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004416 enum intel_display_power_domain power_domain;
4417 bool ret = true;
4418
Dave Airlie0e32b392014-05-02 14:02:48 +10004419 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4420 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004421
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004422 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4423 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004424 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004425
Imre Deak1c767b32014-08-18 14:42:42 +03004426 power_domain = intel_display_port_power_domain(intel_encoder);
4427 intel_display_power_get(dev_priv, power_domain);
4428
Dave Airlie0e32b392014-05-02 14:02:48 +10004429 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004430
4431 if (HAS_PCH_SPLIT(dev)) {
4432 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4433 goto mst_fail;
4434 } else {
4435 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4436 goto mst_fail;
4437 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004438
4439 if (!intel_dp_get_dpcd(intel_dp)) {
4440 goto mst_fail;
4441 }
4442
4443 intel_dp_probe_oui(intel_dp);
4444
4445 if (!intel_dp_probe_mst(intel_dp))
4446 goto mst_fail;
4447
4448 } else {
4449 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004450 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004451 goto mst_fail;
4452 }
4453
4454 if (!intel_dp->is_mst) {
4455 /*
4456 * we'll check the link status via the normal hot plug path later -
4457 * but for short hpds we should check it now
4458 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004459 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004460 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004461 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004462 }
4463 }
Imre Deak1c767b32014-08-18 14:42:42 +03004464 ret = false;
4465 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004466mst_fail:
4467 /* if we were in MST mode, and device is not there get out of MST mode */
4468 if (intel_dp->is_mst) {
4469 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4470 intel_dp->is_mst = false;
4471 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4472 }
Imre Deak1c767b32014-08-18 14:42:42 +03004473put_power:
4474 intel_display_power_put(dev_priv, power_domain);
4475
4476 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004477}
4478
Zhenyu Wange3421a12010-04-08 09:43:27 +08004479/* Return which DP Port should be selected for Transcoder DP control */
4480int
Akshay Joshi0206e352011-08-16 15:34:10 -04004481intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004482{
4483 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004484 struct intel_encoder *intel_encoder;
4485 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004486
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004487 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4488 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004489
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004490 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4491 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004492 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004493 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004494
Zhenyu Wange3421a12010-04-08 09:43:27 +08004495 return -1;
4496}
4497
Zhao Yakui36e83a12010-06-12 14:32:21 +08004498/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004499bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004500{
4501 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004502 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004503 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004504 static const short port_mapping[] = {
4505 [PORT_B] = PORT_IDPB,
4506 [PORT_C] = PORT_IDPC,
4507 [PORT_D] = PORT_IDPD,
4508 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004509
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004510 if (port == PORT_A)
4511 return true;
4512
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004513 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004514 return false;
4515
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004516 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4517 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004518
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004519 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004520 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4521 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004522 return true;
4523 }
4524 return false;
4525}
4526
Dave Airlie0e32b392014-05-02 14:02:48 +10004527void
Chris Wilsonf6849602010-09-19 09:29:33 +01004528intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4529{
Yuly Novikov53b41832012-10-26 12:04:00 +03004530 struct intel_connector *intel_connector = to_intel_connector(connector);
4531
Chris Wilson3f43c482011-05-12 22:17:24 +01004532 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004533 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004534 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004535
4536 if (is_edp(intel_dp)) {
4537 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004538 drm_object_attach_property(
4539 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004540 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004541 DRM_MODE_SCALE_ASPECT);
4542 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004543 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004544}
4545
Imre Deakdada1a92014-01-29 13:25:41 +02004546static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4547{
4548 intel_dp->last_power_cycle = jiffies;
4549 intel_dp->last_power_on = jiffies;
4550 intel_dp->last_backlight_off = jiffies;
4551}
4552
Daniel Vetter67a54562012-10-20 20:57:45 +02004553static void
4554intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004555 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004556{
4557 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004558 struct edp_power_seq cur, vbt, spec,
4559 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004560 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004561 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004562
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004563 lockdep_assert_held(&dev_priv->pps_mutex);
4564
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004565 /* already initialized? */
4566 if (final->t11_t12 != 0)
4567 return;
4568
Jesse Barnes453c5422013-03-28 09:55:41 -07004569 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004570 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004571 pp_on_reg = PCH_PP_ON_DELAYS;
4572 pp_off_reg = PCH_PP_OFF_DELAYS;
4573 pp_div_reg = PCH_PP_DIVISOR;
4574 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004575 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4576
4577 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4578 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4579 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4580 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004581 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004582
4583 /* Workaround: Need to write PP_CONTROL with the unlock key as
4584 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004585 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004586 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004587
Jesse Barnes453c5422013-03-28 09:55:41 -07004588 pp_on = I915_READ(pp_on_reg);
4589 pp_off = I915_READ(pp_off_reg);
4590 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004591
4592 /* Pull timing values out of registers */
4593 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4594 PANEL_POWER_UP_DELAY_SHIFT;
4595
4596 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4597 PANEL_LIGHT_ON_DELAY_SHIFT;
4598
4599 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4600 PANEL_LIGHT_OFF_DELAY_SHIFT;
4601
4602 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4603 PANEL_POWER_DOWN_DELAY_SHIFT;
4604
4605 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4606 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4607
4608 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4609 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4610
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004611 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004612
4613 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4614 * our hw here, which are all in 100usec. */
4615 spec.t1_t3 = 210 * 10;
4616 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4617 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4618 spec.t10 = 500 * 10;
4619 /* This one is special and actually in units of 100ms, but zero
4620 * based in the hw (so we need to add 100 ms). But the sw vbt
4621 * table multiplies it with 1000 to make it in units of 100usec,
4622 * too. */
4623 spec.t11_t12 = (510 + 100) * 10;
4624
4625 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4626 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4627
4628 /* Use the max of the register settings and vbt. If both are
4629 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004630#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004631 spec.field : \
4632 max(cur.field, vbt.field))
4633 assign_final(t1_t3);
4634 assign_final(t8);
4635 assign_final(t9);
4636 assign_final(t10);
4637 assign_final(t11_t12);
4638#undef assign_final
4639
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004640#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004641 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4642 intel_dp->backlight_on_delay = get_delay(t8);
4643 intel_dp->backlight_off_delay = get_delay(t9);
4644 intel_dp->panel_power_down_delay = get_delay(t10);
4645 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4646#undef get_delay
4647
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004648 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4649 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4650 intel_dp->panel_power_cycle_delay);
4651
4652 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4653 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004654}
4655
4656static void
4657intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004658 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004659{
4660 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004661 u32 pp_on, pp_off, pp_div, port_sel = 0;
4662 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4663 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004664 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004665 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004666
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004667 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004668
4669 if (HAS_PCH_SPLIT(dev)) {
4670 pp_on_reg = PCH_PP_ON_DELAYS;
4671 pp_off_reg = PCH_PP_OFF_DELAYS;
4672 pp_div_reg = PCH_PP_DIVISOR;
4673 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004674 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4675
4676 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4677 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4678 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004679 }
4680
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004681 /*
4682 * And finally store the new values in the power sequencer. The
4683 * backlight delays are set to 1 because we do manual waits on them. For
4684 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4685 * we'll end up waiting for the backlight off delay twice: once when we
4686 * do the manual sleep, and once when we disable the panel and wait for
4687 * the PP_STATUS bit to become zero.
4688 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004689 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004690 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4691 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004692 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004693 /* Compute the divisor for the pp clock, simply match the Bspec
4694 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004695 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004696 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004697 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4698
4699 /* Haswell doesn't have any port selection bits for the panel
4700 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004701 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004702 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004703 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004704 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004705 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004706 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004707 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004708 }
4709
Jesse Barnes453c5422013-03-28 09:55:41 -07004710 pp_on |= port_sel;
4711
4712 I915_WRITE(pp_on_reg, pp_on);
4713 I915_WRITE(pp_off_reg, pp_off);
4714 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004715
Daniel Vetter67a54562012-10-20 20:57:45 +02004716 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004717 I915_READ(pp_on_reg),
4718 I915_READ(pp_off_reg),
4719 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004720}
4721
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304722void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4723{
4724 struct drm_i915_private *dev_priv = dev->dev_private;
4725 struct intel_encoder *encoder;
4726 struct intel_dp *intel_dp = NULL;
4727 struct intel_crtc_config *config = NULL;
4728 struct intel_crtc *intel_crtc = NULL;
4729 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4730 u32 reg, val;
4731 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4732
4733 if (refresh_rate <= 0) {
4734 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4735 return;
4736 }
4737
4738 if (intel_connector == NULL) {
4739 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4740 return;
4741 }
4742
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004743 /*
4744 * FIXME: This needs proper synchronization with psr state. But really
4745 * hard to tell without seeing the user of this function of this code.
4746 * Check locking and ordering once that lands.
4747 */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08004748 if (INTEL_INFO(dev)->gen < 8 && intel_psr_is_enabled(dev)) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304749 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4750 return;
4751 }
4752
4753 encoder = intel_attached_encoder(&intel_connector->base);
4754 intel_dp = enc_to_intel_dp(&encoder->base);
4755 intel_crtc = encoder->new_crtc;
4756
4757 if (!intel_crtc) {
4758 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4759 return;
4760 }
4761
4762 config = &intel_crtc->config;
4763
4764 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4765 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4766 return;
4767 }
4768
4769 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4770 index = DRRS_LOW_RR;
4771
4772 if (index == intel_dp->drrs_state.refresh_rate_type) {
4773 DRM_DEBUG_KMS(
4774 "DRRS requested for previously set RR...ignoring\n");
4775 return;
4776 }
4777
4778 if (!intel_crtc->active) {
4779 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4780 return;
4781 }
4782
4783 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4784 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4785 val = I915_READ(reg);
4786 if (index > DRRS_HIGH_RR) {
4787 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004788 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304789 } else {
4790 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4791 }
4792 I915_WRITE(reg, val);
4793 }
4794
4795 /*
4796 * mutex taken to ensure that there is no race between differnt
4797 * drrs calls trying to update refresh rate. This scenario may occur
4798 * in future when idleness detection based DRRS in kernel and
4799 * possible calls from user space to set differnt RR are made.
4800 */
4801
4802 mutex_lock(&intel_dp->drrs_state.mutex);
4803
4804 intel_dp->drrs_state.refresh_rate_type = index;
4805
4806 mutex_unlock(&intel_dp->drrs_state.mutex);
4807
4808 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4809}
4810
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304811static struct drm_display_mode *
4812intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4813 struct intel_connector *intel_connector,
4814 struct drm_display_mode *fixed_mode)
4815{
4816 struct drm_connector *connector = &intel_connector->base;
4817 struct intel_dp *intel_dp = &intel_dig_port->dp;
4818 struct drm_device *dev = intel_dig_port->base.base.dev;
4819 struct drm_i915_private *dev_priv = dev->dev_private;
4820 struct drm_display_mode *downclock_mode = NULL;
4821
4822 if (INTEL_INFO(dev)->gen <= 6) {
4823 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4824 return NULL;
4825 }
4826
4827 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004828 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304829 return NULL;
4830 }
4831
4832 downclock_mode = intel_find_panel_downclock
4833 (dev, fixed_mode, connector);
4834
4835 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004836 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304837 return NULL;
4838 }
4839
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304840 dev_priv->drrs.connector = intel_connector;
4841
4842 mutex_init(&intel_dp->drrs_state.mutex);
4843
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304844 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4845
4846 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004847 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304848 return downclock_mode;
4849}
4850
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004851static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004852 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004853{
4854 struct drm_connector *connector = &intel_connector->base;
4855 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004856 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4857 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004858 struct drm_i915_private *dev_priv = dev->dev_private;
4859 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304860 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004861 bool has_dpcd;
4862 struct drm_display_mode *scan;
4863 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004864 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004865
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304866 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4867
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004868 if (!is_edp(intel_dp))
4869 return true;
4870
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004871 pps_lock(intel_dp);
4872 intel_edp_panel_vdd_sanitize(intel_dp);
4873 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004874
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004875 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004876 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004877
4878 if (has_dpcd) {
4879 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4880 dev_priv->no_aux_handshake =
4881 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4882 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4883 } else {
4884 /* if this fails, presume the device is a ghost */
4885 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004886 return false;
4887 }
4888
4889 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004890 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004891 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004892 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004893
Daniel Vetter060c8772014-03-21 23:22:35 +01004894 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004895 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004896 if (edid) {
4897 if (drm_add_edid_modes(connector, edid)) {
4898 drm_mode_connector_update_edid_property(connector,
4899 edid);
4900 drm_edid_to_eld(connector, edid);
4901 } else {
4902 kfree(edid);
4903 edid = ERR_PTR(-EINVAL);
4904 }
4905 } else {
4906 edid = ERR_PTR(-ENOENT);
4907 }
4908 intel_connector->edid = edid;
4909
4910 /* prefer fixed mode from EDID if available */
4911 list_for_each_entry(scan, &connector->probed_modes, head) {
4912 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4913 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304914 downclock_mode = intel_dp_drrs_init(
4915 intel_dig_port,
4916 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004917 break;
4918 }
4919 }
4920
4921 /* fallback to VBT if available for eDP */
4922 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4923 fixed_mode = drm_mode_duplicate(dev,
4924 dev_priv->vbt.lfp_lvds_vbt_mode);
4925 if (fixed_mode)
4926 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4927 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004928 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004929
Clint Taylor01527b32014-07-07 13:01:46 -07004930 if (IS_VALLEYVIEW(dev)) {
4931 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4932 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02004933
4934 /*
4935 * Figure out the current pipe for the initial backlight setup.
4936 * If the current pipe isn't valid, try the PPS pipe, and if that
4937 * fails just assume pipe A.
4938 */
4939 if (IS_CHERRYVIEW(dev))
4940 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
4941 else
4942 pipe = PORT_TO_PIPE(intel_dp->DP);
4943
4944 if (pipe != PIPE_A && pipe != PIPE_B)
4945 pipe = intel_dp->pps_pipe;
4946
4947 if (pipe != PIPE_A && pipe != PIPE_B)
4948 pipe = PIPE_A;
4949
4950 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
4951 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07004952 }
4953
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304954 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004955 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004956 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004957
4958 return true;
4959}
4960
Paulo Zanoni16c25532013-06-12 17:27:25 -03004961bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004962intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4963 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004964{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004965 struct drm_connector *connector = &intel_connector->base;
4966 struct intel_dp *intel_dp = &intel_dig_port->dp;
4967 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4968 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004970 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02004971 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004972
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03004973 intel_dp->pps_pipe = INVALID_PIPE;
4974
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004975 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00004976 if (INTEL_INFO(dev)->gen >= 9)
4977 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
4978 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004979 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4980 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4981 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4982 else if (HAS_PCH_SPLIT(dev))
4983 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4984 else
4985 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4986
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004987 if (INTEL_INFO(dev)->gen >= 9)
4988 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
4989 else
4990 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00004991
Daniel Vetter07679352012-09-06 22:15:42 +02004992 /* Preserve the current hw state. */
4993 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004994 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004995
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004996 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304997 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004998 else
4999 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005000
Imre Deakf7d24902013-05-08 13:14:05 +03005001 /*
5002 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5003 * for DP the encoder type can be set by the caller to
5004 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5005 */
5006 if (type == DRM_MODE_CONNECTOR_eDP)
5007 intel_encoder->type = INTEL_OUTPUT_EDP;
5008
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005009 /* eDP only on port B and/or C on vlv/chv */
5010 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5011 port != PORT_B && port != PORT_C))
5012 return false;
5013
Imre Deake7281ea2013-05-08 13:14:08 +03005014 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5015 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5016 port_name(port));
5017
Adam Jacksonb3295302010-07-16 14:46:28 -04005018 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005019 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5020
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005021 connector->interlace_allowed = true;
5022 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005023
Daniel Vetter66a92782012-07-12 20:08:18 +02005024 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005025 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005026
Chris Wilsondf0e9242010-09-09 16:20:55 +01005027 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005028 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005029
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005030 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005031 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5032 else
5033 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005034 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005035
Jani Nikula0b998362014-03-14 16:51:17 +02005036 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005037 switch (port) {
5038 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005039 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005040 break;
5041 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005042 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005043 break;
5044 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005045 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005046 break;
5047 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005048 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005049 break;
5050 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005051 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005052 }
5053
Imre Deakdada1a92014-01-29 13:25:41 +02005054 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005055 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005056 intel_dp_init_panel_power_timestamps(intel_dp);
5057 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005058 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005059 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005060 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005061 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005062 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005063
Jani Nikula9d1a1032014-03-14 16:51:15 +02005064 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005065
Dave Airlie0e32b392014-05-02 14:02:48 +10005066 /* init MST on ports that can support it */
5067 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5068 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005069 intel_dp_mst_encoder_init(intel_dig_port,
5070 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005071 }
5072 }
5073
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005074 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005075 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005076 if (is_edp(intel_dp)) {
5077 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005078 /*
5079 * vdd might still be enabled do to the delayed vdd off.
5080 * Make sure vdd is actually turned off here.
5081 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005082 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005083 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005084 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005085 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005086 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005087 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005088 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005089 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005090
Chris Wilsonf6849602010-09-19 09:29:33 +01005091 intel_dp_add_properties(intel_dp, connector);
5092
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005093 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5094 * 0xd. Failure to do so will result in spurious interrupts being
5095 * generated on the port when a cable is not attached.
5096 */
5097 if (IS_G4X(dev) && !IS_GM45(dev)) {
5098 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5099 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5100 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005101
5102 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005103}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005104
5105void
5106intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5107{
Dave Airlie13cf5502014-06-18 11:29:35 +10005108 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005109 struct intel_digital_port *intel_dig_port;
5110 struct intel_encoder *intel_encoder;
5111 struct drm_encoder *encoder;
5112 struct intel_connector *intel_connector;
5113
Daniel Vetterb14c5672013-09-19 12:18:32 +02005114 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005115 if (!intel_dig_port)
5116 return;
5117
Daniel Vetterb14c5672013-09-19 12:18:32 +02005118 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005119 if (!intel_connector) {
5120 kfree(intel_dig_port);
5121 return;
5122 }
5123
5124 intel_encoder = &intel_dig_port->base;
5125 encoder = &intel_encoder->base;
5126
5127 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5128 DRM_MODE_ENCODER_TMDS);
5129
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005130 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005131 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005132 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005133 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005134 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005135 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005136 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005137 intel_encoder->pre_enable = chv_pre_enable_dp;
5138 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005139 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005140 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005141 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005142 intel_encoder->pre_enable = vlv_pre_enable_dp;
5143 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005144 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005145 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005146 intel_encoder->pre_enable = g4x_pre_enable_dp;
5147 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005148 if (INTEL_INFO(dev)->gen >= 5)
5149 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005150 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005151
Paulo Zanoni174edf12012-10-26 19:05:50 -02005152 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005153 intel_dig_port->dp.output_reg = output_reg;
5154
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005155 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005156 if (IS_CHERRYVIEW(dev)) {
5157 if (port == PORT_D)
5158 intel_encoder->crtc_mask = 1 << 2;
5159 else
5160 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5161 } else {
5162 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5163 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005164 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005165 intel_encoder->hot_plug = intel_dp_hot_plug;
5166
Dave Airlie13cf5502014-06-18 11:29:35 +10005167 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5168 dev_priv->hpd_irq_port[port] = intel_dig_port;
5169
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005170 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5171 drm_encoder_cleanup(encoder);
5172 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005173 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005174 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005175}
Dave Airlie0e32b392014-05-02 14:02:48 +10005176
5177void intel_dp_mst_suspend(struct drm_device *dev)
5178{
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 int i;
5181
5182 /* disable MST */
5183 for (i = 0; i < I915_MAX_PORTS; i++) {
5184 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5185 if (!intel_dig_port)
5186 continue;
5187
5188 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5189 if (!intel_dig_port->dp.can_mst)
5190 continue;
5191 if (intel_dig_port->dp.is_mst)
5192 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5193 }
5194 }
5195}
5196
5197void intel_dp_mst_resume(struct drm_device *dev)
5198{
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 int i;
5201
5202 for (i = 0; i < I915_MAX_PORTS; i++) {
5203 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5204 if (!intel_dig_port)
5205 continue;
5206 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5207 int ret;
5208
5209 if (!intel_dig_port->dp.can_mst)
5210 continue;
5211
5212 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5213 if (ret != 0) {
5214 intel_dp_check_mst_status(&intel_dig_port->dp);
5215 }
5216 }
5217 }
5218}