blob: 85729f49764fc04c98604c119cf28f69e7da107b [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
John Rigby5b70a092008-10-07 13:00:18 -06002 * MPC83xx/85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
Scott Wood07e4f802012-07-10 19:26:47 -05004 * Copyright 2007-2012 Freescale Semiconductor, Inc.
Anton Vorontsov598804c2009-01-09 00:55:39 +03005 * Copyright 2008-2009 MontaVista Software, Inc.
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08006 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05007 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08008 * Recode: ZHANG WEI <wei.zhang@freescale.com>
9 * Rewrite the routing for Frescale PCI and PCI Express
10 * Roy Zang <tie-fei.zang@freescale.com>
Anton Vorontsov598804c2009-01-09 00:55:39 +030011 * MPC83xx PCI-Express support:
12 * Tony Li <tony.li@freescale.com>
13 * Anton Vorontsov <avorontsov@ru.mvista.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080020#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050021#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080022#include <linux/delay.h>
23#include <linux/string.h>
Scott Wood666db562015-12-10 13:07:12 -060024#include <linux/fsl/edac.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080025#include <linux/init.h>
Wang Dongsheng48b16182014-03-20 11:19:37 +080026#include <linux/interrupt.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100027#include <linux/memblock.h>
Kumar Gala54c18192009-05-08 15:05:23 -050028#include <linux/log2.h>
Scott Wood666db562015-12-10 13:07:12 -060029#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Wang Dongsheng48b16182014-03-20 11:19:37 +080031#include <linux/suspend.h>
32#include <linux/syscore_ops.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080033#include <linux/uaccess.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050034
Jon Loeligerb809b3e2006-06-17 17:52:48 -050035#include <asm/io.h>
36#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050037#include <asm/pci-bridge.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080038#include <asm/ppc-pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080039#include <asm/machdep.h>
Hongtao Jia4e0e3432013-04-28 13:20:08 +080040#include <asm/disassemble.h>
41#include <asm/ppc-opcode.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050042#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080043#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050044
Kumar Galab8f44ec2010-08-05 02:45:08 -050045static int fsl_pcie_bus_fixup, is_mpc83xx_pci;
Anton Vorontsov598804c2009-01-09 00:55:39 +030046
Chunhe Lanbbd234b2013-08-02 16:46:25 +080047static void quirk_fsl_pcie_early(struct pci_dev *dev)
Anton Vorontsov598804c2009-01-09 00:55:39 +030048{
Minghuan Lian59c58c32012-09-24 13:50:52 +080049 u8 hdr_type;
Kumar Gala470788d2011-05-19 19:56:50 -050050
Anton Vorontsov598804c2009-01-09 00:55:39 +030051 /* if we aren't a PCIe don't bother */
Yijing Wangf0308262013-09-05 15:55:27 +080052 if (!pci_is_pcie(dev))
Anton Vorontsov598804c2009-01-09 00:55:39 +030053 return;
54
Kumar Gala470788d2011-05-19 19:56:50 -050055 /* if we aren't in host mode don't bother */
Minghuan Lian59c58c32012-09-24 13:50:52 +080056 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
57 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
Kumar Gala470788d2011-05-19 19:56:50 -050058 return;
59
Anton Vorontsov598804c2009-01-09 00:55:39 +030060 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
61 fsl_pcie_bus_fixup = 1;
62 return;
63}
64
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020065static int fsl_indirect_read_config(struct pci_bus *, unsigned int,
66 int, int, u32 *);
67
68static int fsl_pcie_check_link(struct pci_controller *hose)
Anton Vorontsov598804c2009-01-09 00:55:39 +030069{
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020070 u32 val = 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +030071
Kumar Gala34642bb2013-03-13 14:07:15 -050072 if (hose->indirect_type & PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK) {
Kim Phillips6d5f6a02015-01-22 19:05:06 -060073 if (hose->ops->read == fsl_indirect_read_config)
74 __indirect_read_config(hose, hose->first_busno, 0,
75 PCIE_LTSSM, 4, &val);
76 else
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020077 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Kumar Gala34642bb2013-03-13 14:07:15 -050078 if (val < PCIE_LTSSM_L0)
79 return 1;
80 } else {
81 struct ccsr_pci __iomem *pci = hose->private_data;
82 /* for PCIe IP rev 3.0 or greater use CSR0 for link state */
83 val = (in_be32(&pci->pex_csr0) & PEX_CSR0_LTSSM_MASK)
84 >> PEX_CSR0_LTSSM_SHIFT;
85 if (val != PEX_CSR0_LTSSM_L0)
86 return 1;
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000087 }
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000088
Anton Vorontsov598804c2009-01-09 00:55:39 +030089 return 0;
90}
91
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020092static int fsl_indirect_read_config(struct pci_bus *bus, unsigned int devfn,
93 int offset, int len, u32 *val)
94{
95 struct pci_controller *hose = pci_bus_to_host(bus);
96
97 if (fsl_pcie_check_link(hose))
98 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
99 else
100 hose->indirect_type &= ~PPC_INDIRECT_TYPE_NO_PCIE_LINK;
101
102 return indirect_read_config(bus, devfn, offset, len, val);
103}
104
Rojhalat Ibrahimb37e1612013-06-17 16:02:41 +0200105#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
106
107static struct pci_ops fsl_indirect_pcie_ops =
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200108{
109 .read = fsl_indirect_read_config,
110 .write = indirect_write_config,
111};
112
Kumar Gala96ea3b42011-11-30 23:38:18 -0600113#define MAX_PHYS_ADDR_BITS 40
114static u64 pci64_dma_offset = 1ull << MAX_PHYS_ADDR_BITS;
115
Daniel Axtens97884e02015-04-10 13:15:47 +1000116#ifdef CONFIG_SWIOTLB
117static void setup_swiotlb_ops(struct pci_controller *hose)
118{
119 if (ppc_swiotlb_enable) {
120 hose->controller_ops.dma_dev_setup = pci_dma_dev_setup_swiotlb;
121 set_pci_dma_ops(&swiotlb_dma_ops);
122 }
123}
124#else
125static inline void setup_swiotlb_ops(struct pci_controller *hose) {}
126#endif
127
Kumar Gala96ea3b42011-11-30 23:38:18 -0600128static int fsl_pci_dma_set_mask(struct device *dev, u64 dma_mask)
129{
130 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
131 return -EIO;
132
133 /*
134 * Fixup PCI devices that are able to DMA to above the physical
135 * address width of the SoC such that we can address any internal
136 * SoC address from across PCI if needed
137 */
Yijing Wangd317ac12013-12-05 20:01:20 +0800138 if ((dev_is_pci(dev)) &&
Kumar Gala96ea3b42011-11-30 23:38:18 -0600139 dma_mask >= DMA_BIT_MASK(MAX_PHYS_ADDR_BITS)) {
140 set_dma_ops(dev, &dma_direct_ops);
141 set_dma_offset(dev, pci64_dma_offset);
142 }
143
144 *dev->dma_mask = dma_mask;
145 return 0;
146}
147
Jia Hongtaoa393d892012-11-08 10:11:07 +0800148static int setup_one_atmu(struct ccsr_pci __iomem *pci,
Trent Piephoa097a782009-01-06 22:37:53 -0600149 unsigned int index, const struct resource *res,
150 resource_size_t offset)
151{
152 resource_size_t pci_addr = res->start - offset;
153 resource_size_t phys_addr = res->start;
Joe Perches28f65c112011-06-09 09:13:32 -0700154 resource_size_t size = resource_size(res);
Trent Piephoa097a782009-01-06 22:37:53 -0600155 u32 flags = 0x80044000; /* enable & mem R/W */
156 unsigned int i;
157
158 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
159 (u64)res->start, (u64)size);
160
Trent Piepho565f3762008-12-17 11:43:26 -0800161 if (res->flags & IORESOURCE_PREFETCH)
162 flags |= 0x10000000; /* enable relaxed ordering */
163
Trent Piephoa097a782009-01-06 22:37:53 -0600164 for (i = 0; size > 0; i++) {
Anton Blanchard6e4c6322014-09-17 22:15:37 +1000165 unsigned int bits = min_t(u32, ilog2(size),
Trent Piephoa097a782009-01-06 22:37:53 -0600166 __ffs(pci_addr | phys_addr));
167
168 if (index + i >= 5)
169 return -1;
170
171 out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
172 out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
173 out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
174 out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
175
176 pci_addr += (resource_size_t)1U << bits;
177 phys_addr += (resource_size_t)1U << bits;
178 size -= (resource_size_t)1U << bits;
179 }
180
181 return i;
182}
183
Scott Wood1930bb52015-10-06 22:48:08 -0500184static bool is_kdump(void)
185{
186 struct device_node *node;
187
188 node = of_find_node_by_type(NULL, "memory");
189 if (!node) {
190 WARN_ON_ONCE(1);
191 return false;
192 }
193
194 return of_property_read_bool(node, "linux,usable-memory");
195}
196
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800197/* atmu setup for fsl pci/pcie controller */
Kumar Gala34642bb2013-03-13 14:07:15 -0500198static void setup_pci_atmu(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500199{
Kumar Gala34642bb2013-03-13 14:07:15 -0500200 struct ccsr_pci __iomem *pci = hose->private_data;
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530201 int i, j, n, mem_log, win_idx = 3, start_idx = 1, end_idx = 4;
Kumar Gala54c18192009-05-08 15:05:23 -0500202 u64 mem, sz, paddr_hi = 0;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000203 u64 offset = 0, paddr_lo = ULLONG_MAX;
Kumar Gala54c18192009-05-08 15:05:23 -0500204 u32 pcicsrbar = 0, pcicsrbar_sz;
205 u32 piwar = PIWAR_EN | PIWAR_PF | PIWAR_TGI_LOCAL |
206 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
Grant Likelyc22618a2012-11-14 22:37:12 +0000207 const char *name = hose->dn->full_name;
Timur Tabi446bc1f2011-12-13 14:51:59 -0600208 const u64 *reg;
209 int len;
Scott Wood1930bb52015-10-06 22:48:08 -0500210 bool setup_inbound;
211
212 /*
213 * If this is kdump, we don't want to trigger a bunch of PCI
214 * errors by closing the window on in-flight DMA.
215 *
216 * We still run most of the function's logic so that things like
217 * hose->dma_window_size still get set.
218 */
219 setup_inbound = !is_kdump();
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500220
Harninder Rai720d7ae2015-11-05 11:16:00 +0800221 if (of_device_is_compatible(hose->dn, "fsl,bsc9132-pcie")) {
222 /*
223 * BSC9132 Rev1.0 has an issue where all the PEX inbound
224 * windows have implemented the default target value as 0xf
225 * for CCSR space.In all Freescale legacy devices the target
226 * of 0xf is reserved for local memory space. 9132 Rev1.0
227 * now has local mempry space mapped to target 0x0 instead of
228 * 0xf. Hence adding a workaround to remove the target 0xf
229 * defined for memory space from Inbound window attributes.
230 */
231 piwar &= ~PIWAR_TGI_LOCAL;
232 }
233
Roy Zang9e678862012-09-03 17:22:10 +0800234 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
235 if (in_be32(&pci->block_rev1) >= PCIE_IP_REV_2_2) {
236 win_idx = 2;
237 start_idx = 0;
238 end_idx = 3;
239 }
240 }
241
Trent Piephoa097a782009-01-06 22:37:53 -0600242 /* Disable all windows (except powar0 since it's ignored) */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800243 for(i = 1; i < 5; i++)
244 out_be32(&pci->pow[i].powar, 0);
Scott Wood1930bb52015-10-06 22:48:08 -0500245
246 if (setup_inbound) {
247 for (i = start_idx; i < end_idx; i++)
248 out_be32(&pci->piw[i].piwar, 0);
249 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500250
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800251 /* Setup outbound MEM window */
Trent Piephoa097a782009-01-06 22:37:53 -0600252 for(i = 0, j = 1; i < 3; i++) {
253 if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
254 continue;
255
Kumar Gala54c18192009-05-08 15:05:23 -0500256 paddr_lo = min(paddr_lo, (u64)hose->mem_resources[i].start);
257 paddr_hi = max(paddr_hi, (u64)hose->mem_resources[i].end);
258
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000259 /* We assume all memory resources have the same offset */
260 offset = hose->mem_offset[i];
261 n = setup_one_atmu(pci, j, &hose->mem_resources[i], offset);
Trent Piephoa097a782009-01-06 22:37:53 -0600262
263 if (n < 0 || j >= 5) {
264 pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
265 hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
266 } else
267 j += n;
268 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500269
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800270 /* Setup outbound IO window */
Trent Piephoa097a782009-01-06 22:37:53 -0600271 if (hose->io_resource.flags & IORESOURCE_IO) {
272 if (j >= 5) {
273 pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
274 } else {
275 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
276 "phy base 0x%016llx.\n",
Joe Perches28f65c112011-06-09 09:13:32 -0700277 (u64)hose->io_resource.start,
278 (u64)resource_size(&hose->io_resource),
279 (u64)hose->io_base_phys);
Trent Piephoa097a782009-01-06 22:37:53 -0600280 out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
281 out_be32(&pci->pow[j].potear, 0);
282 out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
283 /* Enable, IO R/W */
284 out_be32(&pci->pow[j].powar, 0x80088000
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800285 | (ilog2(hose->io_resource.end
Trent Piephoa097a782009-01-06 22:37:53 -0600286 - hose->io_resource.start + 1) - 1));
287 }
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800288 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500289
Kumar Gala54c18192009-05-08 15:05:23 -0500290 /* convert to pci address space */
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000291 paddr_hi -= offset;
292 paddr_lo -= offset;
Trent Piephoa097a782009-01-06 22:37:53 -0600293
Kumar Gala54c18192009-05-08 15:05:23 -0500294 if (paddr_hi == paddr_lo) {
295 pr_err("%s: No outbound window space\n", name);
Kevin Hao04aa99c2013-04-13 15:14:41 +0800296 return;
Kumar Gala54c18192009-05-08 15:05:23 -0500297 }
298
299 if (paddr_lo == 0) {
300 pr_err("%s: No space for inbound window\n", name);
Kevin Hao04aa99c2013-04-13 15:14:41 +0800301 return;
Kumar Gala54c18192009-05-08 15:05:23 -0500302 }
303
304 /* setup PCSRBAR/PEXCSRBAR */
305 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, 0xffffffff);
306 early_read_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
307 pcicsrbar_sz = ~pcicsrbar_sz + 1;
308
309 if (paddr_hi < (0x100000000ull - pcicsrbar_sz) ||
310 (paddr_lo > 0x100000000ull))
311 pcicsrbar = 0x100000000ull - pcicsrbar_sz;
312 else
313 pcicsrbar = (paddr_lo - pcicsrbar_sz) & -pcicsrbar_sz;
314 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, pcicsrbar);
315
316 paddr_lo = min(paddr_lo, (u64)pcicsrbar);
317
318 pr_info("%s: PCICSRBAR @ 0x%x\n", name, pcicsrbar);
319
320 /* Setup inbound mem window */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000321 mem = memblock_end_of_DRAM();
Scott Wood1930bb52015-10-06 22:48:08 -0500322 pr_info("%s: end of DRAM %llx\n", __func__, mem);
Timur Tabi446bc1f2011-12-13 14:51:59 -0600323
324 /*
325 * The msi-address-64 property, if it exists, indicates the physical
326 * address of the MSIIR register. Normally, this register is located
327 * inside CCSR, so the ATMU that covers all of CCSR is used. But if
328 * this property exists, then we normally need to create a new ATMU
329 * for it. For now, however, we cheat. The only entity that creates
330 * this property is the Freescale hypervisor, and the address is
331 * specified in the partition configuration. Typically, the address
332 * is located in the page immediately after the end of DDR. If so, we
333 * can avoid allocating a new ATMU by extending the DDR ATMU by one
334 * page.
335 */
336 reg = of_get_property(hose->dn, "msi-address-64", &len);
337 if (reg && (len == sizeof(u64))) {
338 u64 address = be64_to_cpup(reg);
339
340 if ((address >= mem) && (address < (mem + PAGE_SIZE))) {
341 pr_info("%s: extending DDR ATMU to cover MSIIR", name);
342 mem += PAGE_SIZE;
343 } else {
344 /* TODO: Create a new ATMU for MSIIR */
345 pr_warn("%s: msi-address-64 address of %llx is "
346 "unsupported\n", name, address);
347 }
348 }
349
Kumar Gala54c18192009-05-08 15:05:23 -0500350 sz = min(mem, paddr_lo);
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800351 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500352
353 /* PCIe can overmap inbound & outbound since RX & TX are separated */
354 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
355 /* Size window to exact size if power-of-two or one size up */
356 if ((1ull << mem_log) != mem) {
Kevin Hao2d49c422013-05-21 20:04:59 +0800357 mem_log++;
Kumar Gala54c18192009-05-08 15:05:23 -0500358 if ((1ull << mem_log) > mem)
359 pr_info("%s: Setting PCI inbound window "
360 "greater than memory size\n", name);
Kumar Gala54c18192009-05-08 15:05:23 -0500361 }
362
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530363 piwar |= ((mem_log - 1) & PIWAR_SZ_MASK);
Kumar Gala54c18192009-05-08 15:05:23 -0500364
Scott Wood1930bb52015-10-06 22:48:08 -0500365 if (setup_inbound) {
366 /* Setup inbound memory window */
367 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
368 out_be32(&pci->piw[win_idx].piwbar, 0x00000000);
369 out_be32(&pci->piw[win_idx].piwar, piwar);
370 }
Kumar Gala54c18192009-05-08 15:05:23 -0500371
Scott Wood1930bb52015-10-06 22:48:08 -0500372 win_idx--;
Kumar Gala54c18192009-05-08 15:05:23 -0500373 hose->dma_window_base_cur = 0x00000000;
374 hose->dma_window_size = (resource_size_t)sz;
Kumar Gala96ea3b42011-11-30 23:38:18 -0600375
376 /*
377 * if we have >4G of memory setup second PCI inbound window to
378 * let devices that are 64-bit address capable to work w/o
379 * SWIOTLB and access the full range of memory
380 */
381 if (sz != mem) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800382 mem_log = ilog2(mem);
Kumar Gala96ea3b42011-11-30 23:38:18 -0600383
384 /* Size window up if we dont fit in exact power-of-2 */
385 if ((1ull << mem_log) != mem)
386 mem_log++;
387
388 piwar = (piwar & ~PIWAR_SZ_MASK) | (mem_log - 1);
389
Scott Wood1930bb52015-10-06 22:48:08 -0500390 if (setup_inbound) {
391 /* Setup inbound memory window */
392 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
393 out_be32(&pci->piw[win_idx].piwbear,
394 pci64_dma_offset >> 44);
395 out_be32(&pci->piw[win_idx].piwbar,
396 pci64_dma_offset >> 12);
397 out_be32(&pci->piw[win_idx].piwar, piwar);
398 }
Kumar Gala96ea3b42011-11-30 23:38:18 -0600399
400 /*
401 * install our own dma_set_mask handler to fixup dma_ops
402 * and dma_offset
403 */
404 ppc_md.dma_set_mask = fsl_pci_dma_set_mask;
405
406 pr_info("%s: Setup 64-bit PCI DMA window\n", name);
407 }
Kumar Gala54c18192009-05-08 15:05:23 -0500408 } else {
409 u64 paddr = 0;
410
Scott Wood1930bb52015-10-06 22:48:08 -0500411 if (setup_inbound) {
412 /* Setup inbound memory window */
413 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
414 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
415 out_be32(&pci->piw[win_idx].piwar,
416 (piwar | (mem_log - 1)));
417 }
Kumar Gala54c18192009-05-08 15:05:23 -0500418
Scott Wood1930bb52015-10-06 22:48:08 -0500419 win_idx--;
Kumar Gala54c18192009-05-08 15:05:23 -0500420 paddr += 1ull << mem_log;
421 sz -= 1ull << mem_log;
422
423 if (sz) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800424 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500425 piwar |= (mem_log - 1);
426
Scott Wood1930bb52015-10-06 22:48:08 -0500427 if (setup_inbound) {
428 out_be32(&pci->piw[win_idx].pitar,
429 paddr >> 12);
430 out_be32(&pci->piw[win_idx].piwbar,
431 paddr >> 12);
432 out_be32(&pci->piw[win_idx].piwar, piwar);
433 }
Kumar Gala54c18192009-05-08 15:05:23 -0500434
Scott Wood1930bb52015-10-06 22:48:08 -0500435 win_idx--;
Kumar Gala54c18192009-05-08 15:05:23 -0500436 paddr += 1ull << mem_log;
437 }
438
439 hose->dma_window_base_cur = 0x00000000;
440 hose->dma_window_size = (resource_size_t)paddr;
441 }
442
443 if (hose->dma_window_size < mem) {
Kevin Haoc45e9182013-05-21 20:05:00 +0800444#ifdef CONFIG_SWIOTLB
445 ppc_swiotlb_enable = 1;
446#else
Kumar Gala54c18192009-05-08 15:05:23 -0500447 pr_err("%s: ERROR: Memory size exceeds PCI ATMU ability to "
448 "map - enable CONFIG_SWIOTLB to avoid dma errors.\n",
449 name);
450#endif
451 /* adjusting outbound windows could reclaim space in mem map */
452 if (paddr_hi < 0xffffffffull)
453 pr_warning("%s: WARNING: Outbound window cfg leaves "
454 "gaps in memory map. Adjusting the memory map "
455 "could reduce unnecessary bounce buffering.\n",
456 name);
457
458 pr_info("%s: DMA window size is 0x%llx\n", name,
459 (u64)hose->dma_window_size);
460 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500461}
462
Anton Vorontsovc9dadff2008-12-29 19:40:32 +0300463static void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500464{
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500465 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -0500466 int cap_x;
467
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500468 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
469 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800470 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500471 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -0500472
473 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
474 if (cap_x) {
475 int pci_x_cmd = cap_x + PCI_X_CMD;
476 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
477 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
478 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
479 } else {
480 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
481 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500482}
483
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500484void fsl_pcibios_fixup_bus(struct pci_bus *bus)
485{
Kumar Gala8206a112009-04-30 03:10:08 +0000486 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000487 int i, is_pcie = 0, no_link;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500488
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000489 /* The root complex bridge comes up with bogus resources,
490 * we copy the PHB ones in.
491 *
492 * With the current generic PCI code, the PHB bus no longer
493 * has bus->resource[0..4] set, so things are a bit more
494 * tricky.
495 */
496
497 if (fsl_pcie_bus_fixup)
498 is_pcie = early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
499 no_link = !!(hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK);
500
501 if (bus->parent == hose->bus && (is_pcie || no_link)) {
502 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; ++i) {
Kumar Gala72b122c2008-01-14 17:02:19 -0600503 struct resource *res = bus->resource[i];
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000504 struct resource *par;
505
506 if (!res)
507 continue;
508 if (i == 0)
509 par = &hose->io_resource;
510 else if (i < 4)
511 par = &hose->mem_resources[i-1];
512 else par = NULL;
513
514 res->start = par ? par->start : 0;
515 res->end = par ? par->end : 0;
516 res->flags = par ? par->flags : 0;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500517 }
518 }
519}
520
Christian Engelmayer1e83bf82013-12-15 19:39:26 +0100521int fsl_add_bridge(struct platform_device *pdev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500522{
523 int len;
524 struct pci_controller *hose;
525 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000526 const int *bus_range;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800527 u8 hdr_type, progif;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530528 struct device_node *dev;
Kumar Gala34642bb2013-03-13 14:07:15 -0500529 struct ccsr_pci __iomem *pci;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530530
531 dev = pdev->dev.of_node;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500532
Prabhakar Kushwahaef1fd2d2011-03-31 12:31:09 +0530533 if (!of_device_is_available(dev)) {
534 pr_warning("%s: disabled\n", dev->full_name);
535 return -ENODEV;
536 }
537
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800538 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500539
540 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800541 if (of_address_to_resource(dev, 0, &rsrc)) {
542 printk(KERN_WARNING "Can't get pci register base!");
543 return -ENOMEM;
544 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500545
546 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000547 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500548 if (bus_range == NULL || len < 2 * sizeof(int))
549 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800550 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500551
Rob Herring0e47ff12011-07-12 09:25:51 -0500552 pci_add_flags(PCI_REASSIGN_ALL_BUS);
Kumar Galadbf84712007-06-27 01:56:50 -0500553 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500554 if (!hose)
555 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500556
Varun Sethi52c5aff2013-01-14 16:58:00 +0530557 /* set platform device as the parent */
558 hose->parent = &pdev->dev;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500559 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800560 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500561
Kumar Gala34642bb2013-03-13 14:07:15 -0500562 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
563 (u64)rsrc.start, (u64)resource_size(&rsrc));
564
565 pci = hose->private_data = ioremap(rsrc.start, resource_size(&rsrc));
566 if (!hose->private_data)
567 goto no_bridge;
568
Rojhalat Ibrahimb37e1612013-06-17 16:02:41 +0200569 setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
570 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530571
Kumar Gala34642bb2013-03-13 14:07:15 -0500572 if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0)
573 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
574
Minghuan Lian59c58c32012-09-24 13:50:52 +0800575 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Rojhalat Ibrahimb37e1612013-06-17 16:02:41 +0200576 /* use fsl_indirect_read_config for PCIe */
577 hose->ops = &fsl_indirect_pcie_ops;
Adam Buchbinder446957b2016-02-24 10:51:11 -0800578 /* For PCIE read HEADER_TYPE to identify controller mode */
Minghuan Lian59c58c32012-09-24 13:50:52 +0800579 early_read_config_byte(hose, 0, 0, PCI_HEADER_TYPE, &hdr_type);
580 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
581 goto no_bridge;
582
583 } else {
584 /* For PCI read PROG to identify controller mode */
585 early_read_config_byte(hose, 0, 0, PCI_CLASS_PROG, &progif);
Aaron Sierra00406e82014-08-26 16:46:11 -0500586 if ((progif & 1) &&
587 !of_property_read_bool(dev, "fsl,pci-agent-force-enum"))
Minghuan Lian59c58c32012-09-24 13:50:52 +0800588 goto no_bridge;
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530589 }
590
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800591 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500592
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800593 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500594 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500595 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500596 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Kumar Gala34642bb2013-03-13 14:07:15 -0500597 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500598 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
599 }
Zhang Weie4725c22007-06-25 15:21:10 -0500600
joe@perches.comdf3c9012007-11-20 12:47:55 +1100601 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800602 "Firmware bus number: %d->%d\n",
603 (unsigned long long)rsrc.start, hose->first_busno,
604 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500605
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800606 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500607 hose, hose->cfg_addr, hose->cfg_data);
608
609 /* Interpret the "ranges" property */
610 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800611 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500612
613 /* Setup PEX window registers */
Kumar Gala34642bb2013-03-13 14:07:15 -0500614 setup_pci_atmu(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500615
Daniel Axtens97884e02015-04-10 13:15:47 +1000616 /* Set up controller operations */
617 setup_swiotlb_ops(hose);
618
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500619 return 0;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800620
621no_bridge:
Kumar Gala34642bb2013-03-13 14:07:15 -0500622 iounmap(hose->private_data);
Minghuan Lian59c58c32012-09-24 13:50:52 +0800623 /* unmap cfg_data & cfg_addr separately if not on same page */
624 if (((unsigned long)hose->cfg_data & PAGE_MASK) !=
625 ((unsigned long)hose->cfg_addr & PAGE_MASK))
626 iounmap(hose->cfg_data);
627 iounmap(hose->cfg_addr);
628 pcibios_free_controller(hose);
629 return -ENODEV;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500630}
Kumar Gala5753c082009-10-16 18:31:48 -0500631#endif /* CONFIG_FSL_SOC_BOOKE || CONFIG_PPC_86xx */
John Rigby76fe1ff2008-06-26 11:07:57 -0600632
Chunhe Lanbbd234b2013-08-02 16:46:25 +0800633DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID,
634 quirk_fsl_pcie_early);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300635
Kumar Gala470788d2011-05-19 19:56:50 -0500636#if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
Anton Vorontsov598804c2009-01-09 00:55:39 +0300637struct mpc83xx_pcie_priv {
638 void __iomem *cfg_type0;
639 void __iomem *cfg_type1;
640 u32 dev_base;
641};
642
Kumar Galab8f44ec2010-08-05 02:45:08 -0500643struct pex_inbound_window {
644 u32 ar;
645 u32 tar;
646 u32 barl;
647 u32 barh;
648};
649
Anton Vorontsov598804c2009-01-09 00:55:39 +0300650/*
651 * With the convention of u-boot, the PCIE outbound window 0 serves
652 * as configuration transactions outbound.
653 */
654#define PEX_OUTWIN0_BAR 0xCA4
655#define PEX_OUTWIN0_TAL 0xCA8
656#define PEX_OUTWIN0_TAH 0xCAC
Kumar Galab8f44ec2010-08-05 02:45:08 -0500657#define PEX_RC_INWIN_BASE 0xE60
658#define PEX_RCIWARn_EN 0x1
Anton Vorontsov598804c2009-01-09 00:55:39 +0300659
660static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
661{
Kumar Gala8206a112009-04-30 03:10:08 +0000662 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300663
664 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
665 return PCIBIOS_DEVICE_NOT_FOUND;
666 /*
667 * Workaround for the HW bug: for Type 0 configure transactions the
668 * PCI-E controller does not check the device number bits and just
669 * assumes that the device number bits are 0.
670 */
671 if (bus->number == hose->first_busno ||
672 bus->primary == hose->first_busno) {
673 if (devfn & 0xf8)
674 return PCIBIOS_DEVICE_NOT_FOUND;
675 }
676
677 if (ppc_md.pci_exclude_device) {
678 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
679 return PCIBIOS_DEVICE_NOT_FOUND;
680 }
681
682 return PCIBIOS_SUCCESSFUL;
683}
684
685static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
686 unsigned int devfn, int offset)
687{
Kumar Gala8206a112009-04-30 03:10:08 +0000688 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300689 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300690 u32 dev_base = bus->number << 24 | devfn << 16;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300691 int ret;
692
693 ret = mpc83xx_pcie_exclude_device(bus, devfn);
694 if (ret)
695 return NULL;
696
697 offset &= 0xfff;
698
699 /* Type 0 */
700 if (bus->number == hose->first_busno)
701 return pcie->cfg_type0 + offset;
702
703 if (pcie->dev_base == dev_base)
704 goto mapped;
705
706 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
707
708 pcie->dev_base = dev_base;
709mapped:
710 return pcie->cfg_type1 + offset;
711}
712
Anton Vorontsov598804c2009-01-09 00:55:39 +0300713static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
714 int offset, int len, u32 val)
715{
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300716 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300717
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300718 /* PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS */
719 if (offset == PCI_PRIMARY_BUS && bus->number == hose->first_busno)
720 val &= 0xffffff00;
721
Rob Herring933d2752015-01-09 20:34:44 -0600722 return pci_generic_config_write(bus, devfn, offset, len, val);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300723}
724
725static struct pci_ops mpc83xx_pcie_ops = {
Rob Herring933d2752015-01-09 20:34:44 -0600726 .map_bus = mpc83xx_pcie_remap_cfg,
727 .read = pci_generic_config_read,
Anton Vorontsov598804c2009-01-09 00:55:39 +0300728 .write = mpc83xx_pcie_write_config,
729};
730
731static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
732 struct resource *reg)
733{
734 struct mpc83xx_pcie_priv *pcie;
735 u32 cfg_bar;
736 int ret = -ENOMEM;
737
738 pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
739 if (!pcie)
740 return ret;
741
742 pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
743 if (!pcie->cfg_type0)
744 goto err0;
745
746 cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
747 if (!cfg_bar) {
748 /* PCI-E isn't configured. */
749 ret = -ENODEV;
750 goto err1;
751 }
752
753 pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
754 if (!pcie->cfg_type1)
755 goto err1;
756
757 WARN_ON(hose->dn->data);
758 hose->dn->data = pcie;
759 hose->ops = &mpc83xx_pcie_ops;
Kumar Gala34642bb2013-03-13 14:07:15 -0500760 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300761
762 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
763 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
764
Kumar Gala34642bb2013-03-13 14:07:15 -0500765 if (fsl_pcie_check_link(hose))
Anton Vorontsov598804c2009-01-09 00:55:39 +0300766 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
767
768 return 0;
769err1:
770 iounmap(pcie->cfg_type0);
771err0:
772 kfree(pcie);
773 return ret;
774
775}
776
John Rigby76fe1ff2008-06-26 11:07:57 -0600777int __init mpc83xx_add_bridge(struct device_node *dev)
778{
Anton Vorontsov598804c2009-01-09 00:55:39 +0300779 int ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600780 int len;
781 struct pci_controller *hose;
John Rigby5b70a092008-10-07 13:00:18 -0600782 struct resource rsrc_reg;
783 struct resource rsrc_cfg;
John Rigby76fe1ff2008-06-26 11:07:57 -0600784 const int *bus_range;
John Rigby5b70a092008-10-07 13:00:18 -0600785 int primary;
John Rigby76fe1ff2008-06-26 11:07:57 -0600786
Kumar Galab8f44ec2010-08-05 02:45:08 -0500787 is_mpc83xx_pci = 1;
788
Anton Vorontsov598804c2009-01-09 00:55:39 +0300789 if (!of_device_is_available(dev)) {
790 pr_warning("%s: disabled by the firmware.\n",
791 dev->full_name);
792 return -ENODEV;
793 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600794 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
795
796 /* Fetch host bridge registers address */
John Rigby5b70a092008-10-07 13:00:18 -0600797 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
798 printk(KERN_WARNING "Can't get pci register base!\n");
799 return -ENOMEM;
800 }
801
802 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
803
804 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
805 printk(KERN_WARNING
806 "No pci config register base in dev tree, "
807 "using default\n");
808 /*
809 * MPC83xx supports up to two host controllers
810 * one at 0x8500 has config space registers at 0x8300
811 * one at 0x8600 has config space registers at 0x8380
812 */
813 if ((rsrc_reg.start & 0xfffff) == 0x8500)
814 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
815 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
816 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
817 }
818 /*
819 * Controller at offset 0x8500 is primary
820 */
821 if ((rsrc_reg.start & 0xfffff) == 0x8500)
822 primary = 1;
823 else
824 primary = 0;
John Rigby76fe1ff2008-06-26 11:07:57 -0600825
826 /* Get bus range if any */
827 bus_range = of_get_property(dev, "bus-range", &len);
828 if (bus_range == NULL || len < 2 * sizeof(int)) {
829 printk(KERN_WARNING "Can't get bus-range for %s, assume"
830 " bus 0\n", dev->full_name);
831 }
832
Rob Herring0e47ff12011-07-12 09:25:51 -0500833 pci_add_flags(PCI_REASSIGN_ALL_BUS);
John Rigby76fe1ff2008-06-26 11:07:57 -0600834 hose = pcibios_alloc_controller(dev);
835 if (!hose)
836 return -ENOMEM;
837
838 hose->first_busno = bus_range ? bus_range[0] : 0;
839 hose->last_busno = bus_range ? bus_range[1] : 0xff;
840
Anton Vorontsov598804c2009-01-09 00:55:39 +0300841 if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
842 ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
843 if (ret)
844 goto err0;
845 } else {
Rojhalat Ibrahimb37e1612013-06-17 16:02:41 +0200846 setup_indirect_pci(hose, rsrc_cfg.start,
847 rsrc_cfg.start + 4, 0);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300848 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600849
John Rigby35225802008-10-07 15:13:18 -0600850 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
John Rigby76fe1ff2008-06-26 11:07:57 -0600851 "Firmware bus number: %d->%d\n",
John Rigby5b70a092008-10-07 13:00:18 -0600852 (unsigned long long)rsrc_reg.start, hose->first_busno,
John Rigby76fe1ff2008-06-26 11:07:57 -0600853 hose->last_busno);
854
855 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
856 hose, hose->cfg_addr, hose->cfg_data);
857
858 /* Interpret the "ranges" property */
859 /* This also maps the I/O region and sets isa_io/mem_base */
860 pci_process_bridge_OF_ranges(hose, dev, primary);
861
862 return 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300863err0:
864 pcibios_free_controller(hose);
865 return ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600866}
867#endif /* CONFIG_PPC_83xx */
Kumar Galab8f44ec2010-08-05 02:45:08 -0500868
869u64 fsl_pci_immrbar_base(struct pci_controller *hose)
870{
871#ifdef CONFIG_PPC_83xx
872 if (is_mpc83xx_pci) {
873 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
874 struct pex_inbound_window *in;
875 int i;
876
877 /* Walk the Root Complex Inbound windows to match IMMR base */
878 in = pcie->cfg_type0 + PEX_RC_INWIN_BASE;
879 for (i = 0; i < 4; i++) {
880 /* not enabled, skip */
Himangi Saraogi38948172014-07-20 03:19:59 +0530881 if (!(in_le32(&in[i].ar) & PEX_RCIWARn_EN))
882 continue;
Kumar Galab8f44ec2010-08-05 02:45:08 -0500883
884 if (get_immrbase() == in_le32(&in[i].tar))
885 return (u64)in_le32(&in[i].barh) << 32 |
886 in_le32(&in[i].barl);
887 }
888
889 printk(KERN_WARNING "could not find PCI BAR matching IMMR\n");
890 }
891#endif
892
893#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
894 if (!is_mpc83xx_pci) {
895 u32 base;
896
897 pci_bus_read_config_dword(hose->bus,
898 PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
Minghuan Liana424b972014-01-20 18:54:20 +0800899
900 /*
901 * For PEXCSRBAR, bit 3-0 indicate prefetchable and
902 * address type. So when getting base address, these
903 * bits should be masked
904 */
905 base &= PCI_BASE_ADDRESS_MEM_MASK;
906
Kumar Galab8f44ec2010-08-05 02:45:08 -0500907 return base;
908 }
909#endif
910
911 return 0;
912}
Scott Wood07e4f802012-07-10 19:26:47 -0500913
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800914#ifdef CONFIG_E500
915static int mcheck_handle_load(struct pt_regs *regs, u32 inst)
916{
917 unsigned int rd, ra, rb, d;
918
919 rd = get_rt(inst);
920 ra = get_ra(inst);
921 rb = get_rb(inst);
922 d = get_d(inst);
923
924 switch (get_op(inst)) {
925 case 31:
926 switch (get_xop(inst)) {
927 case OP_31_XOP_LWZX:
928 case OP_31_XOP_LWBRX:
929 regs->gpr[rd] = 0xffffffff;
930 break;
931
932 case OP_31_XOP_LWZUX:
933 regs->gpr[rd] = 0xffffffff;
934 regs->gpr[ra] += regs->gpr[rb];
935 break;
936
937 case OP_31_XOP_LBZX:
938 regs->gpr[rd] = 0xff;
939 break;
940
941 case OP_31_XOP_LBZUX:
942 regs->gpr[rd] = 0xff;
943 regs->gpr[ra] += regs->gpr[rb];
944 break;
945
946 case OP_31_XOP_LHZX:
947 case OP_31_XOP_LHBRX:
948 regs->gpr[rd] = 0xffff;
949 break;
950
951 case OP_31_XOP_LHZUX:
952 regs->gpr[rd] = 0xffff;
953 regs->gpr[ra] += regs->gpr[rb];
954 break;
955
956 case OP_31_XOP_LHAX:
957 regs->gpr[rd] = ~0UL;
958 break;
959
960 case OP_31_XOP_LHAUX:
961 regs->gpr[rd] = ~0UL;
962 regs->gpr[ra] += regs->gpr[rb];
963 break;
964
965 default:
966 return 0;
967 }
968 break;
969
970 case OP_LWZ:
971 regs->gpr[rd] = 0xffffffff;
972 break;
973
974 case OP_LWZU:
975 regs->gpr[rd] = 0xffffffff;
976 regs->gpr[ra] += (s16)d;
977 break;
978
979 case OP_LBZ:
980 regs->gpr[rd] = 0xff;
981 break;
982
983 case OP_LBZU:
984 regs->gpr[rd] = 0xff;
985 regs->gpr[ra] += (s16)d;
986 break;
987
988 case OP_LHZ:
989 regs->gpr[rd] = 0xffff;
990 break;
991
992 case OP_LHZU:
993 regs->gpr[rd] = 0xffff;
994 regs->gpr[ra] += (s16)d;
995 break;
996
997 case OP_LHA:
998 regs->gpr[rd] = ~0UL;
999 break;
1000
1001 case OP_LHAU:
1002 regs->gpr[rd] = ~0UL;
1003 regs->gpr[ra] += (s16)d;
1004 break;
1005
1006 default:
1007 return 0;
1008 }
1009
1010 return 1;
1011}
1012
1013static int is_in_pci_mem_space(phys_addr_t addr)
1014{
1015 struct pci_controller *hose;
1016 struct resource *res;
1017 int i;
1018
1019 list_for_each_entry(hose, &hose_list, list_node) {
1020 if (!(hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG))
1021 continue;
1022
1023 for (i = 0; i < 3; i++) {
1024 res = &hose->mem_resources[i];
1025 if ((res->flags & IORESOURCE_MEM) &&
1026 addr >= res->start && addr <= res->end)
1027 return 1;
1028 }
1029 }
1030 return 0;
1031}
1032
1033int fsl_pci_mcheck_exception(struct pt_regs *regs)
1034{
1035 u32 inst;
1036 int ret;
1037 phys_addr_t addr = 0;
1038
1039 /* Let KVM/QEMU deal with the exception */
1040 if (regs->msr & MSR_GS)
1041 return 0;
1042
1043#ifdef CONFIG_PHYS_64BIT
1044 addr = mfspr(SPRN_MCARU);
1045 addr <<= 32;
1046#endif
1047 addr += mfspr(SPRN_MCAR);
1048
1049 if (is_in_pci_mem_space(addr)) {
1050 if (user_mode(regs)) {
1051 pagefault_disable();
1052 ret = get_user(regs->nip, &inst);
1053 pagefault_enable();
1054 } else {
Andrew Morton0ab32b62015-11-05 18:46:03 -08001055 ret = probe_kernel_address((void *)regs->nip, inst);
Hongtao Jia4e0e3432013-04-28 13:20:08 +08001056 }
1057
Scott Wood072daee2015-08-24 11:43:03 -05001058 if (!ret && mcheck_handle_load(regs, inst)) {
Hongtao Jia4e0e3432013-04-28 13:20:08 +08001059 regs->nip += 4;
1060 return 1;
1061 }
1062 }
1063
1064 return 0;
1065}
1066#endif
1067
Scott Wood07e4f802012-07-10 19:26:47 -05001068#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
1069static const struct of_device_id pci_ids[] = {
1070 { .compatible = "fsl,mpc8540-pci", },
1071 { .compatible = "fsl,mpc8548-pcie", },
1072 { .compatible = "fsl,mpc8610-pci", },
1073 { .compatible = "fsl,mpc8641-pcie", },
Shengzhou Liud064f302013-12-25 18:06:56 +08001074 { .compatible = "fsl,qoriq-pcie", },
Timur Tabi14bdc912013-01-17 16:34:32 -06001075 { .compatible = "fsl,qoriq-pcie-v2.1", },
Scott Wood07e4f802012-07-10 19:26:47 -05001076 { .compatible = "fsl,qoriq-pcie-v2.2", },
Timur Tabi14bdc912013-01-17 16:34:32 -06001077 { .compatible = "fsl,qoriq-pcie-v2.3", },
1078 { .compatible = "fsl,qoriq-pcie-v2.4", },
Roy ZANGcc6ea0d2012-09-21 04:12:52 +00001079 { .compatible = "fsl,qoriq-pcie-v3.0", },
Timur Tabi14bdc912013-01-17 16:34:32 -06001080
1081 /*
1082 * The following entries are for compatibility with older device
1083 * trees.
1084 */
1085 { .compatible = "fsl,p1022-pcie", },
1086 { .compatible = "fsl,p4080-pcie", },
1087
Scott Wood07e4f802012-07-10 19:26:47 -05001088 {},
1089};
1090
1091struct device_node *fsl_pci_primary;
1092
Jia Hongtao905e75c2012-08-28 15:44:08 +08001093void fsl_pci_assign_primary(void)
1094{
1095 struct device_node *np;
1096
1097 /* Callers can specify the primary bus using other means. */
1098 if (fsl_pci_primary)
1099 return;
1100
1101 /* If a PCI host bridge contains an ISA node, it's primary. */
1102 np = of_find_node_by_type(NULL, "isa");
1103 while ((fsl_pci_primary = of_get_parent(np))) {
1104 of_node_put(np);
1105 np = fsl_pci_primary;
1106
1107 if (of_match_node(pci_ids, np) && of_device_is_available(np))
1108 return;
1109 }
1110
1111 /*
1112 * If there's no PCI host bridge with ISA, arbitrarily
1113 * designate one as primary. This can go away once
1114 * various bugs with primary-less systems are fixed.
1115 */
1116 for_each_matching_node(np, pci_ids) {
1117 if (of_device_is_available(np)) {
1118 fsl_pci_primary = np;
1119 of_node_put(np);
1120 return;
1121 }
1122 }
1123}
1124
Wang Dongsheng48b16182014-03-20 11:19:37 +08001125#ifdef CONFIG_PM_SLEEP
1126static irqreturn_t fsl_pci_pme_handle(int irq, void *dev_id)
1127{
1128 struct pci_controller *hose = dev_id;
1129 struct ccsr_pci __iomem *pci = hose->private_data;
1130 u32 dr;
1131
1132 dr = in_be32(&pci->pex_pme_mes_dr);
1133 if (!dr)
1134 return IRQ_NONE;
1135
1136 out_be32(&pci->pex_pme_mes_dr, dr);
1137
1138 return IRQ_HANDLED;
1139}
1140
1141static int fsl_pci_pme_probe(struct pci_controller *hose)
1142{
1143 struct ccsr_pci __iomem *pci;
1144 struct pci_dev *dev;
1145 int pme_irq;
1146 int res;
1147 u16 pms;
1148
1149 /* Get hose's pci_dev */
1150 dev = list_first_entry(&hose->bus->devices, typeof(*dev), bus_list);
1151
1152 /* PME Disable */
1153 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pms);
1154 pms &= ~PCI_PM_CTRL_PME_ENABLE;
1155 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pms);
1156
1157 pme_irq = irq_of_parse_and_map(hose->dn, 0);
1158 if (!pme_irq) {
1159 dev_err(&dev->dev, "Failed to map PME interrupt.\n");
1160
1161 return -ENXIO;
1162 }
1163
1164 res = devm_request_irq(hose->parent, pme_irq,
1165 fsl_pci_pme_handle,
1166 IRQF_SHARED,
1167 "[PCI] PME", hose);
1168 if (res < 0) {
Masanari Iida971bd8f2015-05-20 23:54:02 +09001169 dev_err(&dev->dev, "Unable to request irq %d for PME\n", pme_irq);
Wang Dongsheng48b16182014-03-20 11:19:37 +08001170 irq_dispose_mapping(pme_irq);
1171
1172 return -ENODEV;
1173 }
1174
1175 pci = hose->private_data;
1176
1177 /* Enable PTOD, ENL23D & EXL23D */
Wang Dongshengdd41d512014-04-15 15:43:18 +08001178 clrbits32(&pci->pex_pme_mes_disr,
Wang Dongsheng48b16182014-03-20 11:19:37 +08001179 PME_DISR_EN_PTOD | PME_DISR_EN_ENL23D | PME_DISR_EN_EXL23D);
1180
1181 out_be32(&pci->pex_pme_mes_ier, 0);
1182 setbits32(&pci->pex_pme_mes_ier,
1183 PME_DISR_EN_PTOD | PME_DISR_EN_ENL23D | PME_DISR_EN_EXL23D);
1184
1185 /* PME Enable */
1186 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pms);
1187 pms |= PCI_PM_CTRL_PME_ENABLE;
1188 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pms);
1189
1190 return 0;
1191}
1192
1193static void send_pme_turnoff_message(struct pci_controller *hose)
1194{
1195 struct ccsr_pci __iomem *pci = hose->private_data;
1196 u32 dr;
1197 int i;
1198
1199 /* Send PME_Turn_Off Message Request */
1200 setbits32(&pci->pex_pmcr, PEX_PMCR_PTOMR);
1201
1202 /* Wait trun off done */
1203 for (i = 0; i < 150; i++) {
1204 dr = in_be32(&pci->pex_pme_mes_dr);
1205 if (dr) {
1206 out_be32(&pci->pex_pme_mes_dr, dr);
1207 break;
1208 }
1209
1210 udelay(1000);
1211 }
1212}
1213
1214static void fsl_pci_syscore_do_suspend(struct pci_controller *hose)
1215{
1216 send_pme_turnoff_message(hose);
1217}
1218
1219static int fsl_pci_syscore_suspend(void)
1220{
1221 struct pci_controller *hose, *tmp;
1222
1223 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1224 fsl_pci_syscore_do_suspend(hose);
1225
1226 return 0;
1227}
1228
1229static void fsl_pci_syscore_do_resume(struct pci_controller *hose)
1230{
1231 struct ccsr_pci __iomem *pci = hose->private_data;
1232 u32 dr;
1233 int i;
1234
1235 /* Send Exit L2 State Message */
1236 setbits32(&pci->pex_pmcr, PEX_PMCR_EXL2S);
1237
1238 /* Wait exit done */
1239 for (i = 0; i < 150; i++) {
1240 dr = in_be32(&pci->pex_pme_mes_dr);
1241 if (dr) {
1242 out_be32(&pci->pex_pme_mes_dr, dr);
1243 break;
1244 }
1245
1246 udelay(1000);
1247 }
1248
1249 setup_pci_atmu(hose);
1250}
1251
1252static void fsl_pci_syscore_resume(void)
1253{
1254 struct pci_controller *hose, *tmp;
1255
1256 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1257 fsl_pci_syscore_do_resume(hose);
1258}
1259
1260static struct syscore_ops pci_syscore_pm_ops = {
1261 .suspend = fsl_pci_syscore_suspend,
1262 .resume = fsl_pci_syscore_resume,
1263};
1264#endif
1265
1266void fsl_pcibios_fixup_phb(struct pci_controller *phb)
1267{
1268#ifdef CONFIG_PM_SLEEP
1269 fsl_pci_pme_probe(phb);
1270#endif
1271}
1272
Scott Wood666db562015-12-10 13:07:12 -06001273static int add_err_dev(struct platform_device *pdev)
1274{
1275 struct platform_device *errdev;
1276 struct mpc85xx_edac_pci_plat_data pd = {
1277 .of_node = pdev->dev.of_node
1278 };
1279
1280 errdev = platform_device_register_resndata(&pdev->dev,
1281 "mpc85xx-pci-edac",
1282 PLATFORM_DEVID_AUTO,
1283 pdev->resource,
1284 pdev->num_resources,
1285 &pd, sizeof(pd));
1286 if (IS_ERR(errdev))
1287 return PTR_ERR(errdev);
1288
1289 return 0;
1290}
1291
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001292static int fsl_pci_probe(struct platform_device *pdev)
Scott Wood07e4f802012-07-10 19:26:47 -05001293{
1294 struct device_node *node;
Wang Dongsheng48b16182014-03-20 11:19:37 +08001295 int ret;
Scott Wood07e4f802012-07-10 19:26:47 -05001296
Jia Hongtao905e75c2012-08-28 15:44:08 +08001297 node = pdev->dev.of_node;
Varun Sethi52c5aff2013-01-14 16:58:00 +05301298 ret = fsl_add_bridge(pdev, fsl_pci_primary == node);
Scott Wood666db562015-12-10 13:07:12 -06001299 if (ret)
1300 return ret;
Scott Wood07e4f802012-07-10 19:26:47 -05001301
Scott Wood666db562015-12-10 13:07:12 -06001302 ret = add_err_dev(pdev);
1303 if (ret)
1304 dev_err(&pdev->dev, "couldn't register error device: %d\n",
1305 ret);
Jia Hongtao905e75c2012-08-28 15:44:08 +08001306
1307 return 0;
Scott Wood07e4f802012-07-10 19:26:47 -05001308}
Jia Hongtao905e75c2012-08-28 15:44:08 +08001309
1310static struct platform_driver fsl_pci_driver = {
1311 .driver = {
1312 .name = "fsl-pci",
1313 .of_match_table = pci_ids,
1314 },
1315 .probe = fsl_pci_probe,
1316};
1317
1318static int __init fsl_pci_init(void)
1319{
Wang Dongsheng48b16182014-03-20 11:19:37 +08001320#ifdef CONFIG_PM_SLEEP
1321 register_syscore_ops(&pci_syscore_pm_ops);
1322#endif
Jia Hongtao905e75c2012-08-28 15:44:08 +08001323 return platform_driver_register(&fsl_pci_driver);
1324}
1325arch_initcall(fsl_pci_init);
Scott Wood07e4f802012-07-10 19:26:47 -05001326#endif