blob: 058329321440f7c4d9804308ee6efa32ace7913b [file] [log] [blame]
Divy Le Ray4d22de32007-01-18 22:04:14 -05001/*
Divy Le Ray1d68e932007-01-30 19:44:35 -08002 * Copyright (c) 2003-2007 Chelsio, Inc. All rights reserved.
Divy Le Ray4d22de32007-01-18 22:04:14 -05003 *
Divy Le Ray1d68e932007-01-30 19:44:35 -08004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
Divy Le Ray4d22de32007-01-18 22:04:14 -05009 *
Divy Le Ray1d68e932007-01-30 19:44:35 -080010 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Divy Le Ray4d22de32007-01-18 22:04:14 -050031 */
Divy Le Ray4d22de32007-01-18 22:04:14 -050032#include "common.h"
33#include "regs.h"
34#include "sge_defs.h"
35#include "firmware_exports.h"
36
Divy Le Rayf2c68792007-01-30 19:44:13 -080037/**
38 * t3_wait_op_done_val - wait until an operation is completed
39 * @adapter: the adapter performing the operation
40 * @reg: the register to check for completion
41 * @mask: a single-bit field within @reg that indicates completion
42 * @polarity: the value of the field when the operation is completed
43 * @attempts: number of check iterations
44 * @delay: delay in usecs between iterations
45 * @valp: where to store the value of the register at completion time
46 *
47 * Wait until an operation is completed by checking a bit in a register
48 * up to @attempts times. If @valp is not NULL the value of the register
49 * at the time it indicated completion is stored there. Returns 0 if the
50 * operation completes and -EAGAIN otherwise.
51 */
Divy Le Ray4d22de32007-01-18 22:04:14 -050052
53int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
54 int polarity, int attempts, int delay, u32 *valp)
55{
56 while (1) {
57 u32 val = t3_read_reg(adapter, reg);
58
59 if (!!(val & mask) == polarity) {
60 if (valp)
61 *valp = val;
62 return 0;
63 }
64 if (--attempts == 0)
65 return -EAGAIN;
66 if (delay)
67 udelay(delay);
68 }
69}
70
71/**
72 * t3_write_regs - write a bunch of registers
73 * @adapter: the adapter to program
74 * @p: an array of register address/register value pairs
75 * @n: the number of address/value pairs
76 * @offset: register address offset
77 *
78 * Takes an array of register address/register value pairs and writes each
79 * value to the corresponding register. Register addresses are adjusted
80 * by the supplied offset.
81 */
82void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
83 int n, unsigned int offset)
84{
85 while (n--) {
86 t3_write_reg(adapter, p->reg_addr + offset, p->val);
87 p++;
88 }
89}
90
91/**
92 * t3_set_reg_field - set a register field to a value
93 * @adapter: the adapter to program
94 * @addr: the register address
95 * @mask: specifies the portion of the register to modify
96 * @val: the new value for the register field
97 *
98 * Sets a register field specified by the supplied mask to the
99 * given value.
100 */
101void t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
102 u32 val)
103{
104 u32 v = t3_read_reg(adapter, addr) & ~mask;
105
106 t3_write_reg(adapter, addr, v | val);
107 t3_read_reg(adapter, addr); /* flush */
108}
109
110/**
111 * t3_read_indirect - read indirectly addressed registers
112 * @adap: the adapter
113 * @addr_reg: register holding the indirect address
114 * @data_reg: register holding the value of the indirect register
115 * @vals: where the read register values are stored
116 * @start_idx: index of first indirect register to read
117 * @nregs: how many indirect registers to read
118 *
119 * Reads registers that are accessed indirectly through an address/data
120 * register pair.
121 */
122void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
123 unsigned int data_reg, u32 *vals, unsigned int nregs,
124 unsigned int start_idx)
125{
126 while (nregs--) {
127 t3_write_reg(adap, addr_reg, start_idx);
128 *vals++ = t3_read_reg(adap, data_reg);
129 start_idx++;
130 }
131}
132
133/**
134 * t3_mc7_bd_read - read from MC7 through backdoor accesses
135 * @mc7: identifies MC7 to read from
136 * @start: index of first 64-bit word to read
137 * @n: number of 64-bit words to read
138 * @buf: where to store the read result
139 *
140 * Read n 64-bit words from MC7 starting at word start, using backdoor
141 * accesses.
142 */
143int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
144 u64 *buf)
145{
146 static const int shift[] = { 0, 0, 16, 24 };
147 static const int step[] = { 0, 32, 16, 8 };
148
149 unsigned int size64 = mc7->size / 8; /* # of 64-bit words */
150 struct adapter *adap = mc7->adapter;
151
152 if (start >= size64 || start + n > size64)
153 return -EINVAL;
154
155 start *= (8 << mc7->width);
156 while (n--) {
157 int i;
158 u64 val64 = 0;
159
160 for (i = (1 << mc7->width) - 1; i >= 0; --i) {
161 int attempts = 10;
162 u32 val;
163
164 t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
165 t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
166 val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
167 while ((val & F_BUSY) && attempts--)
168 val = t3_read_reg(adap,
169 mc7->offset + A_MC7_BD_OP);
170 if (val & F_BUSY)
171 return -EIO;
172
173 val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
174 if (mc7->width == 0) {
175 val64 = t3_read_reg(adap,
176 mc7->offset +
177 A_MC7_BD_DATA0);
178 val64 |= (u64) val << 32;
179 } else {
180 if (mc7->width > 1)
181 val >>= shift[mc7->width];
182 val64 |= (u64) val << (step[mc7->width] * i);
183 }
184 start += 8;
185 }
186 *buf++ = val64;
187 }
188 return 0;
189}
190
191/*
192 * Initialize MI1.
193 */
194static void mi1_init(struct adapter *adap, const struct adapter_info *ai)
195{
196 u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
197 u32 val = F_PREEN | V_MDIINV(ai->mdiinv) | V_MDIEN(ai->mdien) |
198 V_CLKDIV(clkdiv);
199
200 if (!(ai->caps & SUPPORTED_10000baseT_Full))
201 val |= V_ST(1);
202 t3_write_reg(adap, A_MI1_CFG, val);
203}
204
205#define MDIO_ATTEMPTS 10
206
207/*
208 * MI1 read/write operations for direct-addressed PHYs.
209 */
210static int mi1_read(struct adapter *adapter, int phy_addr, int mmd_addr,
211 int reg_addr, unsigned int *valp)
212{
213 int ret;
214 u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
215
216 if (mmd_addr)
217 return -EINVAL;
218
219 mutex_lock(&adapter->mdio_lock);
220 t3_write_reg(adapter, A_MI1_ADDR, addr);
221 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
222 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
223 if (!ret)
224 *valp = t3_read_reg(adapter, A_MI1_DATA);
225 mutex_unlock(&adapter->mdio_lock);
226 return ret;
227}
228
229static int mi1_write(struct adapter *adapter, int phy_addr, int mmd_addr,
230 int reg_addr, unsigned int val)
231{
232 int ret;
233 u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
234
235 if (mmd_addr)
236 return -EINVAL;
237
238 mutex_lock(&adapter->mdio_lock);
239 t3_write_reg(adapter, A_MI1_ADDR, addr);
240 t3_write_reg(adapter, A_MI1_DATA, val);
241 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
242 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
243 mutex_unlock(&adapter->mdio_lock);
244 return ret;
245}
246
247static const struct mdio_ops mi1_mdio_ops = {
248 mi1_read,
249 mi1_write
250};
251
252/*
253 * MI1 read/write operations for indirect-addressed PHYs.
254 */
255static int mi1_ext_read(struct adapter *adapter, int phy_addr, int mmd_addr,
256 int reg_addr, unsigned int *valp)
257{
258 int ret;
259 u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
260
261 mutex_lock(&adapter->mdio_lock);
262 t3_write_reg(adapter, A_MI1_ADDR, addr);
263 t3_write_reg(adapter, A_MI1_DATA, reg_addr);
264 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
265 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
266 if (!ret) {
267 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
268 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
269 MDIO_ATTEMPTS, 20);
270 if (!ret)
271 *valp = t3_read_reg(adapter, A_MI1_DATA);
272 }
273 mutex_unlock(&adapter->mdio_lock);
274 return ret;
275}
276
277static int mi1_ext_write(struct adapter *adapter, int phy_addr, int mmd_addr,
278 int reg_addr, unsigned int val)
279{
280 int ret;
281 u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
282
283 mutex_lock(&adapter->mdio_lock);
284 t3_write_reg(adapter, A_MI1_ADDR, addr);
285 t3_write_reg(adapter, A_MI1_DATA, reg_addr);
286 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
287 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
288 if (!ret) {
289 t3_write_reg(adapter, A_MI1_DATA, val);
290 t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
291 ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
292 MDIO_ATTEMPTS, 20);
293 }
294 mutex_unlock(&adapter->mdio_lock);
295 return ret;
296}
297
298static const struct mdio_ops mi1_mdio_ext_ops = {
299 mi1_ext_read,
300 mi1_ext_write
301};
302
303/**
304 * t3_mdio_change_bits - modify the value of a PHY register
305 * @phy: the PHY to operate on
306 * @mmd: the device address
307 * @reg: the register address
308 * @clear: what part of the register value to mask off
309 * @set: what part of the register value to set
310 *
311 * Changes the value of a PHY register by applying a mask to its current
312 * value and ORing the result with a new value.
313 */
314int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
315 unsigned int set)
316{
317 int ret;
318 unsigned int val;
319
320 ret = mdio_read(phy, mmd, reg, &val);
321 if (!ret) {
322 val &= ~clear;
323 ret = mdio_write(phy, mmd, reg, val | set);
324 }
325 return ret;
326}
327
328/**
329 * t3_phy_reset - reset a PHY block
330 * @phy: the PHY to operate on
331 * @mmd: the device address of the PHY block to reset
332 * @wait: how long to wait for the reset to complete in 1ms increments
333 *
334 * Resets a PHY block and optionally waits for the reset to complete.
335 * @mmd should be 0 for 10/100/1000 PHYs and the device address to reset
336 * for 10G PHYs.
337 */
338int t3_phy_reset(struct cphy *phy, int mmd, int wait)
339{
340 int err;
341 unsigned int ctl;
342
343 err = t3_mdio_change_bits(phy, mmd, MII_BMCR, BMCR_PDOWN, BMCR_RESET);
344 if (err || !wait)
345 return err;
346
347 do {
348 err = mdio_read(phy, mmd, MII_BMCR, &ctl);
349 if (err)
350 return err;
351 ctl &= BMCR_RESET;
352 if (ctl)
353 msleep(1);
354 } while (ctl && --wait);
355
356 return ctl ? -1 : 0;
357}
358
359/**
360 * t3_phy_advertise - set the PHY advertisement registers for autoneg
361 * @phy: the PHY to operate on
362 * @advert: bitmap of capabilities the PHY should advertise
363 *
364 * Sets a 10/100/1000 PHY's advertisement registers to advertise the
365 * requested capabilities.
366 */
367int t3_phy_advertise(struct cphy *phy, unsigned int advert)
368{
369 int err;
370 unsigned int val = 0;
371
372 err = mdio_read(phy, 0, MII_CTRL1000, &val);
373 if (err)
374 return err;
375
376 val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
377 if (advert & ADVERTISED_1000baseT_Half)
378 val |= ADVERTISE_1000HALF;
379 if (advert & ADVERTISED_1000baseT_Full)
380 val |= ADVERTISE_1000FULL;
381
382 err = mdio_write(phy, 0, MII_CTRL1000, val);
383 if (err)
384 return err;
385
386 val = 1;
387 if (advert & ADVERTISED_10baseT_Half)
388 val |= ADVERTISE_10HALF;
389 if (advert & ADVERTISED_10baseT_Full)
390 val |= ADVERTISE_10FULL;
391 if (advert & ADVERTISED_100baseT_Half)
392 val |= ADVERTISE_100HALF;
393 if (advert & ADVERTISED_100baseT_Full)
394 val |= ADVERTISE_100FULL;
395 if (advert & ADVERTISED_Pause)
396 val |= ADVERTISE_PAUSE_CAP;
397 if (advert & ADVERTISED_Asym_Pause)
398 val |= ADVERTISE_PAUSE_ASYM;
399 return mdio_write(phy, 0, MII_ADVERTISE, val);
400}
401
402/**
403 * t3_set_phy_speed_duplex - force PHY speed and duplex
404 * @phy: the PHY to operate on
405 * @speed: requested PHY speed
406 * @duplex: requested PHY duplex
407 *
408 * Force a 10/100/1000 PHY's speed and duplex. This also disables
409 * auto-negotiation except for GigE, where auto-negotiation is mandatory.
410 */
411int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
412{
413 int err;
414 unsigned int ctl;
415
416 err = mdio_read(phy, 0, MII_BMCR, &ctl);
417 if (err)
418 return err;
419
420 if (speed >= 0) {
421 ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
422 if (speed == SPEED_100)
423 ctl |= BMCR_SPEED100;
424 else if (speed == SPEED_1000)
425 ctl |= BMCR_SPEED1000;
426 }
427 if (duplex >= 0) {
428 ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
429 if (duplex == DUPLEX_FULL)
430 ctl |= BMCR_FULLDPLX;
431 }
432 if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
433 ctl |= BMCR_ANENABLE;
434 return mdio_write(phy, 0, MII_BMCR, ctl);
435}
436
437static const struct adapter_info t3_adap_info[] = {
438 {2, 0, 0, 0,
439 F_GPIO2_OEN | F_GPIO4_OEN |
440 F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
Divy Le Ray8ac3ba62007-03-31 00:23:19 -0700441 0,
Divy Le Ray4d22de32007-01-18 22:04:14 -0500442 &mi1_mdio_ops, "Chelsio PE9000"},
443 {2, 0, 0, 0,
444 F_GPIO2_OEN | F_GPIO4_OEN |
445 F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
Divy Le Ray8ac3ba62007-03-31 00:23:19 -0700446 0,
Divy Le Ray4d22de32007-01-18 22:04:14 -0500447 &mi1_mdio_ops, "Chelsio T302"},
448 {1, 0, 0, 0,
449 F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
450 F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
Divy Le Ray8ac3ba62007-03-31 00:23:19 -0700451 SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
Divy Le Ray4d22de32007-01-18 22:04:14 -0500452 &mi1_mdio_ext_ops, "Chelsio T310"},
453 {2, 0, 0, 0,
454 F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
455 F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
456 F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
Divy Le Ray8ac3ba62007-03-31 00:23:19 -0700457 SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
Divy Le Ray4d22de32007-01-18 22:04:14 -0500458 &mi1_mdio_ext_ops, "Chelsio T320"},
459};
460
461/*
462 * Return the adapter_info structure with a given index. Out-of-range indices
463 * return NULL.
464 */
465const struct adapter_info *t3_get_adapter_info(unsigned int id)
466{
467 return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
468}
469
470#define CAPS_1G (SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full | \
471 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_MII)
472#define CAPS_10G (SUPPORTED_10000baseT_Full | SUPPORTED_AUI)
473
474static const struct port_type_info port_types[] = {
475 {NULL},
476 {t3_ael1002_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
477 "10GBASE-XR"},
478 {t3_vsc8211_phy_prep, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
479 "10/100/1000BASE-T"},
480 {NULL, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
481 "10/100/1000BASE-T"},
482 {t3_xaui_direct_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
483 {NULL, CAPS_10G, "10GBASE-KX4"},
484 {t3_qt2045_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
485 {t3_ael1006_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
486 "10GBASE-SR"},
487 {NULL, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
488};
489
490#undef CAPS_1G
491#undef CAPS_10G
492
493#define VPD_ENTRY(name, len) \
494 u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
495
496/*
497 * Partial EEPROM Vital Product Data structure. Includes only the ID and
498 * VPD-R sections.
499 */
500struct t3_vpd {
501 u8 id_tag;
502 u8 id_len[2];
503 u8 id_data[16];
504 u8 vpdr_tag;
505 u8 vpdr_len[2];
506 VPD_ENTRY(pn, 16); /* part number */
507 VPD_ENTRY(ec, 16); /* EC level */
Divy Le Ray167cdf52007-08-21 20:49:36 -0700508 VPD_ENTRY(sn, SERNUM_LEN); /* serial number */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500509 VPD_ENTRY(na, 12); /* MAC address base */
510 VPD_ENTRY(cclk, 6); /* core clock */
511 VPD_ENTRY(mclk, 6); /* mem clock */
512 VPD_ENTRY(uclk, 6); /* uP clk */
513 VPD_ENTRY(mdc, 6); /* MDIO clk */
514 VPD_ENTRY(mt, 2); /* mem timing */
515 VPD_ENTRY(xaui0cfg, 6); /* XAUI0 config */
516 VPD_ENTRY(xaui1cfg, 6); /* XAUI1 config */
517 VPD_ENTRY(port0, 2); /* PHY0 complex */
518 VPD_ENTRY(port1, 2); /* PHY1 complex */
519 VPD_ENTRY(port2, 2); /* PHY2 complex */
520 VPD_ENTRY(port3, 2); /* PHY3 complex */
521 VPD_ENTRY(rv, 1); /* csum */
522 u32 pad; /* for multiple-of-4 sizing and alignment */
523};
524
525#define EEPROM_MAX_POLL 4
526#define EEPROM_STAT_ADDR 0x4000
527#define VPD_BASE 0xc00
528
529/**
530 * t3_seeprom_read - read a VPD EEPROM location
531 * @adapter: adapter to read
532 * @addr: EEPROM address
533 * @data: where to store the read data
534 *
535 * Read a 32-bit word from a location in VPD EEPROM using the card's PCI
536 * VPD ROM capability. A zero is written to the flag bit when the
537 * addres is written to the control register. The hardware device will
538 * set the flag to 1 when 4 bytes have been read into the data register.
539 */
540int t3_seeprom_read(struct adapter *adapter, u32 addr, u32 *data)
541{
542 u16 val;
543 int attempts = EEPROM_MAX_POLL;
544 unsigned int base = adapter->params.pci.vpd_cap_addr;
545
546 if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
547 return -EINVAL;
548
549 pci_write_config_word(adapter->pdev, base + PCI_VPD_ADDR, addr);
550 do {
551 udelay(10);
552 pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
553 } while (!(val & PCI_VPD_ADDR_F) && --attempts);
554
555 if (!(val & PCI_VPD_ADDR_F)) {
556 CH_ERR(adapter, "reading EEPROM address 0x%x failed\n", addr);
557 return -EIO;
558 }
559 pci_read_config_dword(adapter->pdev, base + PCI_VPD_DATA, data);
560 *data = le32_to_cpu(*data);
561 return 0;
562}
563
564/**
565 * t3_seeprom_write - write a VPD EEPROM location
566 * @adapter: adapter to write
567 * @addr: EEPROM address
568 * @data: value to write
569 *
570 * Write a 32-bit word to a location in VPD EEPROM using the card's PCI
571 * VPD ROM capability.
572 */
573int t3_seeprom_write(struct adapter *adapter, u32 addr, u32 data)
574{
575 u16 val;
576 int attempts = EEPROM_MAX_POLL;
577 unsigned int base = adapter->params.pci.vpd_cap_addr;
578
579 if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
580 return -EINVAL;
581
582 pci_write_config_dword(adapter->pdev, base + PCI_VPD_DATA,
583 cpu_to_le32(data));
584 pci_write_config_word(adapter->pdev,base + PCI_VPD_ADDR,
585 addr | PCI_VPD_ADDR_F);
586 do {
587 msleep(1);
588 pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
589 } while ((val & PCI_VPD_ADDR_F) && --attempts);
590
591 if (val & PCI_VPD_ADDR_F) {
592 CH_ERR(adapter, "write to EEPROM address 0x%x failed\n", addr);
593 return -EIO;
594 }
595 return 0;
596}
597
598/**
599 * t3_seeprom_wp - enable/disable EEPROM write protection
600 * @adapter: the adapter
601 * @enable: 1 to enable write protection, 0 to disable it
602 *
603 * Enables or disables write protection on the serial EEPROM.
604 */
605int t3_seeprom_wp(struct adapter *adapter, int enable)
606{
607 return t3_seeprom_write(adapter, EEPROM_STAT_ADDR, enable ? 0xc : 0);
608}
609
610/*
611 * Convert a character holding a hex digit to a number.
612 */
613static unsigned int hex2int(unsigned char c)
614{
615 return isdigit(c) ? c - '0' : toupper(c) - 'A' + 10;
616}
617
618/**
619 * get_vpd_params - read VPD parameters from VPD EEPROM
620 * @adapter: adapter to read
621 * @p: where to store the parameters
622 *
623 * Reads card parameters stored in VPD EEPROM.
624 */
625static int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
626{
627 int i, addr, ret;
628 struct t3_vpd vpd;
629
630 /*
631 * Card information is normally at VPD_BASE but some early cards had
632 * it at 0.
633 */
634 ret = t3_seeprom_read(adapter, VPD_BASE, (u32 *)&vpd);
635 if (ret)
636 return ret;
637 addr = vpd.id_tag == 0x82 ? VPD_BASE : 0;
638
639 for (i = 0; i < sizeof(vpd); i += 4) {
640 ret = t3_seeprom_read(adapter, addr + i,
641 (u32 *)((u8 *)&vpd + i));
642 if (ret)
643 return ret;
644 }
645
646 p->cclk = simple_strtoul(vpd.cclk_data, NULL, 10);
647 p->mclk = simple_strtoul(vpd.mclk_data, NULL, 10);
648 p->uclk = simple_strtoul(vpd.uclk_data, NULL, 10);
649 p->mdc = simple_strtoul(vpd.mdc_data, NULL, 10);
650 p->mem_timing = simple_strtoul(vpd.mt_data, NULL, 10);
Divy Le Ray167cdf52007-08-21 20:49:36 -0700651 memcpy(p->sn, vpd.sn_data, SERNUM_LEN);
Divy Le Ray4d22de32007-01-18 22:04:14 -0500652
653 /* Old eeproms didn't have port information */
654 if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
655 p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
656 p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
657 } else {
658 p->port_type[0] = hex2int(vpd.port0_data[0]);
659 p->port_type[1] = hex2int(vpd.port1_data[0]);
660 p->xauicfg[0] = simple_strtoul(vpd.xaui0cfg_data, NULL, 16);
661 p->xauicfg[1] = simple_strtoul(vpd.xaui1cfg_data, NULL, 16);
662 }
663
664 for (i = 0; i < 6; i++)
665 p->eth_base[i] = hex2int(vpd.na_data[2 * i]) * 16 +
666 hex2int(vpd.na_data[2 * i + 1]);
667 return 0;
668}
669
670/* serial flash and firmware constants */
671enum {
672 SF_ATTEMPTS = 5, /* max retries for SF1 operations */
673 SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
674 SF_SIZE = SF_SEC_SIZE * 8, /* serial flash size */
675
676 /* flash command opcodes */
677 SF_PROG_PAGE = 2, /* program page */
678 SF_WR_DISABLE = 4, /* disable writes */
679 SF_RD_STATUS = 5, /* read status register */
680 SF_WR_ENABLE = 6, /* enable writes */
681 SF_RD_DATA_FAST = 0xb, /* read flash */
682 SF_ERASE_SECTOR = 0xd8, /* erase sector */
683
684 FW_FLASH_BOOT_ADDR = 0x70000, /* start address of FW in flash */
Divy Le Ray2e283962007-03-18 13:10:06 -0700685 FW_VERS_ADDR = 0x77ffc, /* flash address holding FW version */
686 FW_MIN_SIZE = 8 /* at least version and csum */
Divy Le Ray4d22de32007-01-18 22:04:14 -0500687};
688
689/**
690 * sf1_read - read data from the serial flash
691 * @adapter: the adapter
692 * @byte_cnt: number of bytes to read
693 * @cont: whether another operation will be chained
694 * @valp: where to store the read data
695 *
696 * Reads up to 4 bytes of data from the serial flash. The location of
697 * the read needs to be specified prior to calling this by issuing the
698 * appropriate commands to the serial flash.
699 */
700static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
701 u32 *valp)
702{
703 int ret;
704
705 if (!byte_cnt || byte_cnt > 4)
706 return -EINVAL;
707 if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
708 return -EBUSY;
709 t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
710 ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
711 if (!ret)
712 *valp = t3_read_reg(adapter, A_SF_DATA);
713 return ret;
714}
715
716/**
717 * sf1_write - write data to the serial flash
718 * @adapter: the adapter
719 * @byte_cnt: number of bytes to write
720 * @cont: whether another operation will be chained
721 * @val: value to write
722 *
723 * Writes up to 4 bytes of data to the serial flash. The location of
724 * the write needs to be specified prior to calling this by issuing the
725 * appropriate commands to the serial flash.
726 */
727static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
728 u32 val)
729{
730 if (!byte_cnt || byte_cnt > 4)
731 return -EINVAL;
732 if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
733 return -EBUSY;
734 t3_write_reg(adapter, A_SF_DATA, val);
735 t3_write_reg(adapter, A_SF_OP,
736 V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
737 return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
738}
739
740/**
741 * flash_wait_op - wait for a flash operation to complete
742 * @adapter: the adapter
743 * @attempts: max number of polls of the status register
744 * @delay: delay between polls in ms
745 *
746 * Wait for a flash operation to complete by polling the status register.
747 */
748static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
749{
750 int ret;
751 u32 status;
752
753 while (1) {
754 if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
755 (ret = sf1_read(adapter, 1, 0, &status)) != 0)
756 return ret;
757 if (!(status & 1))
758 return 0;
759 if (--attempts == 0)
760 return -EAGAIN;
761 if (delay)
762 msleep(delay);
763 }
764}
765
766/**
767 * t3_read_flash - read words from serial flash
768 * @adapter: the adapter
769 * @addr: the start address for the read
770 * @nwords: how many 32-bit words to read
771 * @data: where to store the read data
772 * @byte_oriented: whether to store data as bytes or as words
773 *
774 * Read the specified number of 32-bit words from the serial flash.
775 * If @byte_oriented is set the read data is stored as a byte array
776 * (i.e., big-endian), otherwise as 32-bit words in the platform's
777 * natural endianess.
778 */
779int t3_read_flash(struct adapter *adapter, unsigned int addr,
780 unsigned int nwords, u32 *data, int byte_oriented)
781{
782 int ret;
783
784 if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
785 return -EINVAL;
786
787 addr = swab32(addr) | SF_RD_DATA_FAST;
788
789 if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
790 (ret = sf1_read(adapter, 1, 1, data)) != 0)
791 return ret;
792
793 for (; nwords; nwords--, data++) {
794 ret = sf1_read(adapter, 4, nwords > 1, data);
795 if (ret)
796 return ret;
797 if (byte_oriented)
798 *data = htonl(*data);
799 }
800 return 0;
801}
802
803/**
804 * t3_write_flash - write up to a page of data to the serial flash
805 * @adapter: the adapter
806 * @addr: the start address to write
807 * @n: length of data to write
808 * @data: the data to write
809 *
810 * Writes up to a page of data (256 bytes) to the serial flash starting
811 * at the given address.
812 */
813static int t3_write_flash(struct adapter *adapter, unsigned int addr,
814 unsigned int n, const u8 *data)
815{
816 int ret;
817 u32 buf[64];
818 unsigned int i, c, left, val, offset = addr & 0xff;
819
820 if (addr + n > SF_SIZE || offset + n > 256)
821 return -EINVAL;
822
823 val = swab32(addr) | SF_PROG_PAGE;
824
825 if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
826 (ret = sf1_write(adapter, 4, 1, val)) != 0)
827 return ret;
828
829 for (left = n; left; left -= c) {
830 c = min(left, 4U);
831 for (val = 0, i = 0; i < c; ++i)
832 val = (val << 8) + *data++;
833
834 ret = sf1_write(adapter, c, c != left, val);
835 if (ret)
836 return ret;
837 }
838 if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
839 return ret;
840
841 /* Read the page to verify the write succeeded */
842 ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
843 if (ret)
844 return ret;
845
846 if (memcmp(data - n, (u8 *) buf + offset, n))
847 return -EIO;
848 return 0;
849}
850
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700851/**
Divy Le Ray47330072007-08-29 19:15:52 -0700852 * t3_get_tp_version - read the tp sram version
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700853 * @adapter: the adapter
Divy Le Ray47330072007-08-29 19:15:52 -0700854 * @vers: where to place the version
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700855 *
Divy Le Ray47330072007-08-29 19:15:52 -0700856 * Reads the protocol sram version from sram.
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700857 */
Divy Le Ray47330072007-08-29 19:15:52 -0700858int t3_get_tp_version(struct adapter *adapter, u32 *vers)
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700859{
860 int ret;
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700861
862 /* Get version loaded in SRAM */
863 t3_write_reg(adapter, A_TP_EMBED_OP_FIELD0, 0);
864 ret = t3_wait_op_done(adapter, A_TP_EMBED_OP_FIELD0,
865 1, 1, 5, 1);
866 if (ret)
867 return ret;
868
Divy Le Ray47330072007-08-29 19:15:52 -0700869 *vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
870
871 return 0;
872}
873
874/**
875 * t3_check_tpsram_version - read the tp sram version
876 * @adapter: the adapter
877 * @must_load: set to 1 if loading a new microcode image is required
878 *
879 * Reads the protocol sram version from flash.
880 */
881int t3_check_tpsram_version(struct adapter *adapter, int *must_load)
882{
883 int ret;
884 u32 vers;
885 unsigned int major, minor;
886
887 if (adapter->params.rev == T3_REV_A)
888 return 0;
889
890 *must_load = 1;
891
892 ret = t3_get_tp_version(adapter, &vers);
893 if (ret)
894 return ret;
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700895
896 major = G_TP_VERSION_MAJOR(vers);
897 minor = G_TP_VERSION_MINOR(vers);
898
899 if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR)
900 return 0;
901
Divy Le Ray47330072007-08-29 19:15:52 -0700902 if (major != TP_VERSION_MAJOR)
903 CH_ERR(adapter, "found wrong TP version (%u.%u), "
904 "driver needs version %d.%d\n", major, minor,
905 TP_VERSION_MAJOR, TP_VERSION_MINOR);
906 else {
907 *must_load = 0;
908 CH_ERR(adapter, "found wrong TP version (%u.%u), "
909 "driver compiled for version %d.%d\n", major, minor,
910 TP_VERSION_MAJOR, TP_VERSION_MINOR);
911 }
Divy Le Ray480fe1a2007-05-30 21:10:58 -0700912 return -EINVAL;
913}
914
915/**
916 * t3_check_tpsram - check if provided protocol SRAM
917 * is compatible with this driver
918 * @adapter: the adapter
919 * @tp_sram: the firmware image to write
920 * @size: image size
921 *
922 * Checks if an adapter's tp sram is compatible with the driver.
923 * Returns 0 if the versions are compatible, a negative error otherwise.
924 */
925int t3_check_tpsram(struct adapter *adapter, u8 *tp_sram, unsigned int size)
926{
927 u32 csum;
928 unsigned int i;
929 const u32 *p = (const u32 *)tp_sram;
930
931 /* Verify checksum */
932 for (csum = 0, i = 0; i < size / sizeof(csum); i++)
933 csum += ntohl(p[i]);
934 if (csum != 0xffffffff) {
935 CH_ERR(adapter, "corrupted protocol SRAM image, checksum %u\n",
936 csum);
937 return -EINVAL;
938 }
939
940 return 0;
941}
942
Divy Le Ray4aac3892007-01-30 19:43:45 -0800943enum fw_version_type {
944 FW_VERSION_N3,
945 FW_VERSION_T3
946};
947
Divy Le Ray4d22de32007-01-18 22:04:14 -0500948/**
949 * t3_get_fw_version - read the firmware version
950 * @adapter: the adapter
951 * @vers: where to place the version
952 *
953 * Reads the FW version from flash.
954 */
955int t3_get_fw_version(struct adapter *adapter, u32 *vers)
956{
957 return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
958}
959
960/**
961 * t3_check_fw_version - check if the FW is compatible with this driver
962 * @adapter: the adapter
Divy Le Raya5a3b462007-09-05 15:58:09 -0700963 * @must_load: set to 1 if loading a new FW image is required
964
Divy Le Ray4d22de32007-01-18 22:04:14 -0500965 * Checks if an adapter's FW is compatible with the driver. Returns 0
966 * if the versions are compatible, a negative error otherwise.
967 */
Divy Le Raya5a3b462007-09-05 15:58:09 -0700968int t3_check_fw_version(struct adapter *adapter, int *must_load)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500969{
970 int ret;
971 u32 vers;
Divy Le Ray4aac3892007-01-30 19:43:45 -0800972 unsigned int type, major, minor;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500973
Divy Le Raya5a3b462007-09-05 15:58:09 -0700974 *must_load = 1;
Divy Le Ray4d22de32007-01-18 22:04:14 -0500975 ret = t3_get_fw_version(adapter, &vers);
976 if (ret)
977 return ret;
978
Divy Le Ray4aac3892007-01-30 19:43:45 -0800979 type = G_FW_VERSION_TYPE(vers);
980 major = G_FW_VERSION_MAJOR(vers);
981 minor = G_FW_VERSION_MINOR(vers);
982
Divy Le Ray75d86262007-02-25 16:32:37 -0800983 if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
984 minor == FW_VERSION_MINOR)
Divy Le Ray4d22de32007-01-18 22:04:14 -0500985 return 0;
986
Divy Le Raya5a3b462007-09-05 15:58:09 -0700987 if (major != FW_VERSION_MAJOR)
988 CH_ERR(adapter, "found wrong FW version(%u.%u), "
989 "driver needs version %u.%u\n", major, minor,
990 FW_VERSION_MAJOR, FW_VERSION_MINOR);
991 else {
992 *must_load = 0;
993 CH_WARN(adapter, "found wrong FW minor version(%u.%u), "
994 "driver compiled for version %u.%u\n", major, minor,
995 FW_VERSION_MAJOR, FW_VERSION_MINOR);
996 }
997
Divy Le Ray4d22de32007-01-18 22:04:14 -0500998 return -EINVAL;
999}
1000
1001/**
1002 * t3_flash_erase_sectors - erase a range of flash sectors
1003 * @adapter: the adapter
1004 * @start: the first sector to erase
1005 * @end: the last sector to erase
1006 *
1007 * Erases the sectors in the given range.
1008 */
1009static int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
1010{
1011 while (start <= end) {
1012 int ret;
1013
1014 if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
1015 (ret = sf1_write(adapter, 4, 0,
1016 SF_ERASE_SECTOR | (start << 8))) != 0 ||
1017 (ret = flash_wait_op(adapter, 5, 500)) != 0)
1018 return ret;
1019 start++;
1020 }
1021 return 0;
1022}
1023
1024/*
1025 * t3_load_fw - download firmware
1026 * @adapter: the adapter
Divy Le Ray8a9fab22007-05-30 21:10:52 -07001027 * @fw_data: the firmware image to write
Divy Le Ray4d22de32007-01-18 22:04:14 -05001028 * @size: image size
1029 *
1030 * Write the supplied firmware image to the card's serial flash.
1031 * The FW image has the following sections: @size - 8 bytes of code and
1032 * data, followed by 4 bytes of FW version, followed by the 32-bit
1033 * 1's complement checksum of the whole image.
1034 */
1035int t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
1036{
1037 u32 csum;
1038 unsigned int i;
1039 const u32 *p = (const u32 *)fw_data;
1040 int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
1041
Divy Le Ray2e283962007-03-18 13:10:06 -07001042 if ((size & 3) || size < FW_MIN_SIZE)
Divy Le Ray4d22de32007-01-18 22:04:14 -05001043 return -EINVAL;
1044 if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
1045 return -EFBIG;
1046
1047 for (csum = 0, i = 0; i < size / sizeof(csum); i++)
1048 csum += ntohl(p[i]);
1049 if (csum != 0xffffffff) {
1050 CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
1051 csum);
1052 return -EINVAL;
1053 }
1054
1055 ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
1056 if (ret)
1057 goto out;
1058
1059 size -= 8; /* trim off version and checksum */
1060 for (addr = FW_FLASH_BOOT_ADDR; size;) {
1061 unsigned int chunk_size = min(size, 256U);
1062
1063 ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
1064 if (ret)
1065 goto out;
1066
1067 addr += chunk_size;
1068 fw_data += chunk_size;
1069 size -= chunk_size;
1070 }
1071
1072 ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
1073out:
1074 if (ret)
1075 CH_ERR(adapter, "firmware download failed, error %d\n", ret);
1076 return ret;
1077}
1078
1079#define CIM_CTL_BASE 0x2000
1080
1081/**
1082 * t3_cim_ctl_blk_read - read a block from CIM control region
1083 *
1084 * @adap: the adapter
1085 * @addr: the start address within the CIM control region
1086 * @n: number of words to read
1087 * @valp: where to store the result
1088 *
1089 * Reads a block of 4-byte words from the CIM control region.
1090 */
1091int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
1092 unsigned int n, unsigned int *valp)
1093{
1094 int ret = 0;
1095
1096 if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
1097 return -EBUSY;
1098
1099 for ( ; !ret && n--; addr += 4) {
1100 t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
1101 ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
1102 0, 5, 2);
1103 if (!ret)
1104 *valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
1105 }
1106 return ret;
1107}
1108
1109
1110/**
1111 * t3_link_changed - handle interface link changes
1112 * @adapter: the adapter
1113 * @port_id: the port index that changed link state
1114 *
1115 * Called when a port's link settings change to propagate the new values
1116 * to the associated PHY and MAC. After performing the common tasks it
1117 * invokes an OS-specific handler.
1118 */
1119void t3_link_changed(struct adapter *adapter, int port_id)
1120{
1121 int link_ok, speed, duplex, fc;
1122 struct port_info *pi = adap2pinfo(adapter, port_id);
1123 struct cphy *phy = &pi->phy;
1124 struct cmac *mac = &pi->mac;
1125 struct link_config *lc = &pi->link_config;
1126
1127 phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
1128
1129 if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
1130 uses_xaui(adapter)) {
1131 if (link_ok)
1132 t3b_pcs_reset(mac);
1133 t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
1134 link_ok ? F_TXACTENABLE | F_RXEN : 0);
1135 }
1136 lc->link_ok = link_ok;
1137 lc->speed = speed < 0 ? SPEED_INVALID : speed;
1138 lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
1139 if (lc->requested_fc & PAUSE_AUTONEG)
1140 fc &= lc->requested_fc;
1141 else
1142 fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1143
1144 if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
1145 /* Set MAC speed, duplex, and flow control to match PHY. */
1146 t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
1147 lc->fc = fc;
1148 }
1149
1150 t3_os_link_changed(adapter, port_id, link_ok, speed, duplex, fc);
1151}
1152
1153/**
1154 * t3_link_start - apply link configuration to MAC/PHY
1155 * @phy: the PHY to setup
1156 * @mac: the MAC to setup
1157 * @lc: the requested link configuration
1158 *
1159 * Set up a port's MAC and PHY according to a desired link configuration.
1160 * - If the PHY can auto-negotiate first decide what to advertise, then
1161 * enable/disable auto-negotiation as desired, and reset.
1162 * - If the PHY does not auto-negotiate just reset it.
1163 * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
1164 * otherwise do it later based on the outcome of auto-negotiation.
1165 */
1166int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
1167{
1168 unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
1169
1170 lc->link_ok = 0;
1171 if (lc->supported & SUPPORTED_Autoneg) {
1172 lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
1173 if (fc) {
1174 lc->advertising |= ADVERTISED_Asym_Pause;
1175 if (fc & PAUSE_RX)
1176 lc->advertising |= ADVERTISED_Pause;
1177 }
1178 phy->ops->advertise(phy, lc->advertising);
1179
1180 if (lc->autoneg == AUTONEG_DISABLE) {
1181 lc->speed = lc->requested_speed;
1182 lc->duplex = lc->requested_duplex;
1183 lc->fc = (unsigned char)fc;
1184 t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
1185 fc);
1186 /* Also disables autoneg */
1187 phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
1188 phy->ops->reset(phy, 0);
1189 } else
1190 phy->ops->autoneg_enable(phy);
1191 } else {
1192 t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
1193 lc->fc = (unsigned char)fc;
1194 phy->ops->reset(phy, 0);
1195 }
1196 return 0;
1197}
1198
1199/**
1200 * t3_set_vlan_accel - control HW VLAN extraction
1201 * @adapter: the adapter
1202 * @ports: bitmap of adapter ports to operate on
1203 * @on: enable (1) or disable (0) HW VLAN extraction
1204 *
1205 * Enables or disables HW extraction of VLAN tags for the given port.
1206 */
1207void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
1208{
1209 t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
1210 ports << S_VLANEXTRACTIONENABLE,
1211 on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
1212}
1213
1214struct intr_info {
1215 unsigned int mask; /* bits to check in interrupt status */
1216 const char *msg; /* message to print or NULL */
1217 short stat_idx; /* stat counter to increment or -1 */
1218 unsigned short fatal:1; /* whether the condition reported is fatal */
1219};
1220
1221/**
1222 * t3_handle_intr_status - table driven interrupt handler
1223 * @adapter: the adapter that generated the interrupt
1224 * @reg: the interrupt status register to process
1225 * @mask: a mask to apply to the interrupt status
1226 * @acts: table of interrupt actions
1227 * @stats: statistics counters tracking interrupt occurences
1228 *
1229 * A table driven interrupt handler that applies a set of masks to an
1230 * interrupt status word and performs the corresponding actions if the
1231 * interrupts described by the mask have occured. The actions include
1232 * optionally printing a warning or alert message, and optionally
1233 * incrementing a stat counter. The table is terminated by an entry
1234 * specifying mask 0. Returns the number of fatal interrupt conditions.
1235 */
1236static int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
1237 unsigned int mask,
1238 const struct intr_info *acts,
1239 unsigned long *stats)
1240{
1241 int fatal = 0;
1242 unsigned int status = t3_read_reg(adapter, reg) & mask;
1243
1244 for (; acts->mask; ++acts) {
1245 if (!(status & acts->mask))
1246 continue;
1247 if (acts->fatal) {
1248 fatal++;
1249 CH_ALERT(adapter, "%s (0x%x)\n",
1250 acts->msg, status & acts->mask);
1251 } else if (acts->msg)
1252 CH_WARN(adapter, "%s (0x%x)\n",
1253 acts->msg, status & acts->mask);
1254 if (acts->stat_idx >= 0)
1255 stats[acts->stat_idx]++;
1256 }
1257 if (status) /* clear processed interrupts */
1258 t3_write_reg(adapter, reg, status);
1259 return fatal;
1260}
1261
1262#define SGE_INTR_MASK (F_RSPQDISABLED)
1263#define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
1264 F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
1265 F_NFASRCHFAIL)
1266#define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
1267#define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
1268 V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
1269 F_TXFIFO_UNDERRUN | F_RXFIFO_OVERFLOW)
1270#define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
1271 F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
1272 F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
1273 F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
1274 V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
1275 V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
1276#define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
1277 F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
1278 /* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
1279 V_BISTERR(M_BISTERR) | F_PEXERR)
1280#define ULPRX_INTR_MASK F_PARERR
1281#define ULPTX_INTR_MASK 0
1282#define CPLSW_INTR_MASK (F_TP_FRAMING_ERROR | \
1283 F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
1284 F_ZERO_SWITCH_ERROR)
1285#define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
1286 F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
1287 F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
1288 F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT)
1289#define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
1290 V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
1291 V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
1292#define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
1293 V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
1294 V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
1295#define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
1296 V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
1297 V_RXTPPARERRENB(M_RXTPPARERRENB) | \
1298 V_MCAPARERRENB(M_MCAPARERRENB))
1299#define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
1300 F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
1301 F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
1302 F_MPS0 | F_CPL_SWITCH)
1303
1304/*
1305 * Interrupt handler for the PCIX1 module.
1306 */
1307static void pci_intr_handler(struct adapter *adapter)
1308{
1309 static const struct intr_info pcix1_intr_info[] = {
Divy Le Ray4d22de32007-01-18 22:04:14 -05001310 {F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
1311 {F_SIGTARABT, "PCI signaled target abort", -1, 1},
1312 {F_RCVTARABT, "PCI received target abort", -1, 1},
1313 {F_RCVMSTABT, "PCI received master abort", -1, 1},
1314 {F_SIGSYSERR, "PCI signaled system error", -1, 1},
1315 {F_DETPARERR, "PCI detected parity error", -1, 1},
1316 {F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
1317 {F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
1318 {F_RCVSPLCMPERR, "PCI received split completion error", -1,
1319 1},
1320 {F_DETCORECCERR, "PCI correctable ECC error",
1321 STAT_PCI_CORR_ECC, 0},
1322 {F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
1323 {F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
1324 {V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
1325 1},
1326 {V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
1327 1},
1328 {V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
1329 1},
1330 {V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
1331 "error", -1, 1},
1332 {0}
1333 };
1334
1335 if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
1336 pcix1_intr_info, adapter->irq_stats))
1337 t3_fatal_err(adapter);
1338}
1339
1340/*
1341 * Interrupt handler for the PCIE module.
1342 */
1343static void pcie_intr_handler(struct adapter *adapter)
1344{
1345 static const struct intr_info pcie_intr_info[] = {
Divy Le Rayb5a44bc2007-01-30 19:44:01 -08001346 {F_PEXERR, "PCI PEX error", -1, 1},
Divy Le Ray4d22de32007-01-18 22:04:14 -05001347 {F_UNXSPLCPLERRR,
1348 "PCI unexpected split completion DMA read error", -1, 1},
1349 {F_UNXSPLCPLERRC,
1350 "PCI unexpected split completion DMA command error", -1, 1},
1351 {F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
1352 {F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
1353 {F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
1354 {F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
1355 {V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
1356 "PCI MSI-X table/PBA parity error", -1, 1},
1357 {V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
1358 {0}
1359 };
1360
Divy Le Ray3eea3332007-09-05 15:58:15 -07001361 if (t3_read_reg(adapter, A_PCIE_INT_CAUSE) & F_PEXERR)
1362 CH_ALERT(adapter, "PEX error code 0x%x\n",
1363 t3_read_reg(adapter, A_PCIE_PEX_ERR));
1364
Divy Le Ray4d22de32007-01-18 22:04:14 -05001365 if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
1366 pcie_intr_info, adapter->irq_stats))
1367 t3_fatal_err(adapter);
1368}
1369
1370/*
1371 * TP interrupt handler.
1372 */
1373static void tp_intr_handler(struct adapter *adapter)
1374{
1375 static const struct intr_info tp_intr_info[] = {
1376 {0xffffff, "TP parity error", -1, 1},
1377 {0x1000000, "TP out of Rx pages", -1, 1},
1378 {0x2000000, "TP out of Tx pages", -1, 1},
1379 {0}
1380 };
1381
1382 if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
1383 tp_intr_info, NULL))
1384 t3_fatal_err(adapter);
1385}
1386
1387/*
1388 * CIM interrupt handler.
1389 */
1390static void cim_intr_handler(struct adapter *adapter)
1391{
1392 static const struct intr_info cim_intr_info[] = {
1393 {F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
1394 {F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
1395 {F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
1396 {F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
1397 {F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
1398 {F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
1399 {F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
1400 {F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
1401 {F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
1402 {F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
1403 {F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
1404 {F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
1405 {0}
1406 };
1407
1408 if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
1409 cim_intr_info, NULL))
1410 t3_fatal_err(adapter);
1411}
1412
1413/*
1414 * ULP RX interrupt handler.
1415 */
1416static void ulprx_intr_handler(struct adapter *adapter)
1417{
1418 static const struct intr_info ulprx_intr_info[] = {
1419 {F_PARERR, "ULP RX parity error", -1, 1},
1420 {0}
1421 };
1422
1423 if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
1424 ulprx_intr_info, NULL))
1425 t3_fatal_err(adapter);
1426}
1427
1428/*
1429 * ULP TX interrupt handler.
1430 */
1431static void ulptx_intr_handler(struct adapter *adapter)
1432{
1433 static const struct intr_info ulptx_intr_info[] = {
1434 {F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
1435 STAT_ULP_CH0_PBL_OOB, 0},
1436 {F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
1437 STAT_ULP_CH1_PBL_OOB, 0},
1438 {0}
1439 };
1440
1441 if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
1442 ulptx_intr_info, adapter->irq_stats))
1443 t3_fatal_err(adapter);
1444}
1445
1446#define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
1447 F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
1448 F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
1449 F_ICSPI1_TX_FRAMING_ERROR)
1450#define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
1451 F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
1452 F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
1453 F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
1454
1455/*
1456 * PM TX interrupt handler.
1457 */
1458static void pmtx_intr_handler(struct adapter *adapter)
1459{
1460 static const struct intr_info pmtx_intr_info[] = {
1461 {F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
1462 {ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
1463 {OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
1464 {V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
1465 "PMTX ispi parity error", -1, 1},
1466 {V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
1467 "PMTX ospi parity error", -1, 1},
1468 {0}
1469 };
1470
1471 if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
1472 pmtx_intr_info, NULL))
1473 t3_fatal_err(adapter);
1474}
1475
1476#define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
1477 F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
1478 F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
1479 F_IESPI1_TX_FRAMING_ERROR)
1480#define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
1481 F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
1482 F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
1483 F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
1484
1485/*
1486 * PM RX interrupt handler.
1487 */
1488static void pmrx_intr_handler(struct adapter *adapter)
1489{
1490 static const struct intr_info pmrx_intr_info[] = {
1491 {F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
1492 {IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
1493 {OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
1494 {V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
1495 "PMRX ispi parity error", -1, 1},
1496 {V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
1497 "PMRX ospi parity error", -1, 1},
1498 {0}
1499 };
1500
1501 if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
1502 pmrx_intr_info, NULL))
1503 t3_fatal_err(adapter);
1504}
1505
1506/*
1507 * CPL switch interrupt handler.
1508 */
1509static void cplsw_intr_handler(struct adapter *adapter)
1510{
1511 static const struct intr_info cplsw_intr_info[] = {
1512/* { F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1 }, */
1513 {F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
1514 {F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
1515 {F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
1516 {F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
1517 {0}
1518 };
1519
1520 if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
1521 cplsw_intr_info, NULL))
1522 t3_fatal_err(adapter);
1523}
1524
1525/*
1526 * MPS interrupt handler.
1527 */
1528static void mps_intr_handler(struct adapter *adapter)
1529{
1530 static const struct intr_info mps_intr_info[] = {
1531 {0x1ff, "MPS parity error", -1, 1},
1532 {0}
1533 };
1534
1535 if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
1536 mps_intr_info, NULL))
1537 t3_fatal_err(adapter);
1538}
1539
1540#define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
1541
1542/*
1543 * MC7 interrupt handler.
1544 */
1545static void mc7_intr_handler(struct mc7 *mc7)
1546{
1547 struct adapter *adapter = mc7->adapter;
1548 u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
1549
1550 if (cause & F_CE) {
1551 mc7->stats.corr_err++;
1552 CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
1553 "data 0x%x 0x%x 0x%x\n", mc7->name,
1554 t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
1555 t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
1556 t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
1557 t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
1558 }
1559
1560 if (cause & F_UE) {
1561 mc7->stats.uncorr_err++;
1562 CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
1563 "data 0x%x 0x%x 0x%x\n", mc7->name,
1564 t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
1565 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
1566 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
1567 t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
1568 }
1569
1570 if (G_PE(cause)) {
1571 mc7->stats.parity_err++;
1572 CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
1573 mc7->name, G_PE(cause));
1574 }
1575
1576 if (cause & F_AE) {
1577 u32 addr = 0;
1578
1579 if (adapter->params.rev > 0)
1580 addr = t3_read_reg(adapter,
1581 mc7->offset + A_MC7_ERR_ADDR);
1582 mc7->stats.addr_err++;
1583 CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
1584 mc7->name, addr);
1585 }
1586
1587 if (cause & MC7_INTR_FATAL)
1588 t3_fatal_err(adapter);
1589
1590 t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
1591}
1592
1593#define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
1594 V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
1595/*
1596 * XGMAC interrupt handler.
1597 */
1598static int mac_intr_handler(struct adapter *adap, unsigned int idx)
1599{
1600 struct cmac *mac = &adap2pinfo(adap, idx)->mac;
1601 u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset);
1602
1603 if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
1604 mac->stats.tx_fifo_parity_err++;
1605 CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
1606 }
1607 if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
1608 mac->stats.rx_fifo_parity_err++;
1609 CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
1610 }
1611 if (cause & F_TXFIFO_UNDERRUN)
1612 mac->stats.tx_fifo_urun++;
1613 if (cause & F_RXFIFO_OVERFLOW)
1614 mac->stats.rx_fifo_ovfl++;
1615 if (cause & V_SERDES_LOS(M_SERDES_LOS))
1616 mac->stats.serdes_signal_loss++;
1617 if (cause & F_XAUIPCSCTCERR)
1618 mac->stats.xaui_pcs_ctc_err++;
1619 if (cause & F_XAUIPCSALIGNCHANGE)
1620 mac->stats.xaui_pcs_align_change++;
1621
1622 t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
1623 if (cause & XGM_INTR_FATAL)
1624 t3_fatal_err(adap);
1625 return cause != 0;
1626}
1627
1628/*
1629 * Interrupt handler for PHY events.
1630 */
1631int t3_phy_intr_handler(struct adapter *adapter)
1632{
Divy Le Ray1ca03cb2007-04-17 11:06:36 -07001633 u32 mask, gpi = adapter_info(adapter)->gpio_intr;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001634 u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
1635
1636 for_each_port(adapter, i) {
Divy Le Ray1ca03cb2007-04-17 11:06:36 -07001637 struct port_info *p = adap2pinfo(adapter, i);
1638
1639 mask = gpi - (gpi & (gpi - 1));
1640 gpi -= mask;
1641
1642 if (!(p->port_type->caps & SUPPORTED_IRQ))
1643 continue;
1644
1645 if (cause & mask) {
1646 int phy_cause = p->phy.ops->intr_handler(&p->phy);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001647
1648 if (phy_cause & cphy_cause_link_change)
1649 t3_link_changed(adapter, i);
1650 if (phy_cause & cphy_cause_fifo_error)
Divy Le Ray1ca03cb2007-04-17 11:06:36 -07001651 p->phy.fifo_errors++;
Divy Le Ray4d22de32007-01-18 22:04:14 -05001652 }
1653 }
1654
1655 t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
1656 return 0;
1657}
1658
1659/*
1660 * T3 slow path (non-data) interrupt handler.
1661 */
1662int t3_slow_intr_handler(struct adapter *adapter)
1663{
1664 u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
1665
1666 cause &= adapter->slow_intr_mask;
1667 if (!cause)
1668 return 0;
1669 if (cause & F_PCIM0) {
1670 if (is_pcie(adapter))
1671 pcie_intr_handler(adapter);
1672 else
1673 pci_intr_handler(adapter);
1674 }
1675 if (cause & F_SGE3)
1676 t3_sge_err_intr_handler(adapter);
1677 if (cause & F_MC7_PMRX)
1678 mc7_intr_handler(&adapter->pmrx);
1679 if (cause & F_MC7_PMTX)
1680 mc7_intr_handler(&adapter->pmtx);
1681 if (cause & F_MC7_CM)
1682 mc7_intr_handler(&adapter->cm);
1683 if (cause & F_CIM)
1684 cim_intr_handler(adapter);
1685 if (cause & F_TP1)
1686 tp_intr_handler(adapter);
1687 if (cause & F_ULP2_RX)
1688 ulprx_intr_handler(adapter);
1689 if (cause & F_ULP2_TX)
1690 ulptx_intr_handler(adapter);
1691 if (cause & F_PM1_RX)
1692 pmrx_intr_handler(adapter);
1693 if (cause & F_PM1_TX)
1694 pmtx_intr_handler(adapter);
1695 if (cause & F_CPL_SWITCH)
1696 cplsw_intr_handler(adapter);
1697 if (cause & F_MPS0)
1698 mps_intr_handler(adapter);
1699 if (cause & F_MC5A)
1700 t3_mc5_intr_handler(&adapter->mc5);
1701 if (cause & F_XGMAC0_0)
1702 mac_intr_handler(adapter, 0);
1703 if (cause & F_XGMAC0_1)
1704 mac_intr_handler(adapter, 1);
1705 if (cause & F_T3DBG)
1706 t3_os_ext_intr_handler(adapter);
1707
1708 /* Clear the interrupts just processed. */
1709 t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
1710 t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
1711 return 1;
1712}
1713
1714/**
1715 * t3_intr_enable - enable interrupts
1716 * @adapter: the adapter whose interrupts should be enabled
1717 *
1718 * Enable interrupts by setting the interrupt enable registers of the
1719 * various HW modules and then enabling the top-level interrupt
1720 * concentrator.
1721 */
1722void t3_intr_enable(struct adapter *adapter)
1723{
1724 static const struct addr_val_pair intr_en_avp[] = {
1725 {A_SG_INT_ENABLE, SGE_INTR_MASK},
1726 {A_MC7_INT_ENABLE, MC7_INTR_MASK},
1727 {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
1728 MC7_INTR_MASK},
1729 {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
1730 MC7_INTR_MASK},
1731 {A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
1732 {A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
1733 {A_TP_INT_ENABLE, 0x3bfffff},
1734 {A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
1735 {A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
1736 {A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
1737 {A_MPS_INT_ENABLE, MPS_INTR_MASK},
1738 };
1739
1740 adapter->slow_intr_mask = PL_INTR_MASK;
1741
1742 t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
1743
1744 if (adapter->params.rev > 0) {
1745 t3_write_reg(adapter, A_CPL_INTR_ENABLE,
1746 CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
1747 t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
1748 ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
1749 F_PBL_BOUND_ERR_CH1);
1750 } else {
1751 t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
1752 t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
1753 }
1754
1755 t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW,
1756 adapter_info(adapter)->gpio_intr);
1757 t3_write_reg(adapter, A_T3DBG_INT_ENABLE,
1758 adapter_info(adapter)->gpio_intr);
1759 if (is_pcie(adapter))
1760 t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
1761 else
1762 t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
1763 t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
1764 t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
1765}
1766
1767/**
1768 * t3_intr_disable - disable a card's interrupts
1769 * @adapter: the adapter whose interrupts should be disabled
1770 *
1771 * Disable interrupts. We only disable the top-level interrupt
1772 * concentrator and the SGE data interrupts.
1773 */
1774void t3_intr_disable(struct adapter *adapter)
1775{
1776 t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
1777 t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
1778 adapter->slow_intr_mask = 0;
1779}
1780
1781/**
1782 * t3_intr_clear - clear all interrupts
1783 * @adapter: the adapter whose interrupts should be cleared
1784 *
1785 * Clears all interrupts.
1786 */
1787void t3_intr_clear(struct adapter *adapter)
1788{
1789 static const unsigned int cause_reg_addr[] = {
1790 A_SG_INT_CAUSE,
1791 A_SG_RSPQ_FL_STATUS,
1792 A_PCIX_INT_CAUSE,
1793 A_MC7_INT_CAUSE,
1794 A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
1795 A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
1796 A_CIM_HOST_INT_CAUSE,
1797 A_TP_INT_CAUSE,
1798 A_MC5_DB_INT_CAUSE,
1799 A_ULPRX_INT_CAUSE,
1800 A_ULPTX_INT_CAUSE,
1801 A_CPL_INTR_CAUSE,
1802 A_PM1_TX_INT_CAUSE,
1803 A_PM1_RX_INT_CAUSE,
1804 A_MPS_INT_CAUSE,
1805 A_T3DBG_INT_CAUSE,
1806 };
1807 unsigned int i;
1808
1809 /* Clear PHY and MAC interrupts for each port. */
1810 for_each_port(adapter, i)
1811 t3_port_intr_clear(adapter, i);
1812
1813 for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
1814 t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
1815
Divy Le Ray3eea3332007-09-05 15:58:15 -07001816 if (is_pcie(adapter))
1817 t3_write_reg(adapter, A_PCIE_PEX_ERR, 0xffffffff);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001818 t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
1819 t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
1820}
1821
1822/**
1823 * t3_port_intr_enable - enable port-specific interrupts
1824 * @adapter: associated adapter
1825 * @idx: index of port whose interrupts should be enabled
1826 *
1827 * Enable port-specific (i.e., MAC and PHY) interrupts for the given
1828 * adapter port.
1829 */
1830void t3_port_intr_enable(struct adapter *adapter, int idx)
1831{
1832 struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
1833
1834 t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
1835 t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
1836 phy->ops->intr_enable(phy);
1837}
1838
1839/**
1840 * t3_port_intr_disable - disable port-specific interrupts
1841 * @adapter: associated adapter
1842 * @idx: index of port whose interrupts should be disabled
1843 *
1844 * Disable port-specific (i.e., MAC and PHY) interrupts for the given
1845 * adapter port.
1846 */
1847void t3_port_intr_disable(struct adapter *adapter, int idx)
1848{
1849 struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
1850
1851 t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
1852 t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
1853 phy->ops->intr_disable(phy);
1854}
1855
1856/**
1857 * t3_port_intr_clear - clear port-specific interrupts
1858 * @adapter: associated adapter
1859 * @idx: index of port whose interrupts to clear
1860 *
1861 * Clear port-specific (i.e., MAC and PHY) interrupts for the given
1862 * adapter port.
1863 */
1864void t3_port_intr_clear(struct adapter *adapter, int idx)
1865{
1866 struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
1867
1868 t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
1869 t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
1870 phy->ops->intr_clear(phy);
1871}
1872
Divy Le Raybb9366a2007-09-05 15:58:30 -07001873#define SG_CONTEXT_CMD_ATTEMPTS 100
1874
Divy Le Ray4d22de32007-01-18 22:04:14 -05001875/**
1876 * t3_sge_write_context - write an SGE context
1877 * @adapter: the adapter
1878 * @id: the context id
1879 * @type: the context type
1880 *
1881 * Program an SGE context with the values already loaded in the
1882 * CONTEXT_DATA? registers.
1883 */
1884static int t3_sge_write_context(struct adapter *adapter, unsigned int id,
1885 unsigned int type)
1886{
1887 t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
1888 t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
1889 t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
1890 t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
1891 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
1892 V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
1893 return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07001894 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
Divy Le Ray4d22de32007-01-18 22:04:14 -05001895}
1896
1897/**
1898 * t3_sge_init_ecntxt - initialize an SGE egress context
1899 * @adapter: the adapter to configure
1900 * @id: the context id
1901 * @gts_enable: whether to enable GTS for the context
1902 * @type: the egress context type
1903 * @respq: associated response queue
1904 * @base_addr: base address of queue
1905 * @size: number of queue entries
1906 * @token: uP token
1907 * @gen: initial generation value for the context
1908 * @cidx: consumer pointer
1909 *
1910 * Initialize an SGE egress context and make it ready for use. If the
1911 * platform allows concurrent context operations, the caller is
1912 * responsible for appropriate locking.
1913 */
1914int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
1915 enum sge_context_type type, int respq, u64 base_addr,
1916 unsigned int size, unsigned int token, int gen,
1917 unsigned int cidx)
1918{
1919 unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
1920
1921 if (base_addr & 0xfff) /* must be 4K aligned */
1922 return -EINVAL;
1923 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
1924 return -EBUSY;
1925
1926 base_addr >>= 12;
1927 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
1928 V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
1929 t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
1930 V_EC_BASE_LO(base_addr & 0xffff));
1931 base_addr >>= 16;
1932 t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
1933 base_addr >>= 32;
1934 t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
1935 V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
1936 V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
1937 F_EC_VALID);
1938 return t3_sge_write_context(adapter, id, F_EGRESS);
1939}
1940
1941/**
1942 * t3_sge_init_flcntxt - initialize an SGE free-buffer list context
1943 * @adapter: the adapter to configure
1944 * @id: the context id
1945 * @gts_enable: whether to enable GTS for the context
1946 * @base_addr: base address of queue
1947 * @size: number of queue entries
1948 * @bsize: size of each buffer for this queue
1949 * @cong_thres: threshold to signal congestion to upstream producers
1950 * @gen: initial generation value for the context
1951 * @cidx: consumer pointer
1952 *
1953 * Initialize an SGE free list context and make it ready for use. The
1954 * caller is responsible for ensuring only one context operation occurs
1955 * at a time.
1956 */
1957int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
1958 int gts_enable, u64 base_addr, unsigned int size,
1959 unsigned int bsize, unsigned int cong_thres, int gen,
1960 unsigned int cidx)
1961{
1962 if (base_addr & 0xfff) /* must be 4K aligned */
1963 return -EINVAL;
1964 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
1965 return -EBUSY;
1966
1967 base_addr >>= 12;
1968 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
1969 base_addr >>= 32;
1970 t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
1971 V_FL_BASE_HI((u32) base_addr) |
1972 V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
1973 t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
1974 V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
1975 V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
1976 t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
1977 V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
1978 V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
1979 return t3_sge_write_context(adapter, id, F_FREELIST);
1980}
1981
1982/**
1983 * t3_sge_init_rspcntxt - initialize an SGE response queue context
1984 * @adapter: the adapter to configure
1985 * @id: the context id
1986 * @irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
1987 * @base_addr: base address of queue
1988 * @size: number of queue entries
1989 * @fl_thres: threshold for selecting the normal or jumbo free list
1990 * @gen: initial generation value for the context
1991 * @cidx: consumer pointer
1992 *
1993 * Initialize an SGE response queue context and make it ready for use.
1994 * The caller is responsible for ensuring only one context operation
1995 * occurs at a time.
1996 */
1997int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
1998 int irq_vec_idx, u64 base_addr, unsigned int size,
1999 unsigned int fl_thres, int gen, unsigned int cidx)
2000{
2001 unsigned int intr = 0;
2002
2003 if (base_addr & 0xfff) /* must be 4K aligned */
2004 return -EINVAL;
2005 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2006 return -EBUSY;
2007
2008 base_addr >>= 12;
2009 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
2010 V_CQ_INDEX(cidx));
2011 t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
2012 base_addr >>= 32;
2013 if (irq_vec_idx >= 0)
2014 intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
2015 t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
2016 V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
2017 t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
2018 return t3_sge_write_context(adapter, id, F_RESPONSEQ);
2019}
2020
2021/**
2022 * t3_sge_init_cqcntxt - initialize an SGE completion queue context
2023 * @adapter: the adapter to configure
2024 * @id: the context id
2025 * @base_addr: base address of queue
2026 * @size: number of queue entries
2027 * @rspq: response queue for async notifications
2028 * @ovfl_mode: CQ overflow mode
2029 * @credits: completion queue credits
2030 * @credit_thres: the credit threshold
2031 *
2032 * Initialize an SGE completion queue context and make it ready for use.
2033 * The caller is responsible for ensuring only one context operation
2034 * occurs at a time.
2035 */
2036int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
2037 unsigned int size, int rspq, int ovfl_mode,
2038 unsigned int credits, unsigned int credit_thres)
2039{
2040 if (base_addr & 0xfff) /* must be 4K aligned */
2041 return -EINVAL;
2042 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2043 return -EBUSY;
2044
2045 base_addr >>= 12;
2046 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
2047 t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
2048 base_addr >>= 32;
2049 t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
2050 V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
Divy Le Ray1c17ae82007-09-05 15:58:25 -07002051 V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode) |
2052 V_CQ_ERR(ovfl_mode));
Divy Le Ray4d22de32007-01-18 22:04:14 -05002053 t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
2054 V_CQ_CREDIT_THRES(credit_thres));
2055 return t3_sge_write_context(adapter, id, F_CQ);
2056}
2057
2058/**
2059 * t3_sge_enable_ecntxt - enable/disable an SGE egress context
2060 * @adapter: the adapter
2061 * @id: the egress context id
2062 * @enable: enable (1) or disable (0) the context
2063 *
2064 * Enable or disable an SGE egress context. The caller is responsible for
2065 * ensuring only one context operation occurs at a time.
2066 */
2067int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
2068{
2069 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2070 return -EBUSY;
2071
2072 t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
2073 t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
2074 t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
2075 t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
2076 t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
2077 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2078 V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
2079 return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002080 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002081}
2082
2083/**
2084 * t3_sge_disable_fl - disable an SGE free-buffer list
2085 * @adapter: the adapter
2086 * @id: the free list context id
2087 *
2088 * Disable an SGE free-buffer list. The caller is responsible for
2089 * ensuring only one context operation occurs at a time.
2090 */
2091int t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
2092{
2093 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2094 return -EBUSY;
2095
2096 t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
2097 t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
2098 t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
2099 t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
2100 t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
2101 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2102 V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
2103 return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002104 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002105}
2106
2107/**
2108 * t3_sge_disable_rspcntxt - disable an SGE response queue
2109 * @adapter: the adapter
2110 * @id: the response queue context id
2111 *
2112 * Disable an SGE response queue. The caller is responsible for
2113 * ensuring only one context operation occurs at a time.
2114 */
2115int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
2116{
2117 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2118 return -EBUSY;
2119
2120 t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
2121 t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
2122 t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
2123 t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
2124 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
2125 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2126 V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
2127 return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002128 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002129}
2130
2131/**
2132 * t3_sge_disable_cqcntxt - disable an SGE completion queue
2133 * @adapter: the adapter
2134 * @id: the completion queue context id
2135 *
2136 * Disable an SGE completion queue. The caller is responsible for
2137 * ensuring only one context operation occurs at a time.
2138 */
2139int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
2140{
2141 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2142 return -EBUSY;
2143
2144 t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
2145 t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
2146 t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
2147 t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
2148 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
2149 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2150 V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
2151 return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002152 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002153}
2154
2155/**
2156 * t3_sge_cqcntxt_op - perform an operation on a completion queue context
2157 * @adapter: the adapter
2158 * @id: the context id
2159 * @op: the operation to perform
2160 *
2161 * Perform the selected operation on an SGE completion queue context.
2162 * The caller is responsible for ensuring only one context operation
2163 * occurs at a time.
2164 */
2165int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
2166 unsigned int credits)
2167{
2168 u32 val;
2169
2170 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2171 return -EBUSY;
2172
2173 t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
2174 t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
2175 V_CONTEXT(id) | F_CQ);
2176 if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002177 0, SG_CONTEXT_CMD_ATTEMPTS, 1, &val))
Divy Le Ray4d22de32007-01-18 22:04:14 -05002178 return -EIO;
2179
2180 if (op >= 2 && op < 7) {
2181 if (adapter->params.rev > 0)
2182 return G_CQ_INDEX(val);
2183
2184 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2185 V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
2186 if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002187 F_CONTEXT_CMD_BUSY, 0,
2188 SG_CONTEXT_CMD_ATTEMPTS, 1))
Divy Le Ray4d22de32007-01-18 22:04:14 -05002189 return -EIO;
2190 return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
2191 }
2192 return 0;
2193}
2194
2195/**
2196 * t3_sge_read_context - read an SGE context
2197 * @type: the context type
2198 * @adapter: the adapter
2199 * @id: the context id
2200 * @data: holds the retrieved context
2201 *
2202 * Read an SGE egress context. The caller is responsible for ensuring
2203 * only one context operation occurs at a time.
2204 */
2205static int t3_sge_read_context(unsigned int type, struct adapter *adapter,
2206 unsigned int id, u32 data[4])
2207{
2208 if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
2209 return -EBUSY;
2210
2211 t3_write_reg(adapter, A_SG_CONTEXT_CMD,
2212 V_CONTEXT_CMD_OPCODE(0) | type | V_CONTEXT(id));
2213 if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY, 0,
Divy Le Raybb9366a2007-09-05 15:58:30 -07002214 SG_CONTEXT_CMD_ATTEMPTS, 1))
Divy Le Ray4d22de32007-01-18 22:04:14 -05002215 return -EIO;
2216 data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
2217 data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
2218 data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
2219 data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
2220 return 0;
2221}
2222
2223/**
2224 * t3_sge_read_ecntxt - read an SGE egress context
2225 * @adapter: the adapter
2226 * @id: the context id
2227 * @data: holds the retrieved context
2228 *
2229 * Read an SGE egress context. The caller is responsible for ensuring
2230 * only one context operation occurs at a time.
2231 */
2232int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4])
2233{
2234 if (id >= 65536)
2235 return -EINVAL;
2236 return t3_sge_read_context(F_EGRESS, adapter, id, data);
2237}
2238
2239/**
2240 * t3_sge_read_cq - read an SGE CQ context
2241 * @adapter: the adapter
2242 * @id: the context id
2243 * @data: holds the retrieved context
2244 *
2245 * Read an SGE CQ context. The caller is responsible for ensuring
2246 * only one context operation occurs at a time.
2247 */
2248int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4])
2249{
2250 if (id >= 65536)
2251 return -EINVAL;
2252 return t3_sge_read_context(F_CQ, adapter, id, data);
2253}
2254
2255/**
2256 * t3_sge_read_fl - read an SGE free-list context
2257 * @adapter: the adapter
2258 * @id: the context id
2259 * @data: holds the retrieved context
2260 *
2261 * Read an SGE free-list context. The caller is responsible for ensuring
2262 * only one context operation occurs at a time.
2263 */
2264int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4])
2265{
2266 if (id >= SGE_QSETS * 2)
2267 return -EINVAL;
2268 return t3_sge_read_context(F_FREELIST, adapter, id, data);
2269}
2270
2271/**
2272 * t3_sge_read_rspq - read an SGE response queue context
2273 * @adapter: the adapter
2274 * @id: the context id
2275 * @data: holds the retrieved context
2276 *
2277 * Read an SGE response queue context. The caller is responsible for
2278 * ensuring only one context operation occurs at a time.
2279 */
2280int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4])
2281{
2282 if (id >= SGE_QSETS)
2283 return -EINVAL;
2284 return t3_sge_read_context(F_RESPONSEQ, adapter, id, data);
2285}
2286
2287/**
2288 * t3_config_rss - configure Rx packet steering
2289 * @adapter: the adapter
2290 * @rss_config: RSS settings (written to TP_RSS_CONFIG)
2291 * @cpus: values for the CPU lookup table (0xff terminated)
2292 * @rspq: values for the response queue lookup table (0xffff terminated)
2293 *
2294 * Programs the receive packet steering logic. @cpus and @rspq provide
2295 * the values for the CPU and response queue lookup tables. If they
2296 * provide fewer values than the size of the tables the supplied values
2297 * are used repeatedly until the tables are fully populated.
2298 */
2299void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
2300 const u8 * cpus, const u16 *rspq)
2301{
2302 int i, j, cpu_idx = 0, q_idx = 0;
2303
2304 if (cpus)
2305 for (i = 0; i < RSS_TABLE_SIZE; ++i) {
2306 u32 val = i << 16;
2307
2308 for (j = 0; j < 2; ++j) {
2309 val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
2310 if (cpus[cpu_idx] == 0xff)
2311 cpu_idx = 0;
2312 }
2313 t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
2314 }
2315
2316 if (rspq)
2317 for (i = 0; i < RSS_TABLE_SIZE; ++i) {
2318 t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
2319 (i << 16) | rspq[q_idx++]);
2320 if (rspq[q_idx] == 0xffff)
2321 q_idx = 0;
2322 }
2323
2324 t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
2325}
2326
2327/**
2328 * t3_read_rss - read the contents of the RSS tables
2329 * @adapter: the adapter
2330 * @lkup: holds the contents of the RSS lookup table
2331 * @map: holds the contents of the RSS map table
2332 *
2333 * Reads the contents of the receive packet steering tables.
2334 */
2335int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map)
2336{
2337 int i;
2338 u32 val;
2339
2340 if (lkup)
2341 for (i = 0; i < RSS_TABLE_SIZE; ++i) {
2342 t3_write_reg(adapter, A_TP_RSS_LKP_TABLE,
2343 0xffff0000 | i);
2344 val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
2345 if (!(val & 0x80000000))
2346 return -EAGAIN;
2347 *lkup++ = val;
2348 *lkup++ = (val >> 8);
2349 }
2350
2351 if (map)
2352 for (i = 0; i < RSS_TABLE_SIZE; ++i) {
2353 t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
2354 0xffff0000 | i);
2355 val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
2356 if (!(val & 0x80000000))
2357 return -EAGAIN;
2358 *map++ = val;
2359 }
2360 return 0;
2361}
2362
2363/**
2364 * t3_tp_set_offload_mode - put TP in NIC/offload mode
2365 * @adap: the adapter
2366 * @enable: 1 to select offload mode, 0 for regular NIC
2367 *
2368 * Switches TP to NIC/offload mode.
2369 */
2370void t3_tp_set_offload_mode(struct adapter *adap, int enable)
2371{
2372 if (is_offload(adap) || !enable)
2373 t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
2374 V_NICMODE(!enable));
2375}
2376
2377/**
2378 * pm_num_pages - calculate the number of pages of the payload memory
2379 * @mem_size: the size of the payload memory
2380 * @pg_size: the size of each payload memory page
2381 *
2382 * Calculate the number of pages, each of the given size, that fit in a
2383 * memory of the specified size, respecting the HW requirement that the
2384 * number of pages must be a multiple of 24.
2385 */
2386static inline unsigned int pm_num_pages(unsigned int mem_size,
2387 unsigned int pg_size)
2388{
2389 unsigned int n = mem_size / pg_size;
2390
2391 return n - n % 24;
2392}
2393
2394#define mem_region(adap, start, size, reg) \
2395 t3_write_reg((adap), A_ ## reg, (start)); \
2396 start += size
2397
2398/*
2399 * partition_mem - partition memory and configure TP memory settings
2400 * @adap: the adapter
2401 * @p: the TP parameters
2402 *
2403 * Partitions context and payload memory and configures TP's memory
2404 * registers.
2405 */
2406static void partition_mem(struct adapter *adap, const struct tp_params *p)
2407{
2408 unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
2409 unsigned int timers = 0, timers_shift = 22;
2410
2411 if (adap->params.rev > 0) {
2412 if (tids <= 16 * 1024) {
2413 timers = 1;
2414 timers_shift = 16;
2415 } else if (tids <= 64 * 1024) {
2416 timers = 2;
2417 timers_shift = 18;
2418 } else if (tids <= 256 * 1024) {
2419 timers = 3;
2420 timers_shift = 20;
2421 }
2422 }
2423
2424 t3_write_reg(adap, A_TP_PMM_SIZE,
2425 p->chan_rx_size | (p->chan_tx_size >> 16));
2426
2427 t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
2428 t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
2429 t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
2430 t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
2431 V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
2432
2433 t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
2434 t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
2435 t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
2436
2437 pstructs = p->rx_num_pgs + p->tx_num_pgs;
2438 /* Add a bit of headroom and make multiple of 24 */
2439 pstructs += 48;
2440 pstructs -= pstructs % 24;
2441 t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
2442
2443 m = tids * TCB_SIZE;
2444 mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
2445 mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
2446 t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
2447 m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
2448 mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
2449 mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
2450 mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
2451 mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
2452
2453 m = (m + 4095) & ~0xfff;
2454 t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
2455 t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
2456
2457 tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
2458 m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
2459 adap->params.mc5.nfilters - adap->params.mc5.nroutes;
2460 if (tids < m)
2461 adap->params.mc5.nservers += m - tids;
2462}
2463
2464static inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
2465 u32 val)
2466{
2467 t3_write_reg(adap, A_TP_PIO_ADDR, addr);
2468 t3_write_reg(adap, A_TP_PIO_DATA, val);
2469}
2470
2471static void tp_config(struct adapter *adap, const struct tp_params *p)
2472{
Divy Le Ray4d22de32007-01-18 22:04:14 -05002473 t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
2474 F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
2475 F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
2476 t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
2477 F_MTUENABLE | V_WINDOWSCALEMODE(1) |
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002478 V_TIMESTAMPSMODE(0) | V_SACKMODE(1) | V_SACKRX(1));
Divy Le Ray4d22de32007-01-18 22:04:14 -05002479 t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
2480 V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
2481 V_BYTETHRESHOLD(16384) | V_MSSTHRESHOLD(2) |
2482 F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
2483 t3_set_reg_field(adap, A_TP_IN_CONFIG, F_IPV6ENABLE | F_NICMODE,
2484 F_IPV6ENABLE | F_NICMODE);
2485 t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
2486 t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002487 t3_set_reg_field(adap, A_TP_PARA_REG6, 0,
2488 adap->params.rev > 0 ? F_ENABLEESND :
2489 F_T3A_ENABLEESND);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002490
Divy Le Ray3b1d3072007-01-30 19:44:07 -08002491 t3_set_reg_field(adap, A_TP_PC_CONFIG,
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002492 F_ENABLEEPCMDAFULL,
2493 F_ENABLEOCSPIFULL |F_TXDEFERENABLE | F_HEARBEATDACK |
2494 F_TXCONGESTIONMODE | F_RXCONGESTIONMODE);
Divy Le Ray3b1d3072007-01-30 19:44:07 -08002495 t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL, 0);
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002496 t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1080);
2497 t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1000);
2498
Divy Le Ray4d22de32007-01-18 22:04:14 -05002499 if (adap->params.rev > 0) {
2500 tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
2501 t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
2502 F_TXPACEAUTO);
2503 t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
2504 t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
2505 } else
2506 t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
2507
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002508 t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0);
2509 t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0);
2510 t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0);
2511 t3_write_reg(adap, A_TP_MOD_RATE_LIMIT, 0xf2200000);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002512}
2513
2514/* Desired TP timer resolution in usec */
2515#define TP_TMR_RES 50
2516
2517/* TCP timer values in ms */
2518#define TP_DACK_TIMER 50
2519#define TP_RTO_MIN 250
2520
2521/**
2522 * tp_set_timers - set TP timing parameters
2523 * @adap: the adapter to set
2524 * @core_clk: the core clock frequency in Hz
2525 *
2526 * Set TP's timing parameters, such as the various timer resolutions and
2527 * the TCP timer values.
2528 */
2529static void tp_set_timers(struct adapter *adap, unsigned int core_clk)
2530{
2531 unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
2532 unsigned int dack_re = fls(core_clk / 5000) - 1; /* 200us */
2533 unsigned int tstamp_re = fls(core_clk / 1000); /* 1ms, at least */
2534 unsigned int tps = core_clk >> tre;
2535
2536 t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
2537 V_DELAYEDACKRESOLUTION(dack_re) |
2538 V_TIMESTAMPRESOLUTION(tstamp_re));
2539 t3_write_reg(adap, A_TP_DACK_TIMER,
2540 (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
2541 t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
2542 t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
2543 t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
2544 t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
2545 t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
2546 V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
2547 V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
2548 V_KEEPALIVEMAX(9));
2549
2550#define SECONDS * tps
2551
2552 t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
2553 t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
2554 t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
2555 t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
2556 t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
2557 t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
2558 t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
2559 t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
2560 t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
2561
2562#undef SECONDS
2563}
2564
2565/**
2566 * t3_tp_set_coalescing_size - set receive coalescing size
2567 * @adap: the adapter
2568 * @size: the receive coalescing size
2569 * @psh: whether a set PSH bit should deliver coalesced data
2570 *
2571 * Set the receive coalescing size and PSH bit handling.
2572 */
2573int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh)
2574{
2575 u32 val;
2576
2577 if (size > MAX_RX_COALESCING_LEN)
2578 return -EINVAL;
2579
2580 val = t3_read_reg(adap, A_TP_PARA_REG3);
2581 val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
2582
2583 if (size) {
2584 val |= F_RXCOALESCEENABLE;
2585 if (psh)
2586 val |= F_RXCOALESCEPSHEN;
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002587 size = min(MAX_RX_COALESCING_LEN, size);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002588 t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
2589 V_MAXRXDATA(MAX_RX_COALESCING_LEN));
2590 }
2591 t3_write_reg(adap, A_TP_PARA_REG3, val);
2592 return 0;
2593}
2594
2595/**
2596 * t3_tp_set_max_rxsize - set the max receive size
2597 * @adap: the adapter
2598 * @size: the max receive size
2599 *
2600 * Set TP's max receive size. This is the limit that applies when
2601 * receive coalescing is disabled.
2602 */
2603void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
2604{
2605 t3_write_reg(adap, A_TP_PARA_REG7,
2606 V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
2607}
2608
2609static void __devinit init_mtus(unsigned short mtus[])
2610{
2611 /*
2612 * See draft-mathis-plpmtud-00.txt for the values. The min is 88 so
2613 * it can accomodate max size TCP/IP headers when SACK and timestamps
2614 * are enabled and still have at least 8 bytes of payload.
2615 */
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002616 mtus[1] = 88;
2617 mtus[1] = 88;
2618 mtus[2] = 256;
2619 mtus[3] = 512;
2620 mtus[4] = 576;
Divy Le Ray4d22de32007-01-18 22:04:14 -05002621 mtus[5] = 1024;
2622 mtus[6] = 1280;
2623 mtus[7] = 1492;
2624 mtus[8] = 1500;
2625 mtus[9] = 2002;
2626 mtus[10] = 2048;
2627 mtus[11] = 4096;
2628 mtus[12] = 4352;
2629 mtus[13] = 8192;
2630 mtus[14] = 9000;
2631 mtus[15] = 9600;
2632}
2633
2634/*
2635 * Initial congestion control parameters.
2636 */
2637static void __devinit init_cong_ctrl(unsigned short *a, unsigned short *b)
2638{
2639 a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
2640 a[9] = 2;
2641 a[10] = 3;
2642 a[11] = 4;
2643 a[12] = 5;
2644 a[13] = 6;
2645 a[14] = 7;
2646 a[15] = 8;
2647 a[16] = 9;
2648 a[17] = 10;
2649 a[18] = 14;
2650 a[19] = 17;
2651 a[20] = 21;
2652 a[21] = 25;
2653 a[22] = 30;
2654 a[23] = 35;
2655 a[24] = 45;
2656 a[25] = 60;
2657 a[26] = 80;
2658 a[27] = 100;
2659 a[28] = 200;
2660 a[29] = 300;
2661 a[30] = 400;
2662 a[31] = 500;
2663
2664 b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
2665 b[9] = b[10] = 1;
2666 b[11] = b[12] = 2;
2667 b[13] = b[14] = b[15] = b[16] = 3;
2668 b[17] = b[18] = b[19] = b[20] = b[21] = 4;
2669 b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
2670 b[28] = b[29] = 6;
2671 b[30] = b[31] = 7;
2672}
2673
2674/* The minimum additive increment value for the congestion control table */
2675#define CC_MIN_INCR 2U
2676
2677/**
2678 * t3_load_mtus - write the MTU and congestion control HW tables
2679 * @adap: the adapter
2680 * @mtus: the unrestricted values for the MTU table
2681 * @alphs: the values for the congestion control alpha parameter
2682 * @beta: the values for the congestion control beta parameter
2683 * @mtu_cap: the maximum permitted effective MTU
2684 *
2685 * Write the MTU table with the supplied MTUs capping each at &mtu_cap.
2686 * Update the high-speed congestion control table with the supplied alpha,
2687 * beta, and MTUs.
2688 */
2689void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
2690 unsigned short alpha[NCCTRL_WIN],
2691 unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
2692{
2693 static const unsigned int avg_pkts[NCCTRL_WIN] = {
2694 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
2695 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
2696 28672, 40960, 57344, 81920, 114688, 163840, 229376
2697 };
2698
2699 unsigned int i, w;
2700
2701 for (i = 0; i < NMTUS; ++i) {
2702 unsigned int mtu = min(mtus[i], mtu_cap);
2703 unsigned int log2 = fls(mtu);
2704
2705 if (!(mtu & ((1 << log2) >> 2))) /* round */
2706 log2--;
2707 t3_write_reg(adap, A_TP_MTU_TABLE,
2708 (i << 24) | (log2 << 16) | mtu);
2709
2710 for (w = 0; w < NCCTRL_WIN; ++w) {
2711 unsigned int inc;
2712
2713 inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
2714 CC_MIN_INCR);
2715
2716 t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
2717 (w << 16) | (beta[w] << 13) | inc);
2718 }
2719 }
2720}
2721
2722/**
2723 * t3_read_hw_mtus - returns the values in the HW MTU table
2724 * @adap: the adapter
2725 * @mtus: where to store the HW MTU values
2726 *
2727 * Reads the HW MTU table.
2728 */
2729void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS])
2730{
2731 int i;
2732
2733 for (i = 0; i < NMTUS; ++i) {
2734 unsigned int val;
2735
2736 t3_write_reg(adap, A_TP_MTU_TABLE, 0xff000000 | i);
2737 val = t3_read_reg(adap, A_TP_MTU_TABLE);
2738 mtus[i] = val & 0x3fff;
2739 }
2740}
2741
2742/**
2743 * t3_get_cong_cntl_tab - reads the congestion control table
2744 * @adap: the adapter
2745 * @incr: where to store the alpha values
2746 *
2747 * Reads the additive increments programmed into the HW congestion
2748 * control table.
2749 */
2750void t3_get_cong_cntl_tab(struct adapter *adap,
2751 unsigned short incr[NMTUS][NCCTRL_WIN])
2752{
2753 unsigned int mtu, w;
2754
2755 for (mtu = 0; mtu < NMTUS; ++mtu)
2756 for (w = 0; w < NCCTRL_WIN; ++w) {
2757 t3_write_reg(adap, A_TP_CCTRL_TABLE,
2758 0xffff0000 | (mtu << 5) | w);
2759 incr[mtu][w] = t3_read_reg(adap, A_TP_CCTRL_TABLE) &
2760 0x1fff;
2761 }
2762}
2763
2764/**
2765 * t3_tp_get_mib_stats - read TP's MIB counters
2766 * @adap: the adapter
2767 * @tps: holds the returned counter values
2768 *
2769 * Returns the values of TP's MIB counters.
2770 */
2771void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
2772{
2773 t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
2774 sizeof(*tps) / sizeof(u32), 0);
2775}
2776
2777#define ulp_region(adap, name, start, len) \
2778 t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
2779 t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
2780 (start) + (len) - 1); \
2781 start += len
2782
2783#define ulptx_region(adap, name, start, len) \
2784 t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
2785 t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
2786 (start) + (len) - 1)
2787
2788static void ulp_config(struct adapter *adap, const struct tp_params *p)
2789{
2790 unsigned int m = p->chan_rx_size;
2791
2792 ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
2793 ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
2794 ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
2795 ulp_region(adap, STAG, m, p->chan_rx_size / 4);
2796 ulp_region(adap, RQ, m, p->chan_rx_size / 4);
2797 ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
2798 ulp_region(adap, PBL, m, p->chan_rx_size / 4);
2799 t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
2800}
2801
Divy Le Ray480fe1a2007-05-30 21:10:58 -07002802/**
2803 * t3_set_proto_sram - set the contents of the protocol sram
2804 * @adapter: the adapter
2805 * @data: the protocol image
2806 *
2807 * Write the contents of the protocol SRAM.
2808 */
2809int t3_set_proto_sram(struct adapter *adap, u8 *data)
2810{
2811 int i;
2812 u32 *buf = (u32 *)data;
2813
2814 for (i = 0; i < PROTO_SRAM_LINES; i++) {
2815 t3_write_reg(adap, A_TP_EMBED_OP_FIELD5, cpu_to_be32(*buf++));
2816 t3_write_reg(adap, A_TP_EMBED_OP_FIELD4, cpu_to_be32(*buf++));
2817 t3_write_reg(adap, A_TP_EMBED_OP_FIELD3, cpu_to_be32(*buf++));
2818 t3_write_reg(adap, A_TP_EMBED_OP_FIELD2, cpu_to_be32(*buf++));
2819 t3_write_reg(adap, A_TP_EMBED_OP_FIELD1, cpu_to_be32(*buf++));
2820
2821 t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, i << 1 | 1 << 31);
2822 if (t3_wait_op_done(adap, A_TP_EMBED_OP_FIELD0, 1, 1, 5, 1))
2823 return -EIO;
2824 }
2825 t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, 0);
2826
2827 return 0;
2828}
2829
Divy Le Ray4d22de32007-01-18 22:04:14 -05002830void t3_config_trace_filter(struct adapter *adapter,
2831 const struct trace_params *tp, int filter_index,
2832 int invert, int enable)
2833{
2834 u32 addr, key[4], mask[4];
2835
2836 key[0] = tp->sport | (tp->sip << 16);
2837 key[1] = (tp->sip >> 16) | (tp->dport << 16);
2838 key[2] = tp->dip;
2839 key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
2840
2841 mask[0] = tp->sport_mask | (tp->sip_mask << 16);
2842 mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
2843 mask[2] = tp->dip_mask;
2844 mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
2845
2846 if (invert)
2847 key[3] |= (1 << 29);
2848 if (enable)
2849 key[3] |= (1 << 28);
2850
2851 addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
2852 tp_wr_indirect(adapter, addr++, key[0]);
2853 tp_wr_indirect(adapter, addr++, mask[0]);
2854 tp_wr_indirect(adapter, addr++, key[1]);
2855 tp_wr_indirect(adapter, addr++, mask[1]);
2856 tp_wr_indirect(adapter, addr++, key[2]);
2857 tp_wr_indirect(adapter, addr++, mask[2]);
2858 tp_wr_indirect(adapter, addr++, key[3]);
2859 tp_wr_indirect(adapter, addr, mask[3]);
2860 t3_read_reg(adapter, A_TP_PIO_DATA);
2861}
2862
2863/**
2864 * t3_config_sched - configure a HW traffic scheduler
2865 * @adap: the adapter
2866 * @kbps: target rate in Kbps
2867 * @sched: the scheduler index
2868 *
2869 * Configure a HW scheduler for the target rate
2870 */
2871int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
2872{
2873 unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
2874 unsigned int clk = adap->params.vpd.cclk * 1000;
2875 unsigned int selected_cpt = 0, selected_bpt = 0;
2876
2877 if (kbps > 0) {
2878 kbps *= 125; /* -> bytes */
2879 for (cpt = 1; cpt <= 255; cpt++) {
2880 tps = clk / cpt;
2881 bpt = (kbps + tps / 2) / tps;
2882 if (bpt > 0 && bpt <= 255) {
2883 v = bpt * tps;
2884 delta = v >= kbps ? v - kbps : kbps - v;
2885 if (delta <= mindelta) {
2886 mindelta = delta;
2887 selected_cpt = cpt;
2888 selected_bpt = bpt;
2889 }
2890 } else if (selected_cpt)
2891 break;
2892 }
2893 if (!selected_cpt)
2894 return -EINVAL;
2895 }
2896 t3_write_reg(adap, A_TP_TM_PIO_ADDR,
2897 A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
2898 v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
2899 if (sched & 1)
2900 v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
2901 else
2902 v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
2903 t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
2904 return 0;
2905}
2906
2907static int tp_init(struct adapter *adap, const struct tp_params *p)
2908{
2909 int busy = 0;
2910
2911 tp_config(adap, p);
2912 t3_set_vlan_accel(adap, 3, 0);
2913
2914 if (is_offload(adap)) {
2915 tp_set_timers(adap, adap->params.vpd.cclk * 1000);
2916 t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
2917 busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
2918 0, 1000, 5);
2919 if (busy)
2920 CH_ERR(adap, "TP initialization timed out\n");
2921 }
2922
2923 if (!busy)
2924 t3_write_reg(adap, A_TP_RESET, F_TPRESET);
2925 return busy;
2926}
2927
2928int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask)
2929{
2930 if (port_mask & ~((1 << adap->params.nports) - 1))
2931 return -EINVAL;
2932 t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE | F_PORT0ACTIVE,
2933 port_mask << S_PORT0ACTIVE);
2934 return 0;
2935}
2936
2937/*
2938 * Perform the bits of HW initialization that are dependent on the number
2939 * of available ports.
2940 */
2941static void init_hw_for_avail_ports(struct adapter *adap, int nports)
2942{
2943 int i;
2944
2945 if (nports == 1) {
2946 t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
2947 t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
2948 t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_TPTXPORT0EN |
2949 F_PORT0ACTIVE | F_ENFORCEPKT);
Divy Le Ray8a9fab22007-05-30 21:10:52 -07002950 t3_write_reg(adap, A_PM1_TX_CFG, 0xffffffff);
Divy Le Ray4d22de32007-01-18 22:04:14 -05002951 } else {
2952 t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
2953 t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
2954 t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
2955 V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
2956 t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
2957 F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
2958 F_ENFORCEPKT);
2959 t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
2960 t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
2961 t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
2962 V_TX_MOD_QUEUE_REQ_MAP(0xaa));
2963 for (i = 0; i < 16; i++)
2964 t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
2965 (i << 16) | 0x1010);
2966 }
2967}
2968
2969static int calibrate_xgm(struct adapter *adapter)
2970{
2971 if (uses_xaui(adapter)) {
2972 unsigned int v, i;
2973
2974 for (i = 0; i < 5; ++i) {
2975 t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
2976 t3_read_reg(adapter, A_XGM_XAUI_IMP);
2977 msleep(1);
2978 v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
2979 if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
2980 t3_write_reg(adapter, A_XGM_XAUI_IMP,
2981 V_XAUIIMP(G_CALIMP(v) >> 2));
2982 return 0;
2983 }
2984 }
2985 CH_ERR(adapter, "MAC calibration failed\n");
2986 return -1;
2987 } else {
2988 t3_write_reg(adapter, A_XGM_RGMII_IMP,
2989 V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
2990 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
2991 F_XGM_IMPSETUPDATE);
2992 }
2993 return 0;
2994}
2995
2996static void calibrate_xgm_t3b(struct adapter *adapter)
2997{
2998 if (!uses_xaui(adapter)) {
2999 t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
3000 F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
3001 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
3002 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
3003 F_XGM_IMPSETUPDATE);
3004 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
3005 0);
3006 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
3007 t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
3008 }
3009}
3010
3011struct mc7_timing_params {
3012 unsigned char ActToPreDly;
3013 unsigned char ActToRdWrDly;
3014 unsigned char PreCyc;
3015 unsigned char RefCyc[5];
3016 unsigned char BkCyc;
3017 unsigned char WrToRdDly;
3018 unsigned char RdToWrDly;
3019};
3020
3021/*
3022 * Write a value to a register and check that the write completed. These
3023 * writes normally complete in a cycle or two, so one read should suffice.
3024 * The very first read exists to flush the posted write to the device.
3025 */
3026static int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
3027{
3028 t3_write_reg(adapter, addr, val);
3029 t3_read_reg(adapter, addr); /* flush */
3030 if (!(t3_read_reg(adapter, addr) & F_BUSY))
3031 return 0;
3032 CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
3033 return -EIO;
3034}
3035
3036static int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
3037{
3038 static const unsigned int mc7_mode[] = {
3039 0x632, 0x642, 0x652, 0x432, 0x442
3040 };
3041 static const struct mc7_timing_params mc7_timings[] = {
3042 {12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
3043 {12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
3044 {12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
3045 {9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
3046 {9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
3047 };
3048
3049 u32 val;
3050 unsigned int width, density, slow, attempts;
3051 struct adapter *adapter = mc7->adapter;
3052 const struct mc7_timing_params *p = &mc7_timings[mem_type];
3053
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003054 if (!mc7->size)
3055 return 0;
3056
Divy Le Ray4d22de32007-01-18 22:04:14 -05003057 val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
3058 slow = val & F_SLOW;
3059 width = G_WIDTH(val);
3060 density = G_DEN(val);
3061
3062 t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
3063 val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
3064 msleep(1);
3065
3066 if (!slow) {
3067 t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
3068 t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
3069 msleep(1);
3070 if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
3071 (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
3072 CH_ERR(adapter, "%s MC7 calibration timed out\n",
3073 mc7->name);
3074 goto out_fail;
3075 }
3076 }
3077
3078 t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
3079 V_ACTTOPREDLY(p->ActToPreDly) |
3080 V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
3081 V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
3082 V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
3083
3084 t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
3085 val | F_CLKEN | F_TERM150);
3086 t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
3087
3088 if (!slow)
3089 t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
3090 F_DLLENB);
3091 udelay(1);
3092
3093 val = slow ? 3 : 6;
3094 if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
3095 wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
3096 wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
3097 wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
3098 goto out_fail;
3099
3100 if (!slow) {
3101 t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
3102 t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
3103 udelay(5);
3104 }
3105
3106 if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
3107 wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
3108 wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
3109 wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
3110 mc7_mode[mem_type]) ||
3111 wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
3112 wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
3113 goto out_fail;
3114
3115 /* clock value is in KHz */
3116 mc7_clock = mc7_clock * 7812 + mc7_clock / 2; /* ns */
3117 mc7_clock /= 1000000; /* KHz->MHz, ns->us */
3118
3119 t3_write_reg(adapter, mc7->offset + A_MC7_REF,
3120 F_PERREFEN | V_PREREFDIV(mc7_clock));
3121 t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
3122
3123 t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
3124 t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
3125 t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
3126 t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
3127 (mc7->size << width) - 1);
3128 t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
3129 t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
3130
3131 attempts = 50;
3132 do {
3133 msleep(250);
3134 val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
3135 } while ((val & F_BUSY) && --attempts);
3136 if (val & F_BUSY) {
3137 CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
3138 goto out_fail;
3139 }
3140
3141 /* Enable normal memory accesses. */
3142 t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
3143 return 0;
3144
3145out_fail:
3146 return -1;
3147}
3148
3149static void config_pcie(struct adapter *adap)
3150{
3151 static const u16 ack_lat[4][6] = {
3152 {237, 416, 559, 1071, 2095, 4143},
3153 {128, 217, 289, 545, 1057, 2081},
3154 {73, 118, 154, 282, 538, 1050},
3155 {67, 107, 86, 150, 278, 534}
3156 };
3157 static const u16 rpl_tmr[4][6] = {
3158 {711, 1248, 1677, 3213, 6285, 12429},
3159 {384, 651, 867, 1635, 3171, 6243},
3160 {219, 354, 462, 846, 1614, 3150},
3161 {201, 321, 258, 450, 834, 1602}
3162 };
3163
3164 u16 val;
3165 unsigned int log2_width, pldsize;
3166 unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
3167
3168 pci_read_config_word(adap->pdev,
3169 adap->params.pci.pcie_cap_addr + PCI_EXP_DEVCTL,
3170 &val);
3171 pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
3172 pci_read_config_word(adap->pdev,
3173 adap->params.pci.pcie_cap_addr + PCI_EXP_LNKCTL,
3174 &val);
3175
3176 fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
3177 fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
3178 G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
3179 log2_width = fls(adap->params.pci.width) - 1;
3180 acklat = ack_lat[log2_width][pldsize];
3181 if (val & 1) /* check LOsEnable */
3182 acklat += fst_trn_tx * 4;
3183 rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
3184
3185 if (adap->params.rev == 0)
3186 t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
3187 V_T3A_ACKLAT(M_T3A_ACKLAT),
3188 V_T3A_ACKLAT(acklat));
3189 else
3190 t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
3191 V_ACKLAT(acklat));
3192
3193 t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
3194 V_REPLAYLMT(rpllmt));
3195
3196 t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
3197 t3_set_reg_field(adap, A_PCIE_CFG, F_PCIE_CLIDECEN, F_PCIE_CLIDECEN);
3198}
3199
3200/*
3201 * Initialize and configure T3 HW modules. This performs the
3202 * initialization steps that need to be done once after a card is reset.
3203 * MAC and PHY initialization is handled separarely whenever a port is enabled.
3204 *
3205 * fw_params are passed to FW and their value is platform dependent. Only the
3206 * top 8 bits are available for use, the rest must be 0.
3207 */
3208int t3_init_hw(struct adapter *adapter, u32 fw_params)
3209{
3210 int err = -EIO, attempts = 100;
3211 const struct vpd_params *vpd = &adapter->params.vpd;
3212
3213 if (adapter->params.rev > 0)
3214 calibrate_xgm_t3b(adapter);
3215 else if (calibrate_xgm(adapter))
3216 goto out_err;
3217
3218 if (vpd->mclk) {
3219 partition_mem(adapter, &adapter->params.tp);
3220
3221 if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
3222 mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
3223 mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
3224 t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
3225 adapter->params.mc5.nfilters,
3226 adapter->params.mc5.nroutes))
3227 goto out_err;
3228 }
3229
3230 if (tp_init(adapter, &adapter->params.tp))
3231 goto out_err;
3232
3233 t3_tp_set_coalescing_size(adapter,
3234 min(adapter->params.sge.max_pkt_size,
3235 MAX_RX_COALESCING_LEN), 1);
3236 t3_tp_set_max_rxsize(adapter,
3237 min(adapter->params.sge.max_pkt_size, 16384U));
3238 ulp_config(adapter, &adapter->params.tp);
3239
3240 if (is_pcie(adapter))
3241 config_pcie(adapter);
3242 else
3243 t3_set_reg_field(adapter, A_PCIX_CFG, 0, F_CLIDECEN);
3244
Divy Le Ray8a9fab22007-05-30 21:10:52 -07003245 t3_write_reg(adapter, A_PM1_RX_CFG, 0xffffffff);
Divy Le Ray3f61e422007-08-21 20:49:41 -07003246 t3_write_reg(adapter, A_PM1_RX_MODE, 0);
3247 t3_write_reg(adapter, A_PM1_TX_MODE, 0);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003248 init_hw_for_avail_ports(adapter, adapter->params.nports);
3249 t3_sge_init(adapter, &adapter->params.sge);
3250
3251 t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
3252 t3_write_reg(adapter, A_CIM_BOOT_CFG,
3253 V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
3254 t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
3255
3256 do { /* wait for uP to initialize */
3257 msleep(20);
3258 } while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003259 if (!attempts) {
3260 CH_ERR(adapter, "uP initialization timed out\n");
Divy Le Ray4d22de32007-01-18 22:04:14 -05003261 goto out_err;
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003262 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05003263
3264 err = 0;
3265out_err:
3266 return err;
3267}
3268
3269/**
3270 * get_pci_mode - determine a card's PCI mode
3271 * @adapter: the adapter
3272 * @p: where to store the PCI settings
3273 *
3274 * Determines a card's PCI mode and associated parameters, such as speed
3275 * and width.
3276 */
3277static void __devinit get_pci_mode(struct adapter *adapter,
3278 struct pci_params *p)
3279{
3280 static unsigned short speed_map[] = { 33, 66, 100, 133 };
3281 u32 pci_mode, pcie_cap;
3282
3283 pcie_cap = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
3284 if (pcie_cap) {
3285 u16 val;
3286
3287 p->variant = PCI_VARIANT_PCIE;
3288 p->pcie_cap_addr = pcie_cap;
3289 pci_read_config_word(adapter->pdev, pcie_cap + PCI_EXP_LNKSTA,
3290 &val);
3291 p->width = (val >> 4) & 0x3f;
3292 return;
3293 }
3294
3295 pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
3296 p->speed = speed_map[G_PCLKRANGE(pci_mode)];
3297 p->width = (pci_mode & F_64BIT) ? 64 : 32;
3298 pci_mode = G_PCIXINITPAT(pci_mode);
3299 if (pci_mode == 0)
3300 p->variant = PCI_VARIANT_PCI;
3301 else if (pci_mode < 4)
3302 p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
3303 else if (pci_mode < 8)
3304 p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
3305 else
3306 p->variant = PCI_VARIANT_PCIX_266_MODE2;
3307}
3308
3309/**
3310 * init_link_config - initialize a link's SW state
3311 * @lc: structure holding the link state
3312 * @ai: information about the current card
3313 *
3314 * Initializes the SW state maintained for each link, including the link's
3315 * capabilities and default speed/duplex/flow-control/autonegotiation
3316 * settings.
3317 */
3318static void __devinit init_link_config(struct link_config *lc,
3319 unsigned int caps)
3320{
3321 lc->supported = caps;
3322 lc->requested_speed = lc->speed = SPEED_INVALID;
3323 lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
3324 lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
3325 if (lc->supported & SUPPORTED_Autoneg) {
3326 lc->advertising = lc->supported;
3327 lc->autoneg = AUTONEG_ENABLE;
3328 lc->requested_fc |= PAUSE_AUTONEG;
3329 } else {
3330 lc->advertising = 0;
3331 lc->autoneg = AUTONEG_DISABLE;
3332 }
3333}
3334
3335/**
3336 * mc7_calc_size - calculate MC7 memory size
3337 * @cfg: the MC7 configuration
3338 *
3339 * Calculates the size of an MC7 memory in bytes from the value of its
3340 * configuration register.
3341 */
3342static unsigned int __devinit mc7_calc_size(u32 cfg)
3343{
3344 unsigned int width = G_WIDTH(cfg);
3345 unsigned int banks = !!(cfg & F_BKS) + 1;
3346 unsigned int org = !!(cfg & F_ORG) + 1;
3347 unsigned int density = G_DEN(cfg);
3348 unsigned int MBs = ((256 << density) * banks) / (org << width);
3349
3350 return MBs << 20;
3351}
3352
3353static void __devinit mc7_prep(struct adapter *adapter, struct mc7 *mc7,
3354 unsigned int base_addr, const char *name)
3355{
3356 u32 cfg;
3357
3358 mc7->adapter = adapter;
3359 mc7->name = name;
3360 mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
3361 cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003362 mc7->size = mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003363 mc7->width = G_WIDTH(cfg);
3364}
3365
3366void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
3367{
3368 mac->adapter = adapter;
3369 mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
3370 mac->nucast = 1;
3371
3372 if (adapter->params.rev == 0 && uses_xaui(adapter)) {
3373 t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
3374 is_10G(adapter) ? 0x2901c04 : 0x2301c04);
3375 t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
3376 F_ENRGMII, 0);
3377 }
3378}
3379
3380void early_hw_init(struct adapter *adapter, const struct adapter_info *ai)
3381{
3382 u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
3383
3384 mi1_init(adapter, ai);
3385 t3_write_reg(adapter, A_I2C_CFG, /* set for 80KHz */
3386 V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
3387 t3_write_reg(adapter, A_T3DBG_GPIO_EN,
3388 ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003389 t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003390
3391 if (adapter->params.rev == 0 || !uses_xaui(adapter))
3392 val |= F_ENRGMII;
3393
3394 /* Enable MAC clocks so we can access the registers */
3395 t3_write_reg(adapter, A_XGM_PORT_CFG, val);
3396 t3_read_reg(adapter, A_XGM_PORT_CFG);
3397
3398 val |= F_CLKDIVRESET_;
3399 t3_write_reg(adapter, A_XGM_PORT_CFG, val);
3400 t3_read_reg(adapter, A_XGM_PORT_CFG);
3401 t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
3402 t3_read_reg(adapter, A_XGM_PORT_CFG);
3403}
3404
3405/*
Divy Le Raye4d08352007-03-18 13:10:17 -07003406 * Reset the adapter.
3407 * Older PCIe cards lose their config space during reset, PCI-X
Divy Le Ray4d22de32007-01-18 22:04:14 -05003408 * ones don't.
3409 */
3410int t3_reset_adapter(struct adapter *adapter)
3411{
Divy Le Raye4d08352007-03-18 13:10:17 -07003412 int i, save_and_restore_pcie =
3413 adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
Divy Le Ray4d22de32007-01-18 22:04:14 -05003414 uint16_t devid = 0;
3415
Divy Le Raye4d08352007-03-18 13:10:17 -07003416 if (save_and_restore_pcie)
Divy Le Ray4d22de32007-01-18 22:04:14 -05003417 pci_save_state(adapter->pdev);
3418 t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
3419
3420 /*
3421 * Delay. Give Some time to device to reset fully.
3422 * XXX The delay time should be modified.
3423 */
3424 for (i = 0; i < 10; i++) {
3425 msleep(50);
3426 pci_read_config_word(adapter->pdev, 0x00, &devid);
3427 if (devid == 0x1425)
3428 break;
3429 }
3430
3431 if (devid != 0x1425)
3432 return -1;
3433
Divy Le Raye4d08352007-03-18 13:10:17 -07003434 if (save_and_restore_pcie)
Divy Le Ray4d22de32007-01-18 22:04:14 -05003435 pci_restore_state(adapter->pdev);
3436 return 0;
3437}
3438
3439/*
3440 * Initialize adapter SW state for the various HW modules, set initial values
3441 * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
3442 * interface.
3443 */
3444int __devinit t3_prep_adapter(struct adapter *adapter,
3445 const struct adapter_info *ai, int reset)
3446{
3447 int ret;
3448 unsigned int i, j = 0;
3449
3450 get_pci_mode(adapter, &adapter->params.pci);
3451
3452 adapter->params.info = ai;
3453 adapter->params.nports = ai->nports;
3454 adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
3455 adapter->params.linkpoll_period = 0;
3456 adapter->params.stats_update_period = is_10G(adapter) ?
3457 MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
3458 adapter->params.pci.vpd_cap_addr =
3459 pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
3460 ret = get_vpd_params(adapter, &adapter->params.vpd);
3461 if (ret < 0)
3462 return ret;
3463
3464 if (reset && t3_reset_adapter(adapter))
3465 return -1;
3466
3467 t3_sge_prep(adapter, &adapter->params.sge);
3468
3469 if (adapter->params.vpd.mclk) {
3470 struct tp_params *p = &adapter->params.tp;
3471
3472 mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
3473 mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
3474 mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
3475
3476 p->nchan = ai->nports;
3477 p->pmrx_size = t3_mc7_size(&adapter->pmrx);
3478 p->pmtx_size = t3_mc7_size(&adapter->pmtx);
3479 p->cm_size = t3_mc7_size(&adapter->cm);
3480 p->chan_rx_size = p->pmrx_size / 2; /* only 1 Rx channel */
3481 p->chan_tx_size = p->pmtx_size / p->nchan;
3482 p->rx_pg_size = 64 * 1024;
3483 p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
3484 p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
3485 p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
3486 p->ntimer_qs = p->cm_size >= (128 << 20) ||
3487 adapter->params.rev > 0 ? 12 : 6;
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003488 }
Divy Le Ray4d22de32007-01-18 22:04:14 -05003489
Divy Le Ray8ac3ba62007-03-31 00:23:19 -07003490 adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
3491 t3_mc7_size(&adapter->pmtx) &&
3492 t3_mc7_size(&adapter->cm);
3493
3494 if (is_offload(adapter)) {
Divy Le Ray4d22de32007-01-18 22:04:14 -05003495 adapter->params.mc5.nservers = DEFAULT_NSERVERS;
3496 adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
3497 DEFAULT_NFILTERS : 0;
3498 adapter->params.mc5.nroutes = 0;
3499 t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
3500
3501 init_mtus(adapter->params.mtus);
3502 init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
3503 }
3504
3505 early_hw_init(adapter, ai);
3506
3507 for_each_port(adapter, i) {
3508 u8 hw_addr[6];
3509 struct port_info *p = adap2pinfo(adapter, i);
3510
3511 while (!adapter->params.vpd.port_type[j])
3512 ++j;
3513
3514 p->port_type = &port_types[adapter->params.vpd.port_type[j]];
3515 p->port_type->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
3516 ai->mdio_ops);
3517 mac_prep(&p->mac, adapter, j);
3518 ++j;
3519
3520 /*
3521 * The VPD EEPROM stores the base Ethernet address for the
3522 * card. A port's address is derived from the base by adding
3523 * the port's index to the base's low octet.
3524 */
3525 memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
3526 hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
3527
3528 memcpy(adapter->port[i]->dev_addr, hw_addr,
3529 ETH_ALEN);
3530 memcpy(adapter->port[i]->perm_addr, hw_addr,
3531 ETH_ALEN);
3532 init_link_config(&p->link_config, p->port_type->caps);
3533 p->phy.ops->power_down(&p->phy, 1);
3534 if (!(p->port_type->caps & SUPPORTED_IRQ))
3535 adapter->params.linkpoll_period = 10;
3536 }
3537
3538 return 0;
3539}
3540
3541void t3_led_ready(struct adapter *adapter)
3542{
3543 t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
3544 F_GPIO0_OUT_VAL);
3545}