blob: 3857358fb6de6a4c28123abf69543733c761be32 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * cpu.h: Values of the PRId register used to match up
3 * various MIPS cpu types.
4 *
5 * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 */
8#ifndef _ASM_CPU_H
9#define _ASM_CPU_H
10
11/* Assigned Company values for bits 23:16 of the PRId Register
12 (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
13 MTI, the PRId register is defined in this (backwards compatible)
14 way:
15
16 +----------------+----------------+----------------+----------------+
17 | Company Options| Company ID | Processor ID | Revision |
18 +----------------+----------------+----------------+----------------+
19 31 24 23 16 15 8 7
20
21 I don't have docs for all the previous processors, but my impression is
22 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
23 spec.
24*/
25
Ralf Baechle55a6feb2005-02-07 21:52:35 +000026#define PRID_COMP_LEGACY 0x000000
27#define PRID_COMP_MIPS 0x010000
28#define PRID_COMP_BROADCOM 0x020000
29#define PRID_COMP_ALCHEMY 0x030000
30#define PRID_COMP_SIBYTE 0x040000
31#define PRID_COMP_SANDCRAFT 0x050000
32#define PRID_COMP_PHILIPS 0x060000
33#define PRID_COMP_TOSHIBA 0x070000
34#define PRID_COMP_LSI 0x080000
35#define PRID_COMP_LEXRA 0x0b0000
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/*
39 * Assigned values for the product ID register. In order to detect a
40 * certain CPU type exactly eventually additional registers may need to
41 * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
42 */
43#define PRID_IMP_R2000 0x0100
44#define PRID_IMP_AU1_REV1 0x0100
45#define PRID_IMP_AU1_REV2 0x0200
46#define PRID_IMP_R3000 0x0200 /* Same as R2000A */
47#define PRID_IMP_R6000 0x0300 /* Same as R3000A */
48#define PRID_IMP_R4000 0x0400
49#define PRID_IMP_R6000A 0x0600
50#define PRID_IMP_R10000 0x0900
51#define PRID_IMP_R4300 0x0b00
52#define PRID_IMP_VR41XX 0x0c00
53#define PRID_IMP_R12000 0x0e00
Kumba44d921b2006-05-16 22:23:59 -040054#define PRID_IMP_R14000 0x0f00
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define PRID_IMP_R8000 0x1000
Pete Popovbdf21b12005-07-14 17:47:57 +000056#define PRID_IMP_PR4450 0x1200
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define PRID_IMP_R4600 0x2000
58#define PRID_IMP_R4700 0x2100
59#define PRID_IMP_TX39 0x2200
60#define PRID_IMP_R4640 0x2200
61#define PRID_IMP_R4650 0x2200 /* Same as R4640 */
62#define PRID_IMP_R5000 0x2300
63#define PRID_IMP_TX49 0x2d00
64#define PRID_IMP_SONIC 0x2400
65#define PRID_IMP_MAGIC 0x2500
66#define PRID_IMP_RM7000 0x2700
67#define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
68#define PRID_IMP_RM9000 0x3400
69#define PRID_IMP_R5432 0x5400
70#define PRID_IMP_R5500 0x5500
Maciej W. Rozycki98e316d2005-09-05 10:31:27 +000071
72#define PRID_IMP_UNKNOWN 0xff00
73
74/*
75 * These are the PRID's for when 23:16 == PRID_COMP_MIPS
76 */
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define PRID_IMP_4KC 0x8000
79#define PRID_IMP_5KC 0x8100
80#define PRID_IMP_20KC 0x8200
81#define PRID_IMP_4KEC 0x8400
82#define PRID_IMP_4KSC 0x8600
83#define PRID_IMP_25KF 0x8800
84#define PRID_IMP_5KE 0x8900
85#define PRID_IMP_4KECR2 0x9000
86#define PRID_IMP_4KEMPR2 0x9100
87#define PRID_IMP_4KSD 0x9200
88#define PRID_IMP_24K 0x9300
Ralf Baechlebbc7f222005-07-12 16:12:05 +000089#define PRID_IMP_34K 0x9500
Ralf Baechlee50c0a82005-05-31 11:49:19 +000090#define PRID_IMP_24KE 0x9600
Chris Dearmanc6209532006-05-02 14:08:46 +010091#define PRID_IMP_74K 0x9700
Fuxin Zhang2a21c732007-06-06 14:52:43 +080092#define PRID_IMP_LOONGSON1 0x4200
93#define PRID_IMP_LOONGSON2 0x6300
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Linus Torvalds1da177e2005-04-16 15:20:36 -070095/*
96 * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
97 */
98
99#define PRID_IMP_SB1 0x0100
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700100#define PRID_IMP_SB1A 0x1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102/*
103 * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
104 */
105
106#define PRID_IMP_SR71000 0x0400
107
108/*
109 * Definitions for 7:0 on legacy processors
110 */
111
Marc St-Jean9267a302007-06-14 15:55:31 -0600112#define PRID_REV_MASK 0x00ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114#define PRID_REV_TX4927 0x0022
115#define PRID_REV_TX4937 0x0030
116#define PRID_REV_R4400 0x0040
117#define PRID_REV_R3000A 0x0030
118#define PRID_REV_R3000 0x0020
119#define PRID_REV_R2000A 0x0010
120#define PRID_REV_TX3912 0x0010
121#define PRID_REV_TX3922 0x0030
122#define PRID_REV_TX3927 0x0040
123#define PRID_REV_VR4111 0x0050
124#define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
125#define PRID_REV_VR4121 0x0060
126#define PRID_REV_VR4122 0x0070
127#define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
128#define PRID_REV_VR4130 0x0080
Marc St-Jean9267a302007-06-14 15:55:31 -0600129#define PRID_REV_34K_V1_0_2 0x0022
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131/*
Ralf Baechlefde97822007-07-06 14:40:05 +0100132 * Older processors used to encode processor version and revision in two
133 * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
134 * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
135 * the patch number. *ARGH*
136 */
137#define PRID_REV_ENCODE_44(ver, rev) \
138 ((ver) << 4 | (rev))
139#define PRID_REV_ENCODE_332(ver, rev, patch) \
140 ((ver) << 5 | (rev) << 2 | (patch))
141
142/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 * FPU implementation/revision register (CP1 control register 0).
144 *
145 * +---------------------------------+----------------+----------------+
146 * | 0 | Implementation | Revision |
147 * +---------------------------------+----------------+----------------+
148 * 31 16 15 8 7 0
149 */
150
151#define FPIR_IMP_NONE 0x0000
152
153#define CPU_UNKNOWN 0
154#define CPU_R2000 1
155#define CPU_R3000 2
156#define CPU_R3000A 3
157#define CPU_R3041 4
158#define CPU_R3051 5
159#define CPU_R3052 6
160#define CPU_R3081 7
161#define CPU_R3081E 8
162#define CPU_R4000PC 9
163#define CPU_R4000SC 10
164#define CPU_R4000MC 11
165#define CPU_R4200 12
166#define CPU_R4400PC 13
167#define CPU_R4400SC 14
168#define CPU_R4400MC 15
169#define CPU_R4600 16
170#define CPU_R6000 17
171#define CPU_R6000A 18
172#define CPU_R8000 19
173#define CPU_R10000 20
174#define CPU_R12000 21
175#define CPU_R4300 22
176#define CPU_R4650 23
177#define CPU_R4700 24
178#define CPU_R5000 25
179#define CPU_R5000A 26
180#define CPU_R4640 27
181#define CPU_NEVADA 28
182#define CPU_RM7000 29
183#define CPU_R5432 30
184#define CPU_4KC 31
185#define CPU_5KC 32
186#define CPU_R4310 33
187#define CPU_SB1 34
188#define CPU_TX3912 35
189#define CPU_TX3922 36
190#define CPU_TX3927 37
191#define CPU_AU1000 38
192#define CPU_4KEC 39
193#define CPU_4KSC 40
194#define CPU_VR41XX 41
195#define CPU_R5500 42
196#define CPU_TX49XX 43
197#define CPU_AU1500 44
198#define CPU_20KC 45
199#define CPU_VR4111 46
200#define CPU_VR4121 47
201#define CPU_VR4122 48
202#define CPU_VR4131 49
203#define CPU_VR4181 50
204#define CPU_VR4181A 51
205#define CPU_AU1100 52
206#define CPU_SR71000 53
207#define CPU_RM9000 54
208#define CPU_25KF 55
209#define CPU_VR4133 56
210#define CPU_AU1550 57
211#define CPU_24K 58
Pete Popove3ad1c22005-03-01 06:33:16 +0000212#define CPU_AU1200 59
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000213#define CPU_34K 60
Pete Popovbdf21b12005-07-14 17:47:57 +0000214#define CPU_PR4450 61
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700215#define CPU_SB1A 62
Chris Dearmanc6209532006-05-02 14:08:46 +0100216#define CPU_74K 63
Kumba44d921b2006-05-16 22:23:59 -0400217#define CPU_R14000 64
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800218#define CPU_LOONGSON1 65
219#define CPU_LOONGSON2 66
220
221#define CPU_LAST 66
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/*
224 * ISA Level encodings
225 *
226 */
227#define MIPS_CPU_ISA_I 0x00000001
228#define MIPS_CPU_ISA_II 0x00000002
Maciej W. Rozycki9cf8ff92006-02-13 09:15:49 +0000229#define MIPS_CPU_ISA_III 0x00000004
230#define MIPS_CPU_ISA_IV 0x00000008
231#define MIPS_CPU_ISA_V 0x00000010
Ralf Baechlee7958bb2005-12-08 13:00:20 +0000232#define MIPS_CPU_ISA_M32R1 0x00000020
Ralf Baechleb4672d32005-12-08 14:04:24 +0000233#define MIPS_CPU_ISA_M32R2 0x00000040
Ralf Baechle04015722005-12-09 12:20:49 +0000234#define MIPS_CPU_ISA_M64R1 0x00000080
235#define MIPS_CPU_ISA_M64R2 0x00000100
236
237#define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
238 MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 )
239#define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
240 MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242/*
243 * CPU Option encodings
244 */
245#define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
Ralf Baechle02cf2112005-10-01 13:06:32 +0100246#define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
247#define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
248#define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
249#define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
250#define MIPS_CPU_SB1_CACHE 0x00000020 /* SB1-style caches */
251#define MIPS_CPU_FPU 0x00000040 /* CPU has FPU */
252#define MIPS_CPU_32FPR 0x00000080 /* 32 dbl. prec. FP registers */
253#define MIPS_CPU_COUNTER 0x00000100 /* Cycle count/compare */
254#define MIPS_CPU_WATCH 0x00000200 /* watchpoint registers */
255#define MIPS_CPU_DIVEC 0x00000400 /* dedicated interrupt vector */
256#define MIPS_CPU_VCE 0x00000800 /* virt. coherence conflict possible */
257#define MIPS_CPU_CACHE_CDEX_P 0x00001000 /* Create_Dirty_Exclusive CACHE op */
258#define MIPS_CPU_CACHE_CDEX_S 0x00002000 /* ... same for seconary cache ... */
259#define MIPS_CPU_MCHECK 0x00004000 /* Machine check exception */
260#define MIPS_CPU_EJTAG 0x00008000 /* EJTAG exception */
261#define MIPS_CPU_NOFPUEX 0x00010000 /* no FPU exception */
262#define MIPS_CPU_LLSC 0x00020000 /* CPU has ll/sc instructions */
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100263#define MIPS_CPU_INCLUSIVE_CACHES 0x00040000 /* P-cache subset enforced */
Ralf Baechle02cf2112005-10-01 13:06:32 +0100264#define MIPS_CPU_PREFETCH 0x00080000 /* CPU has usable prefetch */
265#define MIPS_CPU_VINT 0x00100000 /* CPU supports MIPSR2 vectored interrupts */
266#define MIPS_CPU_VEIC 0x00200000 /* CPU supports MIPSR2 external interrupt controller mode */
Ralf Baechlea3692022007-07-10 17:33:02 +0100267#define MIPS_CPU_ULRI 0x00400000 /* CPU has ULRI feature */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Ralf Baechle41943182005-05-05 16:45:59 +0000269/*
270 * CPU ASE encodings
271 */
272#define MIPS_ASE_MIPS16 0x00000001 /* code compression */
273#define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
274#define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
275#define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000276#define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
Ralf Baechle8f406112005-07-14 07:34:18 +0000277#define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
278
Ralf Baechle41943182005-05-05 16:45:59 +0000279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#endif /* _ASM_CPU_H */