blob: da95258127aace556dc32810c0b483bcda95198f [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070016
17#ifdef CONFIG_COMMON_CLK
18
Mike Turquetteb24764902012-03-15 23:11:19 -070019/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boyd47b0eeb2016-02-02 17:24:56 -080028#define CLK_IS_ROOT BIT(4) /* Deprecated: Don't use */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053029#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020030#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010031#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010032#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020033#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010034#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Mike Turquetteb24764902012-03-15 23:11:19 -070035
Stephen Boyd61ae7652015-06-22 17:13:49 -070036struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070037struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010038struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050039struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070040
Mike Turquetteb24764902012-03-15 23:11:19 -070041/**
Boris Brezillon0817b622015-07-07 20:48:08 +020042 * struct clk_rate_request - Structure encoding the clk constraints that
43 * a clock user might require.
44 *
45 * @rate: Requested clock rate. This field will be adjusted by
46 * clock drivers according to hardware capabilities.
47 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090048 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020049 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
50 * requested constraints.
51 * @best_parent_hw: The most appropriate parent clock that fulfills the
52 * requested constraints.
53 *
54 */
55struct clk_rate_request {
56 unsigned long rate;
57 unsigned long min_rate;
58 unsigned long max_rate;
59 unsigned long best_parent_rate;
60 struct clk_hw *best_parent_hw;
61};
62
63/**
Mike Turquetteb24764902012-03-15 23:11:19 -070064 * struct clk_ops - Callback operations for hardware clocks; these are to
65 * be provided by the clock implementation, and will be called by drivers
66 * through the clk_* api.
67 *
68 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020069 * the clock is fully prepared, and it's safe to call clk_enable.
70 * This callback is intended to allow clock implementations to
71 * do any initialisation that may sleep. Called with
72 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070073 *
74 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020075 * undo any work done in the @prepare callback. Called with
76 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070077 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010078 * @is_prepared: Queries the hardware to determine if the clock is prepared.
79 * This function is allowed to sleep. Optional, if this op is not
80 * set then the prepare count will be used.
81 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010082 * @unprepare_unused: Unprepare the clock atomically. Only called from
83 * clk_disable_unused for prepare clocks with special needs.
84 * Called with prepare mutex held. This function may sleep.
85 *
Mike Turquetteb24764902012-03-15 23:11:19 -070086 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020087 * clock is generating a valid clock signal, usable by consumer
88 * devices. Called with enable_lock held. This function must not
89 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070090 *
91 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020092 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070093 *
Stephen Boyd119c7122012-10-03 23:38:53 -070094 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020095 * This function must not sleep. Optional, if this op is not
96 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -070097 *
Mike Turquette7c045a52012-12-04 11:00:35 -080098 * @disable_unused: Disable the clock atomically. Only called from
99 * clk_disable_unused for gate clocks with special needs.
100 * Called with enable_lock held. This function must not
101 * sleep.
102 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700103 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200104 * parent rate is an input parameter. It is up to the caller to
105 * ensure that the prepare_mutex is held across this call.
106 * Returns the calculated rate. Optional, but recommended - if
107 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700108 *
109 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200110 * supported by the clock. The parent rate is an input/output
111 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700112 *
James Hogan71472c02013-07-29 12:25:00 +0100113 * @determine_rate: Given a target rate as input, returns the closest rate
114 * actually supported by the clock, and optionally the parent clock
115 * that should be used to provide the clock rate.
116 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700117 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200118 * possible parents specify a new parent by passing in the index
119 * as a u8 corresponding to the parent in either the .parent_names
120 * or .parents arrays. This function in affect translates an
121 * array index into the value programmed into the hardware.
122 * Returns 0 on success, -EERROR otherwise.
123 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700124 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200125 * return value is a u8 which specifies the index corresponding to
126 * the parent clock. This index can be applied to either the
127 * .parent_names or .parents arrays. In short, this function
128 * translates the parent value read from hardware into an array
129 * index. Currently only called when the clock is initialized by
130 * __clk_init. This callback is mandatory for clocks with
131 * multiple parents. It is optional (and unnecessary) for clocks
132 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700133 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800134 * @set_rate: Change the rate of this clock. The requested rate is specified
135 * by the second argument, which should typically be the return
136 * of .round_rate call. The third argument gives the parent rate
137 * which is likely helpful for most .set_rate implementation.
138 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700139 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800140 * @set_rate_and_parent: Change the rate and the parent of this clock. The
141 * requested rate is specified by the second argument, which
142 * should typically be the return of .round_rate call. The
143 * third argument gives the parent rate which is likely helpful
144 * for most .set_rate_and_parent implementation. The fourth
145 * argument gives the parent index. This callback is optional (and
146 * unnecessary) for clocks with 0 or 1 parents as well as
147 * for clocks that can tolerate switching the rate and the parent
148 * separately via calls to .set_parent and .set_rate.
149 * Returns 0 on success, -EERROR otherwise.
150 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200151 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
152 * is expressed in ppb (parts per billion). The parent accuracy is
153 * an input parameter.
154 * Returns the calculated accuracy. Optional - if this op is not
155 * set then clock accuracy will be initialized to parent accuracy
156 * or 0 (perfect clock) if clock has no parent.
157 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200158 * @get_phase: Queries the hardware to get the current phase of a clock.
159 * Returned values are 0-359 degrees on success, negative
160 * error codes on failure.
161 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800162 * @set_phase: Shift the phase this clock signal in degrees specified
163 * by the second argument. Valid values for degrees are
164 * 0-359. Return 0 on success, otherwise -EERROR.
165 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200166 * @init: Perform platform-specific initialization magic.
167 * This is not not used by any of the basic clock types.
168 * Please consider other ways of solving initialization problems
169 * before using this callback, as its use is discouraged.
170 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500171 * @debug_init: Set up type-specific debugfs entries for this clock. This
172 * is called once, after the debugfs directory entry for this
173 * clock has been created. The dentry pointer representing that
174 * directory is provided as an argument. Called with
175 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
176 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800177 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700178 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
179 * implementations to split any work between atomic (enable) and sleepable
180 * (prepare) contexts. If enabling a clock requires code that might sleep,
181 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700182 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700183 *
184 * Typically, drivers will call clk_prepare when a clock may be needed later
185 * (eg. when a device is opened), and clk_enable when the clock is actually
186 * required (eg. from an interrupt). Note that clk_prepare MUST have been
187 * called before clk_enable.
188 */
189struct clk_ops {
190 int (*prepare)(struct clk_hw *hw);
191 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100192 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100193 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700194 int (*enable)(struct clk_hw *hw);
195 void (*disable)(struct clk_hw *hw);
196 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800197 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700198 unsigned long (*recalc_rate)(struct clk_hw *hw,
199 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200200 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
201 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200202 int (*determine_rate)(struct clk_hw *hw,
203 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700204 int (*set_parent)(struct clk_hw *hw, u8 index);
205 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200206 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
207 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800208 int (*set_rate_and_parent)(struct clk_hw *hw,
209 unsigned long rate,
210 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100211 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
212 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200213 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800214 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700215 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500216 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700217};
218
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700219/**
220 * struct clk_init_data - holds init data that's common to all clocks and is
221 * shared between the clock provider and the common clock framework.
222 *
223 * @name: clock name
224 * @ops: operations this clock supports
225 * @parent_names: array of string names for all possible parents
226 * @num_parents: number of possible parents
227 * @flags: framework-level hints and quirks
228 */
229struct clk_init_data {
230 const char *name;
231 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200232 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700233 u8 num_parents;
234 unsigned long flags;
235};
236
237/**
238 * struct clk_hw - handle for traversing from a struct clk to its corresponding
239 * hardware-specific structure. struct clk_hw should be declared within struct
240 * clk_foo and then referenced by the struct clk instance that uses struct
241 * clk_foo's clk_ops
242 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100243 * @core: pointer to the struct clk_core instance that points back to this
244 * struct clk_hw instance
245 *
246 * @clk: pointer to the per-user struct clk instance that can be used to call
247 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700248 *
249 * @init: pointer to struct clk_init_data that contains the init data shared
250 * with the common clock framework.
251 */
252struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100253 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700254 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100255 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700256};
257
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700258/*
259 * DOC: Basic clock implementations common to many platforms
260 *
261 * Each basic clock hardware type is comprised of a structure describing the
262 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
263 * unique flags for that hardware type, a registration function and an
264 * alternative macro for static initialization
265 */
266
267/**
268 * struct clk_fixed_rate - fixed-rate clock
269 * @hw: handle between common and hardware-specific interfaces
270 * @fixed_rate: constant frequency of clock
271 */
272struct clk_fixed_rate {
273 struct clk_hw hw;
274 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100275 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700276 u8 flags;
277};
278
Geliang Tang5fd9c052016-01-08 23:51:46 +0800279#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
280
Shawn Guobffad662012-03-27 15:23:23 +0800281extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700282struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
283 const char *parent_name, unsigned long flags,
284 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100285struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
286 const char *name, const char *parent_name, unsigned long flags,
287 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900288void clk_unregister_fixed_rate(struct clk *clk);
Grant Likely015ba402012-04-07 21:39:39 -0500289void of_fixed_clk_setup(struct device_node *np);
290
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700291/**
292 * struct clk_gate - gating clock
293 *
294 * @hw: handle between common and hardware-specific interfaces
295 * @reg: register controlling gate
296 * @bit_idx: single bit controlling gate
297 * @flags: hardware-specific flags
298 * @lock: register lock
299 *
300 * Clock which can gate its output. Implements .enable & .disable
301 *
302 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530303 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200304 * enable the clock. Setting this flag does the opposite: setting the bit
305 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800306 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200307 * of this register, and mask of gate bits are in higher 16-bit of this
308 * register. While setting the gate bits, higher 16-bit should also be
309 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700310 */
311struct clk_gate {
312 struct clk_hw hw;
313 void __iomem *reg;
314 u8 bit_idx;
315 u8 flags;
316 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700317};
318
Geliang Tang5fd9c052016-01-08 23:51:46 +0800319#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
320
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700321#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800322#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700323
Shawn Guobffad662012-03-27 15:23:23 +0800324extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700325struct clk *clk_register_gate(struct device *dev, const char *name,
326 const char *parent_name, unsigned long flags,
327 void __iomem *reg, u8 bit_idx,
328 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100329void clk_unregister_gate(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700330
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530331struct clk_div_table {
332 unsigned int val;
333 unsigned int div;
334};
335
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700336/**
337 * struct clk_divider - adjustable divider clock
338 *
339 * @hw: handle between common and hardware-specific interfaces
340 * @reg: register containing the divider
341 * @shift: shift to the divider bit field
342 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530343 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700344 * @lock: register lock
345 *
346 * Clock with an adjustable divider affecting its output frequency. Implements
347 * .recalc_rate, .set_rate and .round_rate
348 *
349 * Flags:
350 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200351 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
352 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700353 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700354 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200355 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700356 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
357 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
358 * Some hardware implementations gracefully handle this case and allow a
359 * zero divisor by not modifying their input clock
360 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800361 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200362 * of this register, and mask of divider bits are in higher 16-bit of this
363 * register. While setting the divider bits, higher 16-bit should also be
364 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100365 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
366 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530367 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
368 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400369 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
370 * except when the value read from the register is zero, the divisor is
371 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700372 */
373struct clk_divider {
374 struct clk_hw hw;
375 void __iomem *reg;
376 u8 shift;
377 u8 width;
378 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530379 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700380 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700381};
382
Geliang Tang5fd9c052016-01-08 23:51:46 +0800383#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
384
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700385#define CLK_DIVIDER_ONE_BASED BIT(0)
386#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700387#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800388#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100389#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530390#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400391#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700392
Shawn Guobffad662012-03-27 15:23:23 +0800393extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100394extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800395
396unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
397 unsigned int val, const struct clk_div_table *table,
398 unsigned long flags);
399long divider_round_rate(struct clk_hw *hw, unsigned long rate,
400 unsigned long *prate, const struct clk_div_table *table,
401 u8 width, unsigned long flags);
402int divider_get_val(unsigned long rate, unsigned long parent_rate,
403 const struct clk_div_table *table, u8 width,
404 unsigned long flags);
405
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700406struct clk *clk_register_divider(struct device *dev, const char *name,
407 const char *parent_name, unsigned long flags,
408 void __iomem *reg, u8 shift, u8 width,
409 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530410struct clk *clk_register_divider_table(struct device *dev, const char *name,
411 const char *parent_name, unsigned long flags,
412 void __iomem *reg, u8 shift, u8 width,
413 u8 clk_divider_flags, const struct clk_div_table *table,
414 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100415void clk_unregister_divider(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700416
417/**
418 * struct clk_mux - multiplexer clock
419 *
420 * @hw: handle between common and hardware-specific interfaces
421 * @reg: register controlling multiplexer
422 * @shift: shift to multiplexer bit field
423 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000424 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700425 * @lock: register lock
426 *
427 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
428 * and .recalc_rate
429 *
430 * Flags:
431 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530432 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800433 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200434 * register, and mask of mux bits are in higher 16-bit of this register.
435 * While setting the mux bits, higher 16-bit should also be updated to
436 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800437 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
438 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700439 */
440struct clk_mux {
441 struct clk_hw hw;
442 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200443 u32 *table;
444 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700445 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700446 u8 flags;
447 spinlock_t *lock;
448};
449
Geliang Tang5fd9c052016-01-08 23:51:46 +0800450#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
451
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700452#define CLK_MUX_INDEX_ONE BIT(0)
453#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800454#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800455#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
456#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700457
Shawn Guobffad662012-03-27 15:23:23 +0800458extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200459extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200460
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700461struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200462 const char * const *parent_names, u8 num_parents,
463 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700464 void __iomem *reg, u8 shift, u8 width,
465 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700466
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200467struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200468 const char * const *parent_names, u8 num_parents,
469 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200470 void __iomem *reg, u8 shift, u32 mask,
471 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
472
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100473void clk_unregister_mux(struct clk *clk);
474
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200475void of_fixed_factor_clk_setup(struct device_node *node);
476
Mike Turquetteb24764902012-03-15 23:11:19 -0700477/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530478 * struct clk_fixed_factor - fixed multiplier and divider clock
479 *
480 * @hw: handle between common and hardware-specific interfaces
481 * @mult: multiplier
482 * @div: divider
483 *
484 * Clock with a fixed multiplier and divider. The output frequency is the
485 * parent clock rate divided by div and multiplied by mult.
486 * Implements .recalc_rate, .set_rate and .round_rate
487 */
488
489struct clk_fixed_factor {
490 struct clk_hw hw;
491 unsigned int mult;
492 unsigned int div;
493};
494
Geliang Tang5fd9c052016-01-08 23:51:46 +0800495#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
496
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100497extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530498struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
499 const char *parent_name, unsigned long flags,
500 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900501void clk_unregister_fixed_factor(struct clk *clk);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530502
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300503/**
504 * struct clk_fractional_divider - adjustable fractional divider clock
505 *
506 * @hw: handle between common and hardware-specific interfaces
507 * @reg: register containing the divider
508 * @mshift: shift to the numerator bit field
509 * @mwidth: width of the numerator bit field
510 * @nshift: shift to the denominator bit field
511 * @nwidth: width of the denominator bit field
512 * @lock: register lock
513 *
514 * Clock with adjustable fractional divider affecting its output frequency.
515 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300516struct clk_fractional_divider {
517 struct clk_hw hw;
518 void __iomem *reg;
519 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300520 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300521 u32 mmask;
522 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300523 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300524 u32 nmask;
525 u8 flags;
526 spinlock_t *lock;
527};
528
Geliang Tang5fd9c052016-01-08 23:51:46 +0800529#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
530
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300531extern const struct clk_ops clk_fractional_divider_ops;
532struct clk *clk_register_fractional_divider(struct device *dev,
533 const char *name, const char *parent_name, unsigned long flags,
534 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
535 u8 clk_divider_flags, spinlock_t *lock);
536
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200537/**
538 * struct clk_multiplier - adjustable multiplier clock
539 *
540 * @hw: handle between common and hardware-specific interfaces
541 * @reg: register containing the multiplier
542 * @shift: shift to the multiplier bit field
543 * @width: width of the multiplier bit field
544 * @lock: register lock
545 *
546 * Clock with an adjustable multiplier affecting its output frequency.
547 * Implements .recalc_rate, .set_rate and .round_rate
548 *
549 * Flags:
550 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
551 * from the register, with 0 being a valid value effectively
552 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
553 * set, then a null multiplier will be considered as a bypass,
554 * leaving the parent rate unmodified.
555 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
556 * rounded to the closest integer instead of the down one.
557 */
558struct clk_multiplier {
559 struct clk_hw hw;
560 void __iomem *reg;
561 u8 shift;
562 u8 width;
563 u8 flags;
564 spinlock_t *lock;
565};
566
Geliang Tang5fd9c052016-01-08 23:51:46 +0800567#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
568
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200569#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
570#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
571
572extern const struct clk_ops clk_multiplier_ops;
573
Prashant Gaikwadece70092013-03-20 17:30:34 +0530574/***
575 * struct clk_composite - aggregate clock of mux, divider and gate clocks
576 *
577 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700578 * @mux_hw: handle between composite and hardware-specific mux clock
579 * @rate_hw: handle between composite and hardware-specific rate clock
580 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530581 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700582 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530583 * @gate_ops: clock ops for gate
584 */
585struct clk_composite {
586 struct clk_hw hw;
587 struct clk_ops ops;
588
589 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700590 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530591 struct clk_hw *gate_hw;
592
593 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700594 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530595 const struct clk_ops *gate_ops;
596};
597
Geliang Tang5fd9c052016-01-08 23:51:46 +0800598#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
599
Prashant Gaikwadece70092013-03-20 17:30:34 +0530600struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200601 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530602 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700603 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530604 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
605 unsigned long flags);
606
Jyri Sarhac873d142014-09-05 15:21:34 +0300607/***
608 * struct clk_gpio_gate - gpio gated clock
609 *
610 * @hw: handle between common and hardware-specific interfaces
611 * @gpiod: gpio descriptor
612 *
613 * Clock with a gpio control for enabling and disabling the parent clock.
614 * Implements .enable, .disable and .is_enabled
615 */
616
617struct clk_gpio {
618 struct clk_hw hw;
619 struct gpio_desc *gpiod;
620};
621
Geliang Tang5fd9c052016-01-08 23:51:46 +0800622#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
623
Jyri Sarhac873d142014-09-05 15:21:34 +0300624extern const struct clk_ops clk_gpio_gate_ops;
625struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100626 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300627 unsigned long flags);
628
Sascha Hauerf0948f52012-05-03 15:36:14 +0530629/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200630 * struct clk_gpio_mux - gpio controlled clock multiplexer
631 *
632 * @hw: see struct clk_gpio
633 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
634 *
635 * Clock with a gpio control for selecting the parent clock.
636 * Implements .get_parent, .set_parent and .determine_rate
637 */
638
639extern const struct clk_ops clk_gpio_mux_ops;
640struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Stephen Boyd37bff2c2015-07-24 09:31:29 -0700641 const char * const *parent_names, u8 num_parents, unsigned gpio,
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200642 bool active_low, unsigned long flags);
643
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200644/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700645 * clk_register - allocate a new clock, register it and return an opaque cookie
646 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700647 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700648 *
649 * clk_register is the primary interface for populating the clock tree with new
650 * clock nodes. It returns a pointer to the newly allocated struct clk which
651 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700652 * rest of the clock API. In the event of an error clk_register will return an
653 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700654 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700655struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700656struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700657
Mark Brown1df5c932012-04-18 09:07:12 +0100658void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700659void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100660
Mike Turquetteb24764902012-03-15 23:11:19 -0700661/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200662const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700663const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700664struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700665unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
666struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
667struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700668 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800669unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700670unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700671unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700672unsigned long clk_hw_get_flags(const struct clk_hw *hw);
673bool clk_hw_is_prepared(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200674bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700675bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700676struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200677int __clk_mux_determine_rate(struct clk_hw *hw,
678 struct clk_rate_request *req);
679int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
680int __clk_mux_determine_rate_closest(struct clk_hw *hw,
681 struct clk_rate_request *req);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100682void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700683void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
684 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700685
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100686static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
687{
688 dst->clk = src->clk;
689 dst->core = src->core;
690}
691
Mike Turquetteb24764902012-03-15 23:11:19 -0700692/*
693 * FIXME clock api without lock protection
694 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700695unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700696
Grant Likely766e6a42012-04-09 14:50:06 -0500697struct of_device_id;
698
699typedef void (*of_clk_init_cb_t)(struct device_node *);
700
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200701struct clk_onecell_data {
702 struct clk **clks;
703 unsigned int clk_num;
704};
705
Tero Kristo819b4862013-10-22 11:39:36 +0300706extern struct of_device_id __clk_of_table;
707
Rob Herring54196cc2014-05-08 16:09:24 -0500708#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200709
710#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500711int of_clk_add_provider(struct device_node *np,
712 struct clk *(*clk_src_get)(struct of_phandle_args *args,
713 void *data),
714 void *data);
715void of_clk_del_provider(struct device_node *np);
716struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
717 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800718struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd929e7f32016-02-19 15:52:32 -0800719unsigned int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500720int of_clk_parent_fill(struct device_node *np, const char **parents,
721 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500722const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530723
Grant Likely766e6a42012-04-09 14:50:06 -0500724void of_clk_init(const struct of_device_id *matches);
725
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200726#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530727
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200728static inline int of_clk_add_provider(struct device_node *np,
729 struct clk *(*clk_src_get)(struct of_phandle_args *args,
730 void *data),
731 void *data)
732{
733 return 0;
734}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100735static inline void of_clk_del_provider(struct device_node *np) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200736static inline struct clk *of_clk_src_simple_get(
737 struct of_phandle_args *clkspec, void *data)
738{
739 return ERR_PTR(-ENOENT);
740}
741static inline struct clk *of_clk_src_onecell_get(
742 struct of_phandle_args *clkspec, void *data)
743{
744 return ERR_PTR(-ENOENT);
745}
Stephen Boyd679c51c2015-10-26 11:55:34 -0700746static inline int of_clk_get_parent_count(struct device_node *np)
747{
748 return 0;
749}
750static inline int of_clk_parent_fill(struct device_node *np,
751 const char **parents, unsigned int size)
752{
753 return 0;
754}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200755static inline const char *of_clk_get_parent_name(struct device_node *np,
756 int index)
757{
758 return NULL;
759}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100760static inline void of_clk_init(const struct of_device_id *matches) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200761#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200762
763/*
764 * wrap access to peripherals in accessor routines
765 * for improved portability across platforms
766 */
767
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100768#if IS_ENABLED(CONFIG_PPC)
769
770static inline u32 clk_readl(u32 __iomem *reg)
771{
772 return ioread32be(reg);
773}
774
775static inline void clk_writel(u32 val, u32 __iomem *reg)
776{
777 iowrite32be(val, reg);
778}
779
780#else /* platform dependent I/O accessors */
781
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200782static inline u32 clk_readl(u32 __iomem *reg)
783{
784 return readl(reg);
785}
786
787static inline void clk_writel(u32 val, u32 __iomem *reg)
788{
789 writel(val, reg);
790}
791
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100792#endif /* platform dependent I/O accessors */
793
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300794#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100795struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300796 void *data, const struct file_operations *fops);
797#endif
798
Mike Turquetteb24764902012-03-15 23:11:19 -0700799#endif /* CONFIG_COMMON_CLK */
800#endif /* CLK_PROVIDER_H */