blob: da2004cef2d5c8a4f8291647e72dbfd7b3d91b7c [file] [log] [blame]
Ralf Baechle384740d2008-09-16 19:48:51 +02001/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
14#include <linux/errno.h>
15#include <linux/sched.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010016#include <linux/mm_types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020018#include <linux/slab.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010019
Ralf Baechle384740d2008-09-16 19:48:51 +020020#include <asm/cacheflush.h>
Paul Burton432c6ba2016-07-08 11:06:19 +010021#include <asm/dsemul.h>
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020022#include <asm/hazards.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020023#include <asm/tlbflush.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020024#include <asm-generic/mm_hooks.h>
25
Markos Chandrasf1014d12014-07-14 12:47:09 +010026#define htw_set_pwbase(pgd) \
27do { \
28 if (cpu_has_htw) { \
29 write_c0_pwbase(pgd); \
30 back_to_back_c0_hazard(); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010031 } \
32} while (0)
33
James Hogan7faa6ee2016-10-07 23:58:53 +010034extern void tlbmiss_handler_setup_pgd(unsigned long);
35
36/* Note: This is also implemented with uasm in arch/mips/kvm/entry.c */
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010037#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
38do { \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010039 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010040 htw_set_pwbase((unsigned long)pgd); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010041} while (0)
David Daney82622282009-10-14 12:16:56 -070042
Jayachandran Cf4ae17a2013-09-25 16:28:04 +053043#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
James Hoganae4ce452014-03-04 10:20:43 +000044
45#define TLBMISS_HANDLER_RESTORE() \
46 write_c0_xcontext((unsigned long) smp_processor_id() << \
47 SMP_CPUID_REGSHIFT)
48
David Daney82622282009-10-14 12:16:56 -070049#define TLBMISS_HANDLER_SETUP() \
50 do { \
51 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
James Hoganae4ce452014-03-04 10:20:43 +000052 TLBMISS_HANDLER_RESTORE(); \
David Daney82622282009-10-14 12:16:56 -070053 } while (0)
54
Jayachandran Cc2377a42013-08-11 17:10:16 +053055#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
David Daney82622282009-10-14 12:16:56 -070056
Ralf Baechle384740d2008-09-16 19:48:51 +020057/*
58 * For the fast tlb miss handlers, we keep a per cpu array of pointers
59 * to the current pgd for each processor. Also, the proc. id is stuffed
60 * into the context register.
61 */
62extern unsigned long pgd_current[];
63
James Hoganae4ce452014-03-04 10:20:43 +000064#define TLBMISS_HANDLER_RESTORE() \
Jayachandran Cc2377a42013-08-11 17:10:16 +053065 write_c0_context((unsigned long) smp_processor_id() << \
James Hoganae4ce452014-03-04 10:20:43 +000066 SMP_CPUID_REGSHIFT)
67
68#define TLBMISS_HANDLER_SETUP() \
69 TLBMISS_HANDLER_RESTORE(); \
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020070 back_to_back_c0_hazard(); \
Ralf Baechle384740d2008-09-16 19:48:51 +020071 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
David Daney82622282009-10-14 12:16:56 -070072#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
Ralf Baechle384740d2008-09-16 19:48:51 +020073
David Daney48c4ac92013-05-13 13:56:44 -070074/*
75 * All unused by hardware upper bits will be considered
76 * as a software asid extension.
77 */
Paul Burton4edf00a2016-05-06 14:36:23 +010078static unsigned long asid_version_mask(unsigned int cpu)
79{
80 unsigned long asid_mask = cpu_asid_mask(&cpu_data[cpu]);
81
82 return ~(asid_mask | (asid_mask - 1));
83}
84
85static unsigned long asid_first_version(unsigned int cpu)
86{
87 return ~asid_version_mask(cpu) + 1;
88}
89
90#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
91#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
92#define cpu_asid(cpu, mm) \
93 (cpu_context((cpu), (mm)) & cpu_asid_mask(&cpu_data[cpu]))
94
95static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
96{
97}
98
David Daney48c4ac92013-05-13 13:56:44 -070099
Ralf Baechle384740d2008-09-16 19:48:51 +0200100/* Normal, classic MIPS get_new_mmu_context */
101static inline void
102get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
103{
104 unsigned long asid = asid_cache(cpu);
105
Paul Burton4edf00a2016-05-06 14:36:23 +0100106 if (!((asid += cpu_asid_inc()) & cpu_asid_mask(&cpu_data[cpu]))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200107 if (cpu_has_vtag_icache)
108 flush_icache_all();
109 local_flush_tlb_all(); /* start new asid cycle */
110 if (!asid) /* fix version if needed */
Paul Burton4edf00a2016-05-06 14:36:23 +0100111 asid = asid_first_version(cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200112 }
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800113
Ralf Baechle384740d2008-09-16 19:48:51 +0200114 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
115}
116
Ralf Baechle384740d2008-09-16 19:48:51 +0200117/*
118 * Initialize the context related info for a new mm_struct
119 * instance.
120 */
121static inline int
122init_new_context(struct task_struct *tsk, struct mm_struct *mm)
123{
124 int i;
125
Huacai Chen22478672013-03-17 11:50:14 +0000126 for_each_possible_cpu(i)
Ralf Baechle384740d2008-09-16 19:48:51 +0200127 cpu_context(i, mm) = 0;
128
Paul Burton97915542015-01-08 12:17:37 +0000129 atomic_set(&mm->context.fp_mode_switching, 0);
130
Paul Burton432c6ba2016-07-08 11:06:19 +0100131 mm->context.bd_emupage_allocmap = NULL;
132 spin_lock_init(&mm->context.bd_emupage_lock);
133 init_waitqueue_head(&mm->context.bd_emupage_queue);
134
Ralf Baechle384740d2008-09-16 19:48:51 +0200135 return 0;
136}
137
138static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
Ralf Baechle70342282013-01-22 12:59:30 +0100139 struct task_struct *tsk)
Ralf Baechle384740d2008-09-16 19:48:51 +0200140{
141 unsigned int cpu = smp_processor_id();
142 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200143 local_irq_save(flags);
Ralf Baechle384740d2008-09-16 19:48:51 +0200144
Markos Chandrased4cbc82015-01-26 13:04:33 +0000145 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200146 /* Check if our ASID is of an older version and thus invalid */
Paul Burton4edf00a2016-05-06 14:36:23 +0100147 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & asid_version_mask(cpu))
Ralf Baechle384740d2008-09-16 19:48:51 +0200148 get_new_mmu_context(next, cpu);
Ralf Baechled30cecb2009-05-27 17:29:37 +0100149 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200150 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
151
152 /*
153 * Mark current->active_mm as not "active" anymore.
154 * We don't want to mislead possible IPI tlb flush routines.
155 */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600156 cpumask_clear_cpu(cpu, mm_cpumask(prev));
157 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000158 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200159
160 local_irq_restore(flags);
161}
162
163/*
164 * Destroy context related info for an mm_struct that is about
165 * to be put to rest.
166 */
167static inline void destroy_context(struct mm_struct *mm)
168{
Paul Burton432c6ba2016-07-08 11:06:19 +0100169 dsemul_mm_cleanup(mm);
Ralf Baechle384740d2008-09-16 19:48:51 +0200170}
171
172#define deactivate_mm(tsk, mm) do { } while (0)
173
174/*
175 * After we have set current->mm to a new value, this activates
176 * the context for the new mm so we see the new mappings.
177 */
178static inline void
179activate_mm(struct mm_struct *prev, struct mm_struct *next)
180{
181 unsigned long flags;
182 unsigned int cpu = smp_processor_id();
183
Ralf Baechle384740d2008-09-16 19:48:51 +0200184 local_irq_save(flags);
185
Markos Chandrased4cbc82015-01-26 13:04:33 +0000186 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200187 /* Unconditionally get a new ASID. */
188 get_new_mmu_context(next, cpu);
189
Ralf Baechled30cecb2009-05-27 17:29:37 +0100190 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200191 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
192
193 /* mark mmu ownership change */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600194 cpumask_clear_cpu(cpu, mm_cpumask(prev));
195 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000196 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200197
198 local_irq_restore(flags);
199}
200
201/*
202 * If mm is currently active_mm, we can't really drop it. Instead,
203 * we will get a new one for it.
204 */
205static inline void
206drop_mmu_context(struct mm_struct *mm, unsigned cpu)
207{
208 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200209
210 local_irq_save(flags);
Markos Chandrased4cbc82015-01-26 13:04:33 +0000211 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200212
Rusty Russell55b8cab2009-09-24 09:34:50 -0600213 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200214 get_new_mmu_context(mm, cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200215 write_c0_entryhi(cpu_asid(cpu, mm));
Ralf Baechle384740d2008-09-16 19:48:51 +0200216 } else {
217 /* will get a new context next time */
Ralf Baechle384740d2008-09-16 19:48:51 +0200218 cpu_context(cpu, mm) = 0;
Ralf Baechle384740d2008-09-16 19:48:51 +0200219 }
Markos Chandrased4cbc82015-01-26 13:04:33 +0000220 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200221 local_irq_restore(flags);
222}
223
224#endif /* _ASM_MMU_CONTEXT_H */