Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Switch a MMU context. |
| 3 | * |
| 4 | * This file is subject to the terms and conditions of the GNU General Public |
| 5 | * License. See the file "COPYING" in the main directory of this archive |
| 6 | * for more details. |
| 7 | * |
| 8 | * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle |
| 9 | * Copyright (C) 1999 Silicon Graphics, Inc. |
| 10 | */ |
| 11 | #ifndef _ASM_MMU_CONTEXT_H |
| 12 | #define _ASM_MMU_CONTEXT_H |
| 13 | |
| 14 | #include <linux/errno.h> |
| 15 | #include <linux/sched.h> |
Ingo Molnar | 589ee62 | 2017-02-04 00:16:44 +0100 | [diff] [blame] | 16 | #include <linux/mm_types.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 17 | #include <linux/smp.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 18 | #include <linux/slab.h> |
Ingo Molnar | 589ee62 | 2017-02-04 00:16:44 +0100 | [diff] [blame] | 19 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 20 | #include <asm/cacheflush.h> |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 21 | #include <asm/dsemul.h> |
Ralf Baechle | c2ea1d5 | 2009-10-13 23:23:28 +0200 | [diff] [blame] | 22 | #include <asm/hazards.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 23 | #include <asm/tlbflush.h> |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 24 | #include <asm-generic/mm_hooks.h> |
| 25 | |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 26 | #define htw_set_pwbase(pgd) \ |
| 27 | do { \ |
| 28 | if (cpu_has_htw) { \ |
| 29 | write_c0_pwbase(pgd); \ |
| 30 | back_to_back_c0_hazard(); \ |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 31 | } \ |
| 32 | } while (0) |
| 33 | |
James Hogan | 7faa6ee | 2016-10-07 23:58:53 +0100 | [diff] [blame] | 34 | extern void tlbmiss_handler_setup_pgd(unsigned long); |
| 35 | |
| 36 | /* Note: This is also implemented with uasm in arch/mips/kvm/entry.c */ |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 37 | #define TLBMISS_HANDLER_SETUP_PGD(pgd) \ |
| 38 | do { \ |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 39 | tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \ |
Markos Chandras | f1014d1 | 2014-07-14 12:47:09 +0100 | [diff] [blame] | 40 | htw_set_pwbase((unsigned long)pgd); \ |
Ralf Baechle | 0bfbf6a | 2013-03-21 11:28:10 +0100 | [diff] [blame] | 41 | } while (0) |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 42 | |
Jayachandran C | f4ae17a | 2013-09-25 16:28:04 +0530 | [diff] [blame] | 43 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 44 | |
| 45 | #define TLBMISS_HANDLER_RESTORE() \ |
| 46 | write_c0_xcontext((unsigned long) smp_processor_id() << \ |
| 47 | SMP_CPUID_REGSHIFT) |
| 48 | |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 49 | #define TLBMISS_HANDLER_SETUP() \ |
| 50 | do { \ |
| 51 | TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \ |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 52 | TLBMISS_HANDLER_RESTORE(); \ |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 53 | } while (0) |
| 54 | |
Jayachandran C | c2377a4 | 2013-08-11 17:10:16 +0530 | [diff] [blame] | 55 | #else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/ |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 56 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 57 | /* |
| 58 | * For the fast tlb miss handlers, we keep a per cpu array of pointers |
| 59 | * to the current pgd for each processor. Also, the proc. id is stuffed |
| 60 | * into the context register. |
| 61 | */ |
| 62 | extern unsigned long pgd_current[]; |
| 63 | |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 64 | #define TLBMISS_HANDLER_RESTORE() \ |
Jayachandran C | c2377a4 | 2013-08-11 17:10:16 +0530 | [diff] [blame] | 65 | write_c0_context((unsigned long) smp_processor_id() << \ |
James Hogan | ae4ce45 | 2014-03-04 10:20:43 +0000 | [diff] [blame] | 66 | SMP_CPUID_REGSHIFT) |
| 67 | |
| 68 | #define TLBMISS_HANDLER_SETUP() \ |
| 69 | TLBMISS_HANDLER_RESTORE(); \ |
Ralf Baechle | c2ea1d5 | 2009-10-13 23:23:28 +0200 | [diff] [blame] | 70 | back_to_back_c0_hazard(); \ |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 71 | TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir) |
David Daney | 8262228 | 2009-10-14 12:16:56 -0700 | [diff] [blame] | 72 | #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/ |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 73 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 74 | /* |
| 75 | * All unused by hardware upper bits will be considered |
| 76 | * as a software asid extension. |
| 77 | */ |
Paul Burton | 4edf00a | 2016-05-06 14:36:23 +0100 | [diff] [blame] | 78 | static unsigned long asid_version_mask(unsigned int cpu) |
| 79 | { |
| 80 | unsigned long asid_mask = cpu_asid_mask(&cpu_data[cpu]); |
| 81 | |
| 82 | return ~(asid_mask | (asid_mask - 1)); |
| 83 | } |
| 84 | |
| 85 | static unsigned long asid_first_version(unsigned int cpu) |
| 86 | { |
| 87 | return ~asid_version_mask(cpu) + 1; |
| 88 | } |
| 89 | |
| 90 | #define cpu_context(cpu, mm) ((mm)->context.asid[cpu]) |
| 91 | #define asid_cache(cpu) (cpu_data[cpu].asid_cache) |
| 92 | #define cpu_asid(cpu, mm) \ |
| 93 | (cpu_context((cpu), (mm)) & cpu_asid_mask(&cpu_data[cpu])) |
| 94 | |
| 95 | static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 96 | { |
| 97 | } |
| 98 | |
David Daney | 48c4ac9 | 2013-05-13 13:56:44 -0700 | [diff] [blame] | 99 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 100 | /* Normal, classic MIPS get_new_mmu_context */ |
| 101 | static inline void |
| 102 | get_new_mmu_context(struct mm_struct *mm, unsigned long cpu) |
| 103 | { |
| 104 | unsigned long asid = asid_cache(cpu); |
| 105 | |
Paul Burton | 4edf00a | 2016-05-06 14:36:23 +0100 | [diff] [blame] | 106 | if (!((asid += cpu_asid_inc()) & cpu_asid_mask(&cpu_data[cpu]))) { |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 107 | if (cpu_has_vtag_icache) |
| 108 | flush_icache_all(); |
| 109 | local_flush_tlb_all(); /* start new asid cycle */ |
| 110 | if (!asid) /* fix version if needed */ |
Paul Burton | 4edf00a | 2016-05-06 14:36:23 +0100 | [diff] [blame] | 111 | asid = asid_first_version(cpu); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 112 | } |
Sanjay Lal | f9afbd4 | 2012-11-21 18:34:11 -0800 | [diff] [blame] | 113 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 114 | cpu_context(cpu, mm) = asid_cache(cpu) = asid; |
| 115 | } |
| 116 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 117 | /* |
| 118 | * Initialize the context related info for a new mm_struct |
| 119 | * instance. |
| 120 | */ |
| 121 | static inline int |
| 122 | init_new_context(struct task_struct *tsk, struct mm_struct *mm) |
| 123 | { |
| 124 | int i; |
| 125 | |
Huacai Chen | 2247867 | 2013-03-17 11:50:14 +0000 | [diff] [blame] | 126 | for_each_possible_cpu(i) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 127 | cpu_context(i, mm) = 0; |
| 128 | |
Paul Burton | 9791554 | 2015-01-08 12:17:37 +0000 | [diff] [blame] | 129 | atomic_set(&mm->context.fp_mode_switching, 0); |
| 130 | |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 131 | mm->context.bd_emupage_allocmap = NULL; |
| 132 | spin_lock_init(&mm->context.bd_emupage_lock); |
| 133 | init_waitqueue_head(&mm->context.bd_emupage_queue); |
| 134 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next, |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 139 | struct task_struct *tsk) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 140 | { |
| 141 | unsigned int cpu = smp_processor_id(); |
| 142 | unsigned long flags; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 143 | local_irq_save(flags); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 144 | |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 145 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 146 | /* Check if our ASID is of an older version and thus invalid */ |
Paul Burton | 4edf00a | 2016-05-06 14:36:23 +0100 | [diff] [blame] | 147 | if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & asid_version_mask(cpu)) |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 148 | get_new_mmu_context(next, cpu); |
Ralf Baechle | d30cecb | 2009-05-27 17:29:37 +0100 | [diff] [blame] | 149 | write_c0_entryhi(cpu_asid(cpu, next)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 150 | TLBMISS_HANDLER_SETUP_PGD(next->pgd); |
| 151 | |
| 152 | /* |
| 153 | * Mark current->active_mm as not "active" anymore. |
| 154 | * We don't want to mislead possible IPI tlb flush routines. |
| 155 | */ |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 156 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
| 157 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 158 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 159 | |
| 160 | local_irq_restore(flags); |
| 161 | } |
| 162 | |
| 163 | /* |
| 164 | * Destroy context related info for an mm_struct that is about |
| 165 | * to be put to rest. |
| 166 | */ |
| 167 | static inline void destroy_context(struct mm_struct *mm) |
| 168 | { |
Paul Burton | 432c6ba | 2016-07-08 11:06:19 +0100 | [diff] [blame] | 169 | dsemul_mm_cleanup(mm); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | #define deactivate_mm(tsk, mm) do { } while (0) |
| 173 | |
| 174 | /* |
| 175 | * After we have set current->mm to a new value, this activates |
| 176 | * the context for the new mm so we see the new mappings. |
| 177 | */ |
| 178 | static inline void |
| 179 | activate_mm(struct mm_struct *prev, struct mm_struct *next) |
| 180 | { |
| 181 | unsigned long flags; |
| 182 | unsigned int cpu = smp_processor_id(); |
| 183 | |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 184 | local_irq_save(flags); |
| 185 | |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 186 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 187 | /* Unconditionally get a new ASID. */ |
| 188 | get_new_mmu_context(next, cpu); |
| 189 | |
Ralf Baechle | d30cecb | 2009-05-27 17:29:37 +0100 | [diff] [blame] | 190 | write_c0_entryhi(cpu_asid(cpu, next)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 191 | TLBMISS_HANDLER_SETUP_PGD(next->pgd); |
| 192 | |
| 193 | /* mark mmu ownership change */ |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 194 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
| 195 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 196 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 197 | |
| 198 | local_irq_restore(flags); |
| 199 | } |
| 200 | |
| 201 | /* |
| 202 | * If mm is currently active_mm, we can't really drop it. Instead, |
| 203 | * we will get a new one for it. |
| 204 | */ |
| 205 | static inline void |
| 206 | drop_mmu_context(struct mm_struct *mm, unsigned cpu) |
| 207 | { |
| 208 | unsigned long flags; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 209 | |
| 210 | local_irq_save(flags); |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 211 | htw_stop(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 212 | |
Rusty Russell | 55b8cab | 2009-09-24 09:34:50 -0600 | [diff] [blame] | 213 | if (cpumask_test_cpu(cpu, mm_cpumask(mm))) { |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 214 | get_new_mmu_context(mm, cpu); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 215 | write_c0_entryhi(cpu_asid(cpu, mm)); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 216 | } else { |
| 217 | /* will get a new context next time */ |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 218 | cpu_context(cpu, mm) = 0; |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 219 | } |
Markos Chandras | ed4cbc8 | 2015-01-26 13:04:33 +0000 | [diff] [blame] | 220 | htw_start(); |
Ralf Baechle | 384740d | 2008-09-16 19:48:51 +0200 | [diff] [blame] | 221 | local_irq_restore(flags); |
| 222 | } |
| 223 | |
| 224 | #endif /* _ASM_MMU_CONTEXT_H */ |