blob: 1c4fbcd348a883392de3980379bf6d0c69905c72 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078
Johannes Berg0439bb62012-03-05 11:24:45 -080079#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070081static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 struct iwl_trans_pcie *trans_pcie =
84 IWL_TRANS_GET_PCIE_TRANS(trans);
85 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020086 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030087
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070088 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
90 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 if (WARN_ON(rxq->bd || rxq->rb_stts))
93 return -EINVAL;
94
95 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010096 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
97 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030098 if (!rxq->bd)
99 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100
101 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100102 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
103 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104 if (!rxq->rb_stts)
105 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106
107 return 0;
108
109err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300110 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
111 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300112 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
113 rxq->bd = NULL;
114err_bd:
115 return -ENOMEM;
116}
117
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700118static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300119{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 struct iwl_trans_pcie *trans_pcie =
121 IWL_TRANS_GET_PCIE_TRANS(trans);
122 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123 int i;
124
125 /* Fill the rx_used queue with _all_ of the Rx buffers */
126 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
127 /* In the reset function, these buffers may have been allocated
128 * to an SKB, so we need to unmap and free potential storage */
129 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200130 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700131 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700133 __free_pages(rxq->pool[i].page,
134 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300135 rxq->pool[i].page = NULL;
136 }
137 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
138 }
139}
140
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700141static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142 struct iwl_rx_queue *rxq)
143{
144 u32 rb_size;
145 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700146 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147
148 if (iwlagn_mod_params.amsdu_size_8K)
149 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
150 else
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
152
153 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200157 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158
159 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161 (u32)(rxq->bd_dma >> 8));
162
163 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 rxq->rb_stts_dma >> 4);
166
167 /* Enable Rx DMA
168 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
169 * the credit mechanism in 5000 HW RX FIFO
170 * Direct rx interrupts to hosts
171 * Rx buffer size 4 or 8k
172 * RB timeout 0x10
173 * 256 RBDs
174 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200175 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700176 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
177 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
178 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
179 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
180 rb_size|
181 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
182 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
183
184 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200185 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700186}
187
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700188static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300189{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700190 struct iwl_trans_pcie *trans_pcie =
191 IWL_TRANS_GET_PCIE_TRANS(trans);
192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700233 struct iwl_trans_pcie *trans_pcie =
234 IWL_TRANS_GET_PCIE_TRANS(trans);
235 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
236
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300237 unsigned long flags;
238
239 /*if rxq->bd is NULL, it means that nothing has been allocated,
240 * exit now */
241 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700242 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300243 return;
244 }
245
246 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700247 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300248 spin_unlock_irqrestore(&rxq->lock, flags);
249
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200250 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300251 rxq->bd, rxq->bd_dma);
252 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
253 rxq->bd = NULL;
254
255 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200256 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300257 sizeof(struct iwl_rb_status),
258 rxq->rb_stts, rxq->rb_stts_dma);
259 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700260 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
262 rxq->rb_stts = NULL;
263}
264
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700265static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700266{
267
268 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200269 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
270 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700271 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
272}
273
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700274static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700275 struct iwl_dma_ptr *ptr, size_t size)
276{
277 if (WARN_ON(ptr->addr))
278 return -EINVAL;
279
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200280 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700281 &ptr->dma, GFP_KERNEL);
282 if (!ptr->addr)
283 return -ENOMEM;
284 ptr->size = size;
285 return 0;
286}
287
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700288static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700289 struct iwl_dma_ptr *ptr)
290{
291 if (unlikely(!ptr->addr))
292 return;
293
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200294 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700295 memset(ptr, 0, sizeof(*ptr));
296}
297
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700298static int iwl_trans_txq_alloc(struct iwl_trans *trans,
299 struct iwl_tx_queue *txq, int slots_num,
300 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700301{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700302 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303 int i;
304
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700305 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700306 return -EINVAL;
307
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700308 txq->q.n_window = slots_num;
309
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700310 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
311 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700312
313 if (!txq->meta || !txq->cmd)
314 goto error;
315
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700316 if (txq_id == trans->shrd->cmd_queue)
317 for (i = 0; i < slots_num; i++) {
318 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
319 GFP_KERNEL);
320 if (!txq->cmd[i])
321 goto error;
322 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700323
324 /* Alloc driver data array and TFD circular buffer */
325 /* Driver private data, only for Tx (not command) queues,
326 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700327 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700328 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
329 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700330 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 "structures failed\n");
333 goto error;
334 }
335 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700336 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337 }
338
339 /* Circular buffer of transmit frame descriptors (TFDs),
340 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200341 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700342 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700343 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700344 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700345 goto error;
346 }
347 txq->q.id = txq_id;
348
349 return 0;
350error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700351 kfree(txq->skbs);
352 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700353 /* since txq->cmd has been zeroed,
354 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700355 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356 for (i = 0; i < slots_num; i++)
357 kfree(txq->cmd[i]);
358 kfree(txq->meta);
359 kfree(txq->cmd);
360 txq->meta = NULL;
361 txq->cmd = NULL;
362
363 return -ENOMEM;
364
365}
366
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700367static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700368 int slots_num, u32 txq_id)
369{
370 int ret;
371
372 txq->need_update = 0;
373 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
374
375 /*
376 * For the default queues 0-3, set up the swq_id
377 * already -- all others need to get one later
378 * (if they need one at all).
379 */
380 if (txq_id < 4)
381 iwl_set_swq_id(txq, txq_id, txq_id);
382
383 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
384 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
385 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
386
387 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700388 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700389 txq_id);
390 if (ret)
391 return ret;
392
Johannes Berg015c15e2012-03-05 11:24:24 -0800393 spin_lock_init(&txq->lock);
394
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700395 /*
396 * Tell nic where to find circular buffer of Tx Frame Descriptors for
397 * given Tx queue, and enable the DMA channel used for that queue.
398 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200399 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700400 txq->q.dma_addr >> 8);
401
402 return 0;
403}
404
405/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700406 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
407 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700408static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700409{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700410 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
411 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700412 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700413 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700414
415 if (!q->n_bd)
416 return;
417
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700418 /* In the command queue, all the TBs are mapped as BIDI
419 * so unmap them as such.
420 */
Johannes Berg015c15e2012-03-05 11:24:24 -0800421 if (txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700422 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800423 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700424 dma_dir = DMA_TO_DEVICE;
425
Johannes Berg015c15e2012-03-05 11:24:24 -0800426 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 while (q->write_ptr != q->read_ptr) {
428 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
430 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800433 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434}
435
436/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 * iwl_tx_queue_free - Deallocate DMA queue.
438 * @txq: Transmit queue to deallocate.
439 *
440 * Empty queue by removing and destroying all BD's.
441 * Free all buffers.
442 * 0-fill, but do not free "txq" descriptor structure.
443 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200448 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700449 int i;
450 if (WARN_ON(!txq))
451 return;
452
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700453 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454
455 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700456
457 if (txq_id == trans->shrd->cmd_queue)
458 for (i = 0; i < txq->q.n_window; i++)
459 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460
461 /* De-alloc circular buffer of TFDs */
462 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700463 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700464 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
465 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
466 }
467
468 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700469 kfree(txq->skbs);
470 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
472 /* deallocate arrays */
473 kfree(txq->cmd);
474 kfree(txq->meta);
475 txq->cmd = NULL;
476 txq->meta = NULL;
477
478 /* 0-fill queue descriptor structure */
479 memset(txq, 0, sizeof(*txq));
480}
481
482/**
483 * iwl_trans_tx_free - Free TXQ Context
484 *
485 * Destroy all TX DMA queues and structures
486 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488{
489 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700491
492 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700494 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 txq_id < hw_params(trans).max_txq_num; txq_id++)
496 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497 }
498
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 kfree(trans_pcie->txq);
500 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700504 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700505}
506
507/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700508 * iwl_trans_tx_alloc - allocate TX context
509 * Allocate all Tx DMA structures and initialize them
510 *
511 * @param priv
512 * @return error code
513 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700514static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515{
516 int ret;
517 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700520 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700521 sizeof(struct iwlagn_scd_bc_tbl);
522
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 /*It is not allowed to alloc twice, so warn when this happens.
524 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 ret = -EINVAL;
527 goto error;
528 }
529
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700531 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700533 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700534 goto error;
535 }
536
537 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700538 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700540 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700541 goto error;
542 }
543
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700544 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
545 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700546 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 ret = ENOMEM;
549 goto error;
550 }
551
552 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
554 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
557 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700559 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560 goto error;
561 }
562 }
563
564 return 0;
565
566error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700567 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700568
569 return ret;
570}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700572{
573 int ret;
574 int txq_id, slots_num;
575 unsigned long flags;
576 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581 if (ret)
582 goto error;
583 alloc = true;
584 }
585
Johannes Berg7b114882012-02-05 13:55:11 -0800586 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200589 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
591 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200592 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700593 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
Johannes Berg7b114882012-02-05 13:55:11 -0800595 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
597 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700598 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
599 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
602 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700604 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700605 goto error;
606 }
607 }
608
609 return 0;
610error:
611 /*Upon error, free only if we allocated something */
612 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700613 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700614 return ret;
615}
616
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700617static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300618{
619/*
620 * (for documentation purposes)
621 * to set power to V_AUX, do:
622
623 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200624 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
626 ~APMG_PS_CTRL_MSK_PWR_SRC);
627 */
628
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200629 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300630 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
631 ~APMG_PS_CTRL_MSK_PWR_SRC);
632}
633
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200634/* PCI registers */
635#define PCI_CFG_RETRY_TIMEOUT 0x041
636#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
637#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
638
639static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
640{
641 int pos;
642 u16 pci_lnk_ctl;
643 struct iwl_trans_pcie *trans_pcie =
644 IWL_TRANS_GET_PCIE_TRANS(trans);
645
646 struct pci_dev *pci_dev = trans_pcie->pci_dev;
647
648 pos = pci_pcie_cap(pci_dev);
649 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
650 return pci_lnk_ctl;
651}
652
653static void iwl_apm_config(struct iwl_trans *trans)
654{
655 /*
656 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
657 * Check if BIOS (or OS) enabled L1-ASPM on this device.
658 * If so (likely), disable L0S, so device moves directly L0->L1;
659 * costs negligible amount of power savings.
660 * If not (unlikely), enable L0S, so there is at least some
661 * power savings, even without L1.
662 */
663 u16 lctl = iwl_pciexp_link_ctrl(trans);
664
665 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
666 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
667 /* L1-ASPM enabled; disable(!) L0S */
668 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
669 dev_printk(KERN_INFO, trans->dev,
670 "L1 Enabled; Disabling L0S\n");
671 } else {
672 /* L1-ASPM disabled; enable(!) L0S */
673 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
674 dev_printk(KERN_INFO, trans->dev,
675 "L1 Disabled; Enabling L0S\n");
676 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200677 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200678}
679
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200680/*
681 * Start up NIC's basic functionality after it has been reset
682 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
683 * NOTE: This does not load uCode nor start the embedded processor
684 */
685static int iwl_apm_init(struct iwl_trans *trans)
686{
687 int ret = 0;
688 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
689
690 /*
691 * Use "set_bit" below rather than "write", to preserve any hardware
692 * bits already set by default after reset.
693 */
694
695 /* Disable L0S exit timer (platform NMI Work/Around) */
696 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
697 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
698
699 /*
700 * Disable L0s without affecting L1;
701 * don't wait for ICH L0s (ICH bug W/A)
702 */
703 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
704 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
705
706 /* Set FH wait threshold to maximum (HW error during stress W/A) */
707 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
708
709 /*
710 * Enable HAP INTA (interrupt from management bus) to
711 * wake device's PCI Express link L1a -> L0s
712 */
713 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
714 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
715
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200716 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200717
718 /* Configure analog phase-lock-loop before activating to D0A */
719 if (cfg(trans)->base_params->pll_cfg_val)
720 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
721 cfg(trans)->base_params->pll_cfg_val);
722
723 /*
724 * Set "initialization complete" bit to move adapter from
725 * D0U* --> D0A* (powered-up active) state.
726 */
727 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
728
729 /*
730 * Wait for clock stabilization; once stabilized, access to
731 * device-internal resources is supported, e.g. iwl_write_prph()
732 * and accesses to uCode SRAM.
733 */
734 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
735 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
736 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
737 if (ret < 0) {
738 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
739 goto out;
740 }
741
742 /*
743 * Enable DMA clock and wait for it to stabilize.
744 *
745 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
746 * do not disable clocks. This preserves any hardware bits already
747 * set by default in "CLK_CTRL_REG" after reset.
748 */
749 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
750 udelay(20);
751
752 /* Disable L1-Active */
753 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
754 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
755
756 set_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
757
758out:
759 return ret;
760}
761
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200762static int iwl_apm_stop_master(struct iwl_trans *trans)
763{
764 int ret = 0;
765
766 /* stop device's busmaster DMA activity */
767 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
768
769 ret = iwl_poll_bit(trans, CSR_RESET,
770 CSR_RESET_REG_FLAG_MASTER_DISABLED,
771 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
772 if (ret)
773 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
774
775 IWL_DEBUG_INFO(trans, "stop master\n");
776
777 return ret;
778}
779
780static void iwl_apm_stop(struct iwl_trans *trans)
781{
782 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
783
784 clear_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
785
786 /* Stop device's DMA activity */
787 iwl_apm_stop_master(trans);
788
789 /* Reset the entire device */
790 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
791
792 udelay(10);
793
794 /*
795 * Clear "initialization complete" bit to move adapter from
796 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
797 */
798 iwl_clear_bit(trans, CSR_GP_CNTRL,
799 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
800}
801
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803{
Johannes Berg7b114882012-02-05 13:55:11 -0800804 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300805 unsigned long flags;
806
807 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800808 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200809 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810
811 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200812 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700813 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300814
Johannes Berg7b114882012-02-05 13:55:11 -0800815 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300816
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700817 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300818
Johannes Bergecdb9752012-03-06 13:31:03 -0800819 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820
Gregory Greenmana5916972012-01-10 19:22:56 +0200821#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300822 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700823 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200824#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
826 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700827 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300828 return -ENOMEM;
829
Johannes Berg0dde86b2012-03-06 13:30:46 -0800830 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200832 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300833 0x800FFFFF);
834 }
835
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700836 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300837
838 return 0;
839}
840
841#define HW_READY_TIMEOUT (50)
842
843/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700844static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845{
846 int ret;
847
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200848 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300849 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
850
851 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200852 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300853 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
854 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
855 HW_READY_TIMEOUT);
856
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700857 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300858 return ret;
859}
860
861/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200862static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863{
864 int ret;
865
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700866 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300867
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700868 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200869 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870 if (ret >= 0)
871 return 0;
872
873 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200874 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300875 CSR_HW_IF_CONFIG_REG_PREPARE);
876
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200877 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300878 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
879 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
880
881 if (ret < 0)
882 return ret;
883
884 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700885 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300886 if (ret >= 0)
887 return 0;
888 return ret;
889}
890
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700891#define IWL_AC_UNSET -1
892
893struct queue_to_fifo_ac {
894 s8 fifo, ac;
895};
896
897static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
898 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
899 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
900 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
901 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
902 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
903 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
904 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
905 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
906 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
907 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
908 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
909};
910
911static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
912 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
913 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
914 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
915 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
916 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
917 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
918 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
919 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
920 { IWL_TX_FIFO_BE_IPAN, 2, },
921 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
922 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
923};
924
925static const u8 iwlagn_bss_ac_to_fifo[] = {
926 IWL_TX_FIFO_VO,
927 IWL_TX_FIFO_VI,
928 IWL_TX_FIFO_BE,
929 IWL_TX_FIFO_BK,
930};
931static const u8 iwlagn_bss_ac_to_queue[] = {
932 0, 1, 2, 3,
933};
934static const u8 iwlagn_pan_ac_to_fifo[] = {
935 IWL_TX_FIFO_VO_IPAN,
936 IWL_TX_FIFO_VI_IPAN,
937 IWL_TX_FIFO_BE_IPAN,
938 IWL_TX_FIFO_BK_IPAN,
939};
940static const u8 iwlagn_pan_ac_to_queue[] = {
941 7, 6, 5, 4,
942};
943
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200944/*
945 * ucode
946 */
947static int iwl_load_section(struct iwl_trans *trans, const char *name,
Johannes Berg0692fe42012-03-06 13:30:37 -0800948 const struct fw_desc *image, u32 dst_addr)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200949{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800950 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200951 dma_addr_t phy_addr = image->p_addr;
952 u32 byte_cnt = image->len;
953 int ret;
954
Johannes Berg13df1aa2012-03-06 13:31:00 -0800955 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200956
957 iwl_write_direct32(trans,
958 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
959 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
960
961 iwl_write_direct32(trans,
962 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
963
964 iwl_write_direct32(trans,
965 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
966 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
967
968 iwl_write_direct32(trans,
969 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
970 (iwl_get_dma_hi_addr(phy_addr)
971 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
972
973 iwl_write_direct32(trans,
974 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
975 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
976 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
977 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
978
979 iwl_write_direct32(trans,
980 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
981 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
982 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
983 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
984
985 IWL_DEBUG_FW(trans, "%s uCode section being loaded...\n", name);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800986 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
987 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200988 if (!ret) {
989 IWL_ERR(trans, "Could not load the %s uCode section\n",
990 name);
991 return -ETIMEDOUT;
992 }
993
994 return 0;
995}
996
Johannes Berg0692fe42012-03-06 13:30:37 -0800997static int iwl_load_given_ucode(struct iwl_trans *trans,
998 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200999{
1000 int ret = 0;
1001
1002 ret = iwl_load_section(trans, "INST", &image->code,
1003 IWLAGN_RTC_INST_LOWER_BOUND);
1004 if (ret)
1005 return ret;
1006
1007 ret = iwl_load_section(trans, "DATA", &image->data,
1008 IWLAGN_RTC_DATA_LOWER_BOUND);
1009 if (ret)
1010 return ret;
1011
1012 /* Remove all resets to allow NIC to operate */
1013 iwl_write32(trans, CSR_RESET, 0);
1014
1015 return 0;
1016}
1017
Johannes Berg0692fe42012-03-06 13:30:37 -08001018static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1019 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001020{
1021 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001022 struct iwl_trans_pcie *trans_pcie =
1023 IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001024 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001025
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001026 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
1027 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
1028
1029 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
1030 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
1031
1032 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
1033 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001034
Johannes Berg496bab32012-03-06 13:30:45 -08001035 /* This may fail if AMT took ownership of the device */
1036 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001037 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001038 return -EIO;
1039 }
1040
1041 /* If platform's RF_KILL switch is NOT set to KILL */
Johannes Bergc9eec952012-03-06 13:30:43 -08001042 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1043 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1044 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001045
Johannes Bergc9eec952012-03-06 13:30:43 -08001046 if (hw_rfkill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001047 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001048 return -ERFKILL;
1049 }
1050
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001051 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001052
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001053 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001054 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001055 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001056 return ret;
1057 }
1058
1059 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001060 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1061 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001062 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1063
1064 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001065 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001066 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001067
1068 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001069 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1070 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001071
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001072 /* Load the given image to the HW */
1073 iwl_load_given_ucode(trans, fw);
1074
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001075 return 0;
1076}
1077
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001078/*
1079 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001080 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001081 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001082static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001083{
Johannes Berg7b114882012-02-05 13:55:11 -08001084 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1085 IWL_TRANS_GET_PCIE_TRANS(trans);
1086
1087 lockdep_assert_held(&trans_pcie->irq_lock);
1088
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001089 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001090}
1091
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001092static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093{
1094 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001095 struct iwl_trans_pcie *trans_pcie =
1096 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001097 u32 a;
1098 unsigned long flags;
1099 int i, chan;
1100 u32 reg_val;
1101
Johannes Berg7b114882012-02-05 13:55:11 -08001102 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001103
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001104 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001105 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001106 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001107 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001108 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001109 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001110 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001111 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001112 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001113 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001114 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001115 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001116 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001117 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001118 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001119
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001120 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001121 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001122
1123 /* Enable DMA channel */
1124 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001125 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001126 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1127 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1128
1129 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001130 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1131 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001132 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1133
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001134 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001135 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001136 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001137
1138 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001139 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001140 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1141 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1142 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001143 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001144 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001145 SCD_CONTEXT_QUEUE_OFFSET(i) +
1146 sizeof(u32),
1147 ((SCD_WIN_SIZE <<
1148 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1149 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1150 ((SCD_FRAME_LIMIT <<
1151 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1152 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1153 }
1154
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001155 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001156 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001157
1158 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001159 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001160
1161 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -07001162 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001163 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
1164 else
1165 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
1166
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001167 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001168
1169 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001170 memset(&trans_pcie->queue_stopped[0], 0,
1171 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001172 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001173 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001174
1175 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001176 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001177
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001178 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001179 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001180 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001181 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001182
Johannes Berg72c04ce2011-07-23 10:24:40 -07001183 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001184 int fifo = queue_to_fifo[i].fifo;
1185 int ac = queue_to_fifo[i].ac;
1186
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001187 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001188
1189 if (fifo == IWL_TX_FIFO_UNUSED)
1190 continue;
1191
1192 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001193 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
1194 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
1195 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001196 }
1197
Johannes Berg7b114882012-02-05 13:55:11 -08001198 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001199
1200 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001201 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001202 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1203}
1204
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001205static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1206{
1207 iwl_reset_ict(trans);
1208 iwl_tx_start(trans);
1209}
1210
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001211/**
1212 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1213 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001214static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001215{
1216 int ch, txq_id;
1217 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001218 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001219
1220 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001221 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001222
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001223 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001224
1225 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001226 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001227 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001228 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001229 if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001230 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
1231 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001232 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001233 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001234 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001235 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001236 }
Johannes Berg7b114882012-02-05 13:55:11 -08001237 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001238
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001239 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001240 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001241 return 0;
1242 }
1243
1244 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001245 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
1246 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001247
1248 return 0;
1249}
1250
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001251static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001252{
1253 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001254 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001255
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001256 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001257 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001258 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001259 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001260
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001261 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001262 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001263
1264 /*
1265 * If a HW restart happens during firmware loading,
1266 * then the firmware loading might call this function
1267 * and later it might be called again due to the
1268 * restart. So don't process again if the device is
1269 * already dead.
1270 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001271 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1272 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001273#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001274 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001275#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001276 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001277 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001278 APMG_CLK_VAL_DMA_CLK_RQT);
1279 udelay(5);
1280 }
1281
1282 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001283 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001284 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001285
1286 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001287 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001288
1289 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1290 * Clean again the interrupt here
1291 */
Johannes Berg7b114882012-02-05 13:55:11 -08001292 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001293 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001294 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001295
1296 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001297 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001298 tasklet_kill(&trans_pcie->irq_tasklet);
1299
Johannes Berg1ee158d2012-02-17 10:07:44 -08001300 cancel_work_sync(&trans_pcie->rx_replenish);
1301
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001302 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001303 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001304}
1305
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001306static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1307{
1308 /* let the ucode operate on its own */
1309 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1310 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1311
1312 iwl_disable_interrupts(trans);
1313 iwl_clear_bit(trans, CSR_GP_CNTRL,
1314 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1315}
1316
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001317static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001318 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001319 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001320{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001321 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1322 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1323 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001324 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001325 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001326 struct iwl_tx_queue *txq;
1327 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001328
1329 dma_addr_t phys_addr = 0;
1330 dma_addr_t txcmd_phys;
1331 dma_addr_t scratch_phys;
1332 u16 len, firstlen, secondlen;
1333 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001334 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001335 bool is_agg = false;
1336 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001337 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001338 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001339
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001340 /*
1341 * Send this frame after DTIM -- there's a special queue
1342 * reserved for this for contexts that support AP mode.
1343 */
1344 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1345 txq_id = trans_pcie->mcast_queue[ctx];
1346
1347 /*
1348 * The microcode will clear the more data
1349 * bit in the last frame it transmits.
1350 */
1351 hdr->frame_control |=
1352 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1353 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1354 txq_id = IWL_AUX_QUEUE;
1355 else
1356 txq_id =
1357 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1358
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001359 /* aggregation is on for this <sta,tid> */
1360 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1361 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1362 txq_id = trans_pcie->agg_txq[sta_id][tid];
1363 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001364 }
1365
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001366 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001367 q = &txq->q;
1368
Johannes Berg015c15e2012-03-05 11:24:24 -08001369 spin_lock(&txq->lock);
1370
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001371 /* In AGG mode, the index in the ring must correspond to the WiFi
1372 * sequence number. This is a HW requirements to help the SCD to parse
1373 * the BA.
1374 * Check here that the packets are in the right place on the ring.
1375 */
1376#ifdef CONFIG_IWLWIFI_DEBUG
1377 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1378 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1379 "Q: %d WiFi Seq %d tfdNum %d",
1380 txq_id, wifi_seq, q->write_ptr);
1381#endif
1382
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001383 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001384 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001385 txq->cmd[q->write_ptr] = dev_cmd;
1386
1387 dev_cmd->hdr.cmd = REPLY_TX;
1388 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1389 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001390
1391 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1392 out_meta = &txq->meta[q->write_ptr];
1393
1394 /*
1395 * Use the first empty entry in this queue's command buffer array
1396 * to contain the Tx command and MAC header concatenated together
1397 * (payload data will be in another buffer).
1398 * Size of this varies, due to varying MAC header length.
1399 * If end is not dword aligned, we'll have 2 extra bytes at the end
1400 * of the MAC header (device reads on dword boundaries).
1401 * We'll tell device about this padding later.
1402 */
1403 len = sizeof(struct iwl_tx_cmd) +
1404 sizeof(struct iwl_cmd_header) + hdr_len;
1405 firstlen = (len + 3) & ~3;
1406
1407 /* Tell NIC about any 2-byte padding after MAC header */
1408 if (firstlen != len)
1409 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1410
1411 /* Physical address of this Tx command's header (not MAC header!),
1412 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001413 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001414 &dev_cmd->hdr, firstlen,
1415 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001416 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001417 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001418 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1419 dma_unmap_len_set(out_meta, len, firstlen);
1420
1421 if (!ieee80211_has_morefrags(fc)) {
1422 txq->need_update = 1;
1423 } else {
1424 wait_write_ptr = 1;
1425 txq->need_update = 0;
1426 }
1427
1428 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1429 * if any (802.11 null frames have no payload). */
1430 secondlen = skb->len - hdr_len;
1431 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001432 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001433 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001434 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1435 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001436 dma_unmap_addr(out_meta, mapping),
1437 dma_unmap_len(out_meta, len),
1438 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001439 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001440 }
1441 }
1442
1443 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001444 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001445 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001446 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001447 secondlen, 0);
1448
1449 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1450 offsetof(struct iwl_tx_cmd, scratch);
1451
1452 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001453 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001454 DMA_BIDIRECTIONAL);
1455 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1456 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1457
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001458 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001459 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001460 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1461 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1462 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001463
1464 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001465 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001466
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001467 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001468 DMA_BIDIRECTIONAL);
1469
Johannes Berg6c1011e2012-03-06 13:30:48 -08001470 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001471 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1472 sizeof(struct iwl_tfd),
1473 &dev_cmd->hdr, firstlen,
1474 skb->data + hdr_len, secondlen);
1475
1476 /* Tell device the write index *just past* this latest filled TFD */
1477 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001478 iwl_txq_update_write_ptr(trans, txq);
1479
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001480 /*
1481 * At this point the frame is "transmitted" successfully
1482 * and we will get a TX status notification eventually,
1483 * regardless of the value of ret. "ret" only indicates
1484 * whether or not we should update the write pointer.
1485 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001486 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001487 if (wait_write_ptr) {
1488 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001489 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001490 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001491 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001492 }
1493 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001494 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001495 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001496 out_err:
1497 spin_unlock(&txq->lock);
1498 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001499}
1500
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001501static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001502{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001503 struct iwl_trans_pcie *trans_pcie =
1504 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001505 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001506 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001507
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001508 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001509
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001510 if (!trans_pcie->irq_requested) {
1511 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1512 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001513
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001514 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001515
Johannes Berg75595532012-03-06 13:31:01 -08001516 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001517 DRV_NAME, trans);
1518 if (err) {
1519 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001520 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001521 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001522 }
1523
1524 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1525 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001526 }
1527
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001528 err = iwl_prepare_card_hw(trans);
1529 if (err) {
1530 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001531 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001532 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001533
1534 iwl_apm_init(trans);
1535
Johannes Bergc9eec952012-03-06 13:30:43 -08001536 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1537 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1538 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001539
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001540 return err;
1541
Johannes Bergf057ac42012-01-29 18:36:01 -08001542err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001543 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001544error:
1545 iwl_free_isr_ict(trans);
1546 tasklet_kill(&trans_pcie->irq_tasklet);
1547 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001548}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001549
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001550static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1551{
1552 iwl_apm_stop(trans);
1553
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001554 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1555
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001556 /* Even if we stop the HW, we still want the RF kill interrupt */
1557 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
1558 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
1559}
1560
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001561static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Johannes Berge755f882012-03-07 09:52:16 -08001562 int txq_id, int ssn, struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001563{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001564 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1565 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001566 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1567 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001568 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001569
Johannes Berg015c15e2012-03-05 11:24:24 -08001570 spin_lock(&txq->lock);
1571
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001572 txq->time_stamp = jiffies;
1573
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001574 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
Emmanuel Grumbach3d29dd92012-02-01 07:01:32 -08001575 tid != IWL_TID_NON_QOS &&
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001576 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1577 /*
1578 * FIXME: this is a uCode bug which need to be addressed,
1579 * log the information and return for now.
1580 * Since it is can possibly happen very often and in order
1581 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1582 */
1583 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1584 "agg_txq[sta_id[tid] %d", txq_id,
1585 trans_pcie->agg_txq[sta_id][tid]);
Johannes Berg015c15e2012-03-05 11:24:24 -08001586 spin_unlock(&txq->lock);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001587 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001588 }
1589
1590 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001591 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1592 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1593 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001594 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001595 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001596 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001597 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001598
1599 spin_unlock(&txq->lock);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001600 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001601}
1602
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001603static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1604{
1605 iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1606}
1607
1608static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1609{
1610 iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1611}
1612
1613static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1614{
1615 u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1616 return val;
1617}
1618
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001619static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001620{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001621 struct iwl_trans_pcie *trans_pcie =
1622 IWL_TRANS_GET_PCIE_TRANS(trans);
1623
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001624 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001625#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001626 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001627#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001628 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001629 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001630 iwl_free_isr_ict(trans);
1631 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001632
1633 pci_disable_msi(trans_pcie->pci_dev);
1634 pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
1635 pci_release_regions(trans_pcie->pci_dev);
1636 pci_disable_device(trans_pcie->pci_dev);
1637
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001638 trans->shrd->trans = NULL;
1639 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001640}
1641
Johannes Bergc01a4042011-09-15 11:46:45 -07001642#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001643static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1644{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001645 return 0;
1646}
1647
1648static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1649{
Johannes Bergc9eec952012-03-06 13:30:43 -08001650 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001651
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001652 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001653
Johannes Bergc9eec952012-03-06 13:30:43 -08001654 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1655 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001656 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001657
1658 return 0;
1659}
Johannes Bergc01a4042011-09-15 11:46:45 -07001660#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001661
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001662#define IWL_FLUSH_WAIT_MS 2000
1663
1664static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1665{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001666 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001667 struct iwl_tx_queue *txq;
1668 struct iwl_queue *q;
1669 int cnt;
1670 unsigned long now = jiffies;
1671 int ret = 0;
1672
1673 /* waiting for all the tx frames complete might take a while */
1674 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1675 if (cnt == trans->shrd->cmd_queue)
1676 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001677 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001678 q = &txq->q;
1679 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1680 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1681 msleep(1);
1682
1683 if (q->read_ptr != q->write_ptr) {
1684 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1685 ret = -ETIMEDOUT;
1686 break;
1687 }
1688 }
1689 return ret;
1690}
1691
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001692/*
1693 * On every watchdog tick we check (latest) time stamp. If it does not
1694 * change during timeout period and queue is not empty we reset firmware.
1695 */
1696static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1697{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001698 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1699 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001700 struct iwl_queue *q = &txq->q;
1701 unsigned long timeout;
1702
1703 if (q->read_ptr == q->write_ptr) {
1704 txq->time_stamp = jiffies;
1705 return 0;
1706 }
1707
1708 timeout = txq->time_stamp +
1709 msecs_to_jiffies(hw_params(trans).wd_timeout);
1710
1711 if (time_after(jiffies, timeout)) {
1712 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1713 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001714 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001715 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001716 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001717 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001718 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001719 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001720 return 1;
1721 }
1722
1723 return 0;
1724}
1725
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001726static const char *get_fh_string(int cmd)
1727{
1728 switch (cmd) {
1729 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1730 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1731 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1732 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1733 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1734 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1735 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1736 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1737 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1738 default:
1739 return "UNKNOWN";
1740 }
1741}
1742
1743int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1744{
1745 int i;
1746#ifdef CONFIG_IWLWIFI_DEBUG
1747 int pos = 0;
1748 size_t bufsz = 0;
1749#endif
1750 static const u32 fh_tbl[] = {
1751 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1752 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1753 FH_RSCSR_CHNL0_WPTR,
1754 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1755 FH_MEM_RSSR_SHARED_CTRL_REG,
1756 FH_MEM_RSSR_RX_STATUS_REG,
1757 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1758 FH_TSSR_TX_STATUS_REG,
1759 FH_TSSR_TX_ERROR_REG
1760 };
1761#ifdef CONFIG_IWLWIFI_DEBUG
1762 if (display) {
1763 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1764 *buf = kmalloc(bufsz, GFP_KERNEL);
1765 if (!*buf)
1766 return -ENOMEM;
1767 pos += scnprintf(*buf + pos, bufsz - pos,
1768 "FH register values:\n");
1769 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1770 pos += scnprintf(*buf + pos, bufsz - pos,
1771 " %34s: 0X%08x\n",
1772 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001773 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001774 }
1775 return pos;
1776 }
1777#endif
1778 IWL_ERR(trans, "FH register values:\n");
1779 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1780 IWL_ERR(trans, " %34s: 0X%08x\n",
1781 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001782 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001783 }
1784 return 0;
1785}
1786
1787static const char *get_csr_string(int cmd)
1788{
1789 switch (cmd) {
1790 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1791 IWL_CMD(CSR_INT_COALESCING);
1792 IWL_CMD(CSR_INT);
1793 IWL_CMD(CSR_INT_MASK);
1794 IWL_CMD(CSR_FH_INT_STATUS);
1795 IWL_CMD(CSR_GPIO_IN);
1796 IWL_CMD(CSR_RESET);
1797 IWL_CMD(CSR_GP_CNTRL);
1798 IWL_CMD(CSR_HW_REV);
1799 IWL_CMD(CSR_EEPROM_REG);
1800 IWL_CMD(CSR_EEPROM_GP);
1801 IWL_CMD(CSR_OTP_GP_REG);
1802 IWL_CMD(CSR_GIO_REG);
1803 IWL_CMD(CSR_GP_UCODE_REG);
1804 IWL_CMD(CSR_GP_DRIVER_REG);
1805 IWL_CMD(CSR_UCODE_DRV_GP1);
1806 IWL_CMD(CSR_UCODE_DRV_GP2);
1807 IWL_CMD(CSR_LED_REG);
1808 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1809 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1810 IWL_CMD(CSR_ANA_PLL_CFG);
1811 IWL_CMD(CSR_HW_REV_WA_REG);
1812 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1813 default:
1814 return "UNKNOWN";
1815 }
1816}
1817
1818void iwl_dump_csr(struct iwl_trans *trans)
1819{
1820 int i;
1821 static const u32 csr_tbl[] = {
1822 CSR_HW_IF_CONFIG_REG,
1823 CSR_INT_COALESCING,
1824 CSR_INT,
1825 CSR_INT_MASK,
1826 CSR_FH_INT_STATUS,
1827 CSR_GPIO_IN,
1828 CSR_RESET,
1829 CSR_GP_CNTRL,
1830 CSR_HW_REV,
1831 CSR_EEPROM_REG,
1832 CSR_EEPROM_GP,
1833 CSR_OTP_GP_REG,
1834 CSR_GIO_REG,
1835 CSR_GP_UCODE_REG,
1836 CSR_GP_DRIVER_REG,
1837 CSR_UCODE_DRV_GP1,
1838 CSR_UCODE_DRV_GP2,
1839 CSR_LED_REG,
1840 CSR_DRAM_INT_TBL_REG,
1841 CSR_GIO_CHICKEN_BITS,
1842 CSR_ANA_PLL_CFG,
1843 CSR_HW_REV_WA_REG,
1844 CSR_DBG_HPET_MEM_REG
1845 };
1846 IWL_ERR(trans, "CSR values:\n");
1847 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1848 "CSR_INT_PERIODIC_REG)\n");
1849 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1850 IWL_ERR(trans, " %25s: 0X%08x\n",
1851 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001852 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001853 }
1854}
1855
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001856#ifdef CONFIG_IWLWIFI_DEBUGFS
1857/* create and remove of files */
1858#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001859 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001860 &iwl_dbgfs_##name##_ops)) \
1861 return -ENOMEM; \
1862} while (0)
1863
1864/* file operation */
1865#define DEBUGFS_READ_FUNC(name) \
1866static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1867 char __user *user_buf, \
1868 size_t count, loff_t *ppos);
1869
1870#define DEBUGFS_WRITE_FUNC(name) \
1871static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1872 const char __user *user_buf, \
1873 size_t count, loff_t *ppos);
1874
1875
1876static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1877{
1878 file->private_data = inode->i_private;
1879 return 0;
1880}
1881
1882#define DEBUGFS_READ_FILE_OPS(name) \
1883 DEBUGFS_READ_FUNC(name); \
1884static const struct file_operations iwl_dbgfs_##name##_ops = { \
1885 .read = iwl_dbgfs_##name##_read, \
1886 .open = iwl_dbgfs_open_file_generic, \
1887 .llseek = generic_file_llseek, \
1888};
1889
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001890#define DEBUGFS_WRITE_FILE_OPS(name) \
1891 DEBUGFS_WRITE_FUNC(name); \
1892static const struct file_operations iwl_dbgfs_##name##_ops = { \
1893 .write = iwl_dbgfs_##name##_write, \
1894 .open = iwl_dbgfs_open_file_generic, \
1895 .llseek = generic_file_llseek, \
1896};
1897
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001898#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1899 DEBUGFS_READ_FUNC(name); \
1900 DEBUGFS_WRITE_FUNC(name); \
1901static const struct file_operations iwl_dbgfs_##name##_ops = { \
1902 .write = iwl_dbgfs_##name##_write, \
1903 .read = iwl_dbgfs_##name##_read, \
1904 .open = iwl_dbgfs_open_file_generic, \
1905 .llseek = generic_file_llseek, \
1906};
1907
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001908static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1909 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001910 size_t count, loff_t *ppos)
1911{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001912 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001913 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001914 struct iwl_tx_queue *txq;
1915 struct iwl_queue *q;
1916 char *buf;
1917 int pos = 0;
1918 int cnt;
1919 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001920 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001921
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001922 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001923 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001924 return -EAGAIN;
1925 }
1926 buf = kzalloc(bufsz, GFP_KERNEL);
1927 if (!buf)
1928 return -ENOMEM;
1929
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001930 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001931 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001932 q = &txq->q;
1933 pos += scnprintf(buf + pos, bufsz - pos,
1934 "hwq %.2d: read=%u write=%u stop=%d"
1935 " swq_id=%#.2x (ac %d/hwq %d)\n",
1936 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001937 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001938 txq->swq_id, txq->swq_id & 3,
1939 (txq->swq_id >> 2) & 0x1f);
1940 if (cnt >= 4)
1941 continue;
1942 /* for the ACs, display the stop count too */
1943 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001944 " stop-count: %d\n",
1945 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001946 }
1947 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1948 kfree(buf);
1949 return ret;
1950}
1951
1952static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1953 char __user *user_buf,
1954 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001955 struct iwl_trans *trans = file->private_data;
1956 struct iwl_trans_pcie *trans_pcie =
1957 IWL_TRANS_GET_PCIE_TRANS(trans);
1958 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001959 char buf[256];
1960 int pos = 0;
1961 const size_t bufsz = sizeof(buf);
1962
1963 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1964 rxq->read);
1965 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1966 rxq->write);
1967 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1968 rxq->free_count);
1969 if (rxq->rb_stts) {
1970 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1971 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1972 } else {
1973 pos += scnprintf(buf + pos, bufsz - pos,
1974 "closed_rb_num: Not Allocated\n");
1975 }
1976 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1977}
1978
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001979static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1980 char __user *user_buf,
1981 size_t count, loff_t *ppos)
1982{
1983 struct iwl_trans *trans = file->private_data;
1984 char *buf;
1985 int pos = 0;
1986 ssize_t ret = -ENOMEM;
1987
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001988 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001989 if (buf) {
1990 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1991 kfree(buf);
1992 }
1993 return ret;
1994}
1995
1996static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1997 const char __user *user_buf,
1998 size_t count, loff_t *ppos)
1999{
2000 struct iwl_trans *trans = file->private_data;
2001 u32 event_log_flag;
2002 char buf[8];
2003 int buf_size;
2004
2005 memset(buf, 0, sizeof(buf));
2006 buf_size = min(count, sizeof(buf) - 1);
2007 if (copy_from_user(buf, user_buf, buf_size))
2008 return -EFAULT;
2009 if (sscanf(buf, "%d", &event_log_flag) != 1)
2010 return -EFAULT;
2011 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07002012 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002013
2014 return count;
2015}
2016
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002017static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2018 char __user *user_buf,
2019 size_t count, loff_t *ppos) {
2020
2021 struct iwl_trans *trans = file->private_data;
2022 struct iwl_trans_pcie *trans_pcie =
2023 IWL_TRANS_GET_PCIE_TRANS(trans);
2024 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2025
2026 int pos = 0;
2027 char *buf;
2028 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2029 ssize_t ret;
2030
2031 buf = kzalloc(bufsz, GFP_KERNEL);
2032 if (!buf) {
2033 IWL_ERR(trans, "Can not allocate Buffer\n");
2034 return -ENOMEM;
2035 }
2036
2037 pos += scnprintf(buf + pos, bufsz - pos,
2038 "Interrupt Statistics Report:\n");
2039
2040 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2041 isr_stats->hw);
2042 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2043 isr_stats->sw);
2044 if (isr_stats->sw || isr_stats->hw) {
2045 pos += scnprintf(buf + pos, bufsz - pos,
2046 "\tLast Restarting Code: 0x%X\n",
2047 isr_stats->err_code);
2048 }
2049#ifdef CONFIG_IWLWIFI_DEBUG
2050 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2051 isr_stats->sch);
2052 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2053 isr_stats->alive);
2054#endif
2055 pos += scnprintf(buf + pos, bufsz - pos,
2056 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2057
2058 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2059 isr_stats->ctkill);
2060
2061 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2062 isr_stats->wakeup);
2063
2064 pos += scnprintf(buf + pos, bufsz - pos,
2065 "Rx command responses:\t\t %u\n", isr_stats->rx);
2066
2067 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2068 isr_stats->tx);
2069
2070 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2071 isr_stats->unhandled);
2072
2073 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2074 kfree(buf);
2075 return ret;
2076}
2077
2078static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2079 const char __user *user_buf,
2080 size_t count, loff_t *ppos)
2081{
2082 struct iwl_trans *trans = file->private_data;
2083 struct iwl_trans_pcie *trans_pcie =
2084 IWL_TRANS_GET_PCIE_TRANS(trans);
2085 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2086
2087 char buf[8];
2088 int buf_size;
2089 u32 reset_flag;
2090
2091 memset(buf, 0, sizeof(buf));
2092 buf_size = min(count, sizeof(buf) - 1);
2093 if (copy_from_user(buf, user_buf, buf_size))
2094 return -EFAULT;
2095 if (sscanf(buf, "%x", &reset_flag) != 1)
2096 return -EFAULT;
2097 if (reset_flag == 0)
2098 memset(isr_stats, 0, sizeof(*isr_stats));
2099
2100 return count;
2101}
2102
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002103static ssize_t iwl_dbgfs_csr_write(struct file *file,
2104 const char __user *user_buf,
2105 size_t count, loff_t *ppos)
2106{
2107 struct iwl_trans *trans = file->private_data;
2108 char buf[8];
2109 int buf_size;
2110 int csr;
2111
2112 memset(buf, 0, sizeof(buf));
2113 buf_size = min(count, sizeof(buf) - 1);
2114 if (copy_from_user(buf, user_buf, buf_size))
2115 return -EFAULT;
2116 if (sscanf(buf, "%d", &csr) != 1)
2117 return -EFAULT;
2118
2119 iwl_dump_csr(trans);
2120
2121 return count;
2122}
2123
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002124static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2125 char __user *user_buf,
2126 size_t count, loff_t *ppos)
2127{
2128 struct iwl_trans *trans = file->private_data;
2129 char *buf;
2130 int pos = 0;
2131 ssize_t ret = -EFAULT;
2132
2133 ret = pos = iwl_dump_fh(trans, &buf, true);
2134 if (buf) {
2135 ret = simple_read_from_buffer(user_buf,
2136 count, ppos, buf, pos);
2137 kfree(buf);
2138 }
2139
2140 return ret;
2141}
2142
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002143DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002144DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002145DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002146DEBUGFS_READ_FILE_OPS(rx_queue);
2147DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002148DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002149
2150/*
2151 * Create the debugfs files and directories
2152 *
2153 */
2154static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2155 struct dentry *dir)
2156{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002157 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2158 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002159 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002160 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002161 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2162 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002163 return 0;
2164}
2165#else
2166static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2167 struct dentry *dir)
2168{ return 0; }
2169
2170#endif /*CONFIG_IWLWIFI_DEBUGFS */
2171
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002172const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002173 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002174 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002175 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002176 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002177 .stop_device = iwl_trans_pcie_stop_device,
2178
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002179 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2180
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002181 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002182
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002183 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002184 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002185
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002186 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07002187 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002188 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002189
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002190 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002191
2192 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002193
2194 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07002195 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002196
Johannes Bergc01a4042011-09-15 11:46:45 -07002197#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002198 .suspend = iwl_trans_pcie_suspend,
2199 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002200#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002201 .write8 = iwl_trans_pcie_write8,
2202 .write32 = iwl_trans_pcie_write32,
2203 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002204};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002205
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002206struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2207 struct pci_dev *pdev,
2208 const struct pci_device_id *ent)
2209{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002210 struct iwl_trans_pcie *trans_pcie;
2211 struct iwl_trans *trans;
2212 u16 pci_cmd;
2213 int err;
2214
2215 trans = kzalloc(sizeof(struct iwl_trans) +
2216 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2217
2218 if (WARN_ON(!trans))
2219 return NULL;
2220
2221 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2222
2223 trans->ops = &trans_ops_pcie;
2224 trans->shrd = shrd;
2225 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002226 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002227 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002228
2229 /* W/A - seems to solve weird behavior. We need to remove this if we
2230 * don't want to stay in L1 all the time. This wastes a lot of power */
2231 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2232 PCIE_LINK_STATE_CLKPM);
2233
2234 if (pci_enable_device(pdev)) {
2235 err = -ENODEV;
2236 goto out_no_pci;
2237 }
2238
2239 pci_set_master(pdev);
2240
2241 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2242 if (!err)
2243 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2244 if (err) {
2245 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2246 if (!err)
2247 err = pci_set_consistent_dma_mask(pdev,
2248 DMA_BIT_MASK(32));
2249 /* both attempts failed: */
2250 if (err) {
2251 dev_printk(KERN_ERR, &pdev->dev,
2252 "No suitable DMA available.\n");
2253 goto out_pci_disable_device;
2254 }
2255 }
2256
2257 err = pci_request_regions(pdev, DRV_NAME);
2258 if (err) {
2259 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2260 goto out_pci_disable_device;
2261 }
2262
2263 trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
2264 if (!trans_pcie->hw_base) {
2265 dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
2266 err = -ENODEV;
2267 goto out_pci_release_regions;
2268 }
2269
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002270 dev_printk(KERN_INFO, &pdev->dev,
2271 "pci_resource_len = 0x%08llx\n",
2272 (unsigned long long) pci_resource_len(pdev, 0));
2273 dev_printk(KERN_INFO, &pdev->dev,
2274 "pci_resource_base = %p\n", trans_pcie->hw_base);
2275
2276 dev_printk(KERN_INFO, &pdev->dev,
2277 "HW Revision ID = 0x%X\n", pdev->revision);
2278
2279 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2280 * PCI Tx retries from interfering with C3 CPU state */
2281 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2282
2283 err = pci_enable_msi(pdev);
2284 if (err)
2285 dev_printk(KERN_ERR, &pdev->dev,
2286 "pci_enable_msi failed(0X%x)", err);
2287
2288 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002289 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002290 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002291 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002292 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002293 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2294 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002295
2296 /* TODO: Move this away, not needed if not MSI */
2297 /* enable rfkill interrupt: hw bug w/a */
2298 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2299 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2300 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2301 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2302 }
2303
2304 return trans;
2305
2306out_pci_release_regions:
2307 pci_release_regions(pdev);
2308out_pci_disable_device:
2309 pci_disable_device(pdev);
2310out_no_pci:
2311 kfree(trans);
2312 return NULL;
2313}
2314