blob: 5a41f900394163d7c613c048be745e7d18f91fd3 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Matan Barak94c68252016-04-17 17:08:40 +030044#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080045
Eli Cohene126ba92013-07-07 17:25:49 +030046#include <linux/mlx5/device.h>
47#include <linux/mlx5/doorbell.h>
48
49enum {
50 MLX5_BOARD_ID_LEN = 64,
51 MLX5_MAX_NAME_LEN = 16,
52};
53
54enum {
55 /* one minute for the sake of bringup. Generally, commands must always
56 * complete and we may need to increase this timeout value
57 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020058 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030059 MLX5_CMD_WQ_MAX_NAME = 32,
60};
61
62enum {
63 CMD_OWNER_SW = 0x0,
64 CMD_OWNER_HW = 0x1,
65 CMD_STATUS_SUCCESS = 0,
66};
67
68enum mlx5_sqp_t {
69 MLX5_SQP_SMI = 0,
70 MLX5_SQP_GSI = 1,
71 MLX5_SQP_IEEE_1588 = 2,
72 MLX5_SQP_SNIFFER = 3,
73 MLX5_SQP_SYNC_UMR = 4,
74};
75
76enum {
77 MLX5_MAX_PORTS = 2,
78};
79
80enum {
81 MLX5_EQ_VEC_PAGES = 0,
82 MLX5_EQ_VEC_CMD = 1,
83 MLX5_EQ_VEC_ASYNC = 2,
84 MLX5_EQ_VEC_COMP_BASE,
85};
86
87enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030088 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030089};
90
91enum {
92 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
93 MLX5_ATOMIC_MODE_CX = 2 << 16,
94 MLX5_ATOMIC_MODE_8B = 3 << 16,
95 MLX5_ATOMIC_MODE_16B = 4 << 16,
96 MLX5_ATOMIC_MODE_32B = 5 << 16,
97 MLX5_ATOMIC_MODE_64B = 6 << 16,
98 MLX5_ATOMIC_MODE_128B = 7 << 16,
99 MLX5_ATOMIC_MODE_256B = 8 << 16,
100};
101
102enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200103 MLX5_REG_QETCR = 0x4005,
104 MLX5_REG_QTCT = 0x400a,
Eli Cohene126ba92013-07-07 17:25:49 +0300105 MLX5_REG_PCAP = 0x5001,
106 MLX5_REG_PMTU = 0x5003,
107 MLX5_REG_PTYS = 0x5004,
108 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300109 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300110 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300111 MLX5_REG_PMAOS = 0x5012,
112 MLX5_REG_PUDE = 0x5009,
113 MLX5_REG_PMPE = 0x5010,
114 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300115 MLX5_REG_PVLC = 0x500f,
Eli Cohene126ba92013-07-07 17:25:49 +0300116 MLX5_REG_PMLP = 0, /* TBD */
117 MLX5_REG_NODE_DESC = 0x6001,
118 MLX5_REG_HOST_ENDIANNESS = 0x7004,
119};
120
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200121enum {
122 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
123 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
124};
125
Haggai Erane420f0c2014-12-11 17:04:19 +0200126enum mlx5_page_fault_resume_flags {
127 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
128 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
129 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
130 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
131};
132
Eli Cohene126ba92013-07-07 17:25:49 +0300133enum dbg_rsc_type {
134 MLX5_DBG_RSC_QP,
135 MLX5_DBG_RSC_EQ,
136 MLX5_DBG_RSC_CQ,
137};
138
139struct mlx5_field_desc {
140 struct dentry *dent;
141 int i;
142};
143
144struct mlx5_rsc_debug {
145 struct mlx5_core_dev *dev;
146 void *object;
147 enum dbg_rsc_type type;
148 struct dentry *root;
149 struct mlx5_field_desc fields[0];
150};
151
152enum mlx5_dev_event {
153 MLX5_DEV_EVENT_SYS_ERROR,
154 MLX5_DEV_EVENT_PORT_UP,
155 MLX5_DEV_EVENT_PORT_DOWN,
156 MLX5_DEV_EVENT_PORT_INITIALIZED,
157 MLX5_DEV_EVENT_LID_CHANGE,
158 MLX5_DEV_EVENT_PKEY_CHANGE,
159 MLX5_DEV_EVENT_GUID_CHANGE,
160 MLX5_DEV_EVENT_CLIENT_REREG,
161};
162
Rana Shahout4c916a72015-05-28 22:28:43 +0300163enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300164 MLX5_PORT_UP = 1,
165 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300166};
167
Eli Cohene126ba92013-07-07 17:25:49 +0300168struct mlx5_uuar_info {
169 struct mlx5_uar *uars;
170 int num_uars;
171 int num_low_latency_uuars;
172 unsigned long *bitmap;
173 unsigned int *count;
174 struct mlx5_bf *bfs;
175
176 /*
177 * protect uuar allocation data structs
178 */
179 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200180 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300181};
182
183struct mlx5_bf {
184 void __iomem *reg;
185 void __iomem *regreg;
186 int buf_size;
187 struct mlx5_uar *uar;
188 unsigned long offset;
189 int need_lock;
190 /* protect blue flame buffer selection when needed
191 */
192 spinlock_t lock;
193
194 /* serialize 64 bit writes when done as two 32 bit accesses
195 */
196 spinlock_t lock32;
197 int uuarn;
198};
199
200struct mlx5_cmd_first {
201 __be32 data[4];
202};
203
204struct mlx5_cmd_msg {
205 struct list_head list;
206 struct cache_ent *cache;
207 u32 len;
208 struct mlx5_cmd_first first;
209 struct mlx5_cmd_mailbox *next;
210};
211
212struct mlx5_cmd_debug {
213 struct dentry *dbg_root;
214 struct dentry *dbg_in;
215 struct dentry *dbg_out;
216 struct dentry *dbg_outlen;
217 struct dentry *dbg_status;
218 struct dentry *dbg_run;
219 void *in_msg;
220 void *out_msg;
221 u8 status;
222 u16 inlen;
223 u16 outlen;
224};
225
226struct cache_ent {
227 /* protect block chain allocations
228 */
229 spinlock_t lock;
230 struct list_head head;
231};
232
233struct cmd_msg_cache {
234 struct cache_ent large;
235 struct cache_ent med;
236
237};
238
239struct mlx5_cmd_stats {
240 u64 sum;
241 u64 n;
242 struct dentry *root;
243 struct dentry *avg;
244 struct dentry *count;
245 /* protect command average calculations */
246 spinlock_t lock;
247};
248
249struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300250 void *cmd_alloc_buf;
251 dma_addr_t alloc_dma;
252 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300253 void *cmd_buf;
254 dma_addr_t dma;
255 u16 cmdif_rev;
256 u8 log_sz;
257 u8 log_stride;
258 int max_reg_cmds;
259 int events;
260 u32 __iomem *vector;
261
262 /* protect command queue allocations
263 */
264 spinlock_t alloc_lock;
265
266 /* protect token allocations
267 */
268 spinlock_t token_lock;
269 u8 token;
270 unsigned long bitmask;
271 char wq_name[MLX5_CMD_WQ_MAX_NAME];
272 struct workqueue_struct *wq;
273 struct semaphore sem;
274 struct semaphore pages_sem;
275 int mode;
276 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
277 struct pci_pool *pool;
278 struct mlx5_cmd_debug dbg;
279 struct cmd_msg_cache cache;
280 int checksum_disabled;
281 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
282};
283
284struct mlx5_port_caps {
285 int gid_table_len;
286 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300287 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300288};
289
290struct mlx5_cmd_mailbox {
291 void *buf;
292 dma_addr_t dma;
293 struct mlx5_cmd_mailbox *next;
294};
295
296struct mlx5_buf_list {
297 void *buf;
298 dma_addr_t map;
299};
300
301struct mlx5_buf {
302 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300303 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300304 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300305 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300306};
307
Matan Barak94c68252016-04-17 17:08:40 +0300308struct mlx5_eq_tasklet {
309 struct list_head list;
310 struct list_head process_list;
311 struct tasklet_struct task;
312 /* lock on completion tasklet list */
313 spinlock_t lock;
314};
315
Eli Cohene126ba92013-07-07 17:25:49 +0300316struct mlx5_eq {
317 struct mlx5_core_dev *dev;
318 __be32 __iomem *doorbell;
319 u32 cons_index;
320 struct mlx5_buf buf;
321 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200322 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300323 u8 eqn;
324 int nent;
325 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300326 struct list_head list;
327 int index;
328 struct mlx5_rsc_debug *dbg;
Matan Barak94c68252016-04-17 17:08:40 +0300329 struct mlx5_eq_tasklet tasklet_ctx;
Eli Cohene126ba92013-07-07 17:25:49 +0300330};
331
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200332struct mlx5_core_psv {
333 u32 psv_idx;
334 struct psv_layout {
335 u32 pd;
336 u16 syndrome;
337 u16 reserved;
338 u16 bg;
339 u16 app_tag;
340 u32 ref_tag;
341 } psv;
342};
343
344struct mlx5_core_sig_ctx {
345 struct mlx5_core_psv psv_memory;
346 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200347 struct ib_sig_err err_item;
348 bool sig_status_checked;
349 bool sig_err_exists;
350 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200351};
Eli Cohene126ba92013-07-07 17:25:49 +0300352
Matan Baraka606b0f2016-02-29 18:05:28 +0200353struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300354 u64 iova;
355 u64 size;
356 u32 key;
357 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300358};
359
Eli Cohen59033252014-10-02 12:19:45 +0300360enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200361 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
362 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
363 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
364 MLX5_RES_SRQ = 3,
365 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300366};
367
368struct mlx5_core_rsc_common {
369 enum mlx5_res_type res;
370 atomic_t refcount;
371 struct completion free;
372};
373
Eli Cohene126ba92013-07-07 17:25:49 +0300374struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300375 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300376 u32 srqn;
377 int max;
378 int max_gs;
379 int max_avail_gather;
380 int wqe_shift;
381 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
382
383 atomic_t refcount;
384 struct completion free;
385};
386
387struct mlx5_eq_table {
388 void __iomem *update_ci;
389 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300390 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300391 struct mlx5_eq pages_eq;
392 struct mlx5_eq async_eq;
393 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300394 int num_comp_vectors;
395 /* protect EQs list
396 */
397 spinlock_t lock;
398};
399
400struct mlx5_uar {
401 u32 index;
402 struct list_head bf_list;
403 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300404 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300405 void __iomem *map;
406};
407
408
409struct mlx5_core_health {
410 struct health_buffer __iomem *health;
411 __be32 __iomem *health_counter;
412 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300413 u32 prev;
414 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300415 bool sick;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300416 struct workqueue_struct *wq;
417 struct work_struct work;
Eli Cohene126ba92013-07-07 17:25:49 +0300418};
419
420struct mlx5_cq_table {
421 /* protect radix tree
422 */
423 spinlock_t lock;
424 struct radix_tree_root tree;
425};
426
427struct mlx5_qp_table {
428 /* protect radix tree
429 */
430 spinlock_t lock;
431 struct radix_tree_root tree;
432};
433
434struct mlx5_srq_table {
435 /* protect radix tree
436 */
437 spinlock_t lock;
438 struct radix_tree_root tree;
439};
440
Matan Baraka606b0f2016-02-29 18:05:28 +0200441struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200442 /* protect radix tree
443 */
444 rwlock_t lock;
445 struct radix_tree_root tree;
446};
447
Eli Cohenfc50db92015-12-01 18:03:09 +0200448struct mlx5_vf_context {
449 int enabled;
450};
451
452struct mlx5_core_sriov {
453 struct mlx5_vf_context *vfs_ctx;
454 int num_vfs;
455 int enabled_vfs;
456};
457
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300458struct mlx5_irq_info {
459 cpumask_var_t mask;
460 char name[MLX5_MAX_IRQ_NAME];
461};
462
Saeed Mahameed073bb182015-12-01 18:03:18 +0200463struct mlx5_eswitch;
464
Eli Cohene126ba92013-07-07 17:25:49 +0300465struct mlx5_priv {
466 char name[MLX5_MAX_NAME_LEN];
467 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300468 struct msix_entry *msix_arr;
469 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300470 struct mlx5_uuar_info uuari;
471 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
472
473 /* pages stuff */
474 struct workqueue_struct *pg_wq;
475 struct rb_root page_root;
476 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200477 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300478 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200479 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300480
481 struct mlx5_core_health health;
482
483 struct mlx5_srq_table srq_table;
484
485 /* start: qp staff */
486 struct mlx5_qp_table qp_table;
487 struct dentry *qp_debugfs;
488 struct dentry *eq_debugfs;
489 struct dentry *cq_debugfs;
490 struct dentry *cmdif_debugfs;
491 /* end: qp staff */
492
493 /* start: cq staff */
494 struct mlx5_cq_table cq_table;
495 /* end: cq staff */
496
Matan Baraka606b0f2016-02-29 18:05:28 +0200497 /* start: mkey staff */
498 struct mlx5_mkey_table mkey_table;
499 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200500
Eli Cohene126ba92013-07-07 17:25:49 +0300501 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300502 /* protect buffer alocation according to numa node */
503 struct mutex alloc_mutex;
504 int numa_node;
505
Eli Cohene126ba92013-07-07 17:25:49 +0300506 struct mutex pgdir_mutex;
507 struct list_head pgdir_list;
508 /* end: alloc staff */
509 struct dentry *dbg_root;
510
511 /* protect mkey key part */
512 spinlock_t mkey_lock;
513 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300514
515 struct list_head dev_list;
516 struct list_head ctx_list;
517 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200518
519 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200520 struct mlx5_core_sriov sriov;
521 unsigned long pci_dev_data;
Maor Gottlieb25302362015-12-10 17:12:43 +0200522 struct mlx5_flow_root_namespace *root_ns;
523 struct mlx5_flow_root_namespace *fdb_root_ns;
Eli Cohene126ba92013-07-07 17:25:49 +0300524};
525
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300526enum mlx5_device_state {
527 MLX5_DEVICE_STATE_UP,
528 MLX5_DEVICE_STATE_INTERNAL_ERROR,
529};
530
531enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300532 MLX5_INTERFACE_STATE_DOWN = BIT(0),
533 MLX5_INTERFACE_STATE_UP = BIT(1),
534 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300535};
536
537enum mlx5_pci_status {
538 MLX5_PCI_STATUS_DISABLED,
539 MLX5_PCI_STATUS_ENABLED,
540};
541
Eli Cohene126ba92013-07-07 17:25:49 +0300542struct mlx5_core_dev {
543 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300544 /* sync pci state */
545 struct mutex pci_status_mutex;
546 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300547 u8 rev_id;
548 char board_id[MLX5_BOARD_ID_LEN];
549 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300550 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
551 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
552 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300553 phys_addr_t iseg_base;
554 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300555 enum mlx5_device_state state;
556 /* sync interface state */
557 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300558 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300559 void (*event) (struct mlx5_core_dev *dev,
560 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300561 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300562 struct mlx5_priv priv;
563 struct mlx5_profile *profile;
564 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300565 u32 issi;
Eli Cohene126ba92013-07-07 17:25:49 +0300566};
567
568struct mlx5_db {
569 __be32 *db;
570 union {
571 struct mlx5_db_pgdir *pgdir;
572 struct mlx5_ib_user_db_page *user_page;
573 } u;
574 dma_addr_t dma;
575 int index;
576};
577
578enum {
579 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
580};
581
582enum {
583 MLX5_COMP_EQ_SIZE = 1024,
584};
585
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300586enum {
587 MLX5_PTYS_IB = 1 << 0,
588 MLX5_PTYS_EN = 1 << 2,
589};
590
Eli Cohene126ba92013-07-07 17:25:49 +0300591struct mlx5_db_pgdir {
592 struct list_head list;
593 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
594 __be32 *db_page;
595 dma_addr_t db_dma;
596};
597
598typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
599
600struct mlx5_cmd_work_ent {
601 struct mlx5_cmd_msg *in;
602 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300603 void *uout;
604 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300605 mlx5_cmd_cbk_t callback;
606 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300607 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300608 struct completion done;
609 struct mlx5_cmd *cmd;
610 struct work_struct work;
611 struct mlx5_cmd_layout *lay;
612 int ret;
613 int page_queue;
614 u8 status;
615 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000616 u64 ts1;
617 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300618 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300619};
620
621struct mlx5_pas {
622 u64 pa;
623 u8 log_sz;
624};
625
Majd Dibbiny707c4602015-06-04 19:30:41 +0300626enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200627 MLX5_POLICY_DOWN = 0,
628 MLX5_POLICY_UP = 1,
629 MLX5_POLICY_FOLLOW = 2,
630 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300631};
632
633enum phy_port_state {
634 MLX5_AAA_111
635};
636
637struct mlx5_hca_vport_context {
638 u32 field_select;
639 bool sm_virt_aware;
640 bool has_smi;
641 bool has_raw;
642 enum port_state_policy policy;
643 enum phy_port_state phys_state;
644 enum ib_port_state vport_state;
645 u8 port_physical_state;
646 u64 sys_image_guid;
647 u64 port_guid;
648 u64 node_guid;
649 u32 cap_mask1;
650 u32 cap_mask1_perm;
651 u32 cap_mask2;
652 u32 cap_mask2_perm;
653 u16 lid;
654 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
655 u8 lmc;
656 u8 subnet_timeout;
657 u16 sm_lid;
658 u8 sm_sl;
659 u16 qkey_violation_counter;
660 u16 pkey_violation_counter;
661 bool grh_required;
662};
663
Eli Cohene126ba92013-07-07 17:25:49 +0300664static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
665{
Eli Cohene126ba92013-07-07 17:25:49 +0300666 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300667}
668
669extern struct workqueue_struct *mlx5_core_wq;
670
671#define STRUCT_FIELD(header, field) \
672 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
673 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
674
Eli Cohene126ba92013-07-07 17:25:49 +0300675static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
676{
677 return pci_get_drvdata(pdev);
678}
679
680extern struct dentry *mlx5_debugfs_root;
681
682static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
683{
684 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
685}
686
687static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
688{
689 return ioread32be(&dev->iseg->fw_rev) >> 16;
690}
691
692static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
693{
694 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
695}
696
697static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
698{
699 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
700}
701
702static inline void *mlx5_vzalloc(unsigned long size)
703{
704 void *rtn;
705
706 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
707 if (!rtn)
708 rtn = vzalloc(size);
709 return rtn;
710}
711
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200712static inline u32 mlx5_base_mkey(const u32 key)
713{
714 return key & 0xffffff00u;
715}
716
Eli Cohene126ba92013-07-07 17:25:49 +0300717int mlx5_cmd_init(struct mlx5_core_dev *dev);
718void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
719void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
720void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
721int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr);
Eli Cohenb7755162014-10-02 12:19:44 +0300722int mlx5_cmd_status_to_err_v2(void *ptr);
Leon Romanovskyb06e7de2016-02-23 10:25:22 +0200723int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300724int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
725 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300726int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
727 void *out, int out_size, mlx5_cmd_cbk_t callback,
728 void *context);
Eli Cohene126ba92013-07-07 17:25:49 +0300729int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
730int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
731int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
732int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200733int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
734 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300735void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300736void mlx5_health_cleanup(struct mlx5_core_dev *dev);
737int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300738void mlx5_start_health_poll(struct mlx5_core_dev *dev);
739void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300740int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
741 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300742int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300743void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
744struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
745 gfp_t flags, int npages);
746void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
747 struct mlx5_cmd_mailbox *head);
748int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300749 struct mlx5_create_srq_mbox_in *in, int inlen,
750 int is_xrc);
Eli Cohene126ba92013-07-07 17:25:49 +0300751int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
752int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
753 struct mlx5_query_srq_mbox_out *out);
754int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
755 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200756void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
757void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
758int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
759 struct mlx5_core_mkey *mkey,
Eli Cohen746b5582013-10-23 09:53:14 +0300760 struct mlx5_create_mkey_mbox_in *in, int inlen,
761 mlx5_cmd_cbk_t callback, void *context,
762 struct mlx5_create_mkey_mbox_out *out);
Matan Baraka606b0f2016-02-29 18:05:28 +0200763int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
764 struct mlx5_core_mkey *mkey);
765int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300766 struct mlx5_query_mkey_mbox_out *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200767int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300768 u32 *mkey);
769int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
770int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400771int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300772 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300773void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
774void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
775int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
776void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
Eli Cohenfc50db92015-12-01 18:03:09 +0200777int mlx5_sriov_init(struct mlx5_core_dev *dev);
778int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300779void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300780 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300781int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300782int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
783void mlx5_register_debugfs(void);
784void mlx5_unregister_debugfs(void);
785int mlx5_eq_init(struct mlx5_core_dev *dev);
786void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
787void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
788void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300789void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200790#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
791void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
792#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300793void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
794struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300795void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300796void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
797int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
798 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
799int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
800int mlx5_start_eqs(struct mlx5_core_dev *dev);
801int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200802int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
803 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300804int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
805int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
806
807int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
808void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
809int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
810 int size_in, void *data_out, int size_out,
811 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300812
Eli Cohene126ba92013-07-07 17:25:49 +0300813int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
814void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
815int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
816 struct mlx5_query_eq_mbox_out *out, int outlen);
817int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
818void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
819int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
820void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
821int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300822int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
823 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300824void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
825
Eli Cohene126ba92013-07-07 17:25:49 +0300826const char *mlx5_command_str(int command);
827int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
828void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200829int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
830 int npsvs, u32 *sig_index);
831int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300832void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200833int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
834 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200835int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
836 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300837
Eli Cohene3297242015-10-14 17:43:47 +0300838static inline int fw_initializing(struct mlx5_core_dev *dev)
839{
840 return ioread32be(&dev->iseg->initializing) >> 31;
841}
842
Eli Cohene126ba92013-07-07 17:25:49 +0300843static inline u32 mlx5_mkey_to_idx(u32 mkey)
844{
845 return mkey >> 8;
846}
847
848static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
849{
850 return mkey_idx << 8;
851}
852
Eli Cohen746b5582013-10-23 09:53:14 +0300853static inline u8 mlx5_mkey_variant(u32 mkey)
854{
855 return mkey & 0xff;
856}
857
Eli Cohene126ba92013-07-07 17:25:49 +0300858enum {
859 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300860 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300861};
862
863enum {
864 MAX_MR_CACHE_ENTRIES = 16,
865};
866
Saeed Mahameed64613d942015-04-02 17:07:34 +0300867enum {
868 MLX5_INTERFACE_PROTOCOL_IB = 0,
869 MLX5_INTERFACE_PROTOCOL_ETH = 1,
870};
871
Jack Morgenstein9603b612014-07-28 23:30:22 +0300872struct mlx5_interface {
873 void * (*add)(struct mlx5_core_dev *dev);
874 void (*remove)(struct mlx5_core_dev *dev, void *context);
875 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300876 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300877 void * (*get_dev)(void *context);
878 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300879 struct list_head list;
880};
881
Saeed Mahameed64613d942015-04-02 17:07:34 +0300882void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300883int mlx5_register_interface(struct mlx5_interface *intf);
884void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300885int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300886
Eli Cohene126ba92013-07-07 17:25:49 +0300887struct mlx5_profile {
888 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300889 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300890 struct {
891 int size;
892 int limit;
893 } mr_cache[MAX_MR_CACHE_ENTRIES];
894};
895
Eli Cohenfc50db92015-12-01 18:03:09 +0200896enum {
897 MLX5_PCI_DEV_IS_VF = 1 << 0,
898};
899
900static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
901{
902 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
903}
904
Majd Dibbiny707c4602015-06-04 19:30:41 +0300905static inline int mlx5_get_gid_table_len(u16 param)
906{
907 if (param > 4) {
908 pr_warn("gid table length is zero\n");
909 return 0;
910 }
911
912 return 8 * (1 << param);
913}
914
Eli Cohen020446e2015-10-08 17:13:58 +0300915enum {
916 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
917};
918
Eli Cohene126ba92013-07-07 17:25:49 +0300919#endif /* MLX5_DRIVER_H */