blob: ddee9df1547d50aeaef1f1a9bf5a8b7ff4695afc [file] [log] [blame]
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001/*
2 * SH RSPI driver
3 *
Geert Uytterhoeven93722202014-01-24 09:43:58 +01004 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01005 * Copyright (C) 2014 Glider bvba
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09006 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 *
23 */
24
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/sched.h>
28#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090029#include <linux/interrupt.h>
30#include <linux/platform_device.h>
31#include <linux/io.h>
32#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
Geert Uytterhoeven426ef762014-01-28 10:21:38 +010035#include <linux/of_device.h>
Geert Uytterhoeven490c9772014-03-11 10:59:12 +010036#include <linux/pm_runtime.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090037#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090038#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090039#include <linux/spi/rspi.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090040
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010041#define RSPI_SPCR 0x00 /* Control Register */
42#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
43#define RSPI_SPPCR 0x02 /* Pin Control Register */
44#define RSPI_SPSR 0x03 /* Status Register */
45#define RSPI_SPDR 0x04 /* Data Register */
46#define RSPI_SPSCR 0x08 /* Sequence Control Register */
47#define RSPI_SPSSR 0x09 /* Sequence Status Register */
48#define RSPI_SPBR 0x0a /* Bit Rate Register */
49#define RSPI_SPDCR 0x0b /* Data Control Register */
50#define RSPI_SPCKD 0x0c /* Clock Delay Register */
51#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
52#define RSPI_SPND 0x0e /* Next-Access Delay Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010053#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010054#define RSPI_SPCMD0 0x10 /* Command Register 0 */
55#define RSPI_SPCMD1 0x12 /* Command Register 1 */
56#define RSPI_SPCMD2 0x14 /* Command Register 2 */
57#define RSPI_SPCMD3 0x16 /* Command Register 3 */
58#define RSPI_SPCMD4 0x18 /* Command Register 4 */
59#define RSPI_SPCMD5 0x1a /* Command Register 5 */
60#define RSPI_SPCMD6 0x1c /* Command Register 6 */
61#define RSPI_SPCMD7 0x1e /* Command Register 7 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010062#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
63#define RSPI_NUM_SPCMD 8
64#define RSPI_RZ_NUM_SPCMD 4
65#define QSPI_NUM_SPCMD 4
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010066
67/* RSPI on RZ only */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010068#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
69#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090070
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010071/* QSPI only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010072#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
73#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
74#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
75#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
76#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
77#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010078#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090079
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010080/* SPCR - Control Register */
81#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
82#define SPCR_SPE 0x40 /* Function Enable */
83#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
84#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
85#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
86#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
87/* RSPI on SH only */
88#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
89#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010090/* QSPI on R-Car M2 only */
91#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
92#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090093
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010094/* SSLP - Slave Select Polarity Register */
95#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
96#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090097
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010098/* SPPCR - Pin Control Register */
99#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
100#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900101#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100102#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
103#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900104
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100105#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
106#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
107
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100108/* SPSR - Status Register */
109#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
110#define SPSR_TEND 0x40 /* Transmit End */
111#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
112#define SPSR_PERF 0x08 /* Parity Error Flag */
113#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
114#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100115#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900116
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100117/* SPSCR - Sequence Control Register */
118#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900119
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100120/* SPSSR - Sequence Status Register */
121#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
122#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900123
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100124/* SPDCR - Data Control Register */
125#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
126#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
127#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
128#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
129#define SPDCR_SPLWORD SPDCR_SPLW1
130#define SPDCR_SPLBYTE SPDCR_SPLW0
131#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100132#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900133#define SPDCR_SLSEL1 0x08
134#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100135#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900136#define SPDCR_SPFC1 0x02
137#define SPDCR_SPFC0 0x01
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100138#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900139
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100140/* SPCKD - Clock Delay Register */
141#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900142
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100143/* SSLND - Slave Select Negation Delay Register */
144#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900145
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100146/* SPND - Next-Access Delay Register */
147#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900148
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100149/* SPCR2 - Control Register 2 */
150#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
151#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
152#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
153#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900154
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100155/* SPCMDn - Command Registers */
156#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
157#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
158#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
159#define SPCMD_LSBF 0x1000 /* LSB First */
160#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900161#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100162#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900163#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900164#define SPCMD_SPB_20BIT 0x0000
165#define SPCMD_SPB_24BIT 0x0100
166#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100167#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100168#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
169#define SPCMD_SPIMOD1 0x0040
170#define SPCMD_SPIMOD0 0x0020
171#define SPCMD_SPIMOD_SINGLE 0
172#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
173#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
174#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100175#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
176#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
177#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
178#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900179
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100180/* SPBFCR - Buffer Control Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100181#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
182#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100183#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
184#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900185
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900186struct rspi_data {
187 void __iomem *addr;
188 u32 max_speed_hz;
189 struct spi_master *master;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900190 wait_queue_head_t wait;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900191 struct clk *clk;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100192 u16 spcmd;
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100193 u8 spsr;
194 u8 sppcr;
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100195 int rx_irq, tx_irq;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900196 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900197
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900198 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100199 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900200};
201
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100202static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900203{
204 iowrite8(data, rspi->addr + offset);
205}
206
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100207static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900208{
209 iowrite16(data, rspi->addr + offset);
210}
211
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100212static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900213{
214 iowrite32(data, rspi->addr + offset);
215}
216
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100217static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900218{
219 return ioread8(rspi->addr + offset);
220}
221
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100222static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900223{
224 return ioread16(rspi->addr + offset);
225}
226
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100227static void rspi_write_data(const struct rspi_data *rspi, u16 data)
228{
229 if (rspi->byte_access)
230 rspi_write8(rspi, data, RSPI_SPDR);
231 else /* 16 bit */
232 rspi_write16(rspi, data, RSPI_SPDR);
233}
234
235static u16 rspi_read_data(const struct rspi_data *rspi)
236{
237 if (rspi->byte_access)
238 return rspi_read8(rspi, RSPI_SPDR);
239 else /* 16 bit */
240 return rspi_read16(rspi, RSPI_SPDR);
241}
242
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900243/* optional functions */
244struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100245 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100246 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
247 struct spi_transfer *xfer);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100248 u16 mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200249 u16 flags;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200250 u16 fifo_size;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900251};
252
253/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100254 * functions for RSPI on legacy SH
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900255 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100256static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900257{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900258 int spbr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900259
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100260 /* Sets output mode, MOSI signal, and (optionally) loopback */
261 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900262
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900263 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200264 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
265 2 * rspi->max_speed_hz) - 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900266 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
267
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100268 /* Disable dummy transmission, set 16-bit word access, 1 frame */
269 rspi_write8(rspi, 0, RSPI_SPDCR);
270 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900271
272 /* Sets RSPCK, SSL, next-access delay value */
273 rspi_write8(rspi, 0x00, RSPI_SPCKD);
274 rspi_write8(rspi, 0x00, RSPI_SSLND);
275 rspi_write8(rspi, 0x00, RSPI_SPND);
276
277 /* Sets parity, interrupt mask */
278 rspi_write8(rspi, 0x00, RSPI_SPCR2);
279
280 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100281 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
282 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900283
284 /* Sets RSPI mode */
285 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
286
287 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900288}
289
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900290/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100291 * functions for RSPI on RZ
292 */
293static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
294{
295 int spbr;
296
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100297 /* Sets output mode, MOSI signal, and (optionally) loopback */
298 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100299
300 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200301 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
302 2 * rspi->max_speed_hz) - 1;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100303 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
304
305 /* Disable dummy transmission, set byte access */
306 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
307 rspi->byte_access = 1;
308
309 /* Sets RSPCK, SSL, next-access delay value */
310 rspi_write8(rspi, 0x00, RSPI_SPCKD);
311 rspi_write8(rspi, 0x00, RSPI_SSLND);
312 rspi_write8(rspi, 0x00, RSPI_SPND);
313
314 /* Sets SPCMD */
315 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
316 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
317
318 /* Sets RSPI mode */
319 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
320
321 return 0;
322}
323
324/*
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900325 * functions for QSPI
326 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100327static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900328{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900329 int spbr;
330
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100331 /* Sets output mode, MOSI signal, and (optionally) loopback */
332 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900333
334 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200335 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900336 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
337
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100338 /* Disable dummy transmission, set byte access */
339 rspi_write8(rspi, 0, RSPI_SPDCR);
340 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900341
342 /* Sets RSPCK, SSL, next-access delay value */
343 rspi_write8(rspi, 0x00, RSPI_SPCKD);
344 rspi_write8(rspi, 0x00, RSPI_SSLND);
345 rspi_write8(rspi, 0x00, RSPI_SPND);
346
347 /* Data Length Setting */
348 if (access_size == 8)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100349 rspi->spcmd |= SPCMD_SPB_8BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900350 else if (access_size == 16)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100351 rspi->spcmd |= SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100352 else
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100353 rspi->spcmd |= SPCMD_SPB_32BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900354
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100355 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900356
357 /* Resets transfer data length */
358 rspi_write32(rspi, 0, QSPI_SPBMUL0);
359
360 /* Resets transmit and receive buffer */
361 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
362 /* Sets buffer to allow normal operation */
363 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
364
365 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100366 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900367
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100368 /* Enables SPI function in master mode */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900369 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
370
371 return 0;
372}
373
374#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
375
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100376static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900377{
378 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
379}
380
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100381static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900382{
383 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
384}
385
386static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
387 u8 enable_bit)
388{
389 int ret;
390
391 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
Geert Uytterhoeven5dd1ad22014-02-04 11:06:24 +0100392 if (rspi->spsr & wait_mask)
393 return 0;
394
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900395 rspi_enable_irq(rspi, enable_bit);
396 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
397 if (ret == 0 && !(rspi->spsr & wait_mask))
398 return -ETIMEDOUT;
399
400 return 0;
401}
402
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200403static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
404{
405 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
406}
407
408static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
409{
410 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
411}
412
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100413static int rspi_data_out(struct rspi_data *rspi, u8 data)
414{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200415 int error = rspi_wait_for_tx_empty(rspi);
416 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100417 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200418 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100419 }
420 rspi_write_data(rspi, data);
421 return 0;
422}
423
424static int rspi_data_in(struct rspi_data *rspi)
425{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200426 int error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100427 u8 data;
428
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200429 error = rspi_wait_for_rx_full(rspi);
430 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100431 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200432 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100433 }
434 data = rspi_read_data(rspi);
435 return data;
436}
437
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200438static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
439 unsigned int n)
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100440{
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200441 while (n-- > 0) {
442 if (tx) {
443 int ret = rspi_data_out(rspi, *tx++);
444 if (ret < 0)
445 return ret;
446 }
447 if (rx) {
448 int ret = rspi_data_in(rspi);
449 if (ret < 0)
450 return ret;
451 *rx++ = ret;
452 }
453 }
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100454
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200455 return 0;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100456}
457
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900458static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900459{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900460 struct rspi_data *rspi = arg;
461
462 rspi->dma_callbacked = 1;
463 wake_up_interruptible(&rspi->wait);
464}
465
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200466static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
467 struct sg_table *rx)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900468{
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200469 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
470 u8 irq_mask = 0;
471 unsigned int other_irq = 0;
472 dma_cookie_t cookie;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200473 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900474
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200475 if (tx) {
476 desc_tx = dmaengine_prep_slave_sg(rspi->master->dma_tx,
477 tx->sgl, tx->nents, DMA_TO_DEVICE,
478 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
479 if (!desc_tx)
480 return -EIO;
481
482 irq_mask |= SPCR_SPTIE;
483 }
484 if (rx) {
485 desc_rx = dmaengine_prep_slave_sg(rspi->master->dma_rx,
486 rx->sgl, rx->nents, DMA_FROM_DEVICE,
487 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
488 if (!desc_rx)
489 return -EIO;
490
491 irq_mask |= SPCR_SPRIE;
492 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900493
494 /*
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200495 * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900496 * called. So, this driver disables the IRQ while DMA transfer.
497 */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200498 if (tx)
499 disable_irq(other_irq = rspi->tx_irq);
500 if (rx && rspi->rx_irq != other_irq)
501 disable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900502
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200503 rspi_enable_irq(rspi, irq_mask);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900504 rspi->dma_callbacked = 0;
505
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200506 if (rx) {
507 desc_rx->callback = rspi_dma_complete;
508 desc_rx->callback_param = rspi;
509 cookie = dmaengine_submit(desc_rx);
510 if (dma_submit_error(cookie))
511 return cookie;
512 dma_async_issue_pending(rspi->master->dma_rx);
513 }
514 if (tx) {
515 if (rx) {
516 /* No callback */
517 desc_tx->callback = NULL;
518 } else {
519 desc_tx->callback = rspi_dma_complete;
520 desc_tx->callback_param = rspi;
521 }
522 cookie = dmaengine_submit(desc_tx);
523 if (dma_submit_error(cookie))
524 return cookie;
525 dma_async_issue_pending(rspi->master->dma_tx);
526 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900527
528 ret = wait_event_interruptible_timeout(rspi->wait,
529 rspi->dma_callbacked, HZ);
530 if (ret > 0 && rspi->dma_callbacked)
531 ret = 0;
532 else if (!ret)
533 ret = -ETIMEDOUT;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900534
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200535 rspi_disable_irq(rspi, irq_mask);
536
537 if (tx)
538 enable_irq(rspi->tx_irq);
539 if (rx && rspi->rx_irq != other_irq)
540 enable_irq(rspi->rx_irq);
541
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900542 return ret;
543}
544
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100545static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900546{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100547 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900548
549 spsr = rspi_read8(rspi, RSPI_SPSR);
550 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100551 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900552 if (spsr & SPSR_OVRF)
553 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100554 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900555}
556
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100557static void rspi_rz_receive_init(const struct rspi_data *rspi)
558{
559 rspi_receive_init(rspi);
560 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
561 rspi_write8(rspi, 0, RSPI_SPBFCR);
562}
563
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100564static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900565{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100566 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900567
568 spsr = rspi_read8(rspi, RSPI_SPSR);
569 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100570 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900571 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100572 rspi_write8(rspi, 0, QSPI_SPBFCR);
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900573}
574
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200575static bool __rspi_can_dma(const struct rspi_data *rspi,
576 const struct spi_transfer *xfer)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900577{
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200578 return xfer->len > rspi->ops->fifo_size;
579}
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900580
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200581static bool rspi_can_dma(struct spi_master *master, struct spi_device *spi,
582 struct spi_transfer *xfer)
583{
584 struct rspi_data *rspi = spi_master_get_devdata(master);
585
586 return __rspi_can_dma(rspi, xfer);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900587}
588
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200589static int rspi_common_transfer(struct rspi_data *rspi,
590 struct spi_transfer *xfer)
591{
592 int ret;
593
594 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
595 /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
596 return rspi_dma_transfer(rspi, &xfer->tx_sg,
597 xfer->rx_buf ? &xfer->rx_sg : NULL);
598 }
599
600 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
601 if (ret < 0)
602 return ret;
603
604 /* Wait for the last transmission */
605 rspi_wait_for_tx_empty(rspi);
606
607 return 0;
608}
609
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200610static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
611 struct spi_transfer *xfer)
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100612{
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200613 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200614 u8 spcr;
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100615
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100616 spcr = rspi_read8(rspi, RSPI_SPCR);
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200617 if (xfer->rx_buf) {
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200618 rspi_receive_init(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100619 spcr &= ~SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200620 } else {
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100621 spcr |= SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200622 }
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100623 rspi_write8(rspi, spcr, RSPI_SPCR);
624
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200625 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100626}
627
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200628static int rspi_rz_transfer_one(struct spi_master *master,
629 struct spi_device *spi,
630 struct spi_transfer *xfer)
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100631{
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200632 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100633
634 rspi_rz_receive_init(rspi);
635
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200636 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100637}
638
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100639static int qspi_transfer_out_in(struct rspi_data *rspi,
640 struct spi_transfer *xfer)
641{
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100642 qspi_receive_init(rspi);
643
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200644 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100645}
646
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100647static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
648{
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100649 int ret;
650
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200651 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer))
652 return rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
653
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200654 ret = rspi_pio_transfer(rspi, xfer->tx_buf, NULL, xfer->len);
655 if (ret < 0)
656 return ret;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100657
658 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200659 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100660
661 return 0;
662}
663
664static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
665{
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200666 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer))
667 return rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
668
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200669 return rspi_pio_transfer(rspi, NULL, xfer->rx_buf, xfer->len);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100670}
671
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100672static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
673 struct spi_transfer *xfer)
674{
675 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100676
Geert Uytterhoevenba824d42014-02-21 17:29:18 +0100677 if (spi->mode & SPI_LOOP) {
678 return qspi_transfer_out_in(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200679 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100680 /* Quad or Dual SPI Write */
681 return qspi_transfer_out(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200682 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100683 /* Quad or Dual SPI Read */
684 return qspi_transfer_in(rspi, xfer);
685 } else {
686 /* Single SPI Transfer */
687 return qspi_transfer_out_in(rspi, xfer);
688 }
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100689}
690
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900691static int rspi_setup(struct spi_device *spi)
692{
693 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
694
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900695 rspi->max_speed_hz = spi->max_speed_hz;
696
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100697 rspi->spcmd = SPCMD_SSLKP;
698 if (spi->mode & SPI_CPOL)
699 rspi->spcmd |= SPCMD_CPOL;
700 if (spi->mode & SPI_CPHA)
701 rspi->spcmd |= SPCMD_CPHA;
702
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100703 /* CMOS output mode and MOSI signal from previous transfer */
704 rspi->sppcr = 0;
705 if (spi->mode & SPI_LOOP)
706 rspi->sppcr |= SPPCR_SPLP;
707
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900708 set_config_register(rspi, 8);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900709
710 return 0;
711}
712
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100713static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
714{
715 if (xfer->tx_buf)
716 switch (xfer->tx_nbits) {
717 case SPI_NBITS_QUAD:
718 return SPCMD_SPIMOD_QUAD;
719 case SPI_NBITS_DUAL:
720 return SPCMD_SPIMOD_DUAL;
721 default:
722 return 0;
723 }
724 if (xfer->rx_buf)
725 switch (xfer->rx_nbits) {
726 case SPI_NBITS_QUAD:
727 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
728 case SPI_NBITS_DUAL:
729 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
730 default:
731 return 0;
732 }
733
734 return 0;
735}
736
737static int qspi_setup_sequencer(struct rspi_data *rspi,
738 const struct spi_message *msg)
739{
740 const struct spi_transfer *xfer;
741 unsigned int i = 0, len = 0;
742 u16 current_mode = 0xffff, mode;
743
744 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
745 mode = qspi_transfer_mode(xfer);
746 if (mode == current_mode) {
747 len += xfer->len;
748 continue;
749 }
750
751 /* Transfer mode change */
752 if (i) {
753 /* Set transfer data length of previous transfer */
754 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
755 }
756
757 if (i >= QSPI_NUM_SPCMD) {
758 dev_err(&msg->spi->dev,
759 "Too many different transfer modes");
760 return -EINVAL;
761 }
762
763 /* Program transfer mode for this transfer */
764 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
765 current_mode = mode;
766 len = xfer->len;
767 i++;
768 }
769 if (i) {
770 /* Set final transfer data length and sequence length */
771 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
772 rspi_write8(rspi, i - 1, RSPI_SPSCR);
773 }
774
775 return 0;
776}
777
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100778static int rspi_prepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100779 struct spi_message *msg)
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100780{
781 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100782 int ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900783
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100784 if (msg->spi->mode &
785 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
786 /* Setup sequencer for messages with multiple transfer modes */
787 ret = qspi_setup_sequencer(rspi, msg);
788 if (ret < 0)
789 return ret;
790 }
791
792 /* Enable SPI function in master mode */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100793 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900794 return 0;
795}
796
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100797static int rspi_unprepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100798 struct spi_message *msg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900799{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100800 struct rspi_data *rspi = spi_master_get_devdata(master);
801
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100802 /* Disable SPI function */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100803 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100804
805 /* Reset sequencer for Single SPI Transfers */
806 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
807 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100808 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900809}
810
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100811static irqreturn_t rspi_irq_mux(int irq, void *_sr)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900812{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100813 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100814 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900815 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100816 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900817
818 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
819 if (spsr & SPSR_SPRF)
820 disable_irq |= SPCR_SPRIE;
821 if (spsr & SPSR_SPTEF)
822 disable_irq |= SPCR_SPTIE;
823
824 if (disable_irq) {
825 ret = IRQ_HANDLED;
826 rspi_disable_irq(rspi, disable_irq);
827 wake_up(&rspi->wait);
828 }
829
830 return ret;
831}
832
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100833static irqreturn_t rspi_irq_rx(int irq, void *_sr)
834{
835 struct rspi_data *rspi = _sr;
836 u8 spsr;
837
838 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
839 if (spsr & SPSR_SPRF) {
840 rspi_disable_irq(rspi, SPCR_SPRIE);
841 wake_up(&rspi->wait);
842 return IRQ_HANDLED;
843 }
844
845 return 0;
846}
847
848static irqreturn_t rspi_irq_tx(int irq, void *_sr)
849{
850 struct rspi_data *rspi = _sr;
851 u8 spsr;
852
853 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
854 if (spsr & SPSR_SPTEF) {
855 rspi_disable_irq(rspi, SPCR_SPTIE);
856 wake_up(&rspi->wait);
857 return IRQ_HANDLED;
858 }
859
860 return 0;
861}
862
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +0200863static struct dma_chan *rspi_request_dma_chan(struct device *dev,
864 enum dma_transfer_direction dir,
865 unsigned int id,
866 dma_addr_t port_addr)
867{
868 dma_cap_mask_t mask;
869 struct dma_chan *chan;
870 struct dma_slave_config cfg;
871 int ret;
872
873 dma_cap_zero(mask);
874 dma_cap_set(DMA_SLAVE, mask);
875
876 chan = dma_request_channel(mask, shdma_chan_filter,
877 (void *)(unsigned long)id);
878 if (!chan) {
879 dev_warn(dev, "dma_request_channel failed\n");
880 return NULL;
881 }
882
883 memset(&cfg, 0, sizeof(cfg));
884 cfg.slave_id = id;
885 cfg.direction = dir;
886 if (dir == DMA_MEM_TO_DEV)
887 cfg.dst_addr = port_addr;
888 else
889 cfg.src_addr = port_addr;
890
891 ret = dmaengine_slave_config(chan, &cfg);
892 if (ret) {
893 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
894 dma_release_channel(chan);
895 return NULL;
896 }
897
898 return chan;
899}
900
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200901static int rspi_request_dma(struct device *dev, struct spi_master *master,
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +0200902 const struct resource *res)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900903{
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +0200904 const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900905
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +0200906 if (!rspi_pd || !rspi_pd->dma_rx_id || !rspi_pd->dma_tx_id)
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900907 return 0; /* The driver assumes no error. */
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900908
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200909 master->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM,
910 rspi_pd->dma_rx_id,
911 res->start + RSPI_SPDR);
912 if (!master->dma_rx)
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +0200913 return -ENODEV;
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +0200914
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200915 master->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV,
916 rspi_pd->dma_tx_id,
917 res->start + RSPI_SPDR);
918 if (!master->dma_tx) {
919 dma_release_channel(master->dma_rx);
920 master->dma_rx = NULL;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +0200921 return -ENODEV;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900922 }
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900923
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200924 master->can_dma = rspi_can_dma;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +0200925 dev_info(dev, "DMA available");
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900926 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900927}
928
Grant Likelyfd4a3192012-12-07 16:57:14 +0000929static void rspi_release_dma(struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900930{
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200931 if (rspi->master->dma_tx)
932 dma_release_channel(rspi->master->dma_tx);
933 if (rspi->master->dma_rx)
934 dma_release_channel(rspi->master->dma_rx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900935}
936
Grant Likelyfd4a3192012-12-07 16:57:14 +0000937static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900938{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +0100939 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900940
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900941 rspi_release_dma(rspi);
Geert Uytterhoeven490c9772014-03-11 10:59:12 +0100942 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900943
944 return 0;
945}
946
Geert Uytterhoeven426ef762014-01-28 10:21:38 +0100947static const struct spi_ops rspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200948 .set_config_register = rspi_set_config_register,
949 .transfer_one = rspi_transfer_one,
950 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
951 .flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200952 .fifo_size = 8,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +0100953};
954
955static const struct spi_ops rspi_rz_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200956 .set_config_register = rspi_rz_set_config_register,
957 .transfer_one = rspi_rz_transfer_one,
958 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
959 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200960 .fifo_size = 8, /* 8 for TX, 32 for RX */
Geert Uytterhoeven426ef762014-01-28 10:21:38 +0100961};
962
963static const struct spi_ops qspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200964 .set_config_register = qspi_set_config_register,
965 .transfer_one = qspi_transfer_one,
966 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
967 SPI_TX_DUAL | SPI_TX_QUAD |
968 SPI_RX_DUAL | SPI_RX_QUAD,
969 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200970 .fifo_size = 32,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +0100971};
972
973#ifdef CONFIG_OF
974static const struct of_device_id rspi_of_match[] = {
975 /* RSPI on legacy SH */
976 { .compatible = "renesas,rspi", .data = &rspi_ops },
977 /* RSPI on RZ/A1H */
978 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
979 /* QSPI on R-Car Gen2 */
980 { .compatible = "renesas,qspi", .data = &qspi_ops },
981 { /* sentinel */ }
982};
983
984MODULE_DEVICE_TABLE(of, rspi_of_match);
985
986static int rspi_parse_dt(struct device *dev, struct spi_master *master)
987{
988 u32 num_cs;
989 int error;
990
991 /* Parse DT properties */
992 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
993 if (error) {
994 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
995 return error;
996 }
997
998 master->num_chipselect = num_cs;
999 return 0;
1000}
1001#else
Shimoda, Yoshihiro64b67de2014-02-03 10:43:46 +09001002#define rspi_of_match NULL
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001003static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1004{
1005 return -EINVAL;
1006}
1007#endif /* CONFIG_OF */
1008
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001009static int rspi_request_irq(struct device *dev, unsigned int irq,
1010 irq_handler_t handler, const char *suffix,
1011 void *dev_id)
1012{
1013 const char *base = dev_name(dev);
1014 size_t len = strlen(base) + strlen(suffix) + 2;
1015 char *name = devm_kzalloc(dev, len, GFP_KERNEL);
1016 if (!name)
1017 return -ENOMEM;
1018 snprintf(name, len, "%s:%s", base, suffix);
1019 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1020}
1021
Grant Likelyfd4a3192012-12-07 16:57:14 +00001022static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001023{
1024 struct resource *res;
1025 struct spi_master *master;
1026 struct rspi_data *rspi;
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001027 int ret;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001028 const struct of_device_id *of_id;
1029 const struct rspi_plat_data *rspi_pd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001030 const struct spi_ops *ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001031
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001032 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1033 if (master == NULL) {
1034 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1035 return -ENOMEM;
1036 }
1037
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001038 of_id = of_match_device(rspi_of_match, &pdev->dev);
1039 if (of_id) {
1040 ops = of_id->data;
1041 ret = rspi_parse_dt(&pdev->dev, master);
1042 if (ret)
1043 goto error1;
1044 } else {
1045 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1046 rspi_pd = dev_get_platdata(&pdev->dev);
1047 if (rspi_pd && rspi_pd->num_chipselect)
1048 master->num_chipselect = rspi_pd->num_chipselect;
1049 else
1050 master->num_chipselect = 2; /* default */
1051 };
1052
1053 /* ops parameter check */
1054 if (!ops->set_config_register) {
1055 dev_err(&pdev->dev, "there is no set_config_register\n");
1056 ret = -ENODEV;
1057 goto error1;
1058 }
1059
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001060 rspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +09001061 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001062 rspi->ops = ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001063 rspi->master = master;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001064
1065 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1066 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1067 if (IS_ERR(rspi->addr)) {
1068 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001069 goto error1;
1070 }
1071
Geert Uytterhoeven29f397b2014-01-24 09:44:02 +01001072 rspi->clk = devm_clk_get(&pdev->dev, NULL);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001073 if (IS_ERR(rspi->clk)) {
1074 dev_err(&pdev->dev, "cannot get clock\n");
1075 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001076 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001077 }
Geert Uytterhoeven17fe0d92014-01-24 09:44:01 +01001078
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001079 pm_runtime_enable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001080
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001081 init_waitqueue_head(&rspi->wait);
1082
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001083 master->bus_num = pdev->id;
1084 master->setup = rspi_setup;
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001085 master->auto_runtime_pm = true;
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +01001086 master->transfer_one = ops->transfer_one;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001087 master->prepare_message = rspi_prepare_message;
1088 master->unprepare_message = rspi_unprepare_message;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001089 master->mode_bits = ops->mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001090 master->flags = ops->flags;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001091 master->dev.of_node = pdev->dev.of_node;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001092
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001093 ret = platform_get_irq_byname(pdev, "rx");
1094 if (ret < 0) {
1095 ret = platform_get_irq_byname(pdev, "mux");
1096 if (ret < 0)
1097 ret = platform_get_irq(pdev, 0);
1098 if (ret >= 0)
1099 rspi->rx_irq = rspi->tx_irq = ret;
1100 } else {
1101 rspi->rx_irq = ret;
1102 ret = platform_get_irq_byname(pdev, "tx");
1103 if (ret >= 0)
1104 rspi->tx_irq = ret;
1105 }
1106 if (ret < 0) {
1107 dev_err(&pdev->dev, "platform_get_irq error\n");
1108 goto error2;
1109 }
1110
1111 if (rspi->rx_irq == rspi->tx_irq) {
1112 /* Single multiplexed interrupt */
1113 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1114 "mux", rspi);
1115 } else {
1116 /* Multi-interrupt mode, only SPRI and SPTI are used */
1117 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1118 "rx", rspi);
1119 if (!ret)
1120 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1121 rspi_irq_tx, "tx", rspi);
1122 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001123 if (ret < 0) {
1124 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001125 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001126 }
1127
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001128 ret = rspi_request_dma(&pdev->dev, master, res);
Geert Uytterhoeven27e105a2014-06-02 15:38:08 +02001129 if (ret < 0)
1130 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001131
Jingoo Han9e03d052013-12-04 14:13:50 +09001132 ret = devm_spi_register_master(&pdev->dev, master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001133 if (ret < 0) {
1134 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001135 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001136 }
1137
1138 dev_info(&pdev->dev, "probed\n");
1139
1140 return 0;
1141
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001142error3:
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001143 rspi_release_dma(rspi);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001144error2:
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001145 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001146error1:
1147 spi_master_put(master);
1148
1149 return ret;
1150}
1151
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001152static struct platform_device_id spi_driver_ids[] = {
1153 { "rspi", (kernel_ulong_t)&rspi_ops },
Geert Uytterhoeven862d3572014-01-24 09:43:59 +01001154 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001155 { "qspi", (kernel_ulong_t)&qspi_ops },
1156 {},
1157};
1158
1159MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1160
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001161static struct platform_driver rspi_driver = {
1162 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001163 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001164 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001165 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001166 .name = "renesas_spi",
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001167 .owner = THIS_MODULE,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001168 .of_match_table = of_match_ptr(rspi_of_match),
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001169 },
1170};
1171module_platform_driver(rspi_driver);
1172
1173MODULE_DESCRIPTION("Renesas RSPI bus driver");
1174MODULE_LICENSE("GPL v2");
1175MODULE_AUTHOR("Yoshihiro Shimoda");
1176MODULE_ALIAS("platform:rspi");