Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1 | /* |
| 2 | * xHCI host controller driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Intel Corp. |
| 5 | * |
| 6 | * Author: Sarah Sharp |
| 7 | * Some code borrowed from the Linux EHCI driver. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 16 | * for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software Foundation, |
| 20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Ring initialization rules: |
| 25 | * 1. Each segment is initialized to zero, except for link TRBs. |
| 26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or |
| 27 | * Consumer Cycle State (CCS), depending on ring function. |
| 28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. |
| 29 | * |
| 30 | * Ring behavior rules: |
| 31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at |
| 32 | * least one free TRB in the ring. This is useful if you want to turn that |
| 33 | * into a link TRB and expand the ring. |
| 34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a |
| 35 | * link TRB, then load the pointer with the address in the link TRB. If the |
| 36 | * link TRB had its toggle bit set, you may need to update the ring cycle |
| 37 | * state (see cycle bit rules). You may have to do this multiple times |
| 38 | * until you reach a non-link TRB. |
| 39 | * 3. A ring is full if enqueue++ (for the definition of increment above) |
| 40 | * equals the dequeue pointer. |
| 41 | * |
| 42 | * Cycle bit rules: |
| 43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit |
| 44 | * in a link TRB, it must toggle the ring cycle state. |
| 45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit |
| 46 | * in a link TRB, it must toggle the ring cycle state. |
| 47 | * |
| 48 | * Producer rules: |
| 49 | * 1. Check if ring is full before you enqueue. |
| 50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. |
| 51 | * Update enqueue pointer between each write (which may update the ring |
| 52 | * cycle state). |
| 53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command |
| 54 | * and endpoint rings. If HC is the producer for the event ring, |
| 55 | * and it generates an interrupt according to interrupt modulation rules. |
| 56 | * |
| 57 | * Consumer rules: |
| 58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, |
| 59 | * the TRB is owned by the consumer. |
| 60 | * 2. Update dequeue pointer (which may update the ring cycle state) and |
| 61 | * continue processing TRBs until you reach a TRB which is not owned by you. |
| 62 | * 3. Notify the producer. SW is the consumer for the event ring, and it |
| 63 | * updates event ring dequeue pointer. HC is the consumer for the command and |
| 64 | * endpoint rings; it generates events on the event ring for these. |
| 65 | */ |
| 66 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 67 | #include <linux/scatterlist.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 68 | #include <linux/slab.h> |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 69 | #include "xhci.h" |
Xenia Ragiadakou | 3a7fa5b | 2013-07-31 07:35:27 +0300 | [diff] [blame] | 70 | #include "xhci-trace.h" |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 71 | |
| 72 | /* |
| 73 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA |
| 74 | * address of the TRB. |
| 75 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 76 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 77 | union xhci_trb *trb) |
| 78 | { |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 79 | unsigned long segment_offset; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 80 | |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 81 | if (!seg || !trb || trb < seg->trbs) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 82 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 83 | /* offset in TRBs */ |
| 84 | segment_offset = trb - seg->trbs; |
| 85 | if (segment_offset > TRBS_PER_SEGMENT) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 86 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 87 | return seg->dma + (segment_offset * sizeof(*trb)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | /* Does this link TRB point to the first segment in a ring, |
| 91 | * or was the previous TRB the last TRB on the last segment in the ERST? |
| 92 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 93 | static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 94 | struct xhci_segment *seg, union xhci_trb *trb) |
| 95 | { |
| 96 | if (ring == xhci->event_ring) |
| 97 | return (trb == &seg->trbs[TRBS_PER_SEGMENT]) && |
| 98 | (seg->next == xhci->event_ring->first_seg); |
| 99 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 100 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring |
| 104 | * segment? I.e. would the updated event TRB pointer step off the end of the |
| 105 | * event seg? |
| 106 | */ |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 107 | static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 108 | struct xhci_segment *seg, union xhci_trb *trb) |
| 109 | { |
| 110 | if (ring == xhci->event_ring) |
| 111 | return trb == &seg->trbs[TRBS_PER_SEGMENT]; |
| 112 | else |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 113 | return TRB_TYPE_LINK_LE32(trb->link.control); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 114 | } |
| 115 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 116 | static int enqueue_is_link_trb(struct xhci_ring *ring) |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 117 | { |
| 118 | struct xhci_link_trb *link = &ring->enqueue->link; |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 119 | return TRB_TYPE_LINK_LE32(link->control); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 120 | } |
| 121 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 122 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
| 123 | * TRB is in a new segment. This does not skip over link TRBs, and it does not |
| 124 | * effect the ring dequeue or enqueue pointers. |
| 125 | */ |
| 126 | static void next_trb(struct xhci_hcd *xhci, |
| 127 | struct xhci_ring *ring, |
| 128 | struct xhci_segment **seg, |
| 129 | union xhci_trb **trb) |
| 130 | { |
| 131 | if (last_trb(xhci, ring, *seg, *trb)) { |
| 132 | *seg = (*seg)->next; |
| 133 | *trb = ((*seg)->trbs); |
| 134 | } else { |
John Youn | a1669b2 | 2010-08-09 13:56:11 -0700 | [diff] [blame] | 135 | (*trb)++; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 136 | } |
| 137 | } |
| 138 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 139 | /* |
| 140 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 141 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 142 | */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 143 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 144 | { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 145 | ring->deq_updates++; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 146 | |
Sarah Sharp | 50d0206f | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 147 | /* |
| 148 | * If this is not event ring, and the dequeue pointer |
| 149 | * is not on a link TRB, there is one more usable TRB |
| 150 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 151 | if (ring->type != TYPE_EVENT && |
| 152 | !last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) |
| 153 | ring->num_trbs_free++; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 154 | |
Sarah Sharp | 50d0206f | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 155 | do { |
| 156 | /* |
| 157 | * Update the dequeue pointer further if that was a link TRB or |
| 158 | * we're at the end of an event ring segment (which doesn't have |
| 159 | * link TRBS) |
| 160 | */ |
| 161 | if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) { |
| 162 | if (ring->type == TYPE_EVENT && |
| 163 | last_trb_on_last_seg(xhci, ring, |
| 164 | ring->deq_seg, ring->dequeue)) { |
Dan Williams | 4e34181 | 2013-10-07 11:58:34 -0700 | [diff] [blame] | 165 | ring->cycle_state ^= 1; |
Sarah Sharp | 50d0206f | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 166 | } |
| 167 | ring->deq_seg = ring->deq_seg->next; |
| 168 | ring->dequeue = ring->deq_seg->trbs; |
| 169 | } else { |
| 170 | ring->dequeue++; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 171 | } |
Sarah Sharp | 50d0206f | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 172 | } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | /* |
| 176 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 177 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 178 | * |
| 179 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the |
| 180 | * chain bit is set), then set the chain bit in all the following link TRBs. |
| 181 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs |
| 182 | * have their chain bit cleared (so that each Link TRB is a separate TD). |
| 183 | * |
| 184 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 185 | * set, but other sections talk about dealing with the chain bit set. This was |
| 186 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 |
| 187 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 188 | * |
| 189 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 190 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 191 | */ |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 192 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 193 | bool more_trbs_coming) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 194 | { |
| 195 | u32 chain; |
| 196 | union xhci_trb *next; |
| 197 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 198 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 199 | /* If this is not event ring, there is one less usable TRB */ |
| 200 | if (ring->type != TYPE_EVENT && |
| 201 | !last_trb(xhci, ring, ring->enq_seg, ring->enqueue)) |
| 202 | ring->num_trbs_free--; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 203 | next = ++(ring->enqueue); |
| 204 | |
| 205 | ring->enq_updates++; |
| 206 | /* Update the dequeue pointer further if that was a link TRB or we're at |
| 207 | * the end of an event ring segment (which doesn't have link TRBS) |
| 208 | */ |
| 209 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 210 | if (ring->type != TYPE_EVENT) { |
| 211 | /* |
| 212 | * If the caller doesn't plan on enqueueing more |
| 213 | * TDs before ringing the doorbell, then we |
| 214 | * don't want to give the link TRB to the |
| 215 | * hardware just yet. We'll give the link TRB |
| 216 | * back in prepare_ring() just before we enqueue |
| 217 | * the TD at the top of the ring. |
| 218 | */ |
| 219 | if (!chain && !more_trbs_coming) |
| 220 | break; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 221 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 222 | /* If we're not dealing with 0.95 hardware or |
| 223 | * isoc rings on AMD 0.96 host, |
| 224 | * carry over the chain bit of the previous TRB |
| 225 | * (which may mean the chain bit is cleared). |
| 226 | */ |
| 227 | if (!(ring->type == TYPE_ISOC && |
| 228 | (xhci->quirks & XHCI_AMD_0x96_HOST)) |
Andiry Xu | 7e393a8 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 229 | && !xhci_link_trb_quirk(xhci)) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 230 | next->link.control &= |
| 231 | cpu_to_le32(~TRB_CHAIN); |
| 232 | next->link.control |= |
| 233 | cpu_to_le32(chain); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 234 | } |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 235 | /* Give this link TRB to the hardware */ |
| 236 | wmb(); |
| 237 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
| 238 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 239 | /* Toggle the cycle bit after the last ring segment. */ |
| 240 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 241 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 242 | } |
| 243 | } |
| 244 | ring->enq_seg = ring->enq_seg->next; |
| 245 | ring->enqueue = ring->enq_seg->trbs; |
| 246 | next = ring->enqueue; |
| 247 | } |
| 248 | } |
| 249 | |
| 250 | /* |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 251 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
| 252 | * enqueue pointer will not advance into dequeue segment. See rules above. |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 253 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 254 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 255 | unsigned int num_trbs) |
| 256 | { |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 257 | int num_trbs_in_deq_seg; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 258 | |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 259 | if (ring->num_trbs_free < num_trbs) |
| 260 | return 0; |
| 261 | |
| 262 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { |
| 263 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; |
| 264 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) |
| 265 | return 0; |
| 266 | } |
| 267 | |
| 268 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 269 | } |
| 270 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 271 | /* Ring the host controller doorbell after placing a command on the ring */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 272 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 273 | { |
Elric Fu | c181bc5 | 2012-06-27 16:30:57 +0800 | [diff] [blame] | 274 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
| 275 | return; |
| 276 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 277 | xhci_dbg(xhci, "// Ding dong!\n"); |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 278 | writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 279 | /* Flush PCI posted writes */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 280 | readl(&xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 281 | } |
| 282 | |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 283 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci) |
| 284 | { |
| 285 | u64 temp_64; |
| 286 | int ret; |
| 287 | |
| 288 | xhci_dbg(xhci, "Abort command ring\n"); |
| 289 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 290 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 291 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 292 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
| 293 | &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 294 | |
| 295 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should |
| 296 | * time the completion od all xHCI commands, including |
| 297 | * the Command Abort operation. If software doesn't see |
| 298 | * CRR negated in a timely manner (e.g. longer than 5 |
| 299 | * seconds), then it should assume that the there are |
| 300 | * larger problems with the xHC and assert HCRST. |
| 301 | */ |
Sarah Sharp | 2611bd18 | 2012-10-25 13:27:51 -0700 | [diff] [blame] | 302 | ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring, |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 303 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
| 304 | if (ret < 0) { |
| 305 | xhci_err(xhci, "Stopped the command ring failed, " |
| 306 | "maybe the host is dead\n"); |
| 307 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 308 | xhci_quiesce(xhci); |
| 309 | xhci_halt(xhci); |
| 310 | return -ESHUTDOWN; |
| 311 | } |
| 312 | |
| 313 | return 0; |
| 314 | } |
| 315 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 316 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 317 | unsigned int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 318 | unsigned int ep_index, |
| 319 | unsigned int stream_id) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 320 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 321 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 322 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 323 | unsigned int ep_state = ep->ep_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 324 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 325 | /* Don't ring the doorbell for this endpoint if there are pending |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 326 | * cancellations because we don't want to interrupt processing. |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 327 | * We don't want to restart any stream rings if there's a set dequeue |
| 328 | * pointer command pending because the device can choose to start any |
| 329 | * stream once the endpoint is on the HW schedule. |
| 330 | * FIXME - check all the stream rings for pending cancellations. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 331 | */ |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 332 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
| 333 | (ep_state & EP_HALTED)) |
| 334 | return; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 335 | writel(DB_VALUE(ep_index, stream_id), db_addr); |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 336 | /* The CPU has better things to do at this point than wait for a |
| 337 | * write-posting flush. It'll get there soon enough. |
| 338 | */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 339 | } |
| 340 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 341 | /* Ring the doorbell for any rings with pending URBs */ |
| 342 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, |
| 343 | unsigned int slot_id, |
| 344 | unsigned int ep_index) |
| 345 | { |
| 346 | unsigned int stream_id; |
| 347 | struct xhci_virt_ep *ep; |
| 348 | |
| 349 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 350 | |
| 351 | /* A ring has pending URBs if its TD list is not empty */ |
| 352 | if (!(ep->ep_state & EP_HAS_STREAMS)) { |
Oleksij Rempel | d66eaf9 | 2013-07-21 15:36:19 +0200 | [diff] [blame] | 353 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 354 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 355 | return; |
| 356 | } |
| 357 | |
| 358 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; |
| 359 | stream_id++) { |
| 360 | struct xhci_stream_info *stream_info = ep->stream_info; |
| 361 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 362 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
| 363 | stream_id); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 364 | } |
| 365 | } |
| 366 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 367 | /* |
| 368 | * Find the segment that trb is in. Start searching in start_seg. |
| 369 | * If we must move past a segment that has a link TRB with a toggle cycle state |
| 370 | * bit set, then we will toggle the value pointed at by cycle_state. |
| 371 | */ |
| 372 | static struct xhci_segment *find_trb_seg( |
| 373 | struct xhci_segment *start_seg, |
| 374 | union xhci_trb *trb, int *cycle_state) |
| 375 | { |
| 376 | struct xhci_segment *cur_seg = start_seg; |
| 377 | struct xhci_generic_trb *generic_trb; |
| 378 | |
| 379 | while (cur_seg->trbs > trb || |
| 380 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) { |
| 381 | generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic; |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 382 | if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE)) |
Sarah Sharp | ba0a4d9 | 2011-02-23 18:13:43 -0800 | [diff] [blame] | 383 | *cycle_state ^= 0x1; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 384 | cur_seg = cur_seg->next; |
| 385 | if (cur_seg == start_seg) |
| 386 | /* Looped over the entire list. Oops! */ |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 387 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 388 | } |
| 389 | return cur_seg; |
| 390 | } |
| 391 | |
Sarah Sharp | 021bff9 | 2010-07-29 22:12:20 -0700 | [diff] [blame] | 392 | |
| 393 | static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, |
| 394 | unsigned int slot_id, unsigned int ep_index, |
| 395 | unsigned int stream_id) |
| 396 | { |
| 397 | struct xhci_virt_ep *ep; |
| 398 | |
| 399 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 400 | /* Common case: no streams */ |
| 401 | if (!(ep->ep_state & EP_HAS_STREAMS)) |
| 402 | return ep->ring; |
| 403 | |
| 404 | if (stream_id == 0) { |
| 405 | xhci_warn(xhci, |
| 406 | "WARN: Slot ID %u, ep index %u has streams, " |
| 407 | "but URB has no stream ID.\n", |
| 408 | slot_id, ep_index); |
| 409 | return NULL; |
| 410 | } |
| 411 | |
| 412 | if (stream_id < ep->stream_info->num_streams) |
| 413 | return ep->stream_info->stream_rings[stream_id]; |
| 414 | |
| 415 | xhci_warn(xhci, |
| 416 | "WARN: Slot ID %u, ep index %u has " |
| 417 | "stream IDs 1 to %u allocated, " |
| 418 | "but stream ID %u is requested.\n", |
| 419 | slot_id, ep_index, |
| 420 | ep->stream_info->num_streams - 1, |
| 421 | stream_id); |
| 422 | return NULL; |
| 423 | } |
| 424 | |
| 425 | /* Get the right ring for the given URB. |
| 426 | * If the endpoint supports streams, boundary check the URB's stream ID. |
| 427 | * If the endpoint doesn't support streams, return the singular endpoint ring. |
| 428 | */ |
| 429 | static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, |
| 430 | struct urb *urb) |
| 431 | { |
| 432 | return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, |
| 433 | xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id); |
| 434 | } |
| 435 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 436 | /* |
| 437 | * Move the xHC's endpoint ring dequeue pointer past cur_td. |
| 438 | * Record the new state of the xHC's endpoint ring dequeue segment, |
| 439 | * dequeue pointer, and new consumer cycle state in state. |
| 440 | * Update our internal representation of the ring's dequeue pointer. |
| 441 | * |
| 442 | * We do this in three jumps: |
| 443 | * - First we update our new ring state to be the same as when the xHC stopped. |
| 444 | * - Then we traverse the ring to find the segment that contains |
| 445 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass |
| 446 | * any link TRBs with the toggle cycle bit set. |
| 447 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit |
| 448 | * if we've moved it past a link TRB with the toggle cycle bit set. |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 449 | * |
| 450 | * Some of the uses of xhci_generic_trb are grotty, but if they're done |
| 451 | * with correct __le32 accesses they should work fine. Only users of this are |
| 452 | * in here. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 453 | */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 454 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 455 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 456 | unsigned int stream_id, struct xhci_td *cur_td, |
| 457 | struct xhci_dequeue_state *state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 458 | { |
| 459 | struct xhci_virt_device *dev = xhci->devs[slot_id]; |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 460 | struct xhci_virt_ep *ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 461 | struct xhci_ring *ep_ring; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 462 | struct xhci_generic_trb *trb; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 463 | dma_addr_t addr; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 464 | u64 hw_dequeue; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 465 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 466 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
| 467 | ep_index, stream_id); |
| 468 | if (!ep_ring) { |
| 469 | xhci_warn(xhci, "WARN can't find new dequeue state " |
| 470 | "for invalid stream ID %u.\n", |
| 471 | stream_id); |
| 472 | return; |
| 473 | } |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 474 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 475 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 476 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 477 | "Finding endpoint context"); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 478 | /* 4.6.9 the css flag is written to the stream context for streams */ |
| 479 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 480 | struct xhci_stream_ctx *ctx = |
| 481 | &ep->stream_info->stream_ctx_array[stream_id]; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 482 | hw_dequeue = le64_to_cpu(ctx->stream_ring); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 483 | } else { |
| 484 | struct xhci_ep_ctx *ep_ctx |
| 485 | = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 486 | hw_dequeue = le64_to_cpu(ep_ctx->deq); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 487 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 488 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 489 | /* Find virtual address and segment of hardware dequeue pointer */ |
| 490 | state->new_deq_seg = ep_ring->deq_seg; |
| 491 | state->new_deq_ptr = ep_ring->dequeue; |
| 492 | while (xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr) |
| 493 | != (dma_addr_t)(hw_dequeue & ~0xf)) { |
| 494 | next_trb(xhci, ep_ring, &state->new_deq_seg, |
| 495 | &state->new_deq_ptr); |
| 496 | if (state->new_deq_ptr == ep_ring->dequeue) { |
| 497 | WARN_ON(1); |
| 498 | return; |
| 499 | } |
| 500 | } |
| 501 | /* |
| 502 | * Find cycle state for last_trb, starting at old cycle state of |
| 503 | * hw_dequeue. If there is only one segment ring, find_trb_seg() will |
| 504 | * return immediately and cannot toggle the cycle state if this search |
| 505 | * wraps around, so add one more toggle manually in that case. |
| 506 | */ |
| 507 | state->new_cycle_state = hw_dequeue & 0x1; |
| 508 | if (ep_ring->first_seg == ep_ring->first_seg->next && |
| 509 | cur_td->last_trb < state->new_deq_ptr) |
| 510 | state->new_cycle_state ^= 0x1; |
| 511 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 512 | state->new_deq_ptr = cur_td->last_trb; |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 513 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 514 | "Finding segment containing last TRB in TD."); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 515 | state->new_deq_seg = find_trb_seg(state->new_deq_seg, |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 516 | state->new_deq_ptr, &state->new_cycle_state); |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 517 | if (!state->new_deq_seg) { |
| 518 | WARN_ON(1); |
| 519 | return; |
| 520 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 521 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 522 | /* Increment to find next TRB after last_trb. Cycle if appropriate. */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 523 | trb = &state->new_deq_ptr->generic; |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 524 | if (TRB_TYPE_LINK_LE32(trb->field[3]) && |
| 525 | (trb->field[3] & cpu_to_le32(LINK_TOGGLE))) |
Sarah Sharp | ba0a4d9 | 2011-02-23 18:13:43 -0800 | [diff] [blame] | 526 | state->new_cycle_state ^= 0x1; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 527 | next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr); |
| 528 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 529 | /* Don't update the ring cycle state for the producer (us). */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 530 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 531 | "Cycle state = 0x%x", state->new_cycle_state); |
Sarah Sharp | 01a1fdb | 2011-02-23 18:12:29 -0800 | [diff] [blame] | 532 | |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 533 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 534 | "New dequeue segment = %p (virtual)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 535 | state->new_deq_seg); |
| 536 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 537 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 538 | "New dequeue pointer = 0x%llx (DMA)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 539 | (unsigned long long) addr); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 540 | } |
| 541 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 542 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
| 543 | * (The last TRB actually points to the ring enqueue pointer, which is not part |
| 544 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. |
| 545 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 546 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 547 | struct xhci_td *cur_td, bool flip_cycle) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 548 | { |
| 549 | struct xhci_segment *cur_seg; |
| 550 | union xhci_trb *cur_trb; |
| 551 | |
| 552 | for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb; |
| 553 | true; |
| 554 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 555 | if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 556 | /* Unchain any chained Link TRBs, but |
| 557 | * leave the pointers intact. |
| 558 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 559 | cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 560 | /* Flip the cycle bit (link TRBs can't be the first |
| 561 | * or last TRB). |
| 562 | */ |
| 563 | if (flip_cycle) |
| 564 | cur_trb->generic.field[3] ^= |
| 565 | cpu_to_le32(TRB_CYCLE); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 566 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 567 | "Cancel (unchain) link TRB"); |
| 568 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 569 | "Address = %p (0x%llx dma); " |
| 570 | "in seg %p (0x%llx dma)", |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 571 | cur_trb, |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 572 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 573 | cur_seg, |
| 574 | (unsigned long long)cur_seg->dma); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 575 | } else { |
| 576 | cur_trb->generic.field[0] = 0; |
| 577 | cur_trb->generic.field[1] = 0; |
| 578 | cur_trb->generic.field[2] = 0; |
| 579 | /* Preserve only the cycle bit of this TRB */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 580 | cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 581 | /* Flip the cycle bit except on the first or last TRB */ |
| 582 | if (flip_cycle && cur_trb != cur_td->first_trb && |
| 583 | cur_trb != cur_td->last_trb) |
| 584 | cur_trb->generic.field[3] ^= |
| 585 | cpu_to_le32(TRB_CYCLE); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 586 | cur_trb->generic.field[3] |= cpu_to_le32( |
| 587 | TRB_TYPE(TRB_TR_NOOP)); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 588 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 589 | "TRB to noop at offset 0x%llx", |
Sarah Sharp | 79688ac | 2011-12-19 16:56:04 -0800 | [diff] [blame] | 590 | (unsigned long long) |
| 591 | xhci_trb_virt_to_dma(cur_seg, cur_trb)); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 592 | } |
| 593 | if (cur_trb == cur_td->last_trb) |
| 594 | break; |
| 595 | } |
| 596 | } |
| 597 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 598 | static int queue_set_tr_deq(struct xhci_hcd *xhci, |
| 599 | struct xhci_command *cmd, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 600 | unsigned int ep_index, unsigned int stream_id, |
| 601 | struct xhci_segment *deq_seg, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 602 | union xhci_trb *deq_ptr, u32 cycle_state); |
| 603 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 604 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 605 | struct xhci_command *cmd, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 606 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 607 | unsigned int stream_id, |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 608 | struct xhci_dequeue_state *deq_state) |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 609 | { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 610 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 611 | |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 612 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 613 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), " |
| 614 | "new deq ptr = %p (0x%llx dma), new cycle = %u", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 615 | deq_state->new_deq_seg, |
| 616 | (unsigned long long)deq_state->new_deq_seg->dma, |
| 617 | deq_state->new_deq_ptr, |
| 618 | (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr), |
| 619 | deq_state->new_cycle_state); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 620 | queue_set_tr_deq(xhci, cmd, slot_id, ep_index, stream_id, |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 621 | deq_state->new_deq_seg, |
| 622 | deq_state->new_deq_ptr, |
| 623 | (u32) deq_state->new_cycle_state); |
| 624 | /* Stop the TD queueing code from ringing the doorbell until |
| 625 | * this command completes. The HC won't set the dequeue pointer |
| 626 | * if the ring is running, and ringing the doorbell starts the |
| 627 | * ring running. |
| 628 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 629 | ep->ep_state |= SET_DEQ_PENDING; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 630 | } |
| 631 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 632 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 633 | struct xhci_virt_ep *ep) |
| 634 | { |
| 635 | ep->ep_state &= ~EP_HALT_PENDING; |
| 636 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the |
| 637 | * timer is running on another CPU, we don't decrement stop_cmds_pending |
| 638 | * (since we didn't successfully stop the watchdog timer). |
| 639 | */ |
| 640 | if (del_timer(&ep->stop_cmd_timer)) |
| 641 | ep->stop_cmds_pending--; |
| 642 | } |
| 643 | |
| 644 | /* Must be called with xhci->lock held in interrupt context */ |
| 645 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, |
Xenia Ragiadakou | 07a37e9 | 2013-09-09 13:29:45 +0300 | [diff] [blame] | 646 | struct xhci_td *cur_td, int status) |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 647 | { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 648 | struct usb_hcd *hcd; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 649 | struct urb *urb; |
| 650 | struct urb_priv *urb_priv; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 651 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 652 | urb = cur_td->urb; |
| 653 | urb_priv = urb->hcpriv; |
| 654 | urb_priv->td_cnt++; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 655 | hcd = bus_to_hcd(urb->dev->bus); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 656 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 657 | /* Only giveback urb when this is the last td in urb */ |
| 658 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 659 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 660 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 661 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 662 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 663 | usb_amd_quirk_pll_enable(); |
| 664 | } |
| 665 | } |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 666 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 667 | |
| 668 | spin_unlock(&xhci->lock); |
| 669 | usb_hcd_giveback_urb(hcd, urb, status); |
| 670 | xhci_urb_free_priv(xhci, urb_priv); |
| 671 | spin_lock(&xhci->lock); |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 672 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 673 | } |
| 674 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 675 | /* |
| 676 | * When we get a command completion for a Stop Endpoint Command, we need to |
| 677 | * unlink any cancelled TDs from the ring. There are two ways to do that: |
| 678 | * |
| 679 | * 1. If the HW was in the middle of processing the TD that needs to be |
| 680 | * cancelled, then we must move the ring's dequeue pointer past the last TRB |
| 681 | * in the TD with a Set Dequeue Pointer Command. |
| 682 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain |
| 683 | * bit cleared) so that the HW will skip over them. |
| 684 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 685 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 686 | union xhci_trb *trb, struct xhci_event_cmd *event) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 687 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 688 | unsigned int ep_index; |
| 689 | struct xhci_ring *ep_ring; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 690 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 691 | struct list_head *entry; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 692 | struct xhci_td *cur_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 693 | struct xhci_td *last_unlinked_td; |
| 694 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 695 | struct xhci_dequeue_state deq_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 696 | |
Xenia Ragiadakou | bc752bd | 2013-09-09 13:29:59 +0300 | [diff] [blame] | 697 | if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 698 | if (!xhci->devs[slot_id]) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 699 | xhci_warn(xhci, "Stop endpoint command " |
| 700 | "completion for disabled slot %u\n", |
| 701 | slot_id); |
| 702 | return; |
| 703 | } |
| 704 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 705 | memset(&deq_state, 0, sizeof(deq_state)); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 706 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 707 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 708 | |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 709 | if (list_empty(&ep->cancelled_td_list)) { |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 710 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | 0714a57 | 2011-05-24 11:53:29 -0700 | [diff] [blame] | 711 | ep->stopped_td = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 712 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 713 | return; |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 714 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 715 | |
| 716 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. |
| 717 | * We have the xHCI lock, so nothing can modify this list until we drop |
| 718 | * it. We're also in the event handler, so we can't get re-interrupted |
| 719 | * if another Stop Endpoint command completes |
| 720 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 721 | list_for_each(entry, &ep->cancelled_td_list) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 722 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 723 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 724 | "Removing canceled TD starting at 0x%llx (dma).", |
Sarah Sharp | 79688ac | 2011-12-19 16:56:04 -0800 | [diff] [blame] | 725 | (unsigned long long)xhci_trb_virt_to_dma( |
| 726 | cur_td->start_seg, cur_td->first_trb)); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 727 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
| 728 | if (!ep_ring) { |
| 729 | /* This shouldn't happen unless a driver is mucking |
| 730 | * with the stream ID after submission. This will |
| 731 | * leave the TD on the hardware ring, and the hardware |
| 732 | * will try to execute it, and may access a buffer |
| 733 | * that has already been freed. In the best case, the |
| 734 | * hardware will execute it, and the event handler will |
| 735 | * ignore the completion event for that TD, since it was |
| 736 | * removed from the td_list for that endpoint. In |
| 737 | * short, don't muck with the stream ID after |
| 738 | * submission. |
| 739 | */ |
| 740 | xhci_warn(xhci, "WARN Cancelled URB %p " |
| 741 | "has invalid stream ID %u.\n", |
| 742 | cur_td->urb, |
| 743 | cur_td->urb->stream_id); |
| 744 | goto remove_finished_td; |
| 745 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 746 | /* |
| 747 | * If we stopped on the TD we need to cancel, then we have to |
| 748 | * move the xHC endpoint ring dequeue pointer past this TD. |
| 749 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 750 | if (cur_td == ep->stopped_td) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 751 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
| 752 | cur_td->urb->stream_id, |
| 753 | cur_td, &deq_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 754 | else |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 755 | td_to_noop(xhci, ep_ring, cur_td, false); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 756 | remove_finished_td: |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 757 | /* |
| 758 | * The event handler won't see a completion for this TD anymore, |
| 759 | * so remove it from the endpoint ring's TD list. Keep it in |
| 760 | * the cancelled TD list for URB completion later. |
| 761 | */ |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 762 | list_del_init(&cur_td->td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 763 | } |
| 764 | last_unlinked_td = cur_td; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 765 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 766 | |
| 767 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ |
| 768 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 769 | struct xhci_command *command; |
| 770 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 771 | xhci_queue_new_dequeue_state(xhci, command, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 772 | slot_id, ep_index, |
| 773 | ep->stopped_td->urb->stream_id, |
| 774 | &deq_state); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 775 | xhci_ring_cmd_db(xhci); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 776 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 777 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
| 778 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 779 | } |
Florian Wolter | 526867c | 2013-08-14 10:33:16 +0200 | [diff] [blame] | 780 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 781 | /* Clear stopped_td if endpoint is not halted */ |
| 782 | if (!(ep->ep_state & EP_HALTED)) |
Florian Wolter | 526867c | 2013-08-14 10:33:16 +0200 | [diff] [blame] | 783 | ep->stopped_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 784 | |
| 785 | /* |
| 786 | * Drop the lock and complete the URBs in the cancelled TD list. |
| 787 | * New TDs to be cancelled might be added to the end of the list before |
| 788 | * we can complete all the URBs for the TDs we already unlinked. |
| 789 | * So stop when we've completed the URB for the last TD we unlinked. |
| 790 | */ |
| 791 | do { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 792 | cur_td = list_entry(ep->cancelled_td_list.next, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 793 | struct xhci_td, cancelled_td_list); |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 794 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 795 | |
| 796 | /* Clean up the cancelled URB */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 797 | /* Doesn't matter what we pass for status, since the core will |
| 798 | * just overwrite it (because the URB has been unlinked). |
| 799 | */ |
Xenia Ragiadakou | 07a37e9 | 2013-09-09 13:29:45 +0300 | [diff] [blame] | 800 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 801 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 802 | /* Stop processing the cancelled list if the watchdog timer is |
| 803 | * running. |
| 804 | */ |
| 805 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 806 | return; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 807 | } while (cur_td != last_unlinked_td); |
| 808 | |
| 809 | /* Return to the event handler with xhci->lock re-acquired */ |
| 810 | } |
| 811 | |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 812 | static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) |
| 813 | { |
| 814 | struct xhci_td *cur_td; |
| 815 | |
| 816 | while (!list_empty(&ring->td_list)) { |
| 817 | cur_td = list_first_entry(&ring->td_list, |
| 818 | struct xhci_td, td_list); |
| 819 | list_del_init(&cur_td->td_list); |
| 820 | if (!list_empty(&cur_td->cancelled_td_list)) |
| 821 | list_del_init(&cur_td->cancelled_td_list); |
| 822 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
| 823 | } |
| 824 | } |
| 825 | |
| 826 | static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, |
| 827 | int slot_id, int ep_index) |
| 828 | { |
| 829 | struct xhci_td *cur_td; |
| 830 | struct xhci_virt_ep *ep; |
| 831 | struct xhci_ring *ring; |
| 832 | |
| 833 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | 21d0e51 | 2014-02-21 14:29:02 -0800 | [diff] [blame] | 834 | if ((ep->ep_state & EP_HAS_STREAMS) || |
| 835 | (ep->ep_state & EP_GETTING_NO_STREAMS)) { |
| 836 | int stream_id; |
| 837 | |
| 838 | for (stream_id = 0; stream_id < ep->stream_info->num_streams; |
| 839 | stream_id++) { |
| 840 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 841 | "Killing URBs for slot ID %u, ep index %u, stream %u", |
| 842 | slot_id, ep_index, stream_id + 1); |
| 843 | xhci_kill_ring_urbs(xhci, |
| 844 | ep->stream_info->stream_rings[stream_id]); |
| 845 | } |
| 846 | } else { |
| 847 | ring = ep->ring; |
| 848 | if (!ring) |
| 849 | return; |
| 850 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 851 | "Killing URBs for slot ID %u, ep index %u", |
| 852 | slot_id, ep_index); |
| 853 | xhci_kill_ring_urbs(xhci, ring); |
| 854 | } |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 855 | while (!list_empty(&ep->cancelled_td_list)) { |
| 856 | cur_td = list_first_entry(&ep->cancelled_td_list, |
| 857 | struct xhci_td, cancelled_td_list); |
| 858 | list_del_init(&cur_td->cancelled_td_list); |
| 859 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
| 860 | } |
| 861 | } |
| 862 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 863 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
| 864 | * In this case, we assume the host controller is broken or dying or dead. The |
| 865 | * host may still be completing some other events, so we have to be careful to |
| 866 | * let the event ring handler and the URB dequeueing/enqueueing functions know |
| 867 | * through xhci->state. |
| 868 | * |
| 869 | * The timer may also fire if the host takes a very long time to respond to the |
| 870 | * command, and the stop endpoint command completion handler cannot delete the |
| 871 | * timer before the timer function is called. Another endpoint cancellation may |
| 872 | * sneak in before the timer function can grab the lock, and that may queue |
| 873 | * another stop endpoint command and add the timer back. So we cannot use a |
| 874 | * simple flag to say whether there is a pending stop endpoint command for a |
| 875 | * particular endpoint. |
| 876 | * |
| 877 | * Instead we use a combination of that flag and a counter for the number of |
| 878 | * pending stop endpoint commands. If the timer is the tail end of the last |
| 879 | * stop endpoint command, and the endpoint's command is still pending, we assume |
| 880 | * the host is dying. |
| 881 | */ |
| 882 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) |
| 883 | { |
| 884 | struct xhci_hcd *xhci; |
| 885 | struct xhci_virt_ep *ep; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 886 | int ret, i, j; |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 887 | unsigned long flags; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 888 | |
| 889 | ep = (struct xhci_virt_ep *) arg; |
| 890 | xhci = ep->xhci; |
| 891 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 892 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 893 | |
| 894 | ep->stop_cmds_pending--; |
| 895 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 896 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 897 | "Stop EP timer ran, but another timer marked " |
| 898 | "xHCI as DYING, exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 899 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 900 | return; |
| 901 | } |
| 902 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 903 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 904 | "Stop EP timer ran, but no command pending, " |
| 905 | "exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 906 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 907 | return; |
| 908 | } |
| 909 | |
| 910 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); |
| 911 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); |
| 912 | /* Oops, HC is dead or dying or at least not responding to the stop |
| 913 | * endpoint command. |
| 914 | */ |
| 915 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 916 | /* Disable interrupts from the host controller and start halting it */ |
| 917 | xhci_quiesce(xhci); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 918 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 919 | |
| 920 | ret = xhci_halt(xhci); |
| 921 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 922 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 923 | if (ret < 0) { |
| 924 | /* This is bad; the host is not responding to commands and it's |
| 925 | * not allowing itself to be halted. At least interrupts are |
Sarah Sharp | ac04e6f | 2011-03-11 08:47:33 -0800 | [diff] [blame] | 926 | * disabled. If we call usb_hc_died(), it will attempt to |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 927 | * disconnect all device drivers under this host. Those |
| 928 | * disconnect() methods will wait for all URBs to be unlinked, |
| 929 | * so we must complete them. |
| 930 | */ |
| 931 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); |
| 932 | xhci_warn(xhci, "Completing active URBs anyway.\n"); |
| 933 | /* We could turn all TDs on the rings to no-ops. This won't |
| 934 | * help if the host has cached part of the ring, and is slow if |
| 935 | * we want to preserve the cycle bit. Skip it and hope the host |
| 936 | * doesn't touch the memory. |
| 937 | */ |
| 938 | } |
| 939 | for (i = 0; i < MAX_HC_SLOTS; i++) { |
| 940 | if (!xhci->devs[i]) |
| 941 | continue; |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 942 | for (j = 0; j < 31; j++) |
| 943 | xhci_kill_endpoint_urbs(xhci, i, j); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 944 | } |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 945 | spin_unlock_irqrestore(&xhci->lock, flags); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 946 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 947 | "Calling usb_hc_died()"); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 948 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 949 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 950 | "xHCI host controller is dead."); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 951 | } |
| 952 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 953 | |
| 954 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, |
| 955 | struct xhci_virt_device *dev, |
| 956 | struct xhci_ring *ep_ring, |
| 957 | unsigned int ep_index) |
| 958 | { |
| 959 | union xhci_trb *dequeue_temp; |
| 960 | int num_trbs_free_temp; |
| 961 | bool revert = false; |
| 962 | |
| 963 | num_trbs_free_temp = ep_ring->num_trbs_free; |
| 964 | dequeue_temp = ep_ring->dequeue; |
| 965 | |
Sarah Sharp | 0d9f78a | 2012-06-21 16:28:30 -0700 | [diff] [blame] | 966 | /* If we get two back-to-back stalls, and the first stalled transfer |
| 967 | * ends just before a link TRB, the dequeue pointer will be left on |
| 968 | * the link TRB by the code in the while loop. So we have to update |
| 969 | * the dequeue pointer one segment further, or we'll jump off |
| 970 | * the segment into la-la-land. |
| 971 | */ |
| 972 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) { |
| 973 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 974 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 975 | } |
| 976 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 977 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
| 978 | /* We have more usable TRBs */ |
| 979 | ep_ring->num_trbs_free++; |
| 980 | ep_ring->dequeue++; |
| 981 | if (last_trb(xhci, ep_ring, ep_ring->deq_seg, |
| 982 | ep_ring->dequeue)) { |
| 983 | if (ep_ring->dequeue == |
| 984 | dev->eps[ep_index].queued_deq_ptr) |
| 985 | break; |
| 986 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 987 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 988 | } |
| 989 | if (ep_ring->dequeue == dequeue_temp) { |
| 990 | revert = true; |
| 991 | break; |
| 992 | } |
| 993 | } |
| 994 | |
| 995 | if (revert) { |
| 996 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); |
| 997 | ep_ring->num_trbs_free = num_trbs_free_temp; |
| 998 | } |
| 999 | } |
| 1000 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1001 | /* |
| 1002 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, |
| 1003 | * we need to clear the set deq pending flag in the endpoint ring state, so that |
| 1004 | * the TD queueing code can ring the doorbell again. We also need to ring the |
| 1005 | * endpoint doorbell to restart the ring, but only if there aren't more |
| 1006 | * cancellations pending. |
| 1007 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1008 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1009 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1010 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1011 | unsigned int ep_index; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1012 | unsigned int stream_id; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1013 | struct xhci_ring *ep_ring; |
| 1014 | struct xhci_virt_device *dev; |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1015 | struct xhci_virt_ep *ep; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1016 | struct xhci_ep_ctx *ep_ctx; |
| 1017 | struct xhci_slot_ctx *slot_ctx; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1018 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1019 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
| 1020 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1021 | dev = xhci->devs[slot_id]; |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1022 | ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1023 | |
| 1024 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); |
| 1025 | if (!ep_ring) { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1026 | xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1027 | stream_id); |
| 1028 | /* XXX: Harmless??? */ |
| 1029 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
| 1030 | return; |
| 1031 | } |
| 1032 | |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 1033 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
| 1034 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1035 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1036 | if (cmd_comp_code != COMP_SUCCESS) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1037 | unsigned int ep_state; |
| 1038 | unsigned int slot_state; |
| 1039 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1040 | switch (cmd_comp_code) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1041 | case COMP_TRB_ERR: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1042 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1043 | break; |
| 1044 | case COMP_CTX_STATE: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1045 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1046 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1047 | ep_state &= EP_STATE_MASK; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1048 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1049 | slot_state = GET_SLOT_STATE(slot_state); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 1050 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 1051 | "Slot state = %u, EP state = %u", |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1052 | slot_state, ep_state); |
| 1053 | break; |
| 1054 | case COMP_EBADSLT: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1055 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", |
| 1056 | slot_id); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1057 | break; |
| 1058 | default: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1059 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", |
| 1060 | cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1061 | break; |
| 1062 | } |
| 1063 | /* OK what do we do now? The endpoint state is hosed, and we |
| 1064 | * should never get to this point if the synchronization between |
| 1065 | * queueing, and endpoint state are correct. This might happen |
| 1066 | * if the device gets disconnected after we've finished |
| 1067 | * cancelling URBs, which might not be an error... |
| 1068 | */ |
| 1069 | } else { |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1070 | u64 deq; |
| 1071 | /* 4.6.10 deq ptr is written to the stream ctx for streams */ |
| 1072 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 1073 | struct xhci_stream_ctx *ctx = |
| 1074 | &ep->stream_info->stream_ctx_array[stream_id]; |
| 1075 | deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; |
| 1076 | } else { |
| 1077 | deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; |
| 1078 | } |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 1079 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1080 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); |
| 1081 | if (xhci_trb_virt_to_dma(ep->queued_deq_seg, |
| 1082 | ep->queued_deq_ptr) == deq) { |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1083 | /* Update the ring's dequeue segment and dequeue pointer |
| 1084 | * to reflect the new position. |
| 1085 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 1086 | update_ring_for_set_deq_completion(xhci, dev, |
| 1087 | ep_ring, ep_index); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1088 | } else { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1089 | xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1090 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1091 | ep->queued_deq_seg, ep->queued_deq_ptr); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1092 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1093 | } |
| 1094 | |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1095 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1096 | dev->eps[ep_index].queued_deq_seg = NULL; |
| 1097 | dev->eps[ep_index].queued_deq_ptr = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1098 | /* Restart any rings with pending URBs */ |
| 1099 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1100 | } |
| 1101 | |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1102 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1103 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1104 | { |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1105 | unsigned int ep_index; |
| 1106 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1107 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1108 | /* This command will only fail if the endpoint wasn't halted, |
| 1109 | * but we don't care. |
| 1110 | */ |
Xenia Ragiadakou | a025432 | 2013-08-06 07:52:46 +0300 | [diff] [blame] | 1111 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1112 | "Ignoring reset ep completion code of %u", cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1113 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1114 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
| 1115 | * command complete before the endpoint can be used. Queue that here |
| 1116 | * because the HW can't handle two commands being queued in a row. |
| 1117 | */ |
| 1118 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1119 | struct xhci_command *command; |
| 1120 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
Hans de Goede | a0ee619 | 2014-07-25 22:01:21 +0200 | [diff] [blame] | 1121 | if (!command) { |
| 1122 | xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n"); |
| 1123 | return; |
| 1124 | } |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 1125 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1126 | "Queueing configure endpoint command"); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1127 | xhci_queue_configure_endpoint(xhci, command, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1128 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
| 1129 | false); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1130 | xhci_ring_cmd_db(xhci); |
| 1131 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1132 | /* Clear our internal halted state and restart the ring(s) */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1133 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1134 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1135 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1136 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1137 | |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1138 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
| 1139 | u32 cmd_comp_code) |
| 1140 | { |
| 1141 | if (cmd_comp_code == COMP_SUCCESS) |
| 1142 | xhci->slot_id = slot_id; |
| 1143 | else |
| 1144 | xhci->slot_id = 0; |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1145 | } |
| 1146 | |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1147 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
| 1148 | { |
| 1149 | struct xhci_virt_device *virt_dev; |
| 1150 | |
| 1151 | virt_dev = xhci->devs[slot_id]; |
| 1152 | if (!virt_dev) |
| 1153 | return; |
| 1154 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) |
| 1155 | /* Delete default control endpoint resources */ |
| 1156 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); |
| 1157 | xhci_free_virt_device(xhci, slot_id); |
| 1158 | } |
| 1159 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1160 | static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, |
| 1161 | struct xhci_event_cmd *event, u32 cmd_comp_code) |
| 1162 | { |
| 1163 | struct xhci_virt_device *virt_dev; |
| 1164 | struct xhci_input_control_ctx *ctrl_ctx; |
| 1165 | unsigned int ep_index; |
| 1166 | unsigned int ep_state; |
| 1167 | u32 add_flags, drop_flags; |
| 1168 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1169 | /* |
| 1170 | * Configure endpoint commands can come from the USB core |
| 1171 | * configuration or alt setting changes, or because the HW |
| 1172 | * needed an extra configure endpoint command after a reset |
| 1173 | * endpoint command or streams were being configured. |
| 1174 | * If the command was for a halted endpoint, the xHCI driver |
| 1175 | * is not waiting on the configure endpoint command. |
| 1176 | */ |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1177 | virt_dev = xhci->devs[slot_id]; |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1178 | ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx); |
| 1179 | if (!ctrl_ctx) { |
| 1180 | xhci_warn(xhci, "Could not get input context, bad type.\n"); |
| 1181 | return; |
| 1182 | } |
| 1183 | |
| 1184 | add_flags = le32_to_cpu(ctrl_ctx->add_flags); |
| 1185 | drop_flags = le32_to_cpu(ctrl_ctx->drop_flags); |
| 1186 | /* Input ctx add_flags are the endpoint index plus one */ |
| 1187 | ep_index = xhci_last_valid_endpoint(add_flags) - 1; |
| 1188 | |
| 1189 | /* A usb_set_interface() call directly after clearing a halted |
| 1190 | * condition may race on this quirky hardware. Not worth |
| 1191 | * worrying about, since this is prototype hardware. Not sure |
| 1192 | * if this will work for streams, but streams support was |
| 1193 | * untested on this prototype. |
| 1194 | */ |
| 1195 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && |
| 1196 | ep_index != (unsigned int) -1 && |
| 1197 | add_flags - SLOT_FLAG == drop_flags) { |
| 1198 | ep_state = virt_dev->eps[ep_index].ep_state; |
| 1199 | if (!(ep_state & EP_HALTED)) |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1200 | return; |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1201 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1202 | "Completed config ep cmd - " |
| 1203 | "last ep index = %d, state = %d", |
| 1204 | ep_index, ep_state); |
| 1205 | /* Clear internal halted state and restart ring(s) */ |
| 1206 | virt_dev->eps[ep_index].ep_state &= ~EP_HALTED; |
| 1207 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
| 1208 | return; |
| 1209 | } |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1210 | return; |
| 1211 | } |
| 1212 | |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1213 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
| 1214 | struct xhci_event_cmd *event) |
| 1215 | { |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1216 | xhci_dbg(xhci, "Completed reset device command.\n"); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1217 | if (!xhci->devs[slot_id]) |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1218 | xhci_warn(xhci, "Reset device command completion " |
| 1219 | "for disabled slot %u\n", slot_id); |
| 1220 | } |
| 1221 | |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1222 | static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, |
| 1223 | struct xhci_event_cmd *event) |
| 1224 | { |
| 1225 | if (!(xhci->quirks & XHCI_NEC_HOST)) { |
| 1226 | xhci->error_bitmask |= 1 << 6; |
| 1227 | return; |
| 1228 | } |
| 1229 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1230 | "NEC firmware version %2x.%02x", |
| 1231 | NEC_FW_MAJOR(le32_to_cpu(event->status)), |
| 1232 | NEC_FW_MINOR(le32_to_cpu(event->status))); |
| 1233 | } |
| 1234 | |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1235 | static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1236 | { |
| 1237 | list_del(&cmd->cmd_list); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1238 | |
| 1239 | if (cmd->completion) { |
| 1240 | cmd->status = status; |
| 1241 | complete(cmd->completion); |
| 1242 | } else { |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1243 | kfree(cmd); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1244 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1245 | } |
| 1246 | |
| 1247 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci) |
| 1248 | { |
| 1249 | struct xhci_command *cur_cmd, *tmp_cmd; |
| 1250 | list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1251 | xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1252 | } |
| 1253 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1254 | /* |
| 1255 | * Turn all commands on command ring with status set to "aborted" to no-op trbs. |
| 1256 | * If there are other commands waiting then restart the ring and kick the timer. |
| 1257 | * This must be called with command ring stopped and xhci->lock held. |
| 1258 | */ |
| 1259 | static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, |
| 1260 | struct xhci_command *cur_cmd) |
| 1261 | { |
| 1262 | struct xhci_command *i_cmd, *tmp_cmd; |
| 1263 | u32 cycle_state; |
| 1264 | |
| 1265 | /* Turn all aborted commands in list to no-ops, then restart */ |
| 1266 | list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list, |
| 1267 | cmd_list) { |
| 1268 | |
| 1269 | if (i_cmd->status != COMP_CMD_ABORT) |
| 1270 | continue; |
| 1271 | |
| 1272 | i_cmd->status = COMP_CMD_STOP; |
| 1273 | |
| 1274 | xhci_dbg(xhci, "Turn aborted command %p to no-op\n", |
| 1275 | i_cmd->command_trb); |
| 1276 | /* get cycle state from the original cmd trb */ |
| 1277 | cycle_state = le32_to_cpu( |
| 1278 | i_cmd->command_trb->generic.field[3]) & TRB_CYCLE; |
| 1279 | /* modify the command trb to no-op command */ |
| 1280 | i_cmd->command_trb->generic.field[0] = 0; |
| 1281 | i_cmd->command_trb->generic.field[1] = 0; |
| 1282 | i_cmd->command_trb->generic.field[2] = 0; |
| 1283 | i_cmd->command_trb->generic.field[3] = cpu_to_le32( |
| 1284 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); |
| 1285 | |
| 1286 | /* |
| 1287 | * caller waiting for completion is called when command |
| 1288 | * completion event is received for these no-op commands |
| 1289 | */ |
| 1290 | } |
| 1291 | |
| 1292 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; |
| 1293 | |
| 1294 | /* ring command ring doorbell to restart the command ring */ |
| 1295 | if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && |
| 1296 | !(xhci->xhc_state & XHCI_STATE_DYING)) { |
| 1297 | xhci->current_cmd = cur_cmd; |
| 1298 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1299 | xhci_ring_cmd_db(xhci); |
| 1300 | } |
| 1301 | return; |
| 1302 | } |
| 1303 | |
| 1304 | |
| 1305 | void xhci_handle_command_timeout(unsigned long data) |
| 1306 | { |
| 1307 | struct xhci_hcd *xhci; |
| 1308 | int ret; |
| 1309 | unsigned long flags; |
| 1310 | u64 hw_ring_state; |
| 1311 | struct xhci_command *cur_cmd = NULL; |
| 1312 | xhci = (struct xhci_hcd *) data; |
| 1313 | |
| 1314 | /* mark this command to be cancelled */ |
| 1315 | spin_lock_irqsave(&xhci->lock, flags); |
| 1316 | if (xhci->current_cmd) { |
| 1317 | cur_cmd = xhci->current_cmd; |
| 1318 | cur_cmd->status = COMP_CMD_ABORT; |
| 1319 | } |
| 1320 | |
| 1321 | |
| 1322 | /* Make sure command ring is running before aborting it */ |
| 1323 | hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
| 1324 | if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && |
| 1325 | (hw_ring_state & CMD_RING_RUNNING)) { |
| 1326 | |
| 1327 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1328 | xhci_dbg(xhci, "Command timeout\n"); |
| 1329 | ret = xhci_abort_cmd_ring(xhci); |
| 1330 | if (unlikely(ret == -ESHUTDOWN)) { |
| 1331 | xhci_err(xhci, "Abort command ring failed\n"); |
| 1332 | xhci_cleanup_command_queue(xhci); |
| 1333 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
| 1334 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); |
| 1335 | } |
| 1336 | return; |
| 1337 | } |
| 1338 | /* command timeout on stopped ring, ring can't be aborted */ |
| 1339 | xhci_dbg(xhci, "Command timeout on stopped ring\n"); |
| 1340 | xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); |
| 1341 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1342 | return; |
| 1343 | } |
| 1344 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1345 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
| 1346 | struct xhci_event_cmd *event) |
| 1347 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1348 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1349 | u64 cmd_dma; |
| 1350 | dma_addr_t cmd_dequeue_dma; |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1351 | u32 cmd_comp_code; |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1352 | union xhci_trb *cmd_trb; |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1353 | struct xhci_command *cmd; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1354 | u32 cmd_type; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1355 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1356 | cmd_dma = le64_to_cpu(event->cmd_trb); |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1357 | cmd_trb = xhci->cmd_ring->dequeue; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1358 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1359 | cmd_trb); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1360 | /* Is the command ring deq ptr out of sync with the deq seg ptr? */ |
| 1361 | if (cmd_dequeue_dma == 0) { |
| 1362 | xhci->error_bitmask |= 1 << 4; |
| 1363 | return; |
| 1364 | } |
| 1365 | /* Does the DMA address match our internal dequeue pointer address? */ |
| 1366 | if (cmd_dma != (u64) cmd_dequeue_dma) { |
| 1367 | xhci->error_bitmask |= 1 << 5; |
| 1368 | return; |
| 1369 | } |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1370 | |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1371 | cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list); |
| 1372 | |
| 1373 | if (cmd->command_trb != xhci->cmd_ring->dequeue) { |
| 1374 | xhci_err(xhci, |
| 1375 | "Command completion event does not match command\n"); |
| 1376 | return; |
| 1377 | } |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1378 | |
| 1379 | del_timer(&xhci->cmd_timer); |
| 1380 | |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1381 | trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event); |
Xenia Ragiadakou | 63a23b9a | 2013-08-06 07:52:48 +0300 | [diff] [blame] | 1382 | |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1383 | cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1384 | |
| 1385 | /* If CMD ring stopped we own the trbs between enqueue and dequeue */ |
| 1386 | if (cmd_comp_code == COMP_CMD_STOP) { |
| 1387 | xhci_handle_stopped_cmd_ring(xhci, cmd); |
| 1388 | return; |
| 1389 | } |
| 1390 | /* |
| 1391 | * Host aborted the command ring, check if the current command was |
| 1392 | * supposed to be aborted, otherwise continue normally. |
| 1393 | * The command ring is stopped now, but the xHC will issue a Command |
| 1394 | * Ring Stopped event which will cause us to restart it. |
| 1395 | */ |
| 1396 | if (cmd_comp_code == COMP_CMD_ABORT) { |
| 1397 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; |
| 1398 | if (cmd->status == COMP_CMD_ABORT) |
| 1399 | goto event_handled; |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1400 | } |
| 1401 | |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1402 | cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); |
| 1403 | switch (cmd_type) { |
| 1404 | case TRB_ENABLE_SLOT: |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1405 | xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1406 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1407 | case TRB_DISABLE_SLOT: |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1408 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1409 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1410 | case TRB_CONFIG_EP: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1411 | if (!cmd->completion) |
| 1412 | xhci_handle_cmd_config_ep(xhci, slot_id, event, |
| 1413 | cmd_comp_code); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1414 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1415 | case TRB_EVAL_CONTEXT: |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 1416 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1417 | case TRB_ADDR_DEV: |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1418 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1419 | case TRB_STOP_RING: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1420 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1421 | le32_to_cpu(cmd_trb->generic.field[3]))); |
| 1422 | xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1423 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1424 | case TRB_SET_DEQ: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1425 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1426 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1427 | xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1428 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1429 | case TRB_CMD_NOOP: |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1430 | /* Is this an aborted command turned to NO-OP? */ |
| 1431 | if (cmd->status == COMP_CMD_STOP) |
| 1432 | cmd_comp_code = COMP_CMD_STOP; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1433 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1434 | case TRB_RESET_EP: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1435 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1436 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1437 | xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1438 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1439 | case TRB_RESET_DEV: |
Mathias Nyman | 6fcfb0d | 2014-06-24 17:14:40 +0300 | [diff] [blame] | 1440 | /* SLOT_ID field in reset device cmd completion event TRB is 0. |
| 1441 | * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) |
| 1442 | */ |
| 1443 | slot_id = TRB_TO_SLOT_ID( |
| 1444 | le32_to_cpu(cmd_trb->generic.field[3])); |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1445 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1446 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1447 | case TRB_NEC_GET_FW: |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1448 | xhci_handle_cmd_nec_get_fw(xhci, event); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1449 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1450 | default: |
| 1451 | /* Skip over unknown commands on the event ring */ |
| 1452 | xhci->error_bitmask |= 1 << 6; |
| 1453 | break; |
| 1454 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1455 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1456 | /* restart timer if this wasn't the last command */ |
| 1457 | if (cmd->cmd_list.next != &xhci->cmd_list) { |
| 1458 | xhci->current_cmd = list_entry(cmd->cmd_list.next, |
| 1459 | struct xhci_command, cmd_list); |
| 1460 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1461 | } |
| 1462 | |
| 1463 | event_handled: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1464 | xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1465 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1466 | inc_deq(xhci, xhci->cmd_ring); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1467 | } |
| 1468 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1469 | static void handle_vendor_event(struct xhci_hcd *xhci, |
| 1470 | union xhci_trb *event) |
| 1471 | { |
| 1472 | u32 trb_type; |
| 1473 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1474 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1475 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
| 1476 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) |
| 1477 | handle_cmd_completion(xhci, &event->event_cmd); |
| 1478 | } |
| 1479 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1480 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
| 1481 | * port registers -- USB 3.0 and USB 2.0). |
| 1482 | * |
| 1483 | * Returns a zero-based port number, which is suitable for indexing into each of |
| 1484 | * the split roothubs' port arrays and bus state arrays. |
Sarah Sharp | d0cd5d4 | 2011-11-14 17:51:39 -0800 | [diff] [blame] | 1485 | * Add one to it in order to call xhci_find_slot_id_by_port. |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1486 | */ |
| 1487 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, |
| 1488 | struct xhci_hcd *xhci, u32 port_id) |
| 1489 | { |
| 1490 | unsigned int i; |
| 1491 | unsigned int num_similar_speed_ports = 0; |
| 1492 | |
| 1493 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], |
| 1494 | * and usb2_ports are 0-based indexes. Count the number of similar |
| 1495 | * speed ports, up to 1 port before this port. |
| 1496 | */ |
| 1497 | for (i = 0; i < (port_id - 1); i++) { |
| 1498 | u8 port_speed = xhci->port_array[i]; |
| 1499 | |
| 1500 | /* |
| 1501 | * Skip ports that don't have known speeds, or have duplicate |
| 1502 | * Extended Capabilities port speed entries. |
| 1503 | */ |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1504 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1505 | continue; |
| 1506 | |
| 1507 | /* |
| 1508 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and |
| 1509 | * 1.1 ports are under the USB 2.0 hub. If the port speed |
| 1510 | * matches the device speed, it's a similar speed port. |
| 1511 | */ |
| 1512 | if ((port_speed == 0x03) == (hcd->speed == HCD_USB3)) |
| 1513 | num_similar_speed_ports++; |
| 1514 | } |
| 1515 | return num_similar_speed_ports; |
| 1516 | } |
| 1517 | |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1518 | static void handle_device_notification(struct xhci_hcd *xhci, |
| 1519 | union xhci_trb *event) |
| 1520 | { |
| 1521 | u32 slot_id; |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1522 | struct usb_device *udev; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1523 | |
Xenia Ragiadakou | 7e76ad4 | 2013-09-09 21:03:10 +0300 | [diff] [blame] | 1524 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1525 | if (!xhci->devs[slot_id]) { |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1526 | xhci_warn(xhci, "Device Notification event for " |
| 1527 | "unused slot %u\n", slot_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1528 | return; |
| 1529 | } |
| 1530 | |
| 1531 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", |
| 1532 | slot_id); |
| 1533 | udev = xhci->devs[slot_id]->udev; |
| 1534 | if (udev && udev->parent) |
| 1535 | usb_wakeup_notification(udev->parent, udev->portnum); |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1536 | } |
| 1537 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1538 | static void handle_port_status(struct xhci_hcd *xhci, |
| 1539 | union xhci_trb *event) |
| 1540 | { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1541 | struct usb_hcd *hcd; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1542 | u32 port_id; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1543 | u32 temp, temp1; |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1544 | int max_ports; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1545 | int slot_id; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1546 | unsigned int faked_port_index; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1547 | u8 major_revision; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1548 | struct xhci_bus_state *bus_state; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1549 | __le32 __iomem **port_array; |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1550 | bool bogus_port_status = false; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1551 | |
| 1552 | /* Port status change events always have a successful completion code */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1553 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) { |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1554 | xhci_warn(xhci, "WARN: xHC returned failed port status event\n"); |
| 1555 | xhci->error_bitmask |= 1 << 8; |
| 1556 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1557 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1558 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
| 1559 | |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1560 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
| 1561 | if ((port_id <= 0) || (port_id > max_ports)) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1562 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1563 | inc_deq(xhci, xhci->event_ring); |
| 1564 | return; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1565 | } |
| 1566 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1567 | /* Figure out which usb_hcd this port is attached to: |
| 1568 | * is it a USB 3.0 port or a USB 2.0/1.1 port? |
| 1569 | */ |
| 1570 | major_revision = xhci->port_array[port_id - 1]; |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1571 | |
| 1572 | /* Find the right roothub. */ |
| 1573 | hcd = xhci_to_hcd(xhci); |
| 1574 | if ((major_revision == 0x03) != (hcd->speed == HCD_USB3)) |
| 1575 | hcd = xhci->shared_hcd; |
| 1576 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1577 | if (major_revision == 0) { |
| 1578 | xhci_warn(xhci, "Event for port %u not in " |
| 1579 | "Extended Capabilities, ignoring.\n", |
| 1580 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1581 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1582 | goto cleanup; |
| 1583 | } |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1584 | if (major_revision == DUPLICATE_ENTRY) { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1585 | xhci_warn(xhci, "Event for port %u duplicated in" |
| 1586 | "Extended Capabilities, ignoring.\n", |
| 1587 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1588 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1589 | goto cleanup; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1590 | } |
| 1591 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1592 | /* |
| 1593 | * Hardware port IDs reported by a Port Status Change Event include USB |
| 1594 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a |
| 1595 | * resume event, but we first need to translate the hardware port ID |
| 1596 | * into the index into the ports on the correct split roothub, and the |
| 1597 | * correct bus_state structure. |
| 1598 | */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1599 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
| 1600 | if (hcd->speed == HCD_USB3) |
| 1601 | port_array = xhci->usb3_ports; |
| 1602 | else |
| 1603 | port_array = xhci->usb2_ports; |
| 1604 | /* Find the faked port hub number */ |
| 1605 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, |
| 1606 | port_id); |
| 1607 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1608 | temp = readl(port_array[faked_port_index]); |
Sarah Sharp | 7111ebc | 2010-12-14 13:24:55 -0800 | [diff] [blame] | 1609 | if (hcd->state == HC_STATE_SUSPENDED) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1610 | xhci_dbg(xhci, "resume root hub\n"); |
| 1611 | usb_hcd_resume_root_hub(hcd); |
| 1612 | } |
| 1613 | |
| 1614 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
| 1615 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); |
| 1616 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1617 | temp1 = readl(&xhci->op_regs->command); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1618 | if (!(temp1 & CMD_RUN)) { |
| 1619 | xhci_warn(xhci, "xHC is not running.\n"); |
| 1620 | goto cleanup; |
| 1621 | } |
| 1622 | |
| 1623 | if (DEV_SUPERSPEED(temp)) { |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1624 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1625 | /* Set a flag to say the port signaled remote wakeup, |
| 1626 | * so we can tell the difference between the end of |
| 1627 | * device and host initiated resume. |
| 1628 | */ |
| 1629 | bus_state->port_remote_wakeup |= 1 << faked_port_index; |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1630 | xhci_test_and_clear_bit(xhci, port_array, |
| 1631 | faked_port_index, PORT_PLC); |
Andiry Xu | c9682df | 2011-09-23 14:19:48 -0700 | [diff] [blame] | 1632 | xhci_set_link_state(xhci, port_array, faked_port_index, |
| 1633 | XDEV_U0); |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1634 | /* Need to wait until the next link state change |
| 1635 | * indicates the device is actually in U0. |
| 1636 | */ |
| 1637 | bogus_port_status = true; |
| 1638 | goto cleanup; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1639 | } else { |
| 1640 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1641 | bus_state->resume_done[faked_port_index] = jiffies + |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1642 | msecs_to_jiffies(20); |
Andiry Xu | f370b99 | 2012-04-14 02:54:30 +0800 | [diff] [blame] | 1643 | set_bit(faked_port_index, &bus_state->resuming_ports); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1644 | mod_timer(&hcd->rh_timer, |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1645 | bus_state->resume_done[faked_port_index]); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1646 | /* Do the rest in GetPortStatus */ |
| 1647 | } |
| 1648 | } |
| 1649 | |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1650 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && |
| 1651 | DEV_SUPERSPEED(temp)) { |
| 1652 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1653 | /* We've just brought the device into U0 through either the |
| 1654 | * Resume state after a device remote wakeup, or through the |
| 1655 | * U3Exit state after a host-initiated resume. If it's a device |
| 1656 | * initiated remote wake, don't pass up the link state change, |
| 1657 | * so the roothub behavior is consistent with external |
| 1658 | * USB 3.0 hub behavior. |
| 1659 | */ |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1660 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 1661 | faked_port_index + 1); |
| 1662 | if (slot_id && xhci->devs[slot_id]) |
| 1663 | xhci_ring_device(xhci, slot_id); |
Nickolai Zeldovich | ba7b5c2 | 2013-01-07 22:39:31 -0500 | [diff] [blame] | 1664 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1665 | bus_state->port_remote_wakeup &= |
| 1666 | ~(1 << faked_port_index); |
| 1667 | xhci_test_and_clear_bit(xhci, port_array, |
| 1668 | faked_port_index, PORT_PLC); |
| 1669 | usb_wakeup_notification(hcd->self.root_hub, |
| 1670 | faked_port_index + 1); |
| 1671 | bogus_port_status = true; |
| 1672 | goto cleanup; |
| 1673 | } |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1674 | } |
| 1675 | |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1676 | /* |
| 1677 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or |
| 1678 | * RExit to a disconnect state). If so, let the the driver know it's |
| 1679 | * out of the RExit state. |
| 1680 | */ |
| 1681 | if (!DEV_SUPERSPEED(temp) && |
| 1682 | test_and_clear_bit(faked_port_index, |
| 1683 | &bus_state->rexit_ports)) { |
| 1684 | complete(&bus_state->rexit_done[faked_port_index]); |
| 1685 | bogus_port_status = true; |
| 1686 | goto cleanup; |
| 1687 | } |
| 1688 | |
Andiry Xu | 6fd4562 | 2011-09-23 14:19:50 -0700 | [diff] [blame] | 1689 | if (hcd->speed != HCD_USB3) |
| 1690 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
| 1691 | PORT_PLC); |
| 1692 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1693 | cleanup: |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1694 | /* Update event ring dequeue pointer before dropping the lock */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1695 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1696 | |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1697 | /* Don't make the USB core poll the roothub if we got a bad port status |
| 1698 | * change event. Besides, at that point we can't tell which roothub |
| 1699 | * (USB 2.0 or USB 3.0) to kick. |
| 1700 | */ |
| 1701 | if (bogus_port_status) |
| 1702 | return; |
| 1703 | |
Sarah Sharp | c52804a | 2012-11-27 12:30:23 -0800 | [diff] [blame] | 1704 | /* |
| 1705 | * xHCI port-status-change events occur when the "or" of all the |
| 1706 | * status-change bits in the portsc register changes from 0 to 1. |
| 1707 | * New status changes won't cause an event if any other change |
| 1708 | * bits are still set. When an event occurs, switch over to |
| 1709 | * polling to avoid losing status changes. |
| 1710 | */ |
| 1711 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); |
| 1712 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1713 | spin_unlock(&xhci->lock); |
| 1714 | /* Pass this up to the core */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1715 | usb_hcd_poll_rh_status(hcd); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1716 | spin_lock(&xhci->lock); |
| 1717 | } |
| 1718 | |
| 1719 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1720 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending |
| 1721 | * at end_trb, which may be in another segment. If the suspect DMA address is a |
| 1722 | * TRB in this TD, this function returns that TRB's segment. Otherwise it |
| 1723 | * returns 0. |
| 1724 | */ |
Sarah Sharp | 6648f29 | 2009-11-09 13:35:23 -0800 | [diff] [blame] | 1725 | struct xhci_segment *trb_in_td(struct xhci_segment *start_seg, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1726 | union xhci_trb *start_trb, |
| 1727 | union xhci_trb *end_trb, |
| 1728 | dma_addr_t suspect_dma) |
| 1729 | { |
| 1730 | dma_addr_t start_dma; |
| 1731 | dma_addr_t end_seg_dma; |
| 1732 | dma_addr_t end_trb_dma; |
| 1733 | struct xhci_segment *cur_seg; |
| 1734 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1735 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1736 | cur_seg = start_seg; |
| 1737 | |
| 1738 | do { |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1739 | if (start_dma == 0) |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1740 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1741 | /* We may get an event for a Link TRB in the middle of a TD */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1742 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1743 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1744 | /* If the end TRB isn't in this segment, this is set to 0 */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1745 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1746 | |
| 1747 | if (end_trb_dma > 0) { |
| 1748 | /* The end TRB is in this segment, so suspect should be here */ |
| 1749 | if (start_dma <= end_trb_dma) { |
| 1750 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) |
| 1751 | return cur_seg; |
| 1752 | } else { |
| 1753 | /* Case for one segment with |
| 1754 | * a TD wrapped around to the top |
| 1755 | */ |
| 1756 | if ((suspect_dma >= start_dma && |
| 1757 | suspect_dma <= end_seg_dma) || |
| 1758 | (suspect_dma >= cur_seg->dma && |
| 1759 | suspect_dma <= end_trb_dma)) |
| 1760 | return cur_seg; |
| 1761 | } |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1762 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1763 | } else { |
| 1764 | /* Might still be somewhere in this segment */ |
| 1765 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) |
| 1766 | return cur_seg; |
| 1767 | } |
| 1768 | cur_seg = cur_seg->next; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1769 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1770 | } while (cur_seg != start_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1771 | |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1772 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1773 | } |
| 1774 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1775 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
| 1776 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1777 | unsigned int stream_id, |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1778 | struct xhci_td *td, union xhci_trb *event_trb) |
| 1779 | { |
| 1780 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1781 | struct xhci_command *command; |
| 1782 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 1783 | if (!command) |
| 1784 | return; |
| 1785 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1786 | ep->ep_state |= EP_HALTED; |
| 1787 | ep->stopped_td = td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1788 | ep->stopped_stream = stream_id; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1789 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1790 | xhci_queue_reset_ep(xhci, command, slot_id, ep_index); |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1791 | xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index); |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1792 | |
| 1793 | ep->stopped_td = NULL; |
Sarah Sharp | 5e5cf6f | 2010-05-06 13:40:18 -0700 | [diff] [blame] | 1794 | ep->stopped_stream = 0; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1795 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1796 | xhci_ring_cmd_db(xhci); |
| 1797 | } |
| 1798 | |
| 1799 | /* Check if an error has halted the endpoint ring. The class driver will |
| 1800 | * cleanup the halt for a non-default control endpoint if we indicate a stall. |
| 1801 | * However, a babble and other errors also halt the endpoint ring, and the class |
| 1802 | * driver won't clear the halt in that case, so we need to issue a Set Transfer |
| 1803 | * Ring Dequeue Pointer command manually. |
| 1804 | */ |
| 1805 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, |
| 1806 | struct xhci_ep_ctx *ep_ctx, |
| 1807 | unsigned int trb_comp_code) |
| 1808 | { |
| 1809 | /* TRB completion codes that may require a manual halt cleanup */ |
| 1810 | if (trb_comp_code == COMP_TX_ERR || |
| 1811 | trb_comp_code == COMP_BABBLE || |
| 1812 | trb_comp_code == COMP_SPLIT_ERR) |
| 1813 | /* The 0.96 spec says a babbling control endpoint |
| 1814 | * is not halted. The 0.96 spec says it is. Some HW |
| 1815 | * claims to be 0.95 compliant, but it halts the control |
| 1816 | * endpoint anyway. Check if a babble halted the |
| 1817 | * endpoint. |
| 1818 | */ |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 1819 | if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) == |
| 1820 | cpu_to_le32(EP_STATE_HALTED)) |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1821 | return 1; |
| 1822 | |
| 1823 | return 0; |
| 1824 | } |
| 1825 | |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 1826 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
| 1827 | { |
| 1828 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { |
| 1829 | /* Vendor defined "informational" completion code, |
| 1830 | * treat as not-an-error. |
| 1831 | */ |
| 1832 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", |
| 1833 | trb_comp_code); |
| 1834 | xhci_dbg(xhci, "Treating code as success.\n"); |
| 1835 | return 1; |
| 1836 | } |
| 1837 | return 0; |
| 1838 | } |
| 1839 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1840 | /* |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1841 | * Finish the td processing, remove the td from td list; |
| 1842 | * Return 1 if the urb can be given back. |
| 1843 | */ |
| 1844 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1845 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1846 | struct xhci_virt_ep *ep, int *status, bool skip) |
| 1847 | { |
| 1848 | struct xhci_virt_device *xdev; |
| 1849 | struct xhci_ring *ep_ring; |
| 1850 | unsigned int slot_id; |
| 1851 | int ep_index; |
| 1852 | struct urb *urb = NULL; |
| 1853 | struct xhci_ep_ctx *ep_ctx; |
| 1854 | int ret = 0; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1855 | struct urb_priv *urb_priv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1856 | u32 trb_comp_code; |
| 1857 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1858 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1859 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1860 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1861 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1862 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1863 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1864 | |
| 1865 | if (skip) |
| 1866 | goto td_cleanup; |
| 1867 | |
| 1868 | if (trb_comp_code == COMP_STOP_INVAL || |
| 1869 | trb_comp_code == COMP_STOP) { |
| 1870 | /* The Endpoint Stop Command completion will take care of any |
| 1871 | * stopped TDs. A stopped TD may be restarted, so don't update |
| 1872 | * the ring dequeue pointer or take this TD off any lists yet. |
| 1873 | */ |
| 1874 | ep->stopped_td = td; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1875 | return 0; |
| 1876 | } else { |
| 1877 | if (trb_comp_code == COMP_STALL) { |
| 1878 | /* The transfer is completed from the driver's |
| 1879 | * perspective, but we need to issue a set dequeue |
| 1880 | * command for this stalled endpoint to move the dequeue |
| 1881 | * pointer past the TD. We can't do that here because |
| 1882 | * the halt condition must be cleared first. Let the |
| 1883 | * USB class driver clear the stall later. |
| 1884 | */ |
| 1885 | ep->stopped_td = td; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1886 | ep->stopped_stream = ep_ring->stream_id; |
| 1887 | } else if (xhci_requires_manual_halt_cleanup(xhci, |
| 1888 | ep_ctx, trb_comp_code)) { |
| 1889 | /* Other types of errors halt the endpoint, but the |
| 1890 | * class driver doesn't call usb_reset_endpoint() unless |
| 1891 | * the error is -EPIPE. Clear the halted status in the |
| 1892 | * xHCI hardware manually. |
| 1893 | */ |
| 1894 | xhci_cleanup_halted_endpoint(xhci, |
| 1895 | slot_id, ep_index, ep_ring->stream_id, |
| 1896 | td, event_trb); |
| 1897 | } else { |
| 1898 | /* Update ring dequeue pointer */ |
| 1899 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1900 | inc_deq(xhci, ep_ring); |
| 1901 | inc_deq(xhci, ep_ring); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1902 | } |
| 1903 | |
| 1904 | td_cleanup: |
| 1905 | /* Clean up the endpoint's TD list */ |
| 1906 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1907 | urb_priv = urb->hcpriv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1908 | |
| 1909 | /* Do one last check of the actual transfer length. |
| 1910 | * If the host controller said we transferred more data than |
| 1911 | * the buffer length, urb->actual_length will be a very big |
| 1912 | * number (since it's unsigned). Play it safe and say we didn't |
| 1913 | * transfer anything. |
| 1914 | */ |
| 1915 | if (urb->actual_length > urb->transfer_buffer_length) { |
| 1916 | xhci_warn(xhci, "URB transfer length is wrong, " |
| 1917 | "xHC issue? req. len = %u, " |
| 1918 | "act. len = %u\n", |
| 1919 | urb->transfer_buffer_length, |
| 1920 | urb->actual_length); |
| 1921 | urb->actual_length = 0; |
| 1922 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1923 | *status = -EREMOTEIO; |
| 1924 | else |
| 1925 | *status = 0; |
| 1926 | } |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1927 | list_del_init(&td->td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1928 | /* Was this TD slated to be cancelled but completed anyway? */ |
| 1929 | if (!list_empty(&td->cancelled_td_list)) |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 1930 | list_del_init(&td->cancelled_td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1931 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1932 | urb_priv->td_cnt++; |
| 1933 | /* Giveback the urb when all the tds are completed */ |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1934 | if (urb_priv->td_cnt == urb_priv->length) { |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1935 | ret = 1; |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 1936 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 1937 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 1938 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs |
| 1939 | == 0) { |
| 1940 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 1941 | usb_amd_quirk_pll_enable(); |
| 1942 | } |
| 1943 | } |
| 1944 | } |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1945 | } |
| 1946 | |
| 1947 | return ret; |
| 1948 | } |
| 1949 | |
| 1950 | /* |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1951 | * Process control tds, update urb status and actual_length. |
| 1952 | */ |
| 1953 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 1954 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 1955 | struct xhci_virt_ep *ep, int *status) |
| 1956 | { |
| 1957 | struct xhci_virt_device *xdev; |
| 1958 | struct xhci_ring *ep_ring; |
| 1959 | unsigned int slot_id; |
| 1960 | int ep_index; |
| 1961 | struct xhci_ep_ctx *ep_ctx; |
| 1962 | u32 trb_comp_code; |
| 1963 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1964 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1965 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1966 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1967 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1968 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1969 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1970 | |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1971 | switch (trb_comp_code) { |
| 1972 | case COMP_SUCCESS: |
| 1973 | if (event_trb == ep_ring->dequeue) { |
| 1974 | xhci_warn(xhci, "WARN: Success on ctrl setup TRB " |
| 1975 | "without IOC set??\n"); |
| 1976 | *status = -ESHUTDOWN; |
| 1977 | } else if (event_trb != td->last_trb) { |
| 1978 | xhci_warn(xhci, "WARN: Success on ctrl data TRB " |
| 1979 | "without IOC set??\n"); |
| 1980 | *status = -ESHUTDOWN; |
| 1981 | } else { |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1982 | *status = 0; |
| 1983 | } |
| 1984 | break; |
| 1985 | case COMP_SHORT_TX: |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1986 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 1987 | *status = -EREMOTEIO; |
| 1988 | else |
| 1989 | *status = 0; |
| 1990 | break; |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1991 | case COMP_STOP_INVAL: |
| 1992 | case COMP_STOP: |
| 1993 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1994 | default: |
| 1995 | if (!xhci_requires_manual_halt_cleanup(xhci, |
| 1996 | ep_ctx, trb_comp_code)) |
| 1997 | break; |
| 1998 | xhci_dbg(xhci, "TRB error code %u, " |
| 1999 | "halted endpoint index = %u\n", |
| 2000 | trb_comp_code, ep_index); |
| 2001 | /* else fall through */ |
| 2002 | case COMP_STALL: |
| 2003 | /* Did we transfer part of the data (middle) phase? */ |
| 2004 | if (event_trb != ep_ring->dequeue && |
| 2005 | event_trb != td->last_trb) |
| 2006 | td->urb->actual_length = |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2007 | td->urb->transfer_buffer_length - |
| 2008 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2009 | else |
| 2010 | td->urb->actual_length = 0; |
| 2011 | |
| 2012 | xhci_cleanup_halted_endpoint(xhci, |
| 2013 | slot_id, ep_index, 0, td, event_trb); |
| 2014 | return finish_td(xhci, td, event_trb, event, ep, status, true); |
| 2015 | } |
| 2016 | /* |
| 2017 | * Did we transfer any data, despite the errors that might have |
| 2018 | * happened? I.e. did we get past the setup stage? |
| 2019 | */ |
| 2020 | if (event_trb != ep_ring->dequeue) { |
| 2021 | /* The event was for the status stage */ |
| 2022 | if (event_trb == td->last_trb) { |
| 2023 | if (td->urb->actual_length != 0) { |
| 2024 | /* Don't overwrite a previously set error code |
| 2025 | */ |
| 2026 | if ((*status == -EINPROGRESS || *status == 0) && |
| 2027 | (td->urb->transfer_flags |
| 2028 | & URB_SHORT_NOT_OK)) |
| 2029 | /* Did we already see a short data |
| 2030 | * stage? */ |
| 2031 | *status = -EREMOTEIO; |
| 2032 | } else { |
| 2033 | td->urb->actual_length = |
| 2034 | td->urb->transfer_buffer_length; |
| 2035 | } |
| 2036 | } else { |
| 2037 | /* Maybe the event was for the data stage? */ |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 2038 | td->urb->actual_length = |
| 2039 | td->urb->transfer_buffer_length - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2040 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 2041 | xhci_dbg(xhci, "Waiting for status " |
| 2042 | "stage event\n"); |
| 2043 | return 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2044 | } |
| 2045 | } |
| 2046 | |
| 2047 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 2048 | } |
| 2049 | |
| 2050 | /* |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2051 | * Process isochronous tds, update urb packet status and actual_length. |
| 2052 | */ |
| 2053 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2054 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 2055 | struct xhci_virt_ep *ep, int *status) |
| 2056 | { |
| 2057 | struct xhci_ring *ep_ring; |
| 2058 | struct urb_priv *urb_priv; |
| 2059 | int idx; |
| 2060 | int len = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2061 | union xhci_trb *cur_trb; |
| 2062 | struct xhci_segment *cur_seg; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2063 | struct usb_iso_packet_descriptor *frame; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2064 | u32 trb_comp_code; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2065 | bool skip_td = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2066 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2067 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2068 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2069 | urb_priv = td->urb->hcpriv; |
| 2070 | idx = urb_priv->td_cnt; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2071 | frame = &td->urb->iso_frame_desc[idx]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2072 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2073 | /* handle completion code */ |
| 2074 | switch (trb_comp_code) { |
| 2075 | case COMP_SUCCESS: |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2076 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) { |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2077 | frame->status = 0; |
| 2078 | break; |
| 2079 | } |
| 2080 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
| 2081 | trb_comp_code = COMP_SHORT_TX; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2082 | case COMP_SHORT_TX: |
| 2083 | frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ? |
| 2084 | -EREMOTEIO : 0; |
| 2085 | break; |
| 2086 | case COMP_BW_OVER: |
| 2087 | frame->status = -ECOMM; |
| 2088 | skip_td = true; |
| 2089 | break; |
| 2090 | case COMP_BUFF_OVER: |
| 2091 | case COMP_BABBLE: |
| 2092 | frame->status = -EOVERFLOW; |
| 2093 | skip_td = true; |
| 2094 | break; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2095 | case COMP_DEV_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2096 | case COMP_STALL: |
Hans de Goede | 9c74599 | 2012-04-23 15:06:09 +0200 | [diff] [blame] | 2097 | case COMP_TX_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2098 | frame->status = -EPROTO; |
| 2099 | skip_td = true; |
| 2100 | break; |
| 2101 | case COMP_STOP: |
| 2102 | case COMP_STOP_INVAL: |
| 2103 | break; |
| 2104 | default: |
| 2105 | frame->status = -1; |
| 2106 | break; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2107 | } |
| 2108 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2109 | if (trb_comp_code == COMP_SUCCESS || skip_td) { |
| 2110 | frame->actual_length = frame->length; |
| 2111 | td->urb->actual_length += frame->length; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2112 | } else { |
| 2113 | for (cur_trb = ep_ring->dequeue, |
| 2114 | cur_seg = ep_ring->deq_seg; cur_trb != event_trb; |
| 2115 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2116 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
| 2117 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2118 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2119 | } |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2120 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2121 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2122 | |
| 2123 | if (trb_comp_code != COMP_STOP_INVAL) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2124 | frame->actual_length = len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2125 | td->urb->actual_length += len; |
| 2126 | } |
| 2127 | } |
| 2128 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2129 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 2130 | } |
| 2131 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2132 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2133 | struct xhci_transfer_event *event, |
| 2134 | struct xhci_virt_ep *ep, int *status) |
| 2135 | { |
| 2136 | struct xhci_ring *ep_ring; |
| 2137 | struct urb_priv *urb_priv; |
| 2138 | struct usb_iso_packet_descriptor *frame; |
| 2139 | int idx; |
| 2140 | |
Matt Evans | f697531 | 2011-06-01 13:01:01 +1000 | [diff] [blame] | 2141 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2142 | urb_priv = td->urb->hcpriv; |
| 2143 | idx = urb_priv->td_cnt; |
| 2144 | frame = &td->urb->iso_frame_desc[idx]; |
| 2145 | |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2146 | /* The transfer is partly done. */ |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2147 | frame->status = -EXDEV; |
| 2148 | |
| 2149 | /* calc actual length */ |
| 2150 | frame->actual_length = 0; |
| 2151 | |
| 2152 | /* Update ring dequeue pointer */ |
| 2153 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2154 | inc_deq(xhci, ep_ring); |
| 2155 | inc_deq(xhci, ep_ring); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2156 | |
| 2157 | return finish_td(xhci, td, NULL, event, ep, status, true); |
| 2158 | } |
| 2159 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2160 | /* |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2161 | * Process bulk and interrupt tds, update urb status and actual_length. |
| 2162 | */ |
| 2163 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2164 | union xhci_trb *event_trb, struct xhci_transfer_event *event, |
| 2165 | struct xhci_virt_ep *ep, int *status) |
| 2166 | { |
| 2167 | struct xhci_ring *ep_ring; |
| 2168 | union xhci_trb *cur_trb; |
| 2169 | struct xhci_segment *cur_seg; |
| 2170 | u32 trb_comp_code; |
| 2171 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2172 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2173 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2174 | |
| 2175 | switch (trb_comp_code) { |
| 2176 | case COMP_SUCCESS: |
| 2177 | /* Double check that the HW transferred everything. */ |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2178 | if (event_trb != td->last_trb || |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2179 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2180 | xhci_warn(xhci, "WARN Successful completion " |
| 2181 | "on short TX\n"); |
| 2182 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2183 | *status = -EREMOTEIO; |
| 2184 | else |
| 2185 | *status = 0; |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2186 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
| 2187 | trb_comp_code = COMP_SHORT_TX; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2188 | } else { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2189 | *status = 0; |
| 2190 | } |
| 2191 | break; |
| 2192 | case COMP_SHORT_TX: |
| 2193 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2194 | *status = -EREMOTEIO; |
| 2195 | else |
| 2196 | *status = 0; |
| 2197 | break; |
| 2198 | default: |
| 2199 | /* Others already handled above */ |
| 2200 | break; |
| 2201 | } |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2202 | if (trb_comp_code == COMP_SHORT_TX) |
| 2203 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, " |
| 2204 | "%d bytes untransferred\n", |
| 2205 | td->urb->ep->desc.bEndpointAddress, |
| 2206 | td->urb->transfer_buffer_length, |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2207 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2208 | /* Fast path - was this the last TRB in the TD for this URB? */ |
| 2209 | if (event_trb == td->last_trb) { |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2210 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2211 | td->urb->actual_length = |
| 2212 | td->urb->transfer_buffer_length - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2213 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2214 | if (td->urb->transfer_buffer_length < |
| 2215 | td->urb->actual_length) { |
| 2216 | xhci_warn(xhci, "HC gave bad length " |
| 2217 | "of %d bytes left\n", |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2218 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2219 | td->urb->actual_length = 0; |
| 2220 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2221 | *status = -EREMOTEIO; |
| 2222 | else |
| 2223 | *status = 0; |
| 2224 | } |
| 2225 | /* Don't overwrite a previously set error code */ |
| 2226 | if (*status == -EINPROGRESS) { |
| 2227 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
| 2228 | *status = -EREMOTEIO; |
| 2229 | else |
| 2230 | *status = 0; |
| 2231 | } |
| 2232 | } else { |
| 2233 | td->urb->actual_length = |
| 2234 | td->urb->transfer_buffer_length; |
| 2235 | /* Ignore a short packet completion if the |
| 2236 | * untransferred length was zero. |
| 2237 | */ |
| 2238 | if (*status == -EREMOTEIO) |
| 2239 | *status = 0; |
| 2240 | } |
| 2241 | } else { |
| 2242 | /* Slow path - walk the list, starting from the dequeue |
| 2243 | * pointer, to get the actual length transferred. |
| 2244 | */ |
| 2245 | td->urb->actual_length = 0; |
| 2246 | for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg; |
| 2247 | cur_trb != event_trb; |
| 2248 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2249 | if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) && |
| 2250 | !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2251 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2252 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2253 | } |
| 2254 | /* If the ring didn't stop on a Link or No-op TRB, add |
| 2255 | * in the actual bytes transferred from the Normal TRB |
| 2256 | */ |
| 2257 | if (trb_comp_code != COMP_STOP_INVAL) |
| 2258 | td->urb->actual_length += |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2259 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2260 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2261 | } |
| 2262 | |
| 2263 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
| 2264 | } |
| 2265 | |
| 2266 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2267 | * If this function returns an error condition, it means it got a Transfer |
| 2268 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. |
| 2269 | * At this point, the host controller is probably hosed and should be reset. |
| 2270 | */ |
| 2271 | static int handle_tx_event(struct xhci_hcd *xhci, |
| 2272 | struct xhci_transfer_event *event) |
Felipe Balbi | ed384bd | 2012-08-07 14:10:03 +0300 | [diff] [blame] | 2273 | __releases(&xhci->lock) |
| 2274 | __acquires(&xhci->lock) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2275 | { |
| 2276 | struct xhci_virt_device *xdev; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2277 | struct xhci_virt_ep *ep; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2278 | struct xhci_ring *ep_ring; |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2279 | unsigned int slot_id; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2280 | int ep_index; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 2281 | struct xhci_td *td = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2282 | dma_addr_t event_dma; |
| 2283 | struct xhci_segment *event_seg; |
| 2284 | union xhci_trb *event_trb; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 2285 | struct urb *urb = NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2286 | int status = -EINPROGRESS; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2287 | struct urb_priv *urb_priv; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2288 | struct xhci_ep_ctx *ep_ctx; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2289 | struct list_head *tmp; |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2290 | u32 trb_comp_code; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2291 | int ret = 0; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2292 | int td_num = 0; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2293 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2294 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2295 | xdev = xhci->devs[slot_id]; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2296 | if (!xdev) { |
| 2297 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2298 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2299 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2300 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2301 | xhci->event_ring->dequeue), |
| 2302 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2303 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2304 | le32_to_cpu(event->transfer_len), |
| 2305 | le32_to_cpu(event->flags)); |
| 2306 | xhci_dbg(xhci, "Event ring:\n"); |
| 2307 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2308 | return -ENODEV; |
| 2309 | } |
| 2310 | |
| 2311 | /* Endpoint ID is 1 based, our index is zero based */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2312 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2313 | ep = &xdev->eps[ep_index]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2314 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2315 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2316 | if (!ep_ring || |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2317 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
| 2318 | EP_STATE_DISABLED) { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2319 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
| 2320 | "or incorrect stream ring\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2321 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2322 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2323 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2324 | xhci->event_ring->dequeue), |
| 2325 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2326 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2327 | le32_to_cpu(event->transfer_len), |
| 2328 | le32_to_cpu(event->flags)); |
| 2329 | xhci_dbg(xhci, "Event ring:\n"); |
| 2330 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2331 | return -ENODEV; |
| 2332 | } |
| 2333 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2334 | /* Count current td numbers if ep->skip is set */ |
| 2335 | if (ep->skip) { |
| 2336 | list_for_each(tmp, &ep_ring->td_list) |
| 2337 | td_num++; |
| 2338 | } |
| 2339 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2340 | event_dma = le64_to_cpu(event->buffer); |
| 2341 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2342 | /* Look for common error cases */ |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2343 | switch (trb_comp_code) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2344 | /* Skip codes that require special handling depending on |
| 2345 | * transfer type |
| 2346 | */ |
| 2347 | case COMP_SUCCESS: |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2348 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2349 | break; |
| 2350 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) |
| 2351 | trb_comp_code = COMP_SHORT_TX; |
| 2352 | else |
Sarah Sharp | 8202ce2 | 2012-07-25 10:52:45 -0700 | [diff] [blame] | 2353 | xhci_warn_ratelimited(xhci, |
| 2354 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2355 | case COMP_SHORT_TX: |
| 2356 | break; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 2357 | case COMP_STOP: |
| 2358 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); |
| 2359 | break; |
| 2360 | case COMP_STOP_INVAL: |
| 2361 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); |
| 2362 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2363 | case COMP_STALL: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2364 | xhci_dbg(xhci, "Stalled endpoint\n"); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2365 | ep->ep_state |= EP_HALTED; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2366 | status = -EPIPE; |
| 2367 | break; |
| 2368 | case COMP_TRB_ERR: |
| 2369 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); |
| 2370 | status = -EILSEQ; |
| 2371 | break; |
Sarah Sharp | ec74e40 | 2009-11-11 10:28:36 -0800 | [diff] [blame] | 2372 | case COMP_SPLIT_ERR: |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2373 | case COMP_TX_ERR: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2374 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2375 | status = -EPROTO; |
| 2376 | break; |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2377 | case COMP_BABBLE: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2378 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2379 | status = -EOVERFLOW; |
| 2380 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2381 | case COMP_DB_ERR: |
| 2382 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); |
| 2383 | status = -ENOSR; |
| 2384 | break; |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2385 | case COMP_BW_OVER: |
| 2386 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); |
| 2387 | break; |
| 2388 | case COMP_BUFF_OVER: |
| 2389 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); |
| 2390 | break; |
| 2391 | case COMP_UNDERRUN: |
| 2392 | /* |
| 2393 | * When the Isoch ring is empty, the xHC will generate |
| 2394 | * a Ring Overrun Event for IN Isoch endpoint or Ring |
| 2395 | * Underrun Event for OUT Isoch endpoint. |
| 2396 | */ |
| 2397 | xhci_dbg(xhci, "underrun event on endpoint\n"); |
| 2398 | if (!list_empty(&ep_ring->td_list)) |
| 2399 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " |
| 2400 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2401 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2402 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2403 | goto cleanup; |
| 2404 | case COMP_OVERRUN: |
| 2405 | xhci_dbg(xhci, "overrun event on endpoint\n"); |
| 2406 | if (!list_empty(&ep_ring->td_list)) |
| 2407 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " |
| 2408 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2409 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2410 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2411 | goto cleanup; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2412 | case COMP_DEV_ERR: |
| 2413 | xhci_warn(xhci, "WARN: detect an incompatible device"); |
| 2414 | status = -EPROTO; |
| 2415 | break; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2416 | case COMP_MISSED_INT: |
| 2417 | /* |
| 2418 | * When encounter missed service error, one or more isoc tds |
| 2419 | * may be missed by xHC. |
| 2420 | * Set skip flag of the ep_ring; Complete the missed tds as |
| 2421 | * short transfer when process the ep_ring next time. |
| 2422 | */ |
| 2423 | ep->skip = true; |
| 2424 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); |
| 2425 | goto cleanup; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2426 | default: |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 2427 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
Sarah Sharp | 5ad6a52 | 2009-11-11 10:28:40 -0800 | [diff] [blame] | 2428 | status = 0; |
| 2429 | break; |
| 2430 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2431 | xhci_warn(xhci, "ERROR Unknown event condition, HC probably " |
| 2432 | "busted\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2433 | goto cleanup; |
| 2434 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2435 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2436 | do { |
| 2437 | /* This TRB should be in the TD at the head of this ring's |
| 2438 | * TD list. |
| 2439 | */ |
| 2440 | if (list_empty(&ep_ring->td_list)) { |
Sarah Sharp | a83d675 | 2013-03-18 10:19:51 -0700 | [diff] [blame] | 2441 | /* |
| 2442 | * A stopped endpoint may generate an extra completion |
| 2443 | * event if the device was suspended. Don't print |
| 2444 | * warnings. |
| 2445 | */ |
| 2446 | if (!(trb_comp_code == COMP_STOP || |
| 2447 | trb_comp_code == COMP_STOP_INVAL)) { |
| 2448 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", |
| 2449 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2450 | ep_index); |
| 2451 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", |
| 2452 | (le32_to_cpu(event->flags) & |
| 2453 | TRB_TYPE_BITMASK)>>10); |
| 2454 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); |
| 2455 | } |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2456 | if (ep->skip) { |
| 2457 | ep->skip = false; |
| 2458 | xhci_dbg(xhci, "td_list is empty while skip " |
| 2459 | "flag set. Clear skip flag.\n"); |
| 2460 | } |
| 2461 | ret = 0; |
| 2462 | goto cleanup; |
| 2463 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2464 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2465 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
| 2466 | if (ep->skip && td_num == 0) { |
| 2467 | ep->skip = false; |
| 2468 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " |
| 2469 | "Clear skip flag.\n"); |
| 2470 | ret = 0; |
| 2471 | goto cleanup; |
| 2472 | } |
| 2473 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2474 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2475 | if (ep->skip) |
| 2476 | td_num--; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2477 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2478 | /* Is this a TRB in the currently executing TD? */ |
| 2479 | event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue, |
| 2480 | td->last_trb, event_dma); |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2481 | |
| 2482 | /* |
| 2483 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE |
| 2484 | * is not in the current TD pointed by ep_ring->dequeue because |
| 2485 | * that the hardware dequeue pointer still at the previous TRB |
| 2486 | * of the current TD. The previous TRB maybe a Link TD or the |
| 2487 | * last TRB of the previous TD. The command completion handle |
| 2488 | * will take care the rest. |
| 2489 | */ |
Hans de Goede | 9a54886 | 2014-08-19 15:17:56 +0300 | [diff] [blame^] | 2490 | if (!event_seg && (trb_comp_code == COMP_STOP || |
| 2491 | trb_comp_code == COMP_STOP_INVAL)) { |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2492 | ret = 0; |
| 2493 | goto cleanup; |
| 2494 | } |
| 2495 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2496 | if (!event_seg) { |
| 2497 | if (!ep->skip || |
| 2498 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2499 | /* Some host controllers give a spurious |
| 2500 | * successful event after a short transfer. |
| 2501 | * Ignore it. |
| 2502 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2503 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2504 | ep_ring->last_td_was_short) { |
| 2505 | ep_ring->last_td_was_short = false; |
| 2506 | ret = 0; |
| 2507 | goto cleanup; |
| 2508 | } |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2509 | /* HC is busted, give up! */ |
| 2510 | xhci_err(xhci, |
| 2511 | "ERROR Transfer event TRB DMA ptr not " |
| 2512 | "part of current TD\n"); |
| 2513 | return -ESHUTDOWN; |
| 2514 | } |
| 2515 | |
| 2516 | ret = skip_isoc_td(xhci, td, event, ep, &status); |
| 2517 | goto cleanup; |
| 2518 | } |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2519 | if (trb_comp_code == COMP_SHORT_TX) |
| 2520 | ep_ring->last_td_was_short = true; |
| 2521 | else |
| 2522 | ep_ring->last_td_was_short = false; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2523 | |
| 2524 | if (ep->skip) { |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2525 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
| 2526 | ep->skip = false; |
| 2527 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2528 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2529 | event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / |
| 2530 | sizeof(*event_trb)]; |
| 2531 | /* |
| 2532 | * No-op TRB should not trigger interrupts. |
| 2533 | * If event_trb is a no-op TRB, it means the |
| 2534 | * corresponding TD has been cancelled. Just ignore |
| 2535 | * the TD. |
| 2536 | */ |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2537 | if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2538 | xhci_dbg(xhci, |
| 2539 | "event_trb is a no-op TRB. Skip it\n"); |
| 2540 | goto cleanup; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2541 | } |
| 2542 | |
| 2543 | /* Now update the urb's actual_length and give back to |
| 2544 | * the core |
| 2545 | */ |
| 2546 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
| 2547 | ret = process_ctrl_td(xhci, td, event_trb, event, ep, |
| 2548 | &status); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2549 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
| 2550 | ret = process_isoc_td(xhci, td, event_trb, event, ep, |
| 2551 | &status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2552 | else |
| 2553 | ret = process_bulk_intr_td(xhci, td, event_trb, event, |
| 2554 | ep, &status); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2555 | |
| 2556 | cleanup: |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2557 | /* |
| 2558 | * Do not update event ring dequeue pointer if ep->skip is set. |
| 2559 | * Will roll back to continue process missed tds. |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2560 | */ |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2561 | if (trb_comp_code == COMP_MISSED_INT || !ep->skip) { |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2562 | inc_deq(xhci, xhci->event_ring); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2563 | } |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2564 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2565 | if (ret) { |
| 2566 | urb = td->urb; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2567 | urb_priv = urb->hcpriv; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2568 | /* Leave the TD around for the reset endpoint function |
| 2569 | * to use(but only if it's not a control endpoint, |
| 2570 | * since we already queued the Set TR dequeue pointer |
| 2571 | * command for stalled control endpoints). |
| 2572 | */ |
| 2573 | if (usb_endpoint_xfer_control(&urb->ep->desc) || |
| 2574 | (trb_comp_code != COMP_STALL && |
| 2575 | trb_comp_code != COMP_BABBLE)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2576 | xhci_urb_free_priv(xhci, urb_priv); |
Alan Stern | 48c3375 | 2013-01-17 10:32:16 -0500 | [diff] [blame] | 2577 | else |
| 2578 | kfree(urb_priv); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2579 | |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2580 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2581 | if ((urb->actual_length != urb->transfer_buffer_length && |
| 2582 | (urb->transfer_flags & |
| 2583 | URB_SHORT_NOT_OK)) || |
Sarah Sharp | fd984d2 | 2011-09-02 11:05:56 -0700 | [diff] [blame] | 2584 | (status != 0 && |
| 2585 | !usb_endpoint_xfer_isoc(&urb->ep->desc))) |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2586 | xhci_dbg(xhci, "Giveback URB %p, len = %d, " |
Alan Stern | 1949f9e | 2012-05-07 13:22:52 -0400 | [diff] [blame] | 2587 | "expected = %d, status = %d\n", |
Sarah Sharp | f444ff2 | 2011-04-05 15:53:47 -0700 | [diff] [blame] | 2588 | urb, urb->actual_length, |
| 2589 | urb->transfer_buffer_length, |
| 2590 | status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2591 | spin_unlock(&xhci->lock); |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2592 | /* EHCI, UHCI, and OHCI always unconditionally set the |
| 2593 | * urb->status of an isochronous endpoint to 0. |
| 2594 | */ |
| 2595 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) |
| 2596 | status = 0; |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2597 | usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2598 | spin_lock(&xhci->lock); |
| 2599 | } |
| 2600 | |
| 2601 | /* |
| 2602 | * If ep->skip is set, it means there are missed tds on the |
| 2603 | * endpoint ring need to take care of. |
| 2604 | * Process them as short transfer until reach the td pointed by |
| 2605 | * the event. |
| 2606 | */ |
| 2607 | } while (ep->skip && trb_comp_code != COMP_MISSED_INT); |
| 2608 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2609 | return 0; |
| 2610 | } |
| 2611 | |
| 2612 | /* |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2613 | * This function handles all OS-owned events on the event ring. It may drop |
| 2614 | * xhci->lock between event processing (e.g. to pass up port status changes). |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2615 | * Returns >0 for "possibly more events to process" (caller should call again), |
| 2616 | * otherwise 0 if done. In future, <0 returns should indicate error code. |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2617 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2618 | static int xhci_handle_event(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2619 | { |
| 2620 | union xhci_trb *event; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2621 | int update_ptrs = 1; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2622 | int ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2623 | |
| 2624 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { |
| 2625 | xhci->error_bitmask |= 1 << 1; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2626 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2627 | } |
| 2628 | |
| 2629 | event = xhci->event_ring->dequeue; |
| 2630 | /* Does the HC or OS own the TRB? */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2631 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
| 2632 | xhci->event_ring->cycle_state) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2633 | xhci->error_bitmask |= 1 << 2; |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2634 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2635 | } |
| 2636 | |
Matt Evans | 92a3da4 | 2011-03-29 13:40:51 +1100 | [diff] [blame] | 2637 | /* |
| 2638 | * Barrier between reading the TRB_CYCLE (valid) flag above and any |
| 2639 | * speculative reads of the event's flags/data below. |
| 2640 | */ |
| 2641 | rmb(); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2642 | /* FIXME: Handle more event types. */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2643 | switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2644 | case TRB_TYPE(TRB_COMPLETION): |
| 2645 | handle_cmd_completion(xhci, &event->event_cmd); |
| 2646 | break; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2647 | case TRB_TYPE(TRB_PORT_STATUS): |
| 2648 | handle_port_status(xhci, event); |
| 2649 | update_ptrs = 0; |
| 2650 | break; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2651 | case TRB_TYPE(TRB_TRANSFER): |
| 2652 | ret = handle_tx_event(xhci, &event->trans_event); |
| 2653 | if (ret < 0) |
| 2654 | xhci->error_bitmask |= 1 << 9; |
| 2655 | else |
| 2656 | update_ptrs = 0; |
| 2657 | break; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 2658 | case TRB_TYPE(TRB_DEV_NOTE): |
| 2659 | handle_device_notification(xhci, event); |
| 2660 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2661 | default: |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2662 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
| 2663 | TRB_TYPE(48)) |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 2664 | handle_vendor_event(xhci, event); |
| 2665 | else |
| 2666 | xhci->error_bitmask |= 1 << 3; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2667 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2668 | /* Any of the above functions may drop and re-acquire the lock, so check |
| 2669 | * to make sure a watchdog timer didn't mark the host as non-responsive. |
| 2670 | */ |
| 2671 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
| 2672 | xhci_dbg(xhci, "xHCI host dying, returning from " |
| 2673 | "event handler.\n"); |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2674 | return 0; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2675 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2676 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2677 | if (update_ptrs) |
| 2678 | /* Update SW event ring dequeue pointer */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2679 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2680 | |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2681 | /* Are there more items on the event ring? Caller will call us again to |
| 2682 | * check. |
| 2683 | */ |
| 2684 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2685 | } |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2686 | |
| 2687 | /* |
| 2688 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, |
| 2689 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of |
| 2690 | * indicators of an event TRB error, but we check the status *first* to be safe. |
| 2691 | */ |
| 2692 | irqreturn_t xhci_irq(struct usb_hcd *hcd) |
| 2693 | { |
| 2694 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2695 | u32 status; |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2696 | u64 temp_64; |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2697 | union xhci_trb *event_ring_deq; |
| 2698 | dma_addr_t deq; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2699 | |
| 2700 | spin_lock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2701 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2702 | status = readl(&xhci->op_regs->status); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2703 | if (status == 0xffffffff) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2704 | goto hw_died; |
| 2705 | |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2706 | if (!(status & STS_EINT)) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2707 | spin_unlock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2708 | return IRQ_NONE; |
| 2709 | } |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2710 | if (status & STS_FATAL) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2711 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
| 2712 | xhci_halt(xhci); |
| 2713 | hw_died: |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2714 | spin_unlock(&xhci->lock); |
| 2715 | return -ESHUTDOWN; |
| 2716 | } |
| 2717 | |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2718 | /* |
| 2719 | * Clear the op reg interrupt status first, |
| 2720 | * so we can receive interrupts from other MSI-X interrupters. |
| 2721 | * Write 1 to clear the interrupt status. |
| 2722 | */ |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2723 | status |= STS_EINT; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2724 | writel(status, &xhci->op_regs->status); |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2725 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
| 2726 | /* Clear the MSI-X event interrupt status */ |
| 2727 | |
Felipe Balbi | cd70469 | 2012-02-29 16:46:23 +0200 | [diff] [blame] | 2728 | if (hcd->irq) { |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2729 | u32 irq_pending; |
| 2730 | /* Acknowledge the PCI interrupt */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2731 | irq_pending = readl(&xhci->ir_set->irq_pending); |
Felipe Balbi | 4e833c0 | 2012-03-15 16:37:08 +0200 | [diff] [blame] | 2732 | irq_pending |= IMAN_IP; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2733 | writel(irq_pending, &xhci->ir_set->irq_pending); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2734 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2735 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2736 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2737 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
| 2738 | "Shouldn't IRQs be disabled?\n"); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2739 | /* Clear the event handler busy flag (RW1C); |
| 2740 | * the event ring should be empty. |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2741 | */ |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2742 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2743 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
| 2744 | &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2745 | spin_unlock(&xhci->lock); |
| 2746 | |
| 2747 | return IRQ_HANDLED; |
| 2748 | } |
| 2749 | |
| 2750 | event_ring_deq = xhci->event_ring->dequeue; |
| 2751 | /* FIXME this should be a delayed service routine |
| 2752 | * that clears the EHB. |
| 2753 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2754 | while (xhci_handle_event(xhci) > 0) {} |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2755 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2756 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2757 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
| 2758 | if (event_ring_deq != xhci->event_ring->dequeue) { |
| 2759 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, |
| 2760 | xhci->event_ring->dequeue); |
| 2761 | if (deq == 0) |
| 2762 | xhci_warn(xhci, "WARN something wrong with SW event " |
| 2763 | "ring dequeue ptr.\n"); |
| 2764 | /* Update HC event ring dequeue pointer */ |
| 2765 | temp_64 &= ERST_PTR_MASK; |
| 2766 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); |
| 2767 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2768 | |
| 2769 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2770 | temp_64 |= ERST_EHB; |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2771 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2772 | |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2773 | spin_unlock(&xhci->lock); |
| 2774 | |
| 2775 | return IRQ_HANDLED; |
| 2776 | } |
| 2777 | |
Alex Shi | 851ec16 | 2013-05-24 10:54:19 +0800 | [diff] [blame] | 2778 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2779 | { |
Alan Stern | 968b822 | 2011-11-03 12:03:38 -0400 | [diff] [blame] | 2780 | return xhci_irq(hcd); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2781 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2782 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2783 | /**** Endpoint Ring Operations ****/ |
| 2784 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2785 | /* |
| 2786 | * Generic function for queueing a TRB on a ring. |
| 2787 | * The caller must have checked to make sure there's room on the ring. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2788 | * |
| 2789 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 2790 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2791 | */ |
| 2792 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2793 | bool more_trbs_coming, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2794 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 2795 | { |
| 2796 | struct xhci_generic_trb *trb; |
| 2797 | |
| 2798 | trb = &ring->enqueue->generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2799 | trb->field[0] = cpu_to_le32(field1); |
| 2800 | trb->field[1] = cpu_to_le32(field2); |
| 2801 | trb->field[2] = cpu_to_le32(field3); |
| 2802 | trb->field[3] = cpu_to_le32(field4); |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2803 | inc_enq(xhci, ring, more_trbs_coming); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2804 | } |
| 2805 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2806 | /* |
| 2807 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. |
| 2808 | * FIXME allocate segments if the ring is full. |
| 2809 | */ |
| 2810 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2811 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2812 | { |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2813 | unsigned int num_trbs_needed; |
| 2814 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2815 | /* Make sure the endpoint has been added to xHC schedule */ |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2816 | switch (ep_state) { |
| 2817 | case EP_STATE_DISABLED: |
| 2818 | /* |
| 2819 | * USB core changed config/interfaces without notifying us, |
| 2820 | * or hardware is reporting the wrong state. |
| 2821 | */ |
| 2822 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); |
| 2823 | return -ENOENT; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2824 | case EP_STATE_ERROR: |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2825 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2826 | /* FIXME event handling code for error needs to clear it */ |
| 2827 | /* XXX not sure if this should be -ENOENT or not */ |
| 2828 | return -EINVAL; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2829 | case EP_STATE_HALTED: |
| 2830 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2831 | case EP_STATE_STOPPED: |
| 2832 | case EP_STATE_RUNNING: |
| 2833 | break; |
| 2834 | default: |
| 2835 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); |
| 2836 | /* |
| 2837 | * FIXME issue Configure Endpoint command to try to get the HC |
| 2838 | * back into a known state. |
| 2839 | */ |
| 2840 | return -EINVAL; |
| 2841 | } |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2842 | |
| 2843 | while (1) { |
Sarah Sharp | 3d4b81e | 2014-01-31 11:52:57 -0800 | [diff] [blame] | 2844 | if (room_on_ring(xhci, ep_ring, num_trbs)) |
| 2845 | break; |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2846 | |
| 2847 | if (ep_ring == xhci->cmd_ring) { |
| 2848 | xhci_err(xhci, "Do not support expand command ring\n"); |
| 2849 | return -ENOMEM; |
| 2850 | } |
| 2851 | |
Xenia Ragiadakou | 68ffb01 | 2013-08-14 06:33:56 +0300 | [diff] [blame] | 2852 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
| 2853 | "ERROR no room on ep ring, try ring expansion"); |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2854 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
| 2855 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, |
| 2856 | mem_flags)) { |
| 2857 | xhci_err(xhci, "Ring expansion failed\n"); |
| 2858 | return -ENOMEM; |
| 2859 | } |
Peter Senna Tschudin | 261fa12 | 2012-09-12 19:03:17 +0200 | [diff] [blame] | 2860 | } |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2861 | |
| 2862 | if (enqueue_is_link_trb(ep_ring)) { |
| 2863 | struct xhci_ring *ring = ep_ring; |
| 2864 | union xhci_trb *next; |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2865 | |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2866 | next = ring->enqueue; |
| 2867 | |
| 2868 | while (last_trb(xhci, ring, ring->enq_seg, next)) { |
Andiry Xu | 7e393a8 | 2011-09-23 14:19:54 -0700 | [diff] [blame] | 2869 | /* If we're not dealing with 0.95 hardware or isoc rings |
| 2870 | * on AMD 0.96 host, clear the chain bit. |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2871 | */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2872 | if (!xhci_link_trb_quirk(xhci) && |
| 2873 | !(ring->type == TYPE_ISOC && |
| 2874 | (xhci->quirks & XHCI_AMD_0x96_HOST))) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2875 | next->link.control &= cpu_to_le32(~TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2876 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2877 | next->link.control |= cpu_to_le32(TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2878 | |
| 2879 | wmb(); |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 2880 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2881 | |
| 2882 | /* Toggle the cycle bit after the last ring segment. */ |
| 2883 | if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) { |
| 2884 | ring->cycle_state = (ring->cycle_state ? 0 : 1); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2885 | } |
| 2886 | ring->enq_seg = ring->enq_seg->next; |
| 2887 | ring->enqueue = ring->enq_seg->trbs; |
| 2888 | next = ring->enqueue; |
| 2889 | } |
| 2890 | } |
| 2891 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2892 | return 0; |
| 2893 | } |
| 2894 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2895 | static int prepare_transfer(struct xhci_hcd *xhci, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2896 | struct xhci_virt_device *xdev, |
| 2897 | unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2898 | unsigned int stream_id, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2899 | unsigned int num_trbs, |
| 2900 | struct urb *urb, |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2901 | unsigned int td_index, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2902 | gfp_t mem_flags) |
| 2903 | { |
| 2904 | int ret; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2905 | struct urb_priv *urb_priv; |
| 2906 | struct xhci_td *td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2907 | struct xhci_ring *ep_ring; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2908 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2909 | |
| 2910 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); |
| 2911 | if (!ep_ring) { |
| 2912 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", |
| 2913 | stream_id); |
| 2914 | return -EINVAL; |
| 2915 | } |
| 2916 | |
| 2917 | ret = prepare_ring(xhci, ep_ring, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2918 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2919 | num_trbs, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2920 | if (ret) |
| 2921 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2922 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2923 | urb_priv = urb->hcpriv; |
| 2924 | td = urb_priv->td[td_index]; |
| 2925 | |
| 2926 | INIT_LIST_HEAD(&td->td_list); |
| 2927 | INIT_LIST_HEAD(&td->cancelled_td_list); |
| 2928 | |
| 2929 | if (td_index == 0) { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2930 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | d13565c | 2011-07-22 14:34:34 -0700 | [diff] [blame] | 2931 | if (unlikely(ret)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2932 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2933 | } |
| 2934 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2935 | td->urb = urb; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2936 | /* Add this TD to the tail of the endpoint ring's TD list */ |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2937 | list_add_tail(&td->td_list, &ep_ring->td_list); |
| 2938 | td->start_seg = ep_ring->enq_seg; |
| 2939 | td->first_trb = ep_ring->enqueue; |
| 2940 | |
| 2941 | urb_priv->td[td_index] = td; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2942 | |
| 2943 | return 0; |
| 2944 | } |
| 2945 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2946 | static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2947 | { |
| 2948 | int num_sgs, num_trbs, running_total, temp, i; |
| 2949 | struct scatterlist *sg; |
| 2950 | |
| 2951 | sg = NULL; |
Clemens Ladisch | bc677d5 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 2952 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2953 | temp = urb->transfer_buffer_length; |
| 2954 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2955 | num_trbs = 0; |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 2956 | for_each_sg(urb->sg, sg, num_sgs, i) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2957 | unsigned int len = sg_dma_len(sg); |
| 2958 | |
| 2959 | /* Scatter gather list entries may cross 64KB boundaries */ |
| 2960 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2961 | (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 2962 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2963 | if (running_total != 0) |
| 2964 | num_trbs++; |
| 2965 | |
| 2966 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
Paul Zimmerman | bcd2fde | 2011-02-12 14:07:57 -0800 | [diff] [blame] | 2967 | while (running_total < sg_dma_len(sg) && running_total < temp) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2968 | num_trbs++; |
| 2969 | running_total += TRB_MAX_BUFF_SIZE; |
| 2970 | } |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2971 | len = min_t(int, len, temp); |
| 2972 | temp -= len; |
| 2973 | if (temp == 0) |
| 2974 | break; |
| 2975 | } |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2976 | return num_trbs; |
| 2977 | } |
| 2978 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2979 | static void check_trb_math(struct urb *urb, int num_trbs, int running_total) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2980 | { |
| 2981 | if (num_trbs != 0) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2982 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2983 | "TRBs, %d left\n", __func__, |
| 2984 | urb->ep->desc.bEndpointAddress, num_trbs); |
| 2985 | if (running_total != urb->transfer_buffer_length) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2986 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2987 | "queued %#x (%d), asked for %#x (%d)\n", |
| 2988 | __func__, |
| 2989 | urb->ep->desc.bEndpointAddress, |
| 2990 | running_total, running_total, |
| 2991 | urb->transfer_buffer_length, |
| 2992 | urb->transfer_buffer_length); |
| 2993 | } |
| 2994 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2995 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2996 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 2997 | struct xhci_generic_trb *start_trb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2998 | { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2999 | /* |
| 3000 | * Pass all the TRBs to the hardware at once and make sure this write |
| 3001 | * isn't reordered. |
| 3002 | */ |
| 3003 | wmb(); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3004 | if (start_cycle) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3005 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3006 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3007 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3008 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3009 | } |
| 3010 | |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 3011 | /* |
| 3012 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt |
| 3013 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD |
| 3014 | * (comprised of sg list entries) can take several service intervals to |
| 3015 | * transmit. |
| 3016 | */ |
| 3017 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3018 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3019 | { |
| 3020 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, |
| 3021 | xhci->devs[slot_id]->out_ctx, ep_index); |
| 3022 | int xhci_interval; |
| 3023 | int ep_interval; |
| 3024 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3025 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 3026 | ep_interval = urb->interval; |
| 3027 | /* Convert to microframes */ |
| 3028 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3029 | urb->dev->speed == USB_SPEED_FULL) |
| 3030 | ep_interval *= 8; |
| 3031 | /* FIXME change this to a warning and a suggestion to use the new API |
| 3032 | * to set the polling interval (once the API is added). |
| 3033 | */ |
| 3034 | if (xhci_interval != ep_interval) { |
Dmitry Kasatkin | 0730d52 | 2013-08-27 17:47:35 +0300 | [diff] [blame] | 3035 | dev_dbg_ratelimited(&urb->dev->dev, |
| 3036 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", |
| 3037 | ep_interval, ep_interval == 1 ? "" : "s", |
| 3038 | xhci_interval, xhci_interval == 1 ? "" : "s"); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 3039 | urb->interval = xhci_interval; |
| 3040 | /* Convert back to frames for LS/FS devices */ |
| 3041 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3042 | urb->dev->speed == USB_SPEED_FULL) |
| 3043 | urb->interval /= 8; |
| 3044 | } |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 3045 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 3046 | } |
| 3047 | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3048 | /* |
| 3049 | * The TD size is the number of bytes remaining in the TD (including this TRB), |
| 3050 | * right shifted by 10. |
| 3051 | * It must fit in bits 21:17, so it can't be bigger than 31. |
| 3052 | */ |
| 3053 | static u32 xhci_td_remainder(unsigned int remainder) |
| 3054 | { |
| 3055 | u32 max = (1 << (21 - 17 + 1)) - 1; |
| 3056 | |
| 3057 | if ((remainder >> 10) >= max) |
| 3058 | return max << 17; |
| 3059 | else |
| 3060 | return (remainder >> 10) << 17; |
| 3061 | } |
| 3062 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3063 | /* |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3064 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
| 3065 | * packets remaining in the TD (*not* including this TRB). |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3066 | * |
| 3067 | * Total TD packet count = total_packet_count = |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3068 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3069 | * |
| 3070 | * Packets transferred up to and including this TRB = packets_transferred = |
| 3071 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) |
| 3072 | * |
| 3073 | * TD size = total_packet_count - packets_transferred |
| 3074 | * |
| 3075 | * It must fit in bits 21:17, so it can't be bigger than 31. |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3076 | * The last TRB in a TD must have the TD size set to zero. |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3077 | */ |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3078 | static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3079 | unsigned int total_packet_count, struct urb *urb, |
| 3080 | unsigned int num_trbs_left) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3081 | { |
| 3082 | int packets_transferred; |
| 3083 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3084 | /* One TRB with a zero-length data packet. */ |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3085 | if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0)) |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3086 | return 0; |
| 3087 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3088 | /* All the TRB queueing functions don't count the current TRB in |
| 3089 | * running_total. |
| 3090 | */ |
| 3091 | packets_transferred = (running_total + trb_buff_len) / |
Sarah Sharp | f18f8ed | 2013-01-11 13:36:35 -0800 | [diff] [blame] | 3092 | GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3093 | |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3094 | if ((total_packet_count - packets_transferred) > 31) |
| 3095 | return 31 << 17; |
| 3096 | return (total_packet_count - packets_transferred) << 17; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3097 | } |
| 3098 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3099 | static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3100 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3101 | { |
| 3102 | struct xhci_ring *ep_ring; |
| 3103 | unsigned int num_trbs; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3104 | struct urb_priv *urb_priv; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3105 | struct xhci_td *td; |
| 3106 | struct scatterlist *sg; |
| 3107 | int num_sgs; |
| 3108 | int trb_buff_len, this_sg_len, running_total; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3109 | unsigned int total_packet_count; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3110 | bool first_trb; |
| 3111 | u64 addr; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3112 | bool more_trbs_coming; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3113 | |
| 3114 | struct xhci_generic_trb *start_trb; |
| 3115 | int start_cycle; |
| 3116 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3117 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3118 | if (!ep_ring) |
| 3119 | return -EINVAL; |
| 3120 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3121 | num_trbs = count_sg_trbs_needed(xhci, urb); |
Clemens Ladisch | bc677d5 | 2011-12-03 23:41:31 +0100 | [diff] [blame] | 3122 | num_sgs = urb->num_mapped_sgs; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3123 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
Kuninori Morimoto | 29cc889 | 2011-08-23 03:12:03 -0700 | [diff] [blame] | 3124 | usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3125 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3126 | trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id], |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3127 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3128 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3129 | if (trb_buff_len < 0) |
| 3130 | return trb_buff_len; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3131 | |
| 3132 | urb_priv = urb->hcpriv; |
| 3133 | td = urb_priv->td[0]; |
| 3134 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3135 | /* |
| 3136 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3137 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3138 | * state may change as we enqueue the other TRBs, so save it too. |
| 3139 | */ |
| 3140 | start_trb = &ep_ring->enqueue->generic; |
| 3141 | start_cycle = ep_ring->cycle_state; |
| 3142 | |
| 3143 | running_total = 0; |
| 3144 | /* |
| 3145 | * How much data is in the first TRB? |
| 3146 | * |
| 3147 | * There are three forces at work for TRB buffer pointers and lengths: |
| 3148 | * 1. We don't want to walk off the end of this sg-list entry buffer. |
| 3149 | * 2. The transfer length that the driver requested may be smaller than |
| 3150 | * the amount of memory allocated for this scatter-gather list. |
| 3151 | * 3. TRBs buffers can't cross 64KB boundaries. |
| 3152 | */ |
Matthew Wilcox | 910f8d0 | 2010-05-01 12:20:01 -0600 | [diff] [blame] | 3153 | sg = urb->sg; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3154 | addr = (u64) sg_dma_address(sg); |
| 3155 | this_sg_len = sg_dma_len(sg); |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3156 | trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3157 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 3158 | if (trb_buff_len > urb->transfer_buffer_length) |
| 3159 | trb_buff_len = urb->transfer_buffer_length; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3160 | |
| 3161 | first_trb = true; |
| 3162 | /* Queue the first TRB, even if it's zero-length */ |
| 3163 | do { |
| 3164 | u32 field = 0; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3165 | u32 length_field = 0; |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3166 | u32 remainder = 0; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3167 | |
| 3168 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3169 | if (first_trb) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3170 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3171 | if (start_cycle == 0) |
| 3172 | field |= 0x1; |
| 3173 | } else |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3174 | field |= ep_ring->cycle_state; |
| 3175 | |
| 3176 | /* Chain all the TRBs together; clear the chain bit in the last |
| 3177 | * TRB to indicate it's the last TRB in the chain. |
| 3178 | */ |
| 3179 | if (num_trbs > 1) { |
| 3180 | field |= TRB_CHAIN; |
| 3181 | } else { |
| 3182 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 3183 | td->last_trb = ep_ring->enqueue; |
| 3184 | field |= TRB_IOC; |
| 3185 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3186 | |
| 3187 | /* Only set interrupt on short packet for IN endpoints */ |
| 3188 | if (usb_urb_dir_in(urb)) |
| 3189 | field |= TRB_ISP; |
| 3190 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3191 | if (TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3192 | (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3193 | xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n"); |
| 3194 | xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n", |
| 3195 | (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1), |
| 3196 | (unsigned int) addr + trb_buff_len); |
| 3197 | } |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3198 | |
| 3199 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 3200 | if (xhci->hci_version < 0x100) { |
| 3201 | remainder = xhci_td_remainder( |
| 3202 | urb->transfer_buffer_length - |
| 3203 | running_total); |
| 3204 | } else { |
| 3205 | remainder = xhci_v1_0_td_remainder(running_total, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3206 | trb_buff_len, total_packet_count, urb, |
| 3207 | num_trbs - 1); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3208 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3209 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3210 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3211 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3212 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3213 | if (num_trbs > 1) |
| 3214 | more_trbs_coming = true; |
| 3215 | else |
| 3216 | more_trbs_coming = false; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3217 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3218 | lower_32_bits(addr), |
| 3219 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3220 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3221 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3222 | --num_trbs; |
| 3223 | running_total += trb_buff_len; |
| 3224 | |
| 3225 | /* Calculate length for next transfer -- |
| 3226 | * Are we done queueing all the TRBs for this sg entry? |
| 3227 | */ |
| 3228 | this_sg_len -= trb_buff_len; |
| 3229 | if (this_sg_len == 0) { |
| 3230 | --num_sgs; |
| 3231 | if (num_sgs == 0) |
| 3232 | break; |
| 3233 | sg = sg_next(sg); |
| 3234 | addr = (u64) sg_dma_address(sg); |
| 3235 | this_sg_len = sg_dma_len(sg); |
| 3236 | } else { |
| 3237 | addr += trb_buff_len; |
| 3238 | } |
| 3239 | |
| 3240 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3241 | (addr & (TRB_MAX_BUFF_SIZE - 1)); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3242 | trb_buff_len = min_t(int, trb_buff_len, this_sg_len); |
| 3243 | if (running_total + trb_buff_len > urb->transfer_buffer_length) |
| 3244 | trb_buff_len = |
| 3245 | urb->transfer_buffer_length - running_total; |
| 3246 | } while (running_total < urb->transfer_buffer_length); |
| 3247 | |
| 3248 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3249 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3250 | start_cycle, start_trb); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3251 | return 0; |
| 3252 | } |
| 3253 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3254 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3255 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3256 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3257 | { |
| 3258 | struct xhci_ring *ep_ring; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3259 | struct urb_priv *urb_priv; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3260 | struct xhci_td *td; |
| 3261 | int num_trbs; |
| 3262 | struct xhci_generic_trb *start_trb; |
| 3263 | bool first_trb; |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3264 | bool more_trbs_coming; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3265 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3266 | u32 field, length_field; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3267 | |
| 3268 | int running_total, trb_buff_len, ret; |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3269 | unsigned int total_packet_count; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3270 | u64 addr; |
| 3271 | |
Alan Stern | ff9c895 | 2010-04-02 13:27:28 -0400 | [diff] [blame] | 3272 | if (urb->num_sgs) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3273 | return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index); |
| 3274 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3275 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3276 | if (!ep_ring) |
| 3277 | return -EINVAL; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3278 | |
| 3279 | num_trbs = 0; |
| 3280 | /* How much data is (potentially) left before the 64KB boundary? */ |
| 3281 | running_total = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3282 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
Paul Zimmerman | 5807795 | 2011-02-12 14:07:20 -0800 | [diff] [blame] | 3283 | running_total &= TRB_MAX_BUFF_SIZE - 1; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3284 | |
| 3285 | /* If there's some data on this 64KB chunk, or we have to send a |
| 3286 | * zero-length transfer, we need at least one TRB |
| 3287 | */ |
| 3288 | if (running_total != 0 || urb->transfer_buffer_length == 0) |
| 3289 | num_trbs++; |
| 3290 | /* How many more 64KB chunks to transfer, how many more TRBs? */ |
| 3291 | while (running_total < urb->transfer_buffer_length) { |
| 3292 | num_trbs++; |
| 3293 | running_total += TRB_MAX_BUFF_SIZE; |
| 3294 | } |
| 3295 | /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */ |
| 3296 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3297 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3298 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3299 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3300 | if (ret < 0) |
| 3301 | return ret; |
| 3302 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3303 | urb_priv = urb->hcpriv; |
| 3304 | td = urb_priv->td[0]; |
| 3305 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3306 | /* |
| 3307 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3308 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3309 | * state may change as we enqueue the other TRBs, so save it too. |
| 3310 | */ |
| 3311 | start_trb = &ep_ring->enqueue->generic; |
| 3312 | start_cycle = ep_ring->cycle_state; |
| 3313 | |
| 3314 | running_total = 0; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3315 | total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length, |
Kuninori Morimoto | 29cc889 | 2011-08-23 03:12:03 -0700 | [diff] [blame] | 3316 | usb_endpoint_maxp(&urb->ep->desc)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3317 | /* How much data is in the first TRB? */ |
| 3318 | addr = (u64) urb->transfer_dma; |
| 3319 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 3320 | (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1)); |
| 3321 | if (trb_buff_len > urb->transfer_buffer_length) |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3322 | trb_buff_len = urb->transfer_buffer_length; |
| 3323 | |
| 3324 | first_trb = true; |
| 3325 | |
| 3326 | /* Queue the first TRB, even if it's zero-length */ |
| 3327 | do { |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3328 | u32 remainder = 0; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3329 | field = 0; |
| 3330 | |
| 3331 | /* Don't change the cycle bit of the first TRB until later */ |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3332 | if (first_trb) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3333 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3334 | if (start_cycle == 0) |
| 3335 | field |= 0x1; |
| 3336 | } else |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3337 | field |= ep_ring->cycle_state; |
| 3338 | |
| 3339 | /* Chain all the TRBs together; clear the chain bit in the last |
| 3340 | * TRB to indicate it's the last TRB in the chain. |
| 3341 | */ |
| 3342 | if (num_trbs > 1) { |
| 3343 | field |= TRB_CHAIN; |
| 3344 | } else { |
| 3345 | /* FIXME - add check for ZERO_PACKET flag before this */ |
| 3346 | td->last_trb = ep_ring->enqueue; |
| 3347 | field |= TRB_IOC; |
| 3348 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3349 | |
| 3350 | /* Only set interrupt on short packet for IN endpoints */ |
| 3351 | if (usb_urb_dir_in(urb)) |
| 3352 | field |= TRB_ISP; |
| 3353 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3354 | /* Set the TRB length, TD size, and interrupter fields. */ |
| 3355 | if (xhci->hci_version < 0x100) { |
| 3356 | remainder = xhci_td_remainder( |
| 3357 | urb->transfer_buffer_length - |
| 3358 | running_total); |
| 3359 | } else { |
| 3360 | remainder = xhci_v1_0_td_remainder(running_total, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3361 | trb_buff_len, total_packet_count, urb, |
| 3362 | num_trbs - 1); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3363 | } |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3364 | length_field = TRB_LEN(trb_buff_len) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3365 | remainder | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3366 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3367 | |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 3368 | if (num_trbs > 1) |
| 3369 | more_trbs_coming = true; |
| 3370 | else |
| 3371 | more_trbs_coming = false; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3372 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3373 | lower_32_bits(addr), |
| 3374 | upper_32_bits(addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3375 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3376 | field | TRB_TYPE(TRB_NORMAL)); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3377 | --num_trbs; |
| 3378 | running_total += trb_buff_len; |
| 3379 | |
| 3380 | /* Calculate length for next transfer */ |
| 3381 | addr += trb_buff_len; |
| 3382 | trb_buff_len = urb->transfer_buffer_length - running_total; |
| 3383 | if (trb_buff_len > TRB_MAX_BUFF_SIZE) |
| 3384 | trb_buff_len = TRB_MAX_BUFF_SIZE; |
| 3385 | } while (running_total < urb->transfer_buffer_length); |
| 3386 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 3387 | check_trb_math(urb, num_trbs, running_total); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3388 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3389 | start_cycle, start_trb); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3390 | return 0; |
| 3391 | } |
| 3392 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3393 | /* Caller must have locked xhci->lock */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3394 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3395 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3396 | { |
| 3397 | struct xhci_ring *ep_ring; |
| 3398 | int num_trbs; |
| 3399 | int ret; |
| 3400 | struct usb_ctrlrequest *setup; |
| 3401 | struct xhci_generic_trb *start_trb; |
| 3402 | int start_cycle; |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3403 | u32 field, length_field; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3404 | struct urb_priv *urb_priv; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3405 | struct xhci_td *td; |
| 3406 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3407 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3408 | if (!ep_ring) |
| 3409 | return -EINVAL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3410 | |
| 3411 | /* |
| 3412 | * Need to copy setup packet into setup TRB, so we can't use the setup |
| 3413 | * DMA address. |
| 3414 | */ |
| 3415 | if (!urb->setup_packet) |
| 3416 | return -EINVAL; |
| 3417 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3418 | /* 1 TRB for setup, 1 for status */ |
| 3419 | num_trbs = 2; |
| 3420 | /* |
| 3421 | * Don't need to check if we need additional event data and normal TRBs, |
| 3422 | * since data in control transfers will never get bigger than 16MB |
| 3423 | * XXX: can we get a buffer that crosses 64KB boundaries? |
| 3424 | */ |
| 3425 | if (urb->transfer_buffer_length > 0) |
| 3426 | num_trbs++; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3427 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3428 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3429 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3430 | if (ret < 0) |
| 3431 | return ret; |
| 3432 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3433 | urb_priv = urb->hcpriv; |
| 3434 | td = urb_priv->td[0]; |
| 3435 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3436 | /* |
| 3437 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3438 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3439 | * state may change as we enqueue the other TRBs, so save it too. |
| 3440 | */ |
| 3441 | start_trb = &ep_ring->enqueue->generic; |
| 3442 | start_cycle = ep_ring->cycle_state; |
| 3443 | |
| 3444 | /* Queue setup TRB - see section 6.4.1.2.1 */ |
| 3445 | /* FIXME better way to translate setup_packet into two u32 fields? */ |
| 3446 | setup = (struct usb_ctrlrequest *) urb->setup_packet; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3447 | field = 0; |
| 3448 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); |
| 3449 | if (start_cycle == 0) |
| 3450 | field |= 0x1; |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 3451 | |
| 3452 | /* xHCI 1.0 6.4.1.2.1: Transfer Type field */ |
| 3453 | if (xhci->hci_version == 0x100) { |
| 3454 | if (urb->transfer_buffer_length > 0) { |
| 3455 | if (setup->bRequestType & USB_DIR_IN) |
| 3456 | field |= TRB_TX_TYPE(TRB_DATA_IN); |
| 3457 | else |
| 3458 | field |= TRB_TX_TYPE(TRB_DATA_OUT); |
| 3459 | } |
| 3460 | } |
| 3461 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3462 | queue_trb(xhci, ep_ring, true, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3463 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
| 3464 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, |
| 3465 | TRB_LEN(8) | TRB_INTR_TARGET(0), |
| 3466 | /* Immediate data in pointer */ |
| 3467 | field); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3468 | |
| 3469 | /* If there's data, queue data TRBs */ |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3470 | /* Only set interrupt on short packet for IN endpoints */ |
| 3471 | if (usb_urb_dir_in(urb)) |
| 3472 | field = TRB_ISP | TRB_TYPE(TRB_DATA); |
| 3473 | else |
| 3474 | field = TRB_TYPE(TRB_DATA); |
| 3475 | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3476 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 3477 | xhci_td_remainder(urb->transfer_buffer_length) | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3478 | TRB_INTR_TARGET(0); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3479 | if (urb->transfer_buffer_length > 0) { |
| 3480 | if (setup->bRequestType & USB_DIR_IN) |
| 3481 | field |= TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3482 | queue_trb(xhci, ep_ring, true, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3483 | lower_32_bits(urb->transfer_dma), |
| 3484 | upper_32_bits(urb->transfer_dma), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3485 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3486 | field | ep_ring->cycle_state); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3487 | } |
| 3488 | |
| 3489 | /* Save the DMA address of the last TRB in the TD */ |
| 3490 | td->last_trb = ep_ring->enqueue; |
| 3491 | |
| 3492 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ |
| 3493 | /* If the device sent data, the status stage is an OUT transfer */ |
| 3494 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) |
| 3495 | field = 0; |
| 3496 | else |
| 3497 | field = TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3498 | queue_trb(xhci, ep_ring, false, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3499 | 0, |
| 3500 | 0, |
| 3501 | TRB_INTR_TARGET(0), |
| 3502 | /* Event on completion */ |
| 3503 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); |
| 3504 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3505 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3506 | start_cycle, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3507 | return 0; |
| 3508 | } |
| 3509 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3510 | static int count_isoc_trbs_needed(struct xhci_hcd *xhci, |
| 3511 | struct urb *urb, int i) |
| 3512 | { |
| 3513 | int num_trbs = 0; |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3514 | u64 addr, td_len; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3515 | |
| 3516 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); |
| 3517 | td_len = urb->iso_frame_desc[i].length; |
| 3518 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3519 | num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)), |
| 3520 | TRB_MAX_BUFF_SIZE); |
| 3521 | if (num_trbs == 0) |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3522 | num_trbs++; |
| 3523 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3524 | return num_trbs; |
| 3525 | } |
| 3526 | |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3527 | /* |
| 3528 | * The transfer burst count field of the isochronous TRB defines the number of |
| 3529 | * bursts that are required to move all packets in this TD. Only SuperSpeed |
| 3530 | * devices can burst up to bMaxBurst number of packets per service interval. |
| 3531 | * This field is zero based, meaning a value of zero in the field means one |
| 3532 | * burst. Basically, for everything but SuperSpeed devices, this field will be |
| 3533 | * zero. Only xHCI 1.0 host controllers support this field. |
| 3534 | */ |
| 3535 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, |
| 3536 | struct usb_device *udev, |
| 3537 | struct urb *urb, unsigned int total_packet_count) |
| 3538 | { |
| 3539 | unsigned int max_burst; |
| 3540 | |
| 3541 | if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER) |
| 3542 | return 0; |
| 3543 | |
| 3544 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
Mathias Nyman | 3213b15 | 2014-06-24 17:14:41 +0300 | [diff] [blame] | 3545 | return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3546 | } |
| 3547 | |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3548 | /* |
| 3549 | * Returns the number of packets in the last "burst" of packets. This field is |
| 3550 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so |
| 3551 | * the last burst packet count is equal to the total number of packets in the |
| 3552 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst |
| 3553 | * must contain (bMaxBurst + 1) number of packets, but the last burst can |
| 3554 | * contain 1 to (bMaxBurst + 1) packets. |
| 3555 | */ |
| 3556 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, |
| 3557 | struct usb_device *udev, |
| 3558 | struct urb *urb, unsigned int total_packet_count) |
| 3559 | { |
| 3560 | unsigned int max_burst; |
| 3561 | unsigned int residue; |
| 3562 | |
| 3563 | if (xhci->hci_version < 0x100) |
| 3564 | return 0; |
| 3565 | |
| 3566 | switch (udev->speed) { |
| 3567 | case USB_SPEED_SUPER: |
| 3568 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
| 3569 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
| 3570 | residue = total_packet_count % (max_burst + 1); |
| 3571 | /* If residue is zero, the last burst contains (max_burst + 1) |
| 3572 | * number of packets, but the TLBPC field is zero-based. |
| 3573 | */ |
| 3574 | if (residue == 0) |
| 3575 | return max_burst; |
| 3576 | return residue - 1; |
| 3577 | default: |
| 3578 | if (total_packet_count == 0) |
| 3579 | return 0; |
| 3580 | return total_packet_count - 1; |
| 3581 | } |
| 3582 | } |
| 3583 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3584 | /* This is for isoc transfer */ |
| 3585 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3586 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3587 | { |
| 3588 | struct xhci_ring *ep_ring; |
| 3589 | struct urb_priv *urb_priv; |
| 3590 | struct xhci_td *td; |
| 3591 | int num_tds, trbs_per_td; |
| 3592 | struct xhci_generic_trb *start_trb; |
| 3593 | bool first_trb; |
| 3594 | int start_cycle; |
| 3595 | u32 field, length_field; |
| 3596 | int running_total, trb_buff_len, td_len, td_remain_len, ret; |
| 3597 | u64 start_addr, addr; |
| 3598 | int i, j; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3599 | bool more_trbs_coming; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3600 | |
| 3601 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
| 3602 | |
| 3603 | num_tds = urb->number_of_packets; |
| 3604 | if (num_tds < 1) { |
| 3605 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); |
| 3606 | return -EINVAL; |
| 3607 | } |
| 3608 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3609 | start_addr = (u64) urb->transfer_dma; |
| 3610 | start_trb = &ep_ring->enqueue->generic; |
| 3611 | start_cycle = ep_ring->cycle_state; |
| 3612 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3613 | urb_priv = urb->hcpriv; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3614 | /* Queue the first TRB, even if it's zero-length */ |
| 3615 | for (i = 0; i < num_tds; i++) { |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3616 | unsigned int total_packet_count; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3617 | unsigned int burst_count; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3618 | unsigned int residue; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3619 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3620 | first_trb = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3621 | running_total = 0; |
| 3622 | addr = start_addr + urb->iso_frame_desc[i].offset; |
| 3623 | td_len = urb->iso_frame_desc[i].length; |
| 3624 | td_remain_len = td_len; |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3625 | total_packet_count = DIV_ROUND_UP(td_len, |
Sarah Sharp | f18f8ed | 2013-01-11 13:36:35 -0800 | [diff] [blame] | 3626 | GET_MAX_PACKET( |
| 3627 | usb_endpoint_maxp(&urb->ep->desc))); |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3628 | /* A zero-length transfer still involves at least one packet. */ |
| 3629 | if (total_packet_count == 0) |
| 3630 | total_packet_count++; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3631 | burst_count = xhci_get_burst_count(xhci, urb->dev, urb, |
| 3632 | total_packet_count); |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3633 | residue = xhci_get_last_burst_packet_count(xhci, |
| 3634 | urb->dev, urb, total_packet_count); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3635 | |
| 3636 | trbs_per_td = count_isoc_trbs_needed(xhci, urb, i); |
| 3637 | |
| 3638 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3639 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3640 | if (ret < 0) { |
| 3641 | if (i == 0) |
| 3642 | return ret; |
| 3643 | goto cleanup; |
| 3644 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3645 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3646 | td = urb_priv->td[i]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3647 | for (j = 0; j < trbs_per_td; j++) { |
| 3648 | u32 remainder = 0; |
Sarah Sharp | 760973d | 2013-01-11 11:19:07 -0800 | [diff] [blame] | 3649 | field = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3650 | |
| 3651 | if (first_trb) { |
Sarah Sharp | 760973d | 2013-01-11 11:19:07 -0800 | [diff] [blame] | 3652 | field = TRB_TBC(burst_count) | |
| 3653 | TRB_TLBPC(residue); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3654 | /* Queue the isoc TRB */ |
| 3655 | field |= TRB_TYPE(TRB_ISOC); |
| 3656 | /* Assume URB_ISO_ASAP is set */ |
| 3657 | field |= TRB_SIA; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3658 | if (i == 0) { |
| 3659 | if (start_cycle == 0) |
| 3660 | field |= 0x1; |
| 3661 | } else |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3662 | field |= ep_ring->cycle_state; |
| 3663 | first_trb = false; |
| 3664 | } else { |
| 3665 | /* Queue other normal TRBs */ |
| 3666 | field |= TRB_TYPE(TRB_NORMAL); |
| 3667 | field |= ep_ring->cycle_state; |
| 3668 | } |
| 3669 | |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3670 | /* Only set interrupt on short packet for IN EPs */ |
| 3671 | if (usb_urb_dir_in(urb)) |
| 3672 | field |= TRB_ISP; |
| 3673 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3674 | /* Chain all the TRBs together; clear the chain bit in |
| 3675 | * the last TRB to indicate it's the last TRB in the |
| 3676 | * chain. |
| 3677 | */ |
| 3678 | if (j < trbs_per_td - 1) { |
| 3679 | field |= TRB_CHAIN; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3680 | more_trbs_coming = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3681 | } else { |
| 3682 | td->last_trb = ep_ring->enqueue; |
| 3683 | field |= TRB_IOC; |
Sarah Sharp | 80fab3b | 2012-09-19 16:27:26 -0700 | [diff] [blame] | 3684 | if (xhci->hci_version == 0x100 && |
| 3685 | !(xhci->quirks & |
| 3686 | XHCI_AVOID_BEI)) { |
Andiry Xu | ad106f2 | 2011-05-05 18:14:02 +0800 | [diff] [blame] | 3687 | /* Set BEI bit except for the last td */ |
| 3688 | if (i < num_tds - 1) |
| 3689 | field |= TRB_BEI; |
| 3690 | } |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3691 | more_trbs_coming = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3692 | } |
| 3693 | |
| 3694 | /* Calculate TRB length */ |
| 3695 | trb_buff_len = TRB_MAX_BUFF_SIZE - |
| 3696 | (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)); |
| 3697 | if (trb_buff_len > td_remain_len) |
| 3698 | trb_buff_len = td_remain_len; |
| 3699 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3700 | /* Set the TRB length, TD size, & interrupter fields. */ |
| 3701 | if (xhci->hci_version < 0x100) { |
| 3702 | remainder = xhci_td_remainder( |
| 3703 | td_len - running_total); |
| 3704 | } else { |
| 3705 | remainder = xhci_v1_0_td_remainder( |
| 3706 | running_total, trb_buff_len, |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 3707 | total_packet_count, urb, |
| 3708 | (trbs_per_td - j - 1)); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3709 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3710 | length_field = TRB_LEN(trb_buff_len) | |
| 3711 | remainder | |
| 3712 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3713 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3714 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3715 | lower_32_bits(addr), |
| 3716 | upper_32_bits(addr), |
| 3717 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3718 | field); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3719 | running_total += trb_buff_len; |
| 3720 | |
| 3721 | addr += trb_buff_len; |
| 3722 | td_remain_len -= trb_buff_len; |
| 3723 | } |
| 3724 | |
| 3725 | /* Check TD length */ |
| 3726 | if (running_total != td_len) { |
| 3727 | xhci_err(xhci, "ISOC TD length unmatch\n"); |
Andiry Xu | cf84055 | 2012-01-18 17:47:12 +0800 | [diff] [blame] | 3728 | ret = -EINVAL; |
| 3729 | goto cleanup; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3730 | } |
| 3731 | } |
| 3732 | |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 3733 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 3734 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 3735 | usb_amd_quirk_pll_disable(); |
| 3736 | } |
| 3737 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; |
| 3738 | |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3739 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
| 3740 | start_cycle, start_trb); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3741 | return 0; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3742 | cleanup: |
| 3743 | /* Clean up a partially enqueued isoc transfer. */ |
| 3744 | |
| 3745 | for (i--; i >= 0; i--) |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 3746 | list_del_init(&urb_priv->td[i]->td_list); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3747 | |
| 3748 | /* Use the first TD as a temporary variable to turn the TDs we've queued |
| 3749 | * into No-ops with a software-owned cycle bit. That way the hardware |
| 3750 | * won't accidentally start executing bogus TDs when we partially |
| 3751 | * overwrite them. td->first_trb and td->start_seg are already set. |
| 3752 | */ |
| 3753 | urb_priv->td[0]->last_trb = ep_ring->enqueue; |
| 3754 | /* Every TRB except the first & last will have its cycle bit flipped. */ |
| 3755 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); |
| 3756 | |
| 3757 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ |
| 3758 | ep_ring->enqueue = urb_priv->td[0]->first_trb; |
| 3759 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; |
| 3760 | ep_ring->cycle_state = start_cycle; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3761 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3762 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
| 3763 | return ret; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3764 | } |
| 3765 | |
| 3766 | /* |
| 3767 | * Check transfer ring to guarantee there is enough room for the urb. |
| 3768 | * Update ISO URB start_frame and interval. |
| 3769 | * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to |
| 3770 | * update the urb->start_frame by now. |
| 3771 | * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input. |
| 3772 | */ |
| 3773 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3774 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3775 | { |
| 3776 | struct xhci_virt_device *xdev; |
| 3777 | struct xhci_ring *ep_ring; |
| 3778 | struct xhci_ep_ctx *ep_ctx; |
| 3779 | int start_frame; |
| 3780 | int xhci_interval; |
| 3781 | int ep_interval; |
| 3782 | int num_tds, num_trbs, i; |
| 3783 | int ret; |
| 3784 | |
| 3785 | xdev = xhci->devs[slot_id]; |
| 3786 | ep_ring = xdev->eps[ep_index].ring; |
| 3787 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
| 3788 | |
| 3789 | num_trbs = 0; |
| 3790 | num_tds = urb->number_of_packets; |
| 3791 | for (i = 0; i < num_tds; i++) |
| 3792 | num_trbs += count_isoc_trbs_needed(xhci, urb, i); |
| 3793 | |
| 3794 | /* Check the ring to guarantee there is enough room for the whole urb. |
| 3795 | * Do not insert any td of the urb to the ring if the check failed. |
| 3796 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3797 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3798 | num_trbs, mem_flags); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3799 | if (ret) |
| 3800 | return ret; |
| 3801 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 3802 | start_frame = readl(&xhci->run_regs->microframe_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3803 | start_frame &= 0x3fff; |
| 3804 | |
| 3805 | urb->start_frame = start_frame; |
| 3806 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3807 | urb->dev->speed == USB_SPEED_FULL) |
| 3808 | urb->start_frame >>= 3; |
| 3809 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3810 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3811 | ep_interval = urb->interval; |
| 3812 | /* Convert to microframes */ |
| 3813 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3814 | urb->dev->speed == USB_SPEED_FULL) |
| 3815 | ep_interval *= 8; |
| 3816 | /* FIXME change this to a warning and a suggestion to use the new API |
| 3817 | * to set the polling interval (once the API is added). |
| 3818 | */ |
| 3819 | if (xhci_interval != ep_interval) { |
Dmitry Kasatkin | 0730d52 | 2013-08-27 17:47:35 +0300 | [diff] [blame] | 3820 | dev_dbg_ratelimited(&urb->dev->dev, |
| 3821 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", |
| 3822 | ep_interval, ep_interval == 1 ? "" : "s", |
| 3823 | xhci_interval, xhci_interval == 1 ? "" : "s"); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3824 | urb->interval = xhci_interval; |
| 3825 | /* Convert back to frames for LS/FS devices */ |
| 3826 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3827 | urb->dev->speed == USB_SPEED_FULL) |
| 3828 | urb->interval /= 8; |
| 3829 | } |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3830 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
| 3831 | |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 3832 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3833 | } |
| 3834 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3835 | /**** Command Ring Operations ****/ |
| 3836 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3837 | /* Generic function for queueing a command TRB on the command ring. |
| 3838 | * Check to make sure there's room on the command ring for one command TRB. |
| 3839 | * Also check that there's room reserved for commands that must not fail. |
| 3840 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, |
| 3841 | * then only check for the number of reserved spots. |
| 3842 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB |
| 3843 | * because the command event handler may want to resubmit a failed command. |
| 3844 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3845 | static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3846 | u32 field1, u32 field2, |
| 3847 | u32 field3, u32 field4, bool command_must_succeed) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3848 | { |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3849 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3850 | int ret; |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3851 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 3852 | return -ESHUTDOWN; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3853 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3854 | if (!command_must_succeed) |
| 3855 | reserved_trbs++; |
| 3856 | |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3857 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3858 | reserved_trbs, GFP_ATOMIC); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3859 | if (ret < 0) { |
| 3860 | xhci_err(xhci, "ERR: No room for command on command ring\n"); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3861 | if (command_must_succeed) |
| 3862 | xhci_err(xhci, "ERR: Reserved TRB counting for " |
| 3863 | "unfailable commands failed.\n"); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3864 | return ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3865 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3866 | |
| 3867 | cmd->command_trb = xhci->cmd_ring->enqueue; |
| 3868 | list_add_tail(&cmd->cmd_list, &xhci->cmd_list); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3869 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 3870 | /* if there are no other commands queued we start the timeout timer */ |
| 3871 | if (xhci->cmd_list.next == &cmd->cmd_list && |
| 3872 | !timer_pending(&xhci->cmd_timer)) { |
| 3873 | xhci->current_cmd = cmd; |
| 3874 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 3875 | } |
| 3876 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3877 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
| 3878 | field4 | xhci->cmd_ring->cycle_state); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3879 | return 0; |
| 3880 | } |
| 3881 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3882 | /* Queue a slot enable or disable request on the command ring */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3883 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3884 | u32 trb_type, u32 slot_id) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3885 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3886 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3887 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3888 | } |
| 3889 | |
| 3890 | /* Queue an address device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3891 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3892 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3893 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3894 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3895 | upper_32_bits(in_ctx_ptr), 0, |
Dan Williams | 48fc7db | 2013-12-05 17:07:27 -0800 | [diff] [blame] | 3896 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) |
| 3897 | | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3898 | } |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3899 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3900 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3901 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 3902 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3903 | return queue_command(xhci, cmd, field1, field2, field3, field4, false); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3904 | } |
| 3905 | |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3906 | /* Queue a reset device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3907 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3908 | u32 slot_id) |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3909 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3910 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3911 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
| 3912 | false); |
| 3913 | } |
| 3914 | |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3915 | /* Queue a configure endpoint command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3916 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
| 3917 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3918 | u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3919 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3920 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3921 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3922 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
| 3923 | command_must_succeed); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3924 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3925 | |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3926 | /* Queue an evaluate context command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3927 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3928 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3929 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3930 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3931 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3932 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
Sarah Sharp | 4b26654 | 2012-05-07 15:34:26 -0700 | [diff] [blame] | 3933 | command_must_succeed); |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3934 | } |
| 3935 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3936 | /* |
| 3937 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop |
| 3938 | * activity on an endpoint that is about to be suspended. |
| 3939 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3940 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3941 | int slot_id, unsigned int ep_index, int suspend) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3942 | { |
| 3943 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3944 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3945 | u32 type = TRB_TYPE(TRB_STOP_RING); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3946 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3947 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3948 | return queue_command(xhci, cmd, 0, 0, 0, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3949 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3950 | } |
| 3951 | |
| 3952 | /* Set Transfer Ring Dequeue Pointer command. |
| 3953 | * This should not be used for endpoints that have streams enabled. |
| 3954 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3955 | static int queue_set_tr_deq(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3956 | int slot_id, |
| 3957 | unsigned int ep_index, unsigned int stream_id, |
| 3958 | struct xhci_segment *deq_seg, |
| 3959 | union xhci_trb *deq_ptr, u32 cycle_state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3960 | { |
| 3961 | dma_addr_t addr; |
| 3962 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3963 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3964 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3965 | u32 trb_sct = 0; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3966 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3967 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3968 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3969 | addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3970 | if (addr == 0) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3971 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 3972 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
| 3973 | deq_seg, deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3974 | return 0; |
| 3975 | } |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3976 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 3977 | if ((ep->ep_state & SET_DEQ_PENDING)) { |
| 3978 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
| 3979 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); |
| 3980 | return 0; |
| 3981 | } |
| 3982 | ep->queued_deq_seg = deq_seg; |
| 3983 | ep->queued_deq_ptr = deq_ptr; |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3984 | if (stream_id) |
| 3985 | trb_sct = SCT_FOR_TRB(SCT_PRI_TR); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3986 | return queue_command(xhci, cmd, |
| 3987 | lower_32_bits(addr) | trb_sct | cycle_state, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3988 | upper_32_bits(addr), trb_stream_id, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3989 | trb_slot_id | trb_ep_index | type, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3990 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3991 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3992 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3993 | int slot_id, unsigned int ep_index) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3994 | { |
| 3995 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3996 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3997 | u32 type = TRB_TYPE(TRB_RESET_EP); |
| 3998 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3999 | return queue_command(xhci, cmd, 0, 0, 0, |
| 4000 | trb_slot_id | trb_ep_index | type, false); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 4001 | } |