blob: 40ffe29b75946201636eda3562e23548f25becf7 [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
John Rigby5b70a092008-10-07 13:00:18 -06002 * MPC83xx/85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
Scott Wood07e4f802012-07-10 19:26:47 -05004 * Copyright 2007-2012 Freescale Semiconductor, Inc.
Anton Vorontsov598804c2009-01-09 00:55:39 +03005 * Copyright 2008-2009 MontaVista Software, Inc.
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08006 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05007 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08008 * Recode: ZHANG WEI <wei.zhang@freescale.com>
9 * Rewrite the routing for Frescale PCI and PCI Express
10 * Roy Zang <tie-fei.zang@freescale.com>
Anton Vorontsov598804c2009-01-09 00:55:39 +030011 * MPC83xx PCI-Express support:
12 * Tony Li <tony.li@freescale.com>
13 * Anton Vorontsov <avorontsov@ru.mvista.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080020#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050021#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080022#include <linux/delay.h>
23#include <linux/string.h>
24#include <linux/init.h>
25#include <linux/bootmem.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100026#include <linux/memblock.h>
Kumar Gala54c18192009-05-08 15:05:23 -050027#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050029
Jon Loeligerb809b3e2006-06-17 17:52:48 -050030#include <asm/io.h>
31#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050032#include <asm/pci-bridge.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080033#include <asm/machdep.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050034#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080035#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050036
Kumar Galab8f44ec2010-08-05 02:45:08 -050037static int fsl_pcie_bus_fixup, is_mpc83xx_pci;
Anton Vorontsov598804c2009-01-09 00:55:39 +030038
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -080039static void quirk_fsl_pcie_header(struct pci_dev *dev)
Anton Vorontsov598804c2009-01-09 00:55:39 +030040{
Minghuan Lian59c58c32012-09-24 13:50:52 +080041 u8 hdr_type;
Kumar Gala470788d2011-05-19 19:56:50 -050042
Anton Vorontsov598804c2009-01-09 00:55:39 +030043 /* if we aren't a PCIe don't bother */
44 if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
45 return;
46
Kumar Gala470788d2011-05-19 19:56:50 -050047 /* if we aren't in host mode don't bother */
Minghuan Lian59c58c32012-09-24 13:50:52 +080048 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
49 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
Kumar Gala470788d2011-05-19 19:56:50 -050050 return;
51
Anton Vorontsov598804c2009-01-09 00:55:39 +030052 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
53 fsl_pcie_bus_fixup = 1;
54 return;
55}
56
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020057static int fsl_indirect_read_config(struct pci_bus *, unsigned int,
58 int, int, u32 *);
59
60static int fsl_pcie_check_link(struct pci_controller *hose)
Anton Vorontsov598804c2009-01-09 00:55:39 +030061{
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020062 u32 val = 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +030063
Kumar Gala34642bb2013-03-13 14:07:15 -050064 if (hose->indirect_type & PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK) {
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020065 if (hose->ops->read == fsl_indirect_read_config) {
66 struct pci_bus bus;
67 bus.number = 0;
68 bus.sysdata = hose;
69 bus.ops = hose->ops;
70 indirect_read_config(&bus, 0, PCIE_LTSSM, 4, &val);
71 } else
72 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Kumar Gala34642bb2013-03-13 14:07:15 -050073 if (val < PCIE_LTSSM_L0)
74 return 1;
75 } else {
76 struct ccsr_pci __iomem *pci = hose->private_data;
77 /* for PCIe IP rev 3.0 or greater use CSR0 for link state */
78 val = (in_be32(&pci->pex_csr0) & PEX_CSR0_LTSSM_MASK)
79 >> PEX_CSR0_LTSSM_SHIFT;
80 if (val != PEX_CSR0_LTSSM_L0)
81 return 1;
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000082 }
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000083
Anton Vorontsov598804c2009-01-09 00:55:39 +030084 return 0;
85}
86
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020087static int fsl_indirect_read_config(struct pci_bus *bus, unsigned int devfn,
88 int offset, int len, u32 *val)
89{
90 struct pci_controller *hose = pci_bus_to_host(bus);
91
92 if (fsl_pcie_check_link(hose))
93 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
94 else
95 hose->indirect_type &= ~PPC_INDIRECT_TYPE_NO_PCIE_LINK;
96
97 return indirect_read_config(bus, devfn, offset, len, val);
98}
99
100static struct pci_ops fsl_indirect_pci_ops =
101{
102 .read = fsl_indirect_read_config,
103 .write = indirect_write_config,
104};
105
106static void __init fsl_setup_indirect_pci(struct pci_controller* hose,
107 resource_size_t cfg_addr,
108 resource_size_t cfg_data, u32 flags)
109{
110 setup_indirect_pci(hose, cfg_addr, cfg_data, flags);
111 hose->ops = &fsl_indirect_pci_ops;
112}
113
Kumar Gala5753c082009-10-16 18:31:48 -0500114#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
Kumar Gala96ea3b42011-11-30 23:38:18 -0600115
116#define MAX_PHYS_ADDR_BITS 40
117static u64 pci64_dma_offset = 1ull << MAX_PHYS_ADDR_BITS;
118
119static int fsl_pci_dma_set_mask(struct device *dev, u64 dma_mask)
120{
121 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
122 return -EIO;
123
124 /*
125 * Fixup PCI devices that are able to DMA to above the physical
126 * address width of the SoC such that we can address any internal
127 * SoC address from across PCI if needed
128 */
129 if ((dev->bus == &pci_bus_type) &&
130 dma_mask >= DMA_BIT_MASK(MAX_PHYS_ADDR_BITS)) {
131 set_dma_ops(dev, &dma_direct_ops);
132 set_dma_offset(dev, pci64_dma_offset);
133 }
134
135 *dev->dma_mask = dma_mask;
136 return 0;
137}
138
Jia Hongtaoa393d892012-11-08 10:11:07 +0800139static int setup_one_atmu(struct ccsr_pci __iomem *pci,
Trent Piephoa097a782009-01-06 22:37:53 -0600140 unsigned int index, const struct resource *res,
141 resource_size_t offset)
142{
143 resource_size_t pci_addr = res->start - offset;
144 resource_size_t phys_addr = res->start;
Joe Perches28f65c112011-06-09 09:13:32 -0700145 resource_size_t size = resource_size(res);
Trent Piephoa097a782009-01-06 22:37:53 -0600146 u32 flags = 0x80044000; /* enable & mem R/W */
147 unsigned int i;
148
149 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
150 (u64)res->start, (u64)size);
151
Trent Piepho565f3762008-12-17 11:43:26 -0800152 if (res->flags & IORESOURCE_PREFETCH)
153 flags |= 0x10000000; /* enable relaxed ordering */
154
Trent Piephoa097a782009-01-06 22:37:53 -0600155 for (i = 0; size > 0; i++) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800156 unsigned int bits = min(ilog2(size),
Trent Piephoa097a782009-01-06 22:37:53 -0600157 __ffs(pci_addr | phys_addr));
158
159 if (index + i >= 5)
160 return -1;
161
162 out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
163 out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
164 out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
165 out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
166
167 pci_addr += (resource_size_t)1U << bits;
168 phys_addr += (resource_size_t)1U << bits;
169 size -= (resource_size_t)1U << bits;
170 }
171
172 return i;
173}
174
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800175/* atmu setup for fsl pci/pcie controller */
Kumar Gala34642bb2013-03-13 14:07:15 -0500176static void setup_pci_atmu(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500177{
Kumar Gala34642bb2013-03-13 14:07:15 -0500178 struct ccsr_pci __iomem *pci = hose->private_data;
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530179 int i, j, n, mem_log, win_idx = 3, start_idx = 1, end_idx = 4;
Kumar Gala54c18192009-05-08 15:05:23 -0500180 u64 mem, sz, paddr_hi = 0;
181 u64 paddr_lo = ULLONG_MAX;
182 u32 pcicsrbar = 0, pcicsrbar_sz;
183 u32 piwar = PIWAR_EN | PIWAR_PF | PIWAR_TGI_LOCAL |
184 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
Grant Likelyc22618a2012-11-14 22:37:12 +0000185 const char *name = hose->dn->full_name;
Timur Tabi446bc1f2011-12-13 14:51:59 -0600186 const u64 *reg;
187 int len;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500188
Roy Zang9e678862012-09-03 17:22:10 +0800189 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
190 if (in_be32(&pci->block_rev1) >= PCIE_IP_REV_2_2) {
191 win_idx = 2;
192 start_idx = 0;
193 end_idx = 3;
194 }
195 }
196
Trent Piephoa097a782009-01-06 22:37:53 -0600197 /* Disable all windows (except powar0 since it's ignored) */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800198 for(i = 1; i < 5; i++)
199 out_be32(&pci->pow[i].powar, 0);
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530200 for (i = start_idx; i < end_idx; i++)
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800201 out_be32(&pci->piw[i].piwar, 0);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500202
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800203 /* Setup outbound MEM window */
Trent Piephoa097a782009-01-06 22:37:53 -0600204 for(i = 0, j = 1; i < 3; i++) {
205 if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
206 continue;
207
Kumar Gala54c18192009-05-08 15:05:23 -0500208 paddr_lo = min(paddr_lo, (u64)hose->mem_resources[i].start);
209 paddr_hi = max(paddr_hi, (u64)hose->mem_resources[i].end);
210
Trent Piephoa097a782009-01-06 22:37:53 -0600211 n = setup_one_atmu(pci, j, &hose->mem_resources[i],
212 hose->pci_mem_offset);
213
214 if (n < 0 || j >= 5) {
215 pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
216 hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
217 } else
218 j += n;
219 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500220
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800221 /* Setup outbound IO window */
Trent Piephoa097a782009-01-06 22:37:53 -0600222 if (hose->io_resource.flags & IORESOURCE_IO) {
223 if (j >= 5) {
224 pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
225 } else {
226 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
227 "phy base 0x%016llx.\n",
Joe Perches28f65c112011-06-09 09:13:32 -0700228 (u64)hose->io_resource.start,
229 (u64)resource_size(&hose->io_resource),
230 (u64)hose->io_base_phys);
Trent Piephoa097a782009-01-06 22:37:53 -0600231 out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
232 out_be32(&pci->pow[j].potear, 0);
233 out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
234 /* Enable, IO R/W */
235 out_be32(&pci->pow[j].powar, 0x80088000
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800236 | (ilog2(hose->io_resource.end
Trent Piephoa097a782009-01-06 22:37:53 -0600237 - hose->io_resource.start + 1) - 1));
238 }
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800239 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500240
Kumar Gala54c18192009-05-08 15:05:23 -0500241 /* convert to pci address space */
242 paddr_hi -= hose->pci_mem_offset;
243 paddr_lo -= hose->pci_mem_offset;
Trent Piephoa097a782009-01-06 22:37:53 -0600244
Kumar Gala54c18192009-05-08 15:05:23 -0500245 if (paddr_hi == paddr_lo) {
246 pr_err("%s: No outbound window space\n", name);
Julia Lawall0cf572d2012-01-12 10:55:14 +0100247 goto out;
Kumar Gala54c18192009-05-08 15:05:23 -0500248 }
249
250 if (paddr_lo == 0) {
251 pr_err("%s: No space for inbound window\n", name);
Julia Lawall0cf572d2012-01-12 10:55:14 +0100252 goto out;
Kumar Gala54c18192009-05-08 15:05:23 -0500253 }
254
255 /* setup PCSRBAR/PEXCSRBAR */
256 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, 0xffffffff);
257 early_read_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
258 pcicsrbar_sz = ~pcicsrbar_sz + 1;
259
260 if (paddr_hi < (0x100000000ull - pcicsrbar_sz) ||
261 (paddr_lo > 0x100000000ull))
262 pcicsrbar = 0x100000000ull - pcicsrbar_sz;
263 else
264 pcicsrbar = (paddr_lo - pcicsrbar_sz) & -pcicsrbar_sz;
265 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, pcicsrbar);
266
267 paddr_lo = min(paddr_lo, (u64)pcicsrbar);
268
269 pr_info("%s: PCICSRBAR @ 0x%x\n", name, pcicsrbar);
270
271 /* Setup inbound mem window */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000272 mem = memblock_end_of_DRAM();
Timur Tabi446bc1f2011-12-13 14:51:59 -0600273
274 /*
275 * The msi-address-64 property, if it exists, indicates the physical
276 * address of the MSIIR register. Normally, this register is located
277 * inside CCSR, so the ATMU that covers all of CCSR is used. But if
278 * this property exists, then we normally need to create a new ATMU
279 * for it. For now, however, we cheat. The only entity that creates
280 * this property is the Freescale hypervisor, and the address is
281 * specified in the partition configuration. Typically, the address
282 * is located in the page immediately after the end of DDR. If so, we
283 * can avoid allocating a new ATMU by extending the DDR ATMU by one
284 * page.
285 */
286 reg = of_get_property(hose->dn, "msi-address-64", &len);
287 if (reg && (len == sizeof(u64))) {
288 u64 address = be64_to_cpup(reg);
289
290 if ((address >= mem) && (address < (mem + PAGE_SIZE))) {
291 pr_info("%s: extending DDR ATMU to cover MSIIR", name);
292 mem += PAGE_SIZE;
293 } else {
294 /* TODO: Create a new ATMU for MSIIR */
295 pr_warn("%s: msi-address-64 address of %llx is "
296 "unsupported\n", name, address);
297 }
298 }
299
Kumar Gala54c18192009-05-08 15:05:23 -0500300 sz = min(mem, paddr_lo);
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800301 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500302
303 /* PCIe can overmap inbound & outbound since RX & TX are separated */
304 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
305 /* Size window to exact size if power-of-two or one size up */
306 if ((1ull << mem_log) != mem) {
307 if ((1ull << mem_log) > mem)
308 pr_info("%s: Setting PCI inbound window "
309 "greater than memory size\n", name);
310 mem_log++;
311 }
312
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530313 piwar |= ((mem_log - 1) & PIWAR_SZ_MASK);
Kumar Gala54c18192009-05-08 15:05:23 -0500314
315 /* Setup inbound memory window */
316 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
317 out_be32(&pci->piw[win_idx].piwbar, 0x00000000);
318 out_be32(&pci->piw[win_idx].piwar, piwar);
319 win_idx--;
320
321 hose->dma_window_base_cur = 0x00000000;
322 hose->dma_window_size = (resource_size_t)sz;
Kumar Gala96ea3b42011-11-30 23:38:18 -0600323
324 /*
325 * if we have >4G of memory setup second PCI inbound window to
326 * let devices that are 64-bit address capable to work w/o
327 * SWIOTLB and access the full range of memory
328 */
329 if (sz != mem) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800330 mem_log = ilog2(mem);
Kumar Gala96ea3b42011-11-30 23:38:18 -0600331
332 /* Size window up if we dont fit in exact power-of-2 */
333 if ((1ull << mem_log) != mem)
334 mem_log++;
335
336 piwar = (piwar & ~PIWAR_SZ_MASK) | (mem_log - 1);
337
338 /* Setup inbound memory window */
339 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
340 out_be32(&pci->piw[win_idx].piwbear,
341 pci64_dma_offset >> 44);
342 out_be32(&pci->piw[win_idx].piwbar,
343 pci64_dma_offset >> 12);
344 out_be32(&pci->piw[win_idx].piwar, piwar);
345
346 /*
347 * install our own dma_set_mask handler to fixup dma_ops
348 * and dma_offset
349 */
350 ppc_md.dma_set_mask = fsl_pci_dma_set_mask;
351
352 pr_info("%s: Setup 64-bit PCI DMA window\n", name);
353 }
Kumar Gala54c18192009-05-08 15:05:23 -0500354 } else {
355 u64 paddr = 0;
356
357 /* Setup inbound memory window */
358 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
359 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
360 out_be32(&pci->piw[win_idx].piwar, (piwar | (mem_log - 1)));
361 win_idx--;
362
363 paddr += 1ull << mem_log;
364 sz -= 1ull << mem_log;
365
366 if (sz) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800367 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500368 piwar |= (mem_log - 1);
369
370 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
371 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
372 out_be32(&pci->piw[win_idx].piwar, piwar);
373 win_idx--;
374
375 paddr += 1ull << mem_log;
376 }
377
378 hose->dma_window_base_cur = 0x00000000;
379 hose->dma_window_size = (resource_size_t)paddr;
380 }
381
382 if (hose->dma_window_size < mem) {
383#ifndef CONFIG_SWIOTLB
384 pr_err("%s: ERROR: Memory size exceeds PCI ATMU ability to "
385 "map - enable CONFIG_SWIOTLB to avoid dma errors.\n",
386 name);
387#endif
388 /* adjusting outbound windows could reclaim space in mem map */
389 if (paddr_hi < 0xffffffffull)
390 pr_warning("%s: WARNING: Outbound window cfg leaves "
391 "gaps in memory map. Adjusting the memory map "
392 "could reduce unnecessary bounce buffering.\n",
393 name);
394
395 pr_info("%s: DMA window size is 0x%llx\n", name,
396 (u64)hose->dma_window_size);
397 }
Becky Bruce89d93342009-04-20 11:26:48 -0500398
Julia Lawall0cf572d2012-01-12 10:55:14 +0100399out:
Trent Piephoa097a782009-01-06 22:37:53 -0600400 iounmap(pci);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500401}
402
Anton Vorontsovc9dadff2008-12-29 19:40:32 +0300403static void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500404{
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500405 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -0500406 int cap_x;
407
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500408 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
409 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800410 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500411 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -0500412
413 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
414 if (cap_x) {
415 int pci_x_cmd = cap_x + PCI_X_CMD;
416 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
417 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
418 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
419 } else {
420 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
421 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500422}
423
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500424void fsl_pcibios_fixup_bus(struct pci_bus *bus)
425{
Kumar Gala8206a112009-04-30 03:10:08 +0000426 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000427 int i, is_pcie = 0, no_link;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500428
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000429 /* The root complex bridge comes up with bogus resources,
430 * we copy the PHB ones in.
431 *
432 * With the current generic PCI code, the PHB bus no longer
433 * has bus->resource[0..4] set, so things are a bit more
434 * tricky.
435 */
436
437 if (fsl_pcie_bus_fixup)
438 is_pcie = early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
439 no_link = !!(hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK);
440
441 if (bus->parent == hose->bus && (is_pcie || no_link)) {
442 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; ++i) {
Kumar Gala72b122c2008-01-14 17:02:19 -0600443 struct resource *res = bus->resource[i];
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000444 struct resource *par;
445
446 if (!res)
447 continue;
448 if (i == 0)
449 par = &hose->io_resource;
450 else if (i < 4)
451 par = &hose->mem_resources[i-1];
452 else par = NULL;
453
454 res->start = par ? par->start : 0;
455 res->end = par ? par->end : 0;
456 res->flags = par ? par->flags : 0;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500457 }
458 }
459}
460
Varun Sethi52c5aff2013-01-14 16:58:00 +0530461int __init fsl_add_bridge(struct platform_device *pdev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500462{
463 int len;
464 struct pci_controller *hose;
465 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000466 const int *bus_range;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800467 u8 hdr_type, progif;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530468 struct device_node *dev;
Kumar Gala34642bb2013-03-13 14:07:15 -0500469 struct ccsr_pci __iomem *pci;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530470
471 dev = pdev->dev.of_node;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500472
Prabhakar Kushwahaef1fd2d2011-03-31 12:31:09 +0530473 if (!of_device_is_available(dev)) {
474 pr_warning("%s: disabled\n", dev->full_name);
475 return -ENODEV;
476 }
477
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800478 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500479
480 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800481 if (of_address_to_resource(dev, 0, &rsrc)) {
482 printk(KERN_WARNING "Can't get pci register base!");
483 return -ENOMEM;
484 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500485
486 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000487 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500488 if (bus_range == NULL || len < 2 * sizeof(int))
489 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800490 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500491
Rob Herring0e47ff12011-07-12 09:25:51 -0500492 pci_add_flags(PCI_REASSIGN_ALL_BUS);
Kumar Galadbf84712007-06-27 01:56:50 -0500493 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500494 if (!hose)
495 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500496
Varun Sethi52c5aff2013-01-14 16:58:00 +0530497 /* set platform device as the parent */
498 hose->parent = &pdev->dev;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500499 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800500 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500501
Kumar Gala34642bb2013-03-13 14:07:15 -0500502 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
503 (u64)rsrc.start, (u64)resource_size(&rsrc));
504
505 pci = hose->private_data = ioremap(rsrc.start, resource_size(&rsrc));
506 if (!hose->private_data)
507 goto no_bridge;
508
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200509 fsl_setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
510 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530511
Kumar Gala34642bb2013-03-13 14:07:15 -0500512 if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0)
513 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
514
Minghuan Lian59c58c32012-09-24 13:50:52 +0800515 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
516 /* For PCIE read HEADER_TYPE to identify controler mode */
517 early_read_config_byte(hose, 0, 0, PCI_HEADER_TYPE, &hdr_type);
518 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
519 goto no_bridge;
520
521 } else {
522 /* For PCI read PROG to identify controller mode */
523 early_read_config_byte(hose, 0, 0, PCI_CLASS_PROG, &progif);
524 if ((progif & 1) == 1)
525 goto no_bridge;
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530526 }
527
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800528 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500529
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800530 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500531 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500532 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500533 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Kumar Gala34642bb2013-03-13 14:07:15 -0500534 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500535 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
536 }
Zhang Weie4725c22007-06-25 15:21:10 -0500537
joe@perches.comdf3c9012007-11-20 12:47:55 +1100538 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800539 "Firmware bus number: %d->%d\n",
540 (unsigned long long)rsrc.start, hose->first_busno,
541 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500542
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800543 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500544 hose, hose->cfg_addr, hose->cfg_data);
545
546 /* Interpret the "ranges" property */
547 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800548 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500549
550 /* Setup PEX window registers */
Kumar Gala34642bb2013-03-13 14:07:15 -0500551 setup_pci_atmu(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500552
553 return 0;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800554
555no_bridge:
Kumar Gala34642bb2013-03-13 14:07:15 -0500556 iounmap(hose->private_data);
Minghuan Lian59c58c32012-09-24 13:50:52 +0800557 /* unmap cfg_data & cfg_addr separately if not on same page */
558 if (((unsigned long)hose->cfg_data & PAGE_MASK) !=
559 ((unsigned long)hose->cfg_addr & PAGE_MASK))
560 iounmap(hose->cfg_data);
561 iounmap(hose->cfg_addr);
562 pcibios_free_controller(hose);
563 return -ENODEV;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500564}
Kumar Gala5753c082009-10-16 18:31:48 -0500565#endif /* CONFIG_FSL_SOC_BOOKE || CONFIG_PPC_86xx */
John Rigby76fe1ff2008-06-26 11:07:57 -0600566
Kumar Gala470788d2011-05-19 19:56:50 -0500567DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_pcie_header);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300568
Kumar Gala470788d2011-05-19 19:56:50 -0500569#if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
Anton Vorontsov598804c2009-01-09 00:55:39 +0300570struct mpc83xx_pcie_priv {
571 void __iomem *cfg_type0;
572 void __iomem *cfg_type1;
573 u32 dev_base;
574};
575
Kumar Galab8f44ec2010-08-05 02:45:08 -0500576struct pex_inbound_window {
577 u32 ar;
578 u32 tar;
579 u32 barl;
580 u32 barh;
581};
582
Anton Vorontsov598804c2009-01-09 00:55:39 +0300583/*
584 * With the convention of u-boot, the PCIE outbound window 0 serves
585 * as configuration transactions outbound.
586 */
587#define PEX_OUTWIN0_BAR 0xCA4
588#define PEX_OUTWIN0_TAL 0xCA8
589#define PEX_OUTWIN0_TAH 0xCAC
Kumar Galab8f44ec2010-08-05 02:45:08 -0500590#define PEX_RC_INWIN_BASE 0xE60
591#define PEX_RCIWARn_EN 0x1
Anton Vorontsov598804c2009-01-09 00:55:39 +0300592
593static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
594{
Kumar Gala8206a112009-04-30 03:10:08 +0000595 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300596
597 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
598 return PCIBIOS_DEVICE_NOT_FOUND;
599 /*
600 * Workaround for the HW bug: for Type 0 configure transactions the
601 * PCI-E controller does not check the device number bits and just
602 * assumes that the device number bits are 0.
603 */
604 if (bus->number == hose->first_busno ||
605 bus->primary == hose->first_busno) {
606 if (devfn & 0xf8)
607 return PCIBIOS_DEVICE_NOT_FOUND;
608 }
609
610 if (ppc_md.pci_exclude_device) {
611 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
612 return PCIBIOS_DEVICE_NOT_FOUND;
613 }
614
615 return PCIBIOS_SUCCESSFUL;
616}
617
618static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
619 unsigned int devfn, int offset)
620{
Kumar Gala8206a112009-04-30 03:10:08 +0000621 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300622 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300623 u32 dev_base = bus->number << 24 | devfn << 16;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300624 int ret;
625
626 ret = mpc83xx_pcie_exclude_device(bus, devfn);
627 if (ret)
628 return NULL;
629
630 offset &= 0xfff;
631
632 /* Type 0 */
633 if (bus->number == hose->first_busno)
634 return pcie->cfg_type0 + offset;
635
636 if (pcie->dev_base == dev_base)
637 goto mapped;
638
639 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
640
641 pcie->dev_base = dev_base;
642mapped:
643 return pcie->cfg_type1 + offset;
644}
645
646static int mpc83xx_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
647 int offset, int len, u32 *val)
648{
649 void __iomem *cfg_addr;
650
651 cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
652 if (!cfg_addr)
653 return PCIBIOS_DEVICE_NOT_FOUND;
654
655 switch (len) {
656 case 1:
657 *val = in_8(cfg_addr);
658 break;
659 case 2:
660 *val = in_le16(cfg_addr);
661 break;
662 default:
663 *val = in_le32(cfg_addr);
664 break;
665 }
666
667 return PCIBIOS_SUCCESSFUL;
668}
669
670static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
671 int offset, int len, u32 val)
672{
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300673 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300674 void __iomem *cfg_addr;
675
676 cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
677 if (!cfg_addr)
678 return PCIBIOS_DEVICE_NOT_FOUND;
679
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300680 /* PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS */
681 if (offset == PCI_PRIMARY_BUS && bus->number == hose->first_busno)
682 val &= 0xffffff00;
683
Anton Vorontsov598804c2009-01-09 00:55:39 +0300684 switch (len) {
685 case 1:
686 out_8(cfg_addr, val);
687 break;
688 case 2:
689 out_le16(cfg_addr, val);
690 break;
691 default:
692 out_le32(cfg_addr, val);
693 break;
694 }
695
696 return PCIBIOS_SUCCESSFUL;
697}
698
699static struct pci_ops mpc83xx_pcie_ops = {
700 .read = mpc83xx_pcie_read_config,
701 .write = mpc83xx_pcie_write_config,
702};
703
704static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
705 struct resource *reg)
706{
707 struct mpc83xx_pcie_priv *pcie;
708 u32 cfg_bar;
709 int ret = -ENOMEM;
710
711 pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
712 if (!pcie)
713 return ret;
714
715 pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
716 if (!pcie->cfg_type0)
717 goto err0;
718
719 cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
720 if (!cfg_bar) {
721 /* PCI-E isn't configured. */
722 ret = -ENODEV;
723 goto err1;
724 }
725
726 pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
727 if (!pcie->cfg_type1)
728 goto err1;
729
730 WARN_ON(hose->dn->data);
731 hose->dn->data = pcie;
732 hose->ops = &mpc83xx_pcie_ops;
Kumar Gala34642bb2013-03-13 14:07:15 -0500733 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300734
735 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
736 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
737
Kumar Gala34642bb2013-03-13 14:07:15 -0500738 if (fsl_pcie_check_link(hose))
Anton Vorontsov598804c2009-01-09 00:55:39 +0300739 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
740
741 return 0;
742err1:
743 iounmap(pcie->cfg_type0);
744err0:
745 kfree(pcie);
746 return ret;
747
748}
749
John Rigby76fe1ff2008-06-26 11:07:57 -0600750int __init mpc83xx_add_bridge(struct device_node *dev)
751{
Anton Vorontsov598804c2009-01-09 00:55:39 +0300752 int ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600753 int len;
754 struct pci_controller *hose;
John Rigby5b70a092008-10-07 13:00:18 -0600755 struct resource rsrc_reg;
756 struct resource rsrc_cfg;
John Rigby76fe1ff2008-06-26 11:07:57 -0600757 const int *bus_range;
John Rigby5b70a092008-10-07 13:00:18 -0600758 int primary;
John Rigby76fe1ff2008-06-26 11:07:57 -0600759
Kumar Galab8f44ec2010-08-05 02:45:08 -0500760 is_mpc83xx_pci = 1;
761
Anton Vorontsov598804c2009-01-09 00:55:39 +0300762 if (!of_device_is_available(dev)) {
763 pr_warning("%s: disabled by the firmware.\n",
764 dev->full_name);
765 return -ENODEV;
766 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600767 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
768
769 /* Fetch host bridge registers address */
John Rigby5b70a092008-10-07 13:00:18 -0600770 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
771 printk(KERN_WARNING "Can't get pci register base!\n");
772 return -ENOMEM;
773 }
774
775 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
776
777 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
778 printk(KERN_WARNING
779 "No pci config register base in dev tree, "
780 "using default\n");
781 /*
782 * MPC83xx supports up to two host controllers
783 * one at 0x8500 has config space registers at 0x8300
784 * one at 0x8600 has config space registers at 0x8380
785 */
786 if ((rsrc_reg.start & 0xfffff) == 0x8500)
787 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
788 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
789 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
790 }
791 /*
792 * Controller at offset 0x8500 is primary
793 */
794 if ((rsrc_reg.start & 0xfffff) == 0x8500)
795 primary = 1;
796 else
797 primary = 0;
John Rigby76fe1ff2008-06-26 11:07:57 -0600798
799 /* Get bus range if any */
800 bus_range = of_get_property(dev, "bus-range", &len);
801 if (bus_range == NULL || len < 2 * sizeof(int)) {
802 printk(KERN_WARNING "Can't get bus-range for %s, assume"
803 " bus 0\n", dev->full_name);
804 }
805
Rob Herring0e47ff12011-07-12 09:25:51 -0500806 pci_add_flags(PCI_REASSIGN_ALL_BUS);
John Rigby76fe1ff2008-06-26 11:07:57 -0600807 hose = pcibios_alloc_controller(dev);
808 if (!hose)
809 return -ENOMEM;
810
811 hose->first_busno = bus_range ? bus_range[0] : 0;
812 hose->last_busno = bus_range ? bus_range[1] : 0xff;
813
Anton Vorontsov598804c2009-01-09 00:55:39 +0300814 if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
815 ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
816 if (ret)
817 goto err0;
818 } else {
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200819 fsl_setup_indirect_pci(hose, rsrc_cfg.start,
820 rsrc_cfg.start + 4, 0);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300821 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600822
John Rigby35225802008-10-07 15:13:18 -0600823 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
John Rigby76fe1ff2008-06-26 11:07:57 -0600824 "Firmware bus number: %d->%d\n",
John Rigby5b70a092008-10-07 13:00:18 -0600825 (unsigned long long)rsrc_reg.start, hose->first_busno,
John Rigby76fe1ff2008-06-26 11:07:57 -0600826 hose->last_busno);
827
828 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
829 hose, hose->cfg_addr, hose->cfg_data);
830
831 /* Interpret the "ranges" property */
832 /* This also maps the I/O region and sets isa_io/mem_base */
833 pci_process_bridge_OF_ranges(hose, dev, primary);
834
835 return 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300836err0:
837 pcibios_free_controller(hose);
838 return ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600839}
840#endif /* CONFIG_PPC_83xx */
Kumar Galab8f44ec2010-08-05 02:45:08 -0500841
842u64 fsl_pci_immrbar_base(struct pci_controller *hose)
843{
844#ifdef CONFIG_PPC_83xx
845 if (is_mpc83xx_pci) {
846 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
847 struct pex_inbound_window *in;
848 int i;
849
850 /* Walk the Root Complex Inbound windows to match IMMR base */
851 in = pcie->cfg_type0 + PEX_RC_INWIN_BASE;
852 for (i = 0; i < 4; i++) {
853 /* not enabled, skip */
854 if (!in_le32(&in[i].ar) & PEX_RCIWARn_EN)
855 continue;
856
857 if (get_immrbase() == in_le32(&in[i].tar))
858 return (u64)in_le32(&in[i].barh) << 32 |
859 in_le32(&in[i].barl);
860 }
861
862 printk(KERN_WARNING "could not find PCI BAR matching IMMR\n");
863 }
864#endif
865
866#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
867 if (!is_mpc83xx_pci) {
868 u32 base;
869
870 pci_bus_read_config_dword(hose->bus,
871 PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
872 return base;
873 }
874#endif
875
876 return 0;
877}
Scott Wood07e4f802012-07-10 19:26:47 -0500878
879#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
880static const struct of_device_id pci_ids[] = {
881 { .compatible = "fsl,mpc8540-pci", },
882 { .compatible = "fsl,mpc8548-pcie", },
883 { .compatible = "fsl,mpc8610-pci", },
884 { .compatible = "fsl,mpc8641-pcie", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600885 { .compatible = "fsl,qoriq-pcie-v2.1", },
Scott Wood07e4f802012-07-10 19:26:47 -0500886 { .compatible = "fsl,qoriq-pcie-v2.2", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600887 { .compatible = "fsl,qoriq-pcie-v2.3", },
888 { .compatible = "fsl,qoriq-pcie-v2.4", },
Roy ZANGcc6ea0d2012-09-21 04:12:52 +0000889 { .compatible = "fsl,qoriq-pcie-v3.0", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600890
891 /*
892 * The following entries are for compatibility with older device
893 * trees.
894 */
895 { .compatible = "fsl,p1022-pcie", },
896 { .compatible = "fsl,p4080-pcie", },
897
Scott Wood07e4f802012-07-10 19:26:47 -0500898 {},
899};
900
901struct device_node *fsl_pci_primary;
902
Jia Hongtao905e75c2012-08-28 15:44:08 +0800903void fsl_pci_assign_primary(void)
904{
905 struct device_node *np;
906
907 /* Callers can specify the primary bus using other means. */
908 if (fsl_pci_primary)
909 return;
910
911 /* If a PCI host bridge contains an ISA node, it's primary. */
912 np = of_find_node_by_type(NULL, "isa");
913 while ((fsl_pci_primary = of_get_parent(np))) {
914 of_node_put(np);
915 np = fsl_pci_primary;
916
917 if (of_match_node(pci_ids, np) && of_device_is_available(np))
918 return;
919 }
920
921 /*
922 * If there's no PCI host bridge with ISA, arbitrarily
923 * designate one as primary. This can go away once
924 * various bugs with primary-less systems are fixed.
925 */
926 for_each_matching_node(np, pci_ids) {
927 if (of_device_is_available(np)) {
928 fsl_pci_primary = np;
929 of_node_put(np);
930 return;
931 }
932 }
933}
934
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800935static int fsl_pci_probe(struct platform_device *pdev)
Scott Wood07e4f802012-07-10 19:26:47 -0500936{
Jia Hongtaoc9f11c32012-08-03 18:14:09 +0800937 int ret;
Scott Wood07e4f802012-07-10 19:26:47 -0500938 struct device_node *node;
Jia Hongtao4d56dec2012-09-18 17:57:48 +0800939#ifdef CONFIG_SWIOTLB
Scott Wood07e4f802012-07-10 19:26:47 -0500940 struct pci_controller *hose;
Jia Hongtao4d56dec2012-09-18 17:57:48 +0800941#endif
Scott Wood07e4f802012-07-10 19:26:47 -0500942
Jia Hongtao905e75c2012-08-28 15:44:08 +0800943 node = pdev->dev.of_node;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530944 ret = fsl_add_bridge(pdev, fsl_pci_primary == node);
Scott Wood07e4f802012-07-10 19:26:47 -0500945
946#ifdef CONFIG_SWIOTLB
Jia Hongtao905e75c2012-08-28 15:44:08 +0800947 if (ret == 0) {
948 hose = pci_find_hose_for_OF_device(pdev->dev.of_node);
949
950 /*
951 * if we couldn't map all of DRAM via the dma windows
952 * we need SWIOTLB to handle buffers located outside of
953 * dma capable memory region
954 */
955 if (memblock_end_of_DRAM() - 1 > hose->dma_window_base_cur +
956 hose->dma_window_size)
957 ppc_swiotlb_enable = 1;
958 }
Scott Wood07e4f802012-07-10 19:26:47 -0500959#endif
Jia Hongtao905e75c2012-08-28 15:44:08 +0800960
961 mpc85xx_pci_err_probe(pdev);
962
963 return 0;
Scott Wood07e4f802012-07-10 19:26:47 -0500964}
Jia Hongtao905e75c2012-08-28 15:44:08 +0800965
Jia Hongtaoa393d892012-11-08 10:11:07 +0800966#ifdef CONFIG_PM
967static int fsl_pci_resume(struct device *dev)
968{
969 struct pci_controller *hose;
970 struct resource pci_rsrc;
971
972 hose = pci_find_hose_for_OF_device(dev->of_node);
973 if (!hose)
974 return -ENODEV;
975
976 if (of_address_to_resource(dev->of_node, 0, &pci_rsrc)) {
977 dev_err(dev, "Get pci register base failed.");
978 return -ENODEV;
979 }
980
981 setup_pci_atmu(hose, &pci_rsrc);
982
983 return 0;
984}
985
986static const struct dev_pm_ops pci_pm_ops = {
987 .resume = fsl_pci_resume,
988};
989
990#define PCI_PM_OPS (&pci_pm_ops)
991
992#else
993
994#define PCI_PM_OPS NULL
995
996#endif
997
Jia Hongtao905e75c2012-08-28 15:44:08 +0800998static struct platform_driver fsl_pci_driver = {
999 .driver = {
1000 .name = "fsl-pci",
Jia Hongtaoa393d892012-11-08 10:11:07 +08001001 .pm = PCI_PM_OPS,
Jia Hongtao905e75c2012-08-28 15:44:08 +08001002 .of_match_table = pci_ids,
1003 },
1004 .probe = fsl_pci_probe,
1005};
1006
1007static int __init fsl_pci_init(void)
1008{
1009 return platform_driver_register(&fsl_pci_driver);
1010}
1011arch_initcall(fsl_pci_init);
Scott Wood07e4f802012-07-10 19:26:47 -05001012#endif