blob: b9b1eddcd09757e8e0b77cbf560f847ea41f2a34 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
Jerome Glissec507f7e2012-05-09 15:34:58 +020027 * Christian König
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028 */
29#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "drmP.h"
32#include "radeon_drm.h"
33#include "radeon_reg.h"
34#include "radeon.h"
35#include "atom.h"
36
Jerome Glissec507f7e2012-05-09 15:34:58 +020037/*
Alex Deucher75923282012-07-17 14:02:38 -040038 * IB
39 * IBs (Indirect Buffers) and areas of GPU accessible memory where
40 * commands are stored. You can put a pointer to the IB in the
41 * command ring and the hw will fetch the commands from the IB
42 * and execute them. Generally userspace acceleration drivers
43 * produce command buffers which are send to the kernel and
44 * put in IBs for execution by the requested ring.
Jerome Glissec507f7e2012-05-09 15:34:58 +020045 */
46int radeon_debugfs_sa_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047
Alex Deucher75923282012-07-17 14:02:38 -040048/**
49 * radeon_ib_get - request an IB (Indirect Buffer)
50 *
51 * @rdev: radeon_device pointer
52 * @ring: ring index the IB is associated with
53 * @ib: IB object returned
54 * @size: requested IB size
55 *
56 * Request an IB (all asics). IBs are allocated using the
57 * suballocator.
58 * Returns 0 on success, error on failure.
59 */
Jerome Glisse69e130a2011-12-21 12:13:46 -050060int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +020061 struct radeon_ib *ib, struct radeon_vm *vm,
62 unsigned size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063{
Christian König220907d2012-05-10 16:46:43 +020064 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020065
Jerome Glissef2e39222012-05-09 15:35:02 +020066 r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067 if (r) {
Jerome Glissec507f7e2012-05-09 15:34:58 +020068 dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
Jerome Glissec507f7e2012-05-09 15:34:58 +020069 return r;
70 }
Jerome Glisseb15ba512011-11-15 11:48:34 -050071
Christian König220907d2012-05-10 16:46:43 +020072 r = radeon_semaphore_create(rdev, &ib->semaphore);
73 if (r) {
74 return r;
75 }
76
Christian König876dc9f2012-05-08 14:24:01 +020077 ib->ring = ring;
78 ib->fence = NULL;
Jerome Glissef2e39222012-05-09 15:35:02 +020079 ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
Christian König4bf3dd92012-08-06 18:57:44 +020080 ib->vm = vm;
81 if (vm) {
82 /* ib pool is bind at 0 in virtual address space,
83 * so gpu_addr is the offset inside the pool bo
84 */
85 ib->gpu_addr = ib->sa_bo->soffset;
86 } else {
87 ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
88 }
Jerome Glissef2e39222012-05-09 15:35:02 +020089 ib->is_const_ib = false;
Christian König220907d2012-05-10 16:46:43 +020090 for (i = 0; i < RADEON_NUM_RINGS; ++i)
91 ib->sync_to[i] = NULL;
Jerome Glissec507f7e2012-05-09 15:34:58 +020092
93 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094}
95
Alex Deucher75923282012-07-17 14:02:38 -040096/**
97 * radeon_ib_free - free an IB (Indirect Buffer)
98 *
99 * @rdev: radeon_device pointer
100 * @ib: IB object to free
101 *
102 * Free an IB (all asics).
103 */
Jerome Glissef2e39222012-05-09 15:35:02 +0200104void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105{
Christian König220907d2012-05-10 16:46:43 +0200106 radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
Jerome Glissef2e39222012-05-09 15:35:02 +0200107 radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
108 radeon_fence_unref(&ib->fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109}
110
Alex Deucher75923282012-07-17 14:02:38 -0400111/**
112 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
113 *
114 * @rdev: radeon_device pointer
115 * @ib: IB object to schedule
116 * @const_ib: Const IB to schedule (SI only)
117 *
118 * Schedule an IB on the associated ring (all asics).
119 * Returns 0 on success, error on failure.
120 *
121 * On SI, there are two parallel engines fed from the primary ring,
122 * the CE (Constant Engine) and the DE (Drawing Engine). Since
123 * resource descriptors have moved to memory, the CE allows you to
124 * prime the caches while the DE is updating register state so that
125 * the resource descriptors will be already in cache when the draw is
126 * processed. To accomplish this, the userspace driver submits two
127 * IBs, one for the CE and one for the DE. If there is a CE IB (called
128 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
129 * to SI there was just a DE IB.
130 */
Christian König4ef72562012-07-13 13:06:00 +0200131int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
132 struct radeon_ib *const_ib)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133{
Christian König876dc9f2012-05-08 14:24:01 +0200134 struct radeon_ring *ring = &rdev->ring[ib->ring];
Christian König220907d2012-05-10 16:46:43 +0200135 bool need_sync = false;
136 int i, r = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137
Christian Könige32eb502011-10-23 12:56:27 +0200138 if (!ib->length_dw || !ring->ready) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 /* TODO: Nothings in the ib we should report. */
Jerome Glissec507f7e2012-05-09 15:34:58 +0200140 dev_err(rdev->dev, "couldn't schedule ib\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 return -EINVAL;
142 }
Dave Airlieecb114a2009-09-15 11:12:56 +1000143
Dave Airlie6cdf6582009-06-29 18:29:13 +1000144 /* 64 dwords should be enough for fence too */
Christian König220907d2012-05-10 16:46:43 +0200145 r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 if (r) {
Jerome Glissec507f7e2012-05-09 15:34:58 +0200147 dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148 return r;
149 }
Christian König220907d2012-05-10 16:46:43 +0200150 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
151 struct radeon_fence *fence = ib->sync_to[i];
152 if (radeon_fence_need_sync(fence, ib->ring)) {
153 need_sync = true;
154 radeon_semaphore_sync_rings(rdev, ib->semaphore,
155 fence->ring, ib->ring);
156 radeon_fence_note_sync(fence, ib->ring);
157 }
158 }
159 /* immediately free semaphore when we don't need to sync */
160 if (!need_sync) {
161 radeon_semaphore_free(rdev, &ib->semaphore, NULL);
162 }
Christian König4ef72562012-07-13 13:06:00 +0200163 if (const_ib) {
164 radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
165 radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
166 }
Christian König876dc9f2012-05-08 14:24:01 +0200167 radeon_ring_ib_execute(rdev, ib->ring, ib);
168 r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
169 if (r) {
170 dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
171 radeon_ring_unlock_undo(rdev, ring);
172 return r;
173 }
Christian König4ef72562012-07-13 13:06:00 +0200174 if (const_ib) {
175 const_ib->fence = radeon_fence_ref(ib->fence);
176 }
Christian Könige32eb502011-10-23 12:56:27 +0200177 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178 return 0;
179}
180
Alex Deucher75923282012-07-17 14:02:38 -0400181/**
182 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
183 *
184 * @rdev: radeon_device pointer
185 *
186 * Initialize the suballocator to manage a pool of memory
187 * for use as IBs (all asics).
188 * Returns 0 on success, error on failure.
189 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190int radeon_ib_pool_init(struct radeon_device *rdev)
191{
Jerome Glissec507f7e2012-05-09 15:34:58 +0200192 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193
Jerome Glissec507f7e2012-05-09 15:34:58 +0200194 if (rdev->ib_pool_ready) {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200195 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 }
Jerome Glissec507f7e2012-05-09 15:34:58 +0200197 r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
Christian Königc3b7fe82012-05-09 15:34:56 +0200198 RADEON_IB_POOL_SIZE*64*1024,
199 RADEON_GEM_DOMAIN_GTT);
200 if (r) {
Christian Königc3b7fe82012-05-09 15:34:56 +0200201 return r;
202 }
Christian König2898c342012-07-05 11:55:34 +0200203
204 r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
205 if (r) {
206 return r;
207 }
208
Jerome Glissec507f7e2012-05-09 15:34:58 +0200209 rdev->ib_pool_ready = true;
210 if (radeon_debugfs_sa_init(rdev)) {
211 dev_err(rdev->dev, "failed to register debugfs file for SA\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500213 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214}
215
Alex Deucher75923282012-07-17 14:02:38 -0400216/**
217 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
218 *
219 * @rdev: radeon_device pointer
220 *
221 * Tear down the suballocator managing the pool of memory
222 * for use as IBs (all asics).
223 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224void radeon_ib_pool_fini(struct radeon_device *rdev)
225{
Jerome Glissec507f7e2012-05-09 15:34:58 +0200226 if (rdev->ib_pool_ready) {
Christian König2898c342012-07-05 11:55:34 +0200227 radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
Jerome Glissec507f7e2012-05-09 15:34:58 +0200228 radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
229 rdev->ib_pool_ready = false;
Alex Deucherca2af922010-05-06 11:02:24 -0400230 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231}
232
Alex Deucher75923282012-07-17 14:02:38 -0400233/**
234 * radeon_ib_ring_tests - test IBs on the rings
235 *
236 * @rdev: radeon_device pointer
237 *
238 * Test an IB (Indirect Buffer) on each ring.
239 * If the test fails, disable the ring.
240 * Returns 0 on success, error if the primary GFX ring
241 * IB test fails.
242 */
Christian König7bd560e2012-05-02 15:11:12 +0200243int radeon_ib_ring_tests(struct radeon_device *rdev)
244{
245 unsigned i;
246 int r;
247
248 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
249 struct radeon_ring *ring = &rdev->ring[i];
250
251 if (!ring->ready)
252 continue;
253
254 r = radeon_ib_test(rdev, i, ring);
255 if (r) {
256 ring->ready = false;
257
258 if (i == RADEON_RING_TYPE_GFX_INDEX) {
259 /* oh, oh, that's really bad */
260 DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
261 rdev->accel_working = false;
262 return r;
263
264 } else {
265 /* still not good, but we can live with it */
266 DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
267 }
268 }
269 }
270 return 0;
271}
272
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273/*
Alex Deucher75923282012-07-17 14:02:38 -0400274 * Rings
275 * Most engines on the GPU are fed via ring buffers. Ring
276 * buffers are areas of GPU accessible memory that the host
277 * writes commands into and the GPU reads commands out of.
278 * There is a rptr (read pointer) that determines where the
279 * GPU is currently reading, and a wptr (write pointer)
280 * which determines where the host has written. When the
281 * pointers are equal, the ring is idle. When the host
282 * writes commands to the ring buffer, it increments the
283 * wptr. The GPU then starts fetching commands and executes
284 * them until the pointers are equal again.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 */
Jerome Glissec507f7e2012-05-09 15:34:58 +0200286int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
287
Alex Deucher75923282012-07-17 14:02:38 -0400288/**
289 * radeon_ring_write - write a value to the ring
290 *
291 * @ring: radeon_ring structure holding ring information
292 * @v: dword (dw) value to write
293 *
294 * Write a value to the requested ring buffer (all asics).
295 */
Jerome Glissec507f7e2012-05-09 15:34:58 +0200296void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
297{
298#if DRM_DEBUG_CODE
299 if (ring->count_dw <= 0) {
300 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
301 }
302#endif
303 ring->ring[ring->wptr++] = v;
304 ring->wptr &= ring->ptr_mask;
305 ring->count_dw--;
306 ring->ring_free_dw--;
307}
308
Alex Deucher75923282012-07-17 14:02:38 -0400309/**
310 * radeon_ring_supports_scratch_reg - check if the ring supports
311 * writing to scratch registers
312 *
313 * @rdev: radeon_device pointer
314 * @ring: radeon_ring structure holding ring information
315 *
316 * Check if a specific ring supports writing to scratch registers (all asics).
317 * Returns true if the ring supports writing to scratch regs, false if not.
318 */
Alex Deucher89d35802012-07-17 14:02:31 -0400319bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
320 struct radeon_ring *ring)
321{
322 switch (ring->idx) {
323 case RADEON_RING_TYPE_GFX_INDEX:
324 case CAYMAN_RING_TYPE_CP1_INDEX:
325 case CAYMAN_RING_TYPE_CP2_INDEX:
326 return true;
327 default:
328 return false;
329 }
330}
331
Alex Deucher75923282012-07-17 14:02:38 -0400332/**
333 * radeon_ring_free_size - update the free size
334 *
335 * @rdev: radeon_device pointer
336 * @ring: radeon_ring structure holding ring information
337 *
338 * Update the free dw slots in the ring buffer (all asics).
339 */
Christian Könige32eb502011-10-23 12:56:27 +0200340void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341{
Alex Deucher78c55602011-11-17 14:25:56 -0500342 u32 rptr;
343
Alex Deucher724c80e2010-08-27 18:25:25 -0400344 if (rdev->wb.enabled)
Alex Deucher78c55602011-11-17 14:25:56 -0500345 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
Christian König5596a9d2011-10-13 12:48:45 +0200346 else
Alex Deucher78c55602011-11-17 14:25:56 -0500347 rptr = RREG32(ring->rptr_reg);
348 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 /* This works because ring_size is a power of 2 */
Christian Könige32eb502011-10-23 12:56:27 +0200350 ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
351 ring->ring_free_dw -= ring->wptr;
352 ring->ring_free_dw &= ring->ptr_mask;
353 if (!ring->ring_free_dw) {
354 ring->ring_free_dw = ring->ring_size / 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 }
356}
357
Alex Deucher75923282012-07-17 14:02:38 -0400358/**
359 * radeon_ring_alloc - allocate space on the ring buffer
360 *
361 * @rdev: radeon_device pointer
362 * @ring: radeon_ring structure holding ring information
363 * @ndw: number of dwords to allocate in the ring buffer
364 *
365 * Allocate @ndw dwords in the ring buffer (all asics).
366 * Returns 0 on success, error on failure.
367 */
Christian Könige32eb502011-10-23 12:56:27 +0200368int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369{
370 int r;
371
372 /* Align requested size with padding so unlock_commit can
373 * pad safely */
Christian Könige32eb502011-10-23 12:56:27 +0200374 ndw = (ndw + ring->align_mask) & ~ring->align_mask;
375 while (ndw > (ring->ring_free_dw - 1)) {
376 radeon_ring_free_size(rdev, ring);
377 if (ndw < ring->ring_free_dw) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378 break;
379 }
Alex Deucher8b25ed32012-07-17 14:02:30 -0400380 r = radeon_fence_wait_next_locked(rdev, ring->idx);
Matthew Garrett91700f32010-04-30 15:24:17 -0400381 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200382 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 }
Christian Könige32eb502011-10-23 12:56:27 +0200384 ring->count_dw = ndw;
385 ring->wptr_old = ring->wptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 return 0;
387}
388
Alex Deucher75923282012-07-17 14:02:38 -0400389/**
390 * radeon_ring_lock - lock the ring and allocate space on it
391 *
392 * @rdev: radeon_device pointer
393 * @ring: radeon_ring structure holding ring information
394 * @ndw: number of dwords to allocate in the ring buffer
395 *
396 * Lock the ring and allocate @ndw dwords in the ring buffer
397 * (all asics).
398 * Returns 0 on success, error on failure.
399 */
Christian Könige32eb502011-10-23 12:56:27 +0200400int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
Matthew Garrett91700f32010-04-30 15:24:17 -0400401{
402 int r;
403
Christian Königd6999bc2012-05-09 15:34:45 +0200404 mutex_lock(&rdev->ring_lock);
Christian Könige32eb502011-10-23 12:56:27 +0200405 r = radeon_ring_alloc(rdev, ring, ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400406 if (r) {
Christian Königd6999bc2012-05-09 15:34:45 +0200407 mutex_unlock(&rdev->ring_lock);
Matthew Garrett91700f32010-04-30 15:24:17 -0400408 return r;
409 }
410 return 0;
411}
412
Alex Deucher75923282012-07-17 14:02:38 -0400413/**
414 * radeon_ring_commit - tell the GPU to execute the new
415 * commands on the ring buffer
416 *
417 * @rdev: radeon_device pointer
418 * @ring: radeon_ring structure holding ring information
419 *
420 * Update the wptr (write pointer) to tell the GPU to
421 * execute new commands on the ring buffer (all asics).
422 */
Christian Könige32eb502011-10-23 12:56:27 +0200423void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425 /* We pad to match fetch size */
Christian König07a71332012-07-07 12:11:32 +0200426 while (ring->wptr & ring->align_mask) {
Alex Deucher78c55602011-11-17 14:25:56 -0500427 radeon_ring_write(ring, ring->nop);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428 }
429 DRM_MEMORYBARRIER();
Alex Deucher78c55602011-11-17 14:25:56 -0500430 WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
Christian Könige32eb502011-10-23 12:56:27 +0200431 (void)RREG32(ring->wptr_reg);
Matthew Garrett91700f32010-04-30 15:24:17 -0400432}
433
Alex Deucher75923282012-07-17 14:02:38 -0400434/**
435 * radeon_ring_unlock_commit - tell the GPU to execute the new
436 * commands on the ring buffer and unlock it
437 *
438 * @rdev: radeon_device pointer
439 * @ring: radeon_ring structure holding ring information
440 *
441 * Call radeon_ring_commit() then unlock the ring (all asics).
442 */
Christian Könige32eb502011-10-23 12:56:27 +0200443void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
Matthew Garrett91700f32010-04-30 15:24:17 -0400444{
Christian Könige32eb502011-10-23 12:56:27 +0200445 radeon_ring_commit(rdev, ring);
Christian Königd6999bc2012-05-09 15:34:45 +0200446 mutex_unlock(&rdev->ring_lock);
447}
448
Alex Deucher75923282012-07-17 14:02:38 -0400449/**
450 * radeon_ring_undo - reset the wptr
451 *
452 * @ring: radeon_ring structure holding ring information
453 *
454 * Reset the driver's copy of the wtpr (all asics).
455 */
Christian Königd6999bc2012-05-09 15:34:45 +0200456void radeon_ring_undo(struct radeon_ring *ring)
457{
458 ring->wptr = ring->wptr_old;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459}
460
Alex Deucher75923282012-07-17 14:02:38 -0400461/**
462 * radeon_ring_unlock_undo - reset the wptr and unlock the ring
463 *
464 * @ring: radeon_ring structure holding ring information
465 *
466 * Call radeon_ring_undo() then unlock the ring (all asics).
467 */
Christian Könige32eb502011-10-23 12:56:27 +0200468void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469{
Christian Königd6999bc2012-05-09 15:34:45 +0200470 radeon_ring_undo(ring);
471 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472}
473
Alex Deucher75923282012-07-17 14:02:38 -0400474/**
475 * radeon_ring_force_activity - add some nop packets to the ring
476 *
477 * @rdev: radeon_device pointer
478 * @ring: radeon_ring structure holding ring information
479 *
480 * Add some nop packets to the ring to force activity (all asics).
481 * Used for lockup detection to see if the rptr is advancing.
482 */
Christian König7b9ef162012-05-02 15:11:23 +0200483void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
484{
485 int r;
486
Christian König7b9ef162012-05-02 15:11:23 +0200487 radeon_ring_free_size(rdev, ring);
488 if (ring->rptr == ring->wptr) {
489 r = radeon_ring_alloc(rdev, ring, 1);
490 if (!r) {
491 radeon_ring_write(ring, ring->nop);
492 radeon_ring_commit(rdev, ring);
493 }
494 }
Christian König7b9ef162012-05-02 15:11:23 +0200495}
496
Alex Deucher75923282012-07-17 14:02:38 -0400497/**
498 * radeon_ring_force_activity - update lockup variables
499 *
500 * @ring: radeon_ring structure holding ring information
501 *
502 * Update the last rptr value and timestamp (all asics).
503 */
Christian König069211e2012-05-02 15:11:20 +0200504void radeon_ring_lockup_update(struct radeon_ring *ring)
505{
506 ring->last_rptr = ring->rptr;
507 ring->last_activity = jiffies;
508}
509
510/**
511 * radeon_ring_test_lockup() - check if ring is lockedup by recording information
512 * @rdev: radeon device structure
513 * @ring: radeon_ring structure holding ring information
514 *
515 * We don't need to initialize the lockup tracking information as we will either
516 * have CP rptr to a different value of jiffies wrap around which will force
517 * initialization of the lockup tracking informations.
518 *
519 * A possible false positivie is if we get call after while and last_cp_rptr ==
520 * the current CP rptr, even if it's unlikely it might happen. To avoid this
521 * if the elapsed time since last call is bigger than 2 second than we return
522 * false and update the tracking information. Due to this the caller must call
523 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
524 * the fencing code should be cautious about that.
525 *
526 * Caller should write to the ring to force CP to do something so we don't get
527 * false positive when CP is just gived nothing to do.
528 *
529 **/
530bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
531{
532 unsigned long cjiffies, elapsed;
533 uint32_t rptr;
534
535 cjiffies = jiffies;
536 if (!time_after(cjiffies, ring->last_activity)) {
537 /* likely a wrap around */
538 radeon_ring_lockup_update(ring);
539 return false;
540 }
541 rptr = RREG32(ring->rptr_reg);
542 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
543 if (ring->rptr != ring->last_rptr) {
544 /* CP is still working no lockup */
545 radeon_ring_lockup_update(ring);
546 return false;
547 }
548 elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
Christian König3368ff02012-05-02 15:11:21 +0200549 if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
Christian König069211e2012-05-02 15:11:20 +0200550 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
551 return true;
552 }
553 /* give a chance to the GPU ... */
554 return false;
555}
556
Christian König55d7c222012-07-09 11:52:44 +0200557/**
558 * radeon_ring_backup - Back up the content of a ring
559 *
560 * @rdev: radeon_device pointer
561 * @ring: the ring we want to back up
562 *
563 * Saves all unprocessed commits from a ring, returns the number of dwords saved.
564 */
565unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
566 uint32_t **data)
567{
568 unsigned size, ptr, i;
Christian König55d7c222012-07-09 11:52:44 +0200569
570 /* just in case lock the ring */
571 mutex_lock(&rdev->ring_lock);
572 *data = NULL;
573
Alex Deucher89d35802012-07-17 14:02:31 -0400574 if (ring->ring_obj == NULL) {
Christian König55d7c222012-07-09 11:52:44 +0200575 mutex_unlock(&rdev->ring_lock);
576 return 0;
577 }
578
579 /* it doesn't make sense to save anything if all fences are signaled */
Alex Deucher8b25ed32012-07-17 14:02:30 -0400580 if (!radeon_fence_count_emitted(rdev, ring->idx)) {
Christian König55d7c222012-07-09 11:52:44 +0200581 mutex_unlock(&rdev->ring_lock);
582 return 0;
583 }
584
585 /* calculate the number of dw on the ring */
Alex Deucher89d35802012-07-17 14:02:31 -0400586 if (ring->rptr_save_reg)
587 ptr = RREG32(ring->rptr_save_reg);
588 else if (rdev->wb.enabled)
589 ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
590 else {
591 /* no way to read back the next rptr */
592 mutex_unlock(&rdev->ring_lock);
593 return 0;
594 }
595
Christian König55d7c222012-07-09 11:52:44 +0200596 size = ring->wptr + (ring->ring_size / 4);
597 size -= ptr;
598 size &= ring->ptr_mask;
599 if (size == 0) {
600 mutex_unlock(&rdev->ring_lock);
601 return 0;
602 }
603
604 /* and then save the content of the ring */
Dan Carpenter1e179d4e2012-07-20 14:17:00 +0300605 *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
606 if (!*data) {
607 mutex_unlock(&rdev->ring_lock);
608 return 0;
609 }
Christian König55d7c222012-07-09 11:52:44 +0200610 for (i = 0; i < size; ++i) {
611 (*data)[i] = ring->ring[ptr++];
612 ptr &= ring->ptr_mask;
613 }
614
615 mutex_unlock(&rdev->ring_lock);
616 return size;
617}
618
619/**
620 * radeon_ring_restore - append saved commands to the ring again
621 *
622 * @rdev: radeon_device pointer
623 * @ring: ring to append commands to
624 * @size: number of dwords we want to write
625 * @data: saved commands
626 *
627 * Allocates space on the ring and restore the previously saved commands.
628 */
629int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
630 unsigned size, uint32_t *data)
631{
632 int i, r;
633
634 if (!size || !data)
635 return 0;
636
637 /* restore the saved ring content */
638 r = radeon_ring_lock(rdev, ring, size);
639 if (r)
640 return r;
641
642 for (i = 0; i < size; ++i) {
643 radeon_ring_write(ring, data[i]);
644 }
645
646 radeon_ring_unlock_commit(rdev, ring);
647 kfree(data);
648 return 0;
649}
650
Alex Deucher75923282012-07-17 14:02:38 -0400651/**
652 * radeon_ring_init - init driver ring struct.
653 *
654 * @rdev: radeon_device pointer
655 * @ring: radeon_ring structure holding ring information
656 * @ring_size: size of the ring
657 * @rptr_offs: offset of the rptr writeback location in the WB buffer
658 * @rptr_reg: MMIO offset of the rptr register
659 * @wptr_reg: MMIO offset of the wptr register
660 * @ptr_reg_shift: bit offset of the rptr/wptr values
661 * @ptr_reg_mask: bit mask of the rptr/wptr values
662 * @nop: nop packet for this ring
663 *
664 * Initialize the driver information for the selected ring (all asics).
665 * Returns 0 on success, error on failure.
666 */
Christian Könige32eb502011-10-23 12:56:27 +0200667int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500668 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
669 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670{
671 int r;
672
Christian Könige32eb502011-10-23 12:56:27 +0200673 ring->ring_size = ring_size;
674 ring->rptr_offs = rptr_offs;
675 ring->rptr_reg = rptr_reg;
676 ring->wptr_reg = wptr_reg;
Alex Deucher78c55602011-11-17 14:25:56 -0500677 ring->ptr_reg_shift = ptr_reg_shift;
678 ring->ptr_reg_mask = ptr_reg_mask;
679 ring->nop = nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680 /* Allocate ring buffer */
Christian Könige32eb502011-10-23 12:56:27 +0200681 if (ring->ring_obj == NULL) {
682 r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400683 RADEON_GEM_DOMAIN_GTT,
684 NULL, &ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100686 dev_err(rdev->dev, "(%d) ring create failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687 return r;
688 }
Christian Könige32eb502011-10-23 12:56:27 +0200689 r = radeon_bo_reserve(ring->ring_obj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100690 if (unlikely(r != 0))
691 return r;
Christian Könige32eb502011-10-23 12:56:27 +0200692 r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
693 &ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +0200695 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse4c788672009-11-20 14:29:23 +0100696 dev_err(rdev->dev, "(%d) ring pin failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200697 return r;
698 }
Christian Könige32eb502011-10-23 12:56:27 +0200699 r = radeon_bo_kmap(ring->ring_obj,
700 (void **)&ring->ring);
701 radeon_bo_unreserve(ring->ring_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200702 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100703 dev_err(rdev->dev, "(%d) ring map failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200704 return r;
705 }
706 }
Christian Könige32eb502011-10-23 12:56:27 +0200707 ring->ptr_mask = (ring->ring_size / 4) - 1;
708 ring->ring_free_dw = ring->ring_size / 4;
Alex Deucher89d35802012-07-17 14:02:31 -0400709 if (rdev->wb.enabled) {
710 u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
711 ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
712 ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
713 }
Christian Königec1a6cc2012-05-02 15:11:11 +0200714 if (radeon_debugfs_ring_init(rdev, ring)) {
715 DRM_ERROR("Failed to register debugfs file for rings !\n");
716 }
Christian König48c0ac92012-08-20 15:38:47 +0200717 radeon_ring_lockup_update(ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200718 return 0;
719}
720
Alex Deucher75923282012-07-17 14:02:38 -0400721/**
722 * radeon_ring_fini - tear down the driver ring struct.
723 *
724 * @rdev: radeon_device pointer
725 * @ring: radeon_ring structure holding ring information
726 *
727 * Tear down the driver information for the selected ring (all asics).
728 */
Christian Könige32eb502011-10-23 12:56:27 +0200729void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730{
Jerome Glisse4c788672009-11-20 14:29:23 +0100731 int r;
Alex Deucherca2af922010-05-06 11:02:24 -0400732 struct radeon_bo *ring_obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100733
Christian Königd6999bc2012-05-09 15:34:45 +0200734 mutex_lock(&rdev->ring_lock);
Christian Könige32eb502011-10-23 12:56:27 +0200735 ring_obj = ring->ring_obj;
Christian Königd6999bc2012-05-09 15:34:45 +0200736 ring->ready = false;
Christian Könige32eb502011-10-23 12:56:27 +0200737 ring->ring = NULL;
738 ring->ring_obj = NULL;
Christian Königd6999bc2012-05-09 15:34:45 +0200739 mutex_unlock(&rdev->ring_lock);
Alex Deucherca2af922010-05-06 11:02:24 -0400740
741 if (ring_obj) {
742 r = radeon_bo_reserve(ring_obj, false);
743 if (likely(r == 0)) {
744 radeon_bo_kunmap(ring_obj);
745 radeon_bo_unpin(ring_obj);
746 radeon_bo_unreserve(ring_obj);
747 }
748 radeon_bo_unref(&ring_obj);
749 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200750}
751
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200752/*
753 * Debugfs info
754 */
755#if defined(CONFIG_DEBUG_FS)
Christian Königaf9720f2011-10-24 17:08:44 +0200756
757static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
758{
759 struct drm_info_node *node = (struct drm_info_node *) m->private;
760 struct drm_device *dev = node->minor->dev;
761 struct radeon_device *rdev = dev->dev_private;
762 int ridx = *(int*)node->info_ent->data;
763 struct radeon_ring *ring = &rdev->ring[ridx];
764 unsigned count, i, j;
765
766 radeon_ring_free_size(rdev, ring);
767 count = (ring->ring_size / 4) - ring->ring_free_dw;
768 seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg));
769 seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg));
Christian König45df6802012-07-06 16:22:55 +0200770 if (ring->rptr_save_reg) {
771 seq_printf(m, "rptr next(0x%04x): 0x%08x\n", ring->rptr_save_reg,
772 RREG32(ring->rptr_save_reg));
773 }
Christian Königaf9720f2011-10-24 17:08:44 +0200774 seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr);
775 seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr);
776 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
777 seq_printf(m, "%u dwords in ring\n", count);
778 i = ring->rptr;
779 for (j = 0; j <= count; j++) {
780 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
781 i = (i + 1) & ring->ptr_mask;
782 }
783 return 0;
784}
785
786static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
787static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
788static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
789
790static struct drm_info_list radeon_debugfs_ring_info_list[] = {
791 {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index},
792 {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index},
793 {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index},
794};
795
Christian König711a9722012-05-09 15:34:51 +0200796static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
797{
798 struct drm_info_node *node = (struct drm_info_node *) m->private;
799 struct drm_device *dev = node->minor->dev;
800 struct radeon_device *rdev = dev->dev_private;
801
Jerome Glissec507f7e2012-05-09 15:34:58 +0200802 radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
Christian König711a9722012-05-09 15:34:51 +0200803
804 return 0;
805
806}
807
808static struct drm_info_list radeon_debugfs_sa_list[] = {
809 {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
810};
811
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812#endif
813
Christian Königec1a6cc2012-05-02 15:11:11 +0200814int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
Christian Königaf9720f2011-10-24 17:08:44 +0200815{
816#if defined(CONFIG_DEBUG_FS)
Christian Königec1a6cc2012-05-02 15:11:11 +0200817 unsigned i;
818 for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
819 struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
820 int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
821 unsigned r;
822
823 if (&rdev->ring[ridx] != ring)
824 continue;
825
826 r = radeon_debugfs_add_files(rdev, info, 1);
827 if (r)
828 return r;
829 }
Christian Königaf9720f2011-10-24 17:08:44 +0200830#endif
Christian Königec1a6cc2012-05-02 15:11:11 +0200831 return 0;
Christian Königaf9720f2011-10-24 17:08:44 +0200832}
833
Jerome Glissec507f7e2012-05-09 15:34:58 +0200834int radeon_debugfs_sa_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835{
836#if defined(CONFIG_DEBUG_FS)
Jerome Glissec507f7e2012-05-09 15:34:58 +0200837 return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838#else
839 return 0;
840#endif
841}