blob: 3cbe09682afe7a719be0a3b83a33215ed50adce9 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
jpintof573c0b2017-01-09 12:35:09 +0000157 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100190 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
LABBE Corentina6a3e022017-02-08 09:31:21 +0100202 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100215 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200220 struct net_device *ndev = priv->dev;
221 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000222
223 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000224 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000225}
226
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000227/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100228 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * Description: this function is to verify and enter in LPI mode in case of
231 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
234{
235 /* Check and enter in LPI mode */
236 if ((priv->dirty_tx == priv->cur_tx) &&
237 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000238 priv->hw->mac->set_eee_mode(priv->hw,
239 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240}
241
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100243 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244 * @priv: driver private structure
245 * Description: this function is to exit and disable EEE in case of
246 * LPI state is true. This is called by the xmit.
247 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000248void stmmac_disable_eee_mode(struct stmmac_priv *priv)
249{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500250 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251 del_timer_sync(&priv->eee_ctrl_timer);
252 priv->tx_path_in_lpi_mode = false;
253}
254
255/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100256 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000257 * @arg : data hook
258 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000259 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * then MAC Transmitter can be moved to LPI state.
261 */
262static void stmmac_eee_ctrl_timer(unsigned long arg)
263{
264 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
265
266 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200267 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000268}
269
270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100271 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000272 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000273 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
275 * can also manage EEE, this function enable the LPI state and start related
276 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 */
278bool stmmac_eee_init(struct stmmac_priv *priv)
279{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200280 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100281 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000282 bool ret = false;
283
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200284 /* Using PCS we cannot dial with the phy registers at this stage
285 * so we do not support extra feature like EEE.
286 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200287 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
288 (priv->hw->pcs == STMMAC_PCS_TBI) ||
289 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200290 goto out;
291
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000292 /* MAC core supports the EEE feature. */
293 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100294 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100296 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200297 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 /* To manage at run-time if the EEE cannot be supported
299 * anymore (for example because the lp caps have been
300 * changed).
301 * In that case the driver disable own timers.
302 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100303 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100305 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100306 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500307 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 tx_lpi_timer);
309 }
310 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 goto out;
313 }
314 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200316 if (!priv->eee_active) {
317 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530318 setup_timer(&priv->eee_ctrl_timer,
319 stmmac_eee_ctrl_timer,
320 (unsigned long)priv);
321 mod_timer(&priv->eee_ctrl_timer,
322 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500324 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200325 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100326 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200327 }
328 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200329 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100332 spin_unlock_irqrestore(&priv->lock, flags);
333
LABBE Corentin38ddc592016-11-16 20:09:39 +0100334 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 }
336out:
337 return ret;
338}
339
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100340/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000341 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100342 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @skb : the socket buffer
344 * Description :
345 * This function will read timestamp from the descriptor & pass it to stack.
346 * and also perform some sanity checks.
347 */
348static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100349 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000350{
351 struct skb_shared_hwtstamps shhwtstamp;
352 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353
354 if (!priv->hwts_tx_en)
355 return;
356
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000357 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800358 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000359 return;
360
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100362 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
363 /* get the valid tstamp */
364 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
367 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000368
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100369 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
370 /* pass tstamp to stack */
371 skb_tstamp_tx(skb, &shhwtstamp);
372 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100379 * @p : descriptor pointer
380 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
387 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000391
392 if (!priv->hwts_rx_en)
393 return;
394
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100395 /* Check if timestamp is available */
396 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
397 /* For GMAC4, the valid timestamp is from CTX next desc. */
398 if (priv->plat->has_gmac4)
399 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
400 else
401 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100403 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
404 shhwtstamp = skb_hwtstamps(skb);
405 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
406 shhwtstamp->hwtstamp = ns_to_ktime(ns);
407 } else {
408 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
409 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100415 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200427 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800438 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
441 netdev_alert(priv->dev, "No support for HW time stamping\n");
442 priv->hwts_tx_en = 0;
443 priv->hwts_rx_en = 0;
444
445 return -EOPNOTSUPP;
446 }
447
448 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000449 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return -EFAULT;
451
LABBE Corentin38ddc592016-11-16 20:09:39 +0100452 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
453 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
455 /* reserved for future extensions */
456 if (config.flags)
457 return -EINVAL;
458
Ben Hutchings5f3da322013-11-14 00:43:41 +0000459 if (config.tx_type != HWTSTAMP_TX_OFF &&
460 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000462
463 if (priv->adv_ts) {
464 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000466 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 config.rx_filter = HWTSTAMP_FILTER_NONE;
468 break;
469
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
473 /* take time stamp for all event messages */
474 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
475
476 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
477 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
478 break;
479
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000481 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
483 /* take time stamp for SYNC messages only */
484 ts_event_en = PTP_TCR_TSEVNTENA;
485
486 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
487 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
488 break;
489
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000491 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
493 /* take time stamp for Delay_Req messages only */
494 ts_master_en = PTP_TCR_TSMSTRENA;
495 ts_event_en = PTP_TCR_TSEVNTENA;
496
497 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
498 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
499 break;
500
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000502 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
504 ptp_v2 = PTP_TCR_TSVER2ENA;
505 /* take time stamp for all event messages */
506 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
507
508 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
509 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
510 break;
511
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000513 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
515 ptp_v2 = PTP_TCR_TSVER2ENA;
516 /* take time stamp for SYNC messages only */
517 ts_event_en = PTP_TCR_TSEVNTENA;
518
519 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
520 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
521 break;
522
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
526 ptp_v2 = PTP_TCR_TSVER2ENA;
527 /* take time stamp for Delay_Req messages only */
528 ts_master_en = PTP_TCR_TSMSTRENA;
529 ts_event_en = PTP_TCR_TSEVNTENA;
530
531 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
532 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
533 break;
534
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
538 ptp_v2 = PTP_TCR_TSVER2ENA;
539 /* take time stamp for all event messages */
540 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
541
542 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
543 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
544 ptp_over_ethernet = PTP_TCR_TSIPENA;
545 break;
546
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000548 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000549 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
550 ptp_v2 = PTP_TCR_TSVER2ENA;
551 /* take time stamp for SYNC messages only */
552 ts_event_en = PTP_TCR_TSEVNTENA;
553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 ptp_over_ethernet = PTP_TCR_TSIPENA;
557 break;
558
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000560 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000561 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
562 ptp_v2 = PTP_TCR_TSVER2ENA;
563 /* take time stamp for Delay_Req messages only */
564 ts_master_en = PTP_TCR_TSMSTRENA;
565 ts_event_en = PTP_TCR_TSEVNTENA;
566
567 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
568 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
569 ptp_over_ethernet = PTP_TCR_TSIPENA;
570 break;
571
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000573 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 config.rx_filter = HWTSTAMP_FILTER_ALL;
575 tstamp_all = PTP_TCR_TSENALL;
576 break;
577
578 default:
579 return -ERANGE;
580 }
581 } else {
582 switch (config.rx_filter) {
583 case HWTSTAMP_FILTER_NONE:
584 config.rx_filter = HWTSTAMP_FILTER_NONE;
585 break;
586 default:
587 /* PTP v1, UDP, any kind of event packet */
588 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
589 break;
590 }
591 }
592 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000593 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594
595 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100596 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 else {
598 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 tstamp_all | ptp_v2 | ptp_over_ethernet |
600 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
601 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100602 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800605 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000606 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100607 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800608 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609
610 /* calculate default added value:
611 * formula is :
612 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800613 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 */
Phil Reid19d857c2015-12-14 11:32:01 +0800615 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000616 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100617 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 priv->default_addend);
619
620 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200621 ktime_get_real_ts64(&now);
622
623 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100624 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Vince Bridgers7cd01392013-12-20 11:19:34 -0600644 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200645 /* Check if adv_ts can be enabled for dwmac 4.x core */
646 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
647 priv->adv_ts = 1;
648 /* Dwmac 3.x core with extend_desc can support adv_ts */
649 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600650 priv->adv_ts = 1;
651
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200652 if (priv->dma_cap.time_stamp)
653 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 if (priv->adv_ts)
656 netdev_info(priv->dev,
657 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658
659 priv->hw->ptp = &stmmac_ptp;
660 priv->hwts_tx_en = 0;
661 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000662
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200663 stmmac_ptp_register(priv);
664
665 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000666}
667
668static void stmmac_release_ptp(struct stmmac_priv *priv)
669{
jpintof573c0b2017-01-09 12:35:09 +0000670 if (priv->plat->clk_ptp_ref)
671 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000672 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673}
674
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700675/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100676 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700677 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100678 * Description: this is the helper called by the physical abstraction layer
679 * drivers to communicate the phy link status. According the speed and duplex
680 * this driver can invoke registered glue-logic as well.
681 * It also invoke the eee initialization because it could happen when switch
682 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700683 */
684static void stmmac_adjust_link(struct net_device *dev)
685{
686 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200687 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700688 unsigned long flags;
689 int new_state = 0;
690 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
691
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100692 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 return;
694
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700697 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000698 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699
700 /* Now we make sure that we can be in full duplex mode.
701 * If not, we operate in half-duplex mode. */
702 if (phydev->duplex != priv->oldduplex) {
703 new_state = 1;
704 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000705 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000707 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700708 priv->oldduplex = phydev->duplex;
709 }
710 /* Flow Control operation */
711 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500712 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000713 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700714
715 if (phydev->speed != priv->speed) {
716 new_state = 1;
717 switch (phydev->speed) {
718 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100719 if (priv->plat->has_gmac ||
720 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700722 break;
723 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100724 if (priv->plat->has_gmac ||
725 priv->plat->has_gmac4) {
726 ctrl |= priv->hw->link.port;
727 ctrl |= priv->hw->link.speed;
728 } else {
729 ctrl &= ~priv->hw->link.port;
730 }
731 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100733 if (priv->plat->has_gmac ||
734 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100736 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000738 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 break;
741 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100742 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100743 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100744 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 break;
746 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100747 if (phydev->speed != SPEED_UNKNOWN)
748 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 priv->speed = phydev->speed;
750 }
751
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000752 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700753
754 if (!priv->oldlink) {
755 new_state = 1;
756 priv->oldlink = 1;
757 }
758 } else if (priv->oldlink) {
759 new_state = 1;
760 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100761 priv->speed = SPEED_UNKNOWN;
762 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700763 }
764
765 if (new_state && netif_msg_link(priv))
766 phy_print_status(phydev);
767
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100768 spin_unlock_irqrestore(&priv->lock, flags);
769
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200770 if (phydev->is_pseudo_fixed_link)
771 /* Stop PHY layer to call the hook to adjust the link in case
772 * of a switch is attached to the stmmac driver.
773 */
774 phydev->irq = PHY_IGNORE_INTERRUPT;
775 else
776 /* At this stage, init the EEE if supported.
777 * Never called in case of fixed_link.
778 */
779 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700780}
781
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000782/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100783 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000784 * @priv: driver private structure
785 * Description: this is to verify if the HW supports the PCS.
786 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
787 * configured for the TBI, RTBI, or SGMII PHY interface.
788 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000789static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
790{
791 int interface = priv->plat->interface;
792
793 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900794 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
795 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
796 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
797 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100798 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200799 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900800 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100801 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200802 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000803 }
804 }
805}
806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700807/**
808 * stmmac_init_phy - PHY initialization
809 * @dev: net device structure
810 * Description: it initializes the driver's PHY state, and attaches the PHY
811 * to the mac driver.
812 * Return value:
813 * 0 on success
814 */
815static int stmmac_init_phy(struct net_device *dev)
816{
817 struct stmmac_priv *priv = netdev_priv(dev);
818 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000819 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000820 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000821 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000822 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100824 priv->speed = SPEED_UNKNOWN;
825 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700827 if (priv->plat->phy_node) {
828 phydev = of_phy_connect(dev, priv->plat->phy_node,
829 &stmmac_adjust_link, 0, interface);
830 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200831 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
832 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000833
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700834 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
835 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100836 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100837 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700839 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
840 interface);
841 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300843 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100844 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300845 if (!phydev)
846 return -ENODEV;
847
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700848 return PTR_ERR(phydev);
849 }
850
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000851 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000852 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000853 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200854 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000855 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
856 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000857
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 /*
859 * Broken HW is sometimes missing the pull-up resistor on the
860 * MDIO line, which results in reads to non-existent devices returning
861 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
862 * device as well.
863 * Note: phydev->phy_id is the result of reading the UID PHY registers.
864 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700865 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866 phy_disconnect(phydev);
867 return -ENODEV;
868 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100869
Florian Fainellic51e4242016-11-13 17:50:35 -0800870 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
871 * subsequent PHY polling, make sure we force a link transition if
872 * we have a UP/DOWN/UP transition
873 */
874 if (phydev->is_pseudo_fixed_link)
875 phydev->irq = PHY_POLL;
876
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100877 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878 return 0;
879}
880
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000881static void stmmac_display_rings(struct stmmac_priv *priv)
882{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200883 void *head_rx, *head_tx;
884
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000885 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200886 head_rx = (void *)priv->dma_erx;
887 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000888 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200889 head_rx = (void *)priv->dma_rx;
890 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200892
893 /* Display Rx ring */
894 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
895 /* Display Tx ring */
896 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897}
898
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000899static int stmmac_set_bfsize(int mtu, int bufsize)
900{
901 int ret = bufsize;
902
903 if (mtu >= BUF_SIZE_4KiB)
904 ret = BUF_SIZE_8KiB;
905 else if (mtu >= BUF_SIZE_2KiB)
906 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100907 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000908 ret = BUF_SIZE_2KiB;
909 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100910 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000911
912 return ret;
913}
914
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000915/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100916 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000917 * @priv: driver private structure
918 * Description: this function is called to clear the tx and rx descriptors
919 * in case of both basic and extended descriptors are used.
920 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000921static void stmmac_clear_descriptors(struct stmmac_priv *priv)
922{
923 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000924
925 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100926 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927 if (priv->extend_desc)
928 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
929 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100930 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000931 else
932 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
933 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100934 (i == DMA_RX_SIZE - 1));
935 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000936 if (priv->extend_desc)
937 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
938 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100939 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000940 else
941 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
942 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100943 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000944}
945
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100946/**
947 * stmmac_init_rx_buffers - init the RX descriptor buffer.
948 * @priv: driver private structure
949 * @p: descriptor pointer
950 * @i: descriptor index
951 * @flags: gfp flag.
952 * Description: this function is called to allocate a receive buffer, perform
953 * the DMA mapping and init the descriptor.
954 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100956 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957{
958 struct sk_buff *skb;
959
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530960 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200961 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100962 netdev_err(priv->dev,
963 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200964 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000965 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966 priv->rx_skbuff[i] = skb;
967 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
968 priv->dma_buf_sz,
969 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200970 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100971 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200972 dev_kfree_skb_any(skb);
973 return -EINVAL;
974 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200976 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100977 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200978 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100979 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100981 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100983 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984
985 return 0;
986}
987
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200988static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
989{
990 if (priv->rx_skbuff[i]) {
991 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
992 priv->dma_buf_sz, DMA_FROM_DEVICE);
993 dev_kfree_skb_any(priv->rx_skbuff[i]);
994 }
995 priv->rx_skbuff[i] = NULL;
996}
997
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700998/**
999 * init_dma_desc_rings - init the RX/TX descriptor rings
1000 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001001 * @flags: gfp flag.
1002 * Description: this function initializes the DMA RX/TX descriptors
LABBE Corentin8d45e422017-02-08 09:31:08 +01001003 * and allocates the socket buffers. It supports the chained and ring
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001004 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001005 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001006static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001007{
1008 int i;
1009 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001010 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001011 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001013 if (priv->hw->mode->set_16kib_bfsize)
1014 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001015
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001016 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001017 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001018
Vince Bridgers2618abb2014-01-20 05:39:01 -06001019 priv->dma_buf_sz = bfsize;
1020
LABBE Corentinb3e51062016-11-16 20:09:41 +01001021 netif_dbg(priv, probe, priv->dev,
1022 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1023 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001024
LABBE Corentinb3e51062016-11-16 20:09:41 +01001025 /* RX INITIALIZATION */
1026 netif_dbg(priv, probe, priv->dev,
1027 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1028
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001029 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001030 struct dma_desc *p;
1031 if (priv->extend_desc)
1032 p = &((priv->dma_erx + i)->basic);
1033 else
1034 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001036 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001037 if (ret)
1038 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001039
LABBE Corentinb3e51062016-11-16 20:09:41 +01001040 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1041 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1042 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043 }
1044 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001045 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046 buf_sz = bfsize;
1047
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001048 /* Setup the chained descriptor addresses */
1049 if (priv->mode == STMMAC_CHAIN_MODE) {
1050 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001051 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001052 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001053 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001054 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001056 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001057 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001058 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001059 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001061 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001062
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001063 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001064 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001065 struct dma_desc *p;
1066 if (priv->extend_desc)
1067 p = &((priv->dma_etx + i)->basic);
1068 else
1069 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001070
1071 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1072 p->des0 = 0;
1073 p->des1 = 0;
1074 p->des2 = 0;
1075 p->des3 = 0;
1076 } else {
1077 p->des2 = 0;
1078 }
1079
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001080 priv->tx_skbuff_dma[i].buf = 0;
1081 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001082 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001083 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001085 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001087 priv->dirty_tx = 0;
1088 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001089 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001092
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093 if (netif_msg_hw(priv))
1094 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001095
1096 return 0;
1097err_init_rx_buffers:
1098 while (--i >= 0)
1099 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001100 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101}
1102
1103static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1104{
1105 int i;
1106
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001107 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001108 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001109}
1110
1111static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1112{
1113 int i;
1114
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001115 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001116 if (priv->tx_skbuff_dma[i].buf) {
1117 if (priv->tx_skbuff_dma[i].map_as_page)
1118 dma_unmap_page(priv->device,
1119 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001120 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001121 DMA_TO_DEVICE);
1122 else
1123 dma_unmap_single(priv->device,
1124 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001125 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001126 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001127 }
1128
LABBE Corentin662ec2b2017-02-08 09:31:16 +01001129 if (priv->tx_skbuff[i]) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001130 dev_kfree_skb_any(priv->tx_skbuff[i]);
1131 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 priv->tx_skbuff_dma[i].buf = 0;
1133 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001134 }
1135 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001136}
1137
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001138/**
1139 * alloc_dma_desc_resources - alloc TX/RX resources.
1140 * @priv: private structure
1141 * Description: according to which descriptor can be used (extend or basic)
1142 * this function allocates the resources for TX and RX paths. In case of
1143 * reception, for example, it pre-allocated the RX socket buffer in order to
1144 * allow zero-copy mechanism.
1145 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001146static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1147{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001148 int ret = -ENOMEM;
1149
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001150 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001151 GFP_KERNEL);
1152 if (!priv->rx_skbuff_dma)
1153 return -ENOMEM;
1154
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001155 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001156 GFP_KERNEL);
1157 if (!priv->rx_skbuff)
1158 goto err_rx_skbuff;
1159
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001160 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001161 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162 GFP_KERNEL);
1163 if (!priv->tx_skbuff_dma)
1164 goto err_tx_skbuff_dma;
1165
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001166 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167 GFP_KERNEL);
1168 if (!priv->tx_skbuff)
1169 goto err_tx_skbuff;
1170
1171 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001172 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001173 sizeof(struct
1174 dma_extended_desc),
1175 &priv->dma_rx_phy,
1176 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001177 if (!priv->dma_erx)
1178 goto err_dma;
1179
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001180 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001181 sizeof(struct
1182 dma_extended_desc),
1183 &priv->dma_tx_phy,
1184 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001185 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001186 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001187 sizeof(struct dma_extended_desc),
1188 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001189 goto err_dma;
1190 }
1191 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001192 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001193 sizeof(struct dma_desc),
1194 &priv->dma_rx_phy,
1195 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001196 if (!priv->dma_rx)
1197 goto err_dma;
1198
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001199 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001200 sizeof(struct dma_desc),
1201 &priv->dma_tx_phy,
1202 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001203 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001204 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001205 sizeof(struct dma_desc),
1206 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001207 goto err_dma;
1208 }
1209 }
1210
1211 return 0;
1212
1213err_dma:
1214 kfree(priv->tx_skbuff);
1215err_tx_skbuff:
1216 kfree(priv->tx_skbuff_dma);
1217err_tx_skbuff_dma:
1218 kfree(priv->rx_skbuff);
1219err_rx_skbuff:
1220 kfree(priv->rx_skbuff_dma);
1221 return ret;
1222}
1223
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001224static void free_dma_desc_resources(struct stmmac_priv *priv)
1225{
1226 /* Release the DMA TX/RX socket buffers */
1227 dma_free_rx_skbufs(priv);
1228 dma_free_tx_skbufs(priv);
1229
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001230 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001231 if (!priv->extend_desc) {
1232 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001233 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001234 priv->dma_tx, priv->dma_tx_phy);
1235 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001236 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001237 priv->dma_rx, priv->dma_rx_phy);
1238 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001239 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001240 sizeof(struct dma_extended_desc),
1241 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001242 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001243 sizeof(struct dma_extended_desc),
1244 priv->dma_erx, priv->dma_rx_phy);
1245 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001246 kfree(priv->rx_skbuff_dma);
1247 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001248 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001249 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250}
1251
1252/**
jpinto9eb12472016-12-28 12:57:48 +00001253 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1254 * @priv: driver private structure
1255 * Description: It is used for enabling the rx queues in the MAC
1256 */
1257static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1258{
1259 int rx_count = priv->dma_cap.number_rx_queues;
1260 int queue = 0;
1261
1262 /* If GMAC does not have multiple queues, then this is not necessary*/
1263 if (rx_count == 1)
1264 return;
1265
1266 /**
1267 * If the core is synthesized with multiple rx queues / multiple
1268 * dma channels, then rx queues will be disabled by default.
1269 * For now only rx queue 0 is enabled.
1270 */
1271 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1272}
1273
1274/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001276 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001277 * Description: it is used for configuring the DMA operation mode register in
1278 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 */
1280static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1281{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001282 int rxfifosz = priv->plat->rx_fifo_size;
1283
Sonic Zhange2a240c2013-08-28 18:55:39 +08001284 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001285 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001286 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001287 /*
1288 * In case of GMAC, SF mode can be enabled
1289 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001290 * 1) TX COE if actually supported
1291 * 2) There is no bugged Jumbo frame support
1292 * that needs to not insert csum in the TDES.
1293 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001294 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1295 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001296 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001297 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001298 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1299 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001300}
1301
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001303 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001304 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001305 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001306 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001307static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001308{
Beniamino Galvani38979572015-01-21 19:07:27 +01001309 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001310 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001312 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001313
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001314 priv->xstats.tx_clean++;
1315
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001316 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001317 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001318 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001319 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001320
1321 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001322 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001323 else
1324 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001326 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001327 &priv->xstats, p,
1328 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001329 /* Check if the descriptor is owned by the DMA */
1330 if (unlikely(status & tx_dma_own))
1331 break;
1332
1333 /* Just consider the last segment and ...*/
1334 if (likely(!(status & tx_not_ls))) {
1335 /* ... verify the status error condition */
1336 if (unlikely(status & tx_err)) {
1337 priv->dev->stats.tx_errors++;
1338 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 priv->dev->stats.tx_packets++;
1340 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001341 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001342 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001343 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001345 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1346 if (priv->tx_skbuff_dma[entry].map_as_page)
1347 dma_unmap_page(priv->device,
1348 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001349 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001350 DMA_TO_DEVICE);
1351 else
1352 dma_unmap_single(priv->device,
1353 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001354 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001355 DMA_TO_DEVICE);
1356 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001357 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001358 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001359 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001360
1361 if (priv->hw->mode->clean_desc3)
1362 priv->hw->mode->clean_desc3(priv, p);
1363
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001364 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001365 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366
1367 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001368 pkts_compl++;
1369 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001370 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001371 priv->tx_skbuff[entry] = NULL;
1372 }
1373
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001374 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001376 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001377 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001378 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001379
1380 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1381
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001382 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001383 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1384 netif_dbg(priv, tx_done, priv->dev,
1385 "%s: restart transmit\n", __func__);
1386 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001388
1389 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1390 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001391 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001392 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001393 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394}
1395
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001396static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001398 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399}
1400
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001401static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001403 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001407 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001408 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001410 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411 */
1412static void stmmac_tx_err(struct stmmac_priv *priv)
1413{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001414 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 netif_stop_queue(priv->dev);
1416
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001417 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001419 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001420 if (priv->extend_desc)
1421 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1422 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001423 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001424 else
1425 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1426 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001427 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428 priv->dirty_tx = 0;
1429 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001430 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001431 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001432
1433 priv->dev->stats.tx_errors++;
1434 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001435}
1436
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001437/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001438 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001439 * @priv: driver private structure
1440 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001441 * It calls the dwmac dma routine and schedule poll method in case of some
1442 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001443 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001444static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001446 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001447 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001448
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001449 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001450 if (likely((status & handle_rx)) || (status & handle_tx)) {
1451 if (likely(napi_schedule_prep(&priv->napi))) {
1452 stmmac_disable_dma_irq(priv);
1453 __napi_schedule(&priv->napi);
1454 }
1455 }
1456 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001458 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1459 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001460 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001461 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001462 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1463 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001464 else
1465 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001466 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001467 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001468 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001469 } else if (unlikely(status == tx_hard_error))
1470 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001471}
1472
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001473/**
1474 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1475 * @priv: driver private structure
1476 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1477 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001478static void stmmac_mmc_setup(struct stmmac_priv *priv)
1479{
1480 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001481 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001482
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001483 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1484 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001485 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001486 } else {
1487 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001488 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001489 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001490
1491 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001492
1493 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001494 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001495 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1496 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001497 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001498}
1499
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001501 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001502 * @priv: driver private structure
1503 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001504 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1505 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001506 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001507static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1508{
1509 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001510 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001511
1512 /* GMAC older than 3.50 has no extended descriptors */
1513 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001514 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001515 priv->extend_desc = 1;
1516 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001517 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001518
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001519 priv->hw->desc = &enh_desc_ops;
1520 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001521 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001522 priv->hw->desc = &ndesc_ops;
1523 }
1524}
1525
1526/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001527 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001528 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001529 * Description:
1530 * new GMAC chip generations have a new register to indicate the
1531 * presence of the optional feature/functions.
1532 * This can be also used to override the value passed through the
1533 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001534 */
1535static int stmmac_get_hw_features(struct stmmac_priv *priv)
1536{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001537 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001538
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001539 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001540 priv->hw->dma->get_hw_feature(priv->ioaddr,
1541 &priv->dma_cap);
1542 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001543 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001544
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001545 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001546}
1547
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001548/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001549 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001550 * @priv: driver private structure
1551 * Description:
1552 * it is to verify if the MAC address is valid, in case of failures it
1553 * generates a random MAC address
1554 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001555static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1556{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001557 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001558 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001559 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001560 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001561 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001562 netdev_info(priv->dev, "device MAC address %pM\n",
1563 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001564 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001565}
1566
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001567/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001568 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001569 * @priv: driver private structure
1570 * Description:
1571 * It inits the DMA invoking the specific MAC/GMAC callback.
1572 * Some DMA parameters can be passed from the platform;
1573 * in case of these are not passed a default is kept for the MAC or GMAC.
1574 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001575static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1576{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001577 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001578 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001579
Niklas Cassela332e2f2016-12-07 15:20:05 +01001580 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1581 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001582 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001583 }
1584
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001585 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1586 atds = 1;
1587
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001588 ret = priv->hw->dma->reset(priv->ioaddr);
1589 if (ret) {
1590 dev_err(priv->device, "Failed to reset the dma\n");
1591 return ret;
1592 }
1593
Niklas Cassel50ca9032016-12-07 15:20:04 +01001594 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001595 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001596
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001597 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1598 priv->rx_tail_addr = priv->dma_rx_phy +
1599 (DMA_RX_SIZE * sizeof(struct dma_desc));
1600 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1601 STMMAC_CHAN0);
1602
1603 priv->tx_tail_addr = priv->dma_tx_phy +
1604 (DMA_TX_SIZE * sizeof(struct dma_desc));
1605 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1606 STMMAC_CHAN0);
1607 }
1608
1609 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001610 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1611
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001612 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001613}
1614
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001616 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001617 * @data: data pointer
1618 * Description:
1619 * This is the timer handler to directly invoke the stmmac_tx_clean.
1620 */
1621static void stmmac_tx_timer(unsigned long data)
1622{
1623 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1624
1625 stmmac_tx_clean(priv);
1626}
1627
1628/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001629 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001630 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001631 * Description:
1632 * This inits the transmit coalesce parameters: i.e. timer rate,
1633 * timer handler and default threshold used for enabling the
1634 * interrupt on completion bit.
1635 */
1636static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1637{
1638 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1639 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1640 init_timer(&priv->txtimer);
1641 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1642 priv->txtimer.data = (unsigned long)priv;
1643 priv->txtimer.function = stmmac_tx_timer;
1644 add_timer(&priv->txtimer);
1645}
1646
1647/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001648 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001649 * @dev : pointer to the device structure.
1650 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001651 * this is the main function to setup the HW in a usable state because the
1652 * dma engine is reset, the core registers are configured (e.g. AXI,
1653 * Checksum features, timers). The DMA is ready to start receiving and
1654 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001655 * Return value:
1656 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1657 * file on failure.
1658 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001659static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001660{
1661 struct stmmac_priv *priv = netdev_priv(dev);
1662 int ret;
1663
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001664 /* DMA initialization and SW reset */
1665 ret = stmmac_init_dma_engine(priv);
1666 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001667 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1668 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001669 return ret;
1670 }
1671
1672 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001673 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001674
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001675 /* PS and related bits will be programmed according to the speed */
1676 if (priv->hw->pcs) {
1677 int speed = priv->plat->mac_port_sel_speed;
1678
1679 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1680 (speed == SPEED_1000)) {
1681 priv->hw->ps = speed;
1682 } else {
1683 dev_warn(priv->device, "invalid port speed\n");
1684 priv->hw->ps = 0;
1685 }
1686 }
1687
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001688 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001689 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001690
jpinto9eb12472016-12-28 12:57:48 +00001691 /* Initialize MAC RX Queues */
1692 if (priv->hw->mac->rx_queue_enable)
1693 stmmac_mac_enable_rx_queues(priv);
1694
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001695 ret = priv->hw->mac->rx_ipc(priv->hw);
1696 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001697 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001698 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001699 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001700 }
1701
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001702 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001703 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1704 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1705 else
1706 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001707
1708 /* Set the HW DMA mode and the COE */
1709 stmmac_dma_operation_mode(priv);
1710
1711 stmmac_mmc_setup(priv);
1712
Huacai Chenfe1319292014-12-19 22:38:18 +08001713 if (init_ptp) {
1714 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01001715 if (ret == -EOPNOTSUPP)
1716 netdev_warn(priv->dev, "PTP not supported by HW\n");
1717 else if (ret)
1718 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001719 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001720
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001721#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001722 ret = stmmac_init_fs(dev);
1723 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001724 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1725 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726#endif
1727 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001728 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001729 priv->hw->dma->start_tx(priv->ioaddr);
1730 priv->hw->dma->start_rx(priv->ioaddr);
1731
1732 /* Dump DMA/MAC registers */
1733 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001734 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001735 priv->hw->dma->dump_regs(priv->ioaddr);
1736 }
1737 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1738
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001739 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1740 priv->rx_riwt = MAX_DMA_RIWT;
1741 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1742 }
1743
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001744 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001745 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001746
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001747 /* set TX ring length */
1748 if (priv->hw->dma->set_tx_ring_len)
1749 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1750 (DMA_TX_SIZE - 1));
1751 /* set RX ring length */
1752 if (priv->hw->dma->set_rx_ring_len)
1753 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1754 (DMA_RX_SIZE - 1));
1755 /* Enable TSO */
1756 if (priv->tso)
1757 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1758
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001759 return 0;
1760}
1761
1762/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001763 * stmmac_open - open entry point of the driver
1764 * @dev : pointer to the device structure.
1765 * Description:
1766 * This function is the open entry point of the driver.
1767 * Return value:
1768 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1769 * file on failure.
1770 */
1771static int stmmac_open(struct net_device *dev)
1772{
1773 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001774 int ret;
1775
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001776 stmmac_check_ether_addr(priv);
1777
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001778 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1779 priv->hw->pcs != STMMAC_PCS_TBI &&
1780 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001781 ret = stmmac_init_phy(dev);
1782 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001783 netdev_err(priv->dev,
1784 "%s: Cannot attach to PHY (error: %d)\n",
1785 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001786 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001787 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001788 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001789
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001790 /* Extra statistics */
1791 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1792 priv->xstats.threshold = tc;
1793
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001794 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001795 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001796
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001797 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001798 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001799 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1800 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001801 goto dma_desc_error;
1802 }
1803
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001804 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1805 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001806 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1807 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001808 goto init_error;
1809 }
1810
Huacai Chenfe1319292014-12-19 22:38:18 +08001811 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001812 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001813 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001814 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001815 }
1816
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001817 stmmac_init_tx_coalesce(priv);
1818
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001819 if (dev->phydev)
1820 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 /* Request the IRQ lines */
1823 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001824 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001825 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001826 netdev_err(priv->dev,
1827 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1828 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001829 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001830 }
1831
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001832 /* Request the Wake IRQ in case of another line is used for WoL */
1833 if (priv->wol_irq != dev->irq) {
1834 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1835 IRQF_SHARED, dev->name, dev);
1836 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001837 netdev_err(priv->dev,
1838 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1839 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001840 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001841 }
1842 }
1843
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001844 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001845 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001846 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1847 dev->name, dev);
1848 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001849 netdev_err(priv->dev,
1850 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1851 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001852 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001853 }
1854 }
1855
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001857 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001859 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001860
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001861lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001862 if (priv->wol_irq != dev->irq)
1863 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001865 free_irq(dev->irq, dev);
1866
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001867init_error:
1868 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001869dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001870 if (dev->phydev)
1871 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001872
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001873 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001874}
1875
1876/**
1877 * stmmac_release - close entry point of the driver
1878 * @dev : device pointer.
1879 * Description:
1880 * This is the stop entry point of the driver.
1881 */
1882static int stmmac_release(struct net_device *dev)
1883{
1884 struct stmmac_priv *priv = netdev_priv(dev);
1885
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001886 if (priv->eee_enabled)
1887 del_timer_sync(&priv->eee_ctrl_timer);
1888
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001890 if (dev->phydev) {
1891 phy_stop(dev->phydev);
1892 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 }
1894
1895 netif_stop_queue(dev);
1896
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001899 del_timer_sync(&priv->txtimer);
1900
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 /* Free the IRQ lines */
1902 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001903 if (priv->wol_irq != dev->irq)
1904 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001905 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001906 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907
1908 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001909 priv->hw->dma->stop_tx(priv->ioaddr);
1910 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911
1912 /* Release and free the Rx/Tx resources */
1913 free_dma_desc_resources(priv);
1914
avisconti19449bf2010-10-25 18:58:14 +00001915 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001916 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917
1918 netif_carrier_off(dev);
1919
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001920#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001921 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001922#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001923
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001924 stmmac_release_ptp(priv);
1925
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 return 0;
1927}
1928
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001929/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001930 * stmmac_tso_allocator - close entry point of the driver
1931 * @priv: driver private structure
1932 * @des: buffer start address
1933 * @total_len: total length to fill in descriptors
1934 * @last_segmant: condition for the last descriptor
1935 * Description:
1936 * This function fills descriptor and request new descriptors according to
1937 * buffer length to fill
1938 */
1939static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1940 int total_len, bool last_segment)
1941{
1942 struct dma_desc *desc;
1943 int tmp_len;
1944 u32 buff_size;
1945
1946 tmp_len = total_len;
1947
1948 while (tmp_len > 0) {
1949 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1950 desc = priv->dma_tx + priv->cur_tx;
1951
Michael Weiserf8be0d72016-11-14 18:58:05 +01001952 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001953 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1954 TSO_MAX_BUFF_SIZE : tmp_len;
1955
1956 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1957 0, 1,
1958 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1959 0, 0);
1960
1961 tmp_len -= TSO_MAX_BUFF_SIZE;
1962 }
1963}
1964
1965/**
1966 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1967 * @skb : the socket buffer
1968 * @dev : device pointer
1969 * Description: this is the transmit function that is called on TSO frames
1970 * (support available on GMAC4 and newer chips).
1971 * Diagram below show the ring programming in case of TSO frames:
1972 *
1973 * First Descriptor
1974 * --------
1975 * | DES0 |---> buffer1 = L2/L3/L4 header
1976 * | DES1 |---> TCP Payload (can continue on next descr...)
1977 * | DES2 |---> buffer 1 and 2 len
1978 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1979 * --------
1980 * |
1981 * ...
1982 * |
1983 * --------
1984 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1985 * | DES1 | --|
1986 * | DES2 | --> buffer 1 and 2 len
1987 * | DES3 |
1988 * --------
1989 *
1990 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1991 */
1992static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1993{
1994 u32 pay_len, mss;
1995 int tmp_pay_len = 0;
1996 struct stmmac_priv *priv = netdev_priv(dev);
1997 int nfrags = skb_shinfo(skb)->nr_frags;
1998 unsigned int first_entry, des;
1999 struct dma_desc *desc, *first, *mss_desc = NULL;
2000 u8 proto_hdr_len;
2001 int i;
2002
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002003 /* Compute header lengths */
2004 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2005
2006 /* Desc availability based on threshold should be enough safe */
2007 if (unlikely(stmmac_tx_avail(priv) <
2008 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2009 if (!netif_queue_stopped(dev)) {
2010 netif_stop_queue(dev);
2011 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002012 netdev_err(priv->dev,
2013 "%s: Tx Ring full when queue awake\n",
2014 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002015 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002016 return NETDEV_TX_BUSY;
2017 }
2018
2019 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2020
2021 mss = skb_shinfo(skb)->gso_size;
2022
2023 /* set new MSS value if needed */
2024 if (mss != priv->mss) {
2025 mss_desc = priv->dma_tx + priv->cur_tx;
2026 priv->hw->desc->set_mss(mss_desc, mss);
2027 priv->mss = mss;
2028 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2029 }
2030
2031 if (netif_msg_tx_queued(priv)) {
2032 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2033 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2034 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2035 skb->data_len);
2036 }
2037
2038 first_entry = priv->cur_tx;
2039
2040 desc = priv->dma_tx + first_entry;
2041 first = desc;
2042
2043 /* first descriptor: fill Headers on Buf1 */
2044 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2045 DMA_TO_DEVICE);
2046 if (dma_mapping_error(priv->device, des))
2047 goto dma_map_err;
2048
2049 priv->tx_skbuff_dma[first_entry].buf = des;
2050 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2051 priv->tx_skbuff[first_entry] = skb;
2052
Michael Weiserf8be0d72016-11-14 18:58:05 +01002053 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002054
2055 /* Fill start of payload in buff2 of first descriptor */
2056 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002057 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002058
2059 /* If needed take extra descriptors to fill the remaining payload */
2060 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2061
2062 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2063
2064 /* Prepare fragments */
2065 for (i = 0; i < nfrags; i++) {
2066 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2067
2068 des = skb_frag_dma_map(priv->device, frag, 0,
2069 skb_frag_size(frag),
2070 DMA_TO_DEVICE);
2071
2072 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2073 (i == nfrags - 1));
2074
2075 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2076 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2077 priv->tx_skbuff[priv->cur_tx] = NULL;
2078 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2079 }
2080
2081 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2082
2083 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2084
2085 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002086 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2087 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002088 netif_stop_queue(dev);
2089 }
2090
2091 dev->stats.tx_bytes += skb->len;
2092 priv->xstats.tx_tso_frames++;
2093 priv->xstats.tx_tso_nfrags += nfrags;
2094
2095 /* Manage tx mitigation */
2096 priv->tx_count_frames += nfrags + 1;
2097 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2098 mod_timer(&priv->txtimer,
2099 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2100 } else {
2101 priv->tx_count_frames = 0;
2102 priv->hw->desc->set_tx_ic(desc);
2103 priv->xstats.tx_set_ic_bit++;
2104 }
2105
2106 if (!priv->hwts_tx_en)
2107 skb_tx_timestamp(skb);
2108
2109 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2110 priv->hwts_tx_en)) {
2111 /* declare that device is doing timestamping */
2112 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2113 priv->hw->desc->enable_tx_timestamp(first);
2114 }
2115
2116 /* Complete the first descriptor before granting the DMA */
2117 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2118 proto_hdr_len,
2119 pay_len,
2120 1, priv->tx_skbuff_dma[first_entry].last_segment,
2121 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2122
2123 /* If context desc is used to change MSS */
2124 if (mss_desc)
2125 priv->hw->desc->set_tx_owner(mss_desc);
2126
2127 /* The own bit must be the latest setting done when prepare the
2128 * descriptor and then barrier is needed to make sure that
2129 * all is coherent before granting the DMA engine.
2130 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002131 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002132
2133 if (netif_msg_pktdata(priv)) {
2134 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2135 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2136 priv->cur_tx, first, nfrags);
2137
2138 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2139 0);
2140
2141 pr_info(">>> frame to be transmitted: ");
2142 print_pkt(skb->data, skb_headlen(skb));
2143 }
2144
2145 netdev_sent_queue(dev, skb->len);
2146
2147 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2148 STMMAC_CHAN0);
2149
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002150 return NETDEV_TX_OK;
2151
2152dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002153 dev_err(priv->device, "Tx dma map failed\n");
2154 dev_kfree_skb(skb);
2155 priv->dev->stats.tx_dropped++;
2156 return NETDEV_TX_OK;
2157}
2158
2159/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002160 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161 * @skb : the socket buffer
2162 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002163 * Description : this is the tx entry point of the driver.
2164 * It programs the chain or the ring and supports oversized frames
2165 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 */
2167static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2168{
2169 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002170 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002171 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002172 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002173 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002174 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002175 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002176 unsigned int des;
2177
2178 /* Manage oversized TCP frames for GMAC4 device */
2179 if (skb_is_gso(skb) && priv->tso) {
2180 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2181 return stmmac_tso_xmit(skb, dev);
2182 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183
2184 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2185 if (!netif_queue_stopped(dev)) {
2186 netif_stop_queue(dev);
2187 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002188 netdev_err(priv->dev,
2189 "%s: Tx Ring full when queue awake\n",
2190 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002191 }
2192 return NETDEV_TX_BUSY;
2193 }
2194
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002195 if (priv->tx_path_in_lpi_mode)
2196 stmmac_disable_eee_mode(priv);
2197
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002198 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002199 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002200
Michał Mirosław5e982f32011-04-09 02:46:55 +00002201 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002202
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002203 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002204 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002205 else
2206 desc = priv->dma_tx + entry;
2207
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002208 first = desc;
2209
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002210 priv->tx_skbuff[first_entry] = skb;
2211
2212 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002213 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002214 if (enh_desc)
2215 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2216
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002217 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2218 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002219 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002220 if (unlikely(entry < 0))
2221 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002222 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002223
2224 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002225 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2226 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002227 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002229 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2230
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002231 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002232 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002233 else
2234 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002235
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002236 des = skb_frag_dma_map(priv->device, frag, 0, len,
2237 DMA_TO_DEVICE);
2238 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002239 goto dma_map_err; /* should reuse desc w/o issues */
2240
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002241 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002242
Michael Weiserf8be0d72016-11-14 18:58:05 +01002243 priv->tx_skbuff_dma[entry].buf = des;
2244 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2245 desc->des0 = cpu_to_le32(des);
2246 else
2247 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002248
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002249 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002250 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002251 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2252
2253 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002254 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002255 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002256 }
2257
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002258 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2259
2260 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002261
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002262 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002263 void *tx_head;
2264
LABBE Corentin38ddc592016-11-16 20:09:39 +01002265 netdev_dbg(priv->dev,
2266 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2267 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2268 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002269
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002270 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002271 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002272 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002273 tx_head = (void *)priv->dma_tx;
2274
2275 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002276
LABBE Corentin38ddc592016-11-16 20:09:39 +01002277 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 print_pkt(skb->data, skb->len);
2279 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002282 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2283 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002284 netif_stop_queue(dev);
2285 }
2286
2287 dev->stats.tx_bytes += skb->len;
2288
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002289 /* According to the coalesce parameter the IC bit for the latest
2290 * segment is reset and the timer re-started to clean the tx status.
2291 * This approach takes care about the fragments: desc is the first
2292 * element in case of no SG.
2293 */
2294 priv->tx_count_frames += nfrags + 1;
2295 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2296 mod_timer(&priv->txtimer,
2297 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2298 } else {
2299 priv->tx_count_frames = 0;
2300 priv->hw->desc->set_tx_ic(desc);
2301 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002302 }
2303
2304 if (!priv->hwts_tx_en)
2305 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002306
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002307 /* Ready to fill the first descriptor and set the OWN bit w/o any
2308 * problems because all the descriptors are actually ready to be
2309 * passed to the DMA engine.
2310 */
2311 if (likely(!is_jumbo)) {
2312 bool last_segment = (nfrags == 0);
2313
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002314 des = dma_map_single(priv->device, skb->data,
2315 nopaged_len, DMA_TO_DEVICE);
2316 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002317 goto dma_map_err;
2318
Michael Weiserf8be0d72016-11-14 18:58:05 +01002319 priv->tx_skbuff_dma[first_entry].buf = des;
2320 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2321 first->des0 = cpu_to_le32(des);
2322 else
2323 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002324
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002325 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2326 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2327
2328 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2329 priv->hwts_tx_en)) {
2330 /* declare that device is doing timestamping */
2331 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2332 priv->hw->desc->enable_tx_timestamp(first);
2333 }
2334
2335 /* Prepare the first descriptor setting the OWN bit too */
2336 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2337 csum_insertion, priv->mode, 1,
2338 last_segment);
2339
2340 /* The own bit must be the latest setting done when prepare the
2341 * descriptor and then barrier is needed to make sure that
2342 * all is coherent before granting the DMA engine.
2343 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002344 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002345 }
2346
Beniamino Galvani38979572015-01-21 19:07:27 +01002347 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002348
2349 if (priv->synopsys_id < DWMAC_CORE_4_00)
2350 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2351 else
2352 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2353 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002354
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002355 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002356
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002357dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002358 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002359 dev_kfree_skb(skb);
2360 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002361 return NETDEV_TX_OK;
2362}
2363
Vince Bridgersb9381982014-01-14 13:42:05 -06002364static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2365{
2366 struct ethhdr *ehdr;
2367 u16 vlanid;
2368
2369 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2370 NETIF_F_HW_VLAN_CTAG_RX &&
2371 !__vlan_get_tag(skb, &vlanid)) {
2372 /* pop the vlan tag */
2373 ehdr = (struct ethhdr *)skb->data;
2374 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2375 skb_pull(skb, VLAN_HLEN);
2376 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2377 }
2378}
2379
2380
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002381static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2382{
2383 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2384 return 0;
2385
2386 return 1;
2387}
2388
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002389/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002390 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002391 * @priv: driver private structure
2392 * Description : this is to reallocate the skb for the reception process
2393 * that is based on zero-copy.
2394 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002395static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2396{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002398 unsigned int entry = priv->dirty_rx;
2399 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002401 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002402 struct dma_desc *p;
2403
2404 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002405 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002406 else
2407 p = priv->dma_rx + entry;
2408
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002409 if (likely(priv->rx_skbuff[entry] == NULL)) {
2410 struct sk_buff *skb;
2411
Eric Dumazetacb600d2012-10-05 06:23:55 +00002412 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002413 if (unlikely(!skb)) {
2414 /* so for a while no zero-copy! */
2415 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2416 if (unlikely(net_ratelimit()))
2417 dev_err(priv->device,
2418 "fail to alloc skb entry %d\n",
2419 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002420 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002421 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422
2423 priv->rx_skbuff[entry] = skb;
2424 priv->rx_skbuff_dma[entry] =
2425 dma_map_single(priv->device, skb->data, bfsize,
2426 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002427 if (dma_mapping_error(priv->device,
2428 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002429 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002430 dev_kfree_skb(skb);
2431 break;
2432 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002433
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002434 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002435 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002436 p->des1 = 0;
2437 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002438 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002439 }
2440 if (priv->hw->mode->refill_desc3)
2441 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002442
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002443 if (priv->rx_zeroc_thresh > 0)
2444 priv->rx_zeroc_thresh--;
2445
LABBE Corentinb3e51062016-11-16 20:09:41 +01002446 netif_dbg(priv, rx_status, priv->dev,
2447 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002448 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002449 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002450
2451 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2452 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2453 else
2454 priv->hw->desc->set_rx_owner(p);
2455
Pavel Machekad688cd2016-12-18 21:38:12 +01002456 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002457
2458 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002459 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002460 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002461}
2462
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002463/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002464 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002465 * @priv: driver private structure
2466 * @limit: napi bugget.
2467 * Description : this the function called by the napi poll method.
2468 * It gets all the frames inside the ring.
2469 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002470static int stmmac_rx(struct stmmac_priv *priv, int limit)
2471{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002472 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473 unsigned int next_entry;
2474 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002475 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002476
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002477 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002478 void *rx_head;
2479
LABBE Corentin38ddc592016-11-16 20:09:39 +01002480 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002481 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002482 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002483 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002484 rx_head = (void *)priv->dma_rx;
2485
2486 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002487 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002488 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002490 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002491 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002492
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002493 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002494 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002495 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002496 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002497
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002498 /* read the status of the incoming frame */
2499 status = priv->hw->desc->rx_status(&priv->dev->stats,
2500 &priv->xstats, p);
2501 /* check if managed by the DMA otherwise go ahead */
2502 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002503 break;
2504
2505 count++;
2506
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002507 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2508 next_entry = priv->cur_rx;
2509
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002510 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002511 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002512 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002513 np = priv->dma_rx + next_entry;
2514
2515 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002516
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002517 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2518 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2519 &priv->xstats,
2520 priv->dma_erx +
2521 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002522 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002523 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002524 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01002525 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002526 * with timestamp value, hence reinitialize
2527 * them in stmmac_rx_refill() function so that
2528 * device can reuse it.
2529 */
2530 priv->rx_skbuff[entry] = NULL;
2531 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002532 priv->rx_skbuff_dma[entry],
2533 priv->dma_buf_sz,
2534 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002535 }
2536 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002537 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002538 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002539 unsigned int des;
2540
2541 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002542 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002543 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002544 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002545
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002546 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2547
LABBE Corentin8d45e422017-02-08 09:31:08 +01002548 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002549 * (preallocated during init) then the packet is
2550 * ignored
2551 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002552 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002553 netdev_err(priv->dev,
2554 "len %d larger than size (%d)\n",
2555 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002556 priv->dev->stats.rx_length_errors++;
2557 break;
2558 }
2559
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002560 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002561 * Type frames (LLC/LLC-SNAP)
2562 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002563 if (unlikely(status != llc_snap))
2564 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002565
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002566 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002567 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2568 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002569 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002570 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2571 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002572 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002573
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002574 /* The zero-copy is always used for all the sizes
2575 * in case of GMAC4 because it needs
2576 * to refill the used descriptors, always.
2577 */
2578 if (unlikely(!priv->plat->has_gmac4 &&
2579 ((frame_len < priv->rx_copybreak) ||
2580 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002581 skb = netdev_alloc_skb_ip_align(priv->dev,
2582 frame_len);
2583 if (unlikely(!skb)) {
2584 if (net_ratelimit())
2585 dev_warn(priv->device,
2586 "packet dropped\n");
2587 priv->dev->stats.rx_dropped++;
2588 break;
2589 }
2590
2591 dma_sync_single_for_cpu(priv->device,
2592 priv->rx_skbuff_dma
2593 [entry], frame_len,
2594 DMA_FROM_DEVICE);
2595 skb_copy_to_linear_data(skb,
2596 priv->
2597 rx_skbuff[entry]->data,
2598 frame_len);
2599
2600 skb_put(skb, frame_len);
2601 dma_sync_single_for_device(priv->device,
2602 priv->rx_skbuff_dma
2603 [entry], frame_len,
2604 DMA_FROM_DEVICE);
2605 } else {
2606 skb = priv->rx_skbuff[entry];
2607 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002608 netdev_err(priv->dev,
2609 "%s: Inconsistent Rx chain\n",
2610 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002611 priv->dev->stats.rx_dropped++;
2612 break;
2613 }
2614 prefetch(skb->data - NET_IP_ALIGN);
2615 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002616 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002617
2618 skb_put(skb, frame_len);
2619 dma_unmap_single(priv->device,
2620 priv->rx_skbuff_dma[entry],
2621 priv->dma_buf_sz,
2622 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002623 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002624
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002626 netdev_dbg(priv->dev, "frame received (%dbytes)",
2627 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002628 print_pkt(skb->data, frame_len);
2629 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002630
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002631 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2632
Vince Bridgersb9381982014-01-14 13:42:05 -06002633 stmmac_rx_vlan(priv->dev, skb);
2634
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002635 skb->protocol = eth_type_trans(skb, priv->dev);
2636
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002637 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002638 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002639 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002641
2642 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643
2644 priv->dev->stats.rx_packets++;
2645 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002646 }
2647 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002648 }
2649
2650 stmmac_rx_refill(priv);
2651
2652 priv->xstats.rx_pkt_n += count;
2653
2654 return count;
2655}
2656
2657/**
2658 * stmmac_poll - stmmac poll method (NAPI)
2659 * @napi : pointer to the napi structure.
2660 * @budget : maximum number of packets that the current CPU can receive from
2661 * all interfaces.
2662 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002663 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002664 */
2665static int stmmac_poll(struct napi_struct *napi, int budget)
2666{
2667 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2668 int work_done = 0;
2669
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002670 priv->xstats.napi_poll++;
2671 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002673 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08002675 napi_complete_done(napi, work_done);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002676 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002677 }
2678 return work_done;
2679}
2680
2681/**
2682 * stmmac_tx_timeout
2683 * @dev : Pointer to net device structure
2684 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002685 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002686 * netdev structure and arrange for the device to be reset to a sane state
2687 * in order to transmit a new packet.
2688 */
2689static void stmmac_tx_timeout(struct net_device *dev)
2690{
2691 struct stmmac_priv *priv = netdev_priv(dev);
2692
2693 /* Clear Tx resources and restart transmitting again */
2694 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002695}
2696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002697/**
Jiri Pirko01789342011-08-16 06:29:00 +00002698 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002699 * @dev : pointer to the device structure
2700 * Description:
2701 * This function is a driver entry point which gets called by the kernel
2702 * whenever multicast addresses must be enabled/disabled.
2703 * Return value:
2704 * void.
2705 */
Jiri Pirko01789342011-08-16 06:29:00 +00002706static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707{
2708 struct stmmac_priv *priv = netdev_priv(dev);
2709
Vince Bridgers3b57de92014-07-31 15:49:17 -05002710 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711}
2712
2713/**
2714 * stmmac_change_mtu - entry point to change MTU size for the device.
2715 * @dev : device pointer.
2716 * @new_mtu : the new MTU size for the device.
2717 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2718 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2719 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2720 * Return value:
2721 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2722 * file on failure.
2723 */
2724static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2725{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002726 struct stmmac_priv *priv = netdev_priv(dev);
2727
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002729 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002730 return -EBUSY;
2731 }
2732
Michał Mirosław5e982f32011-04-09 02:46:55 +00002733 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002734
Michał Mirosław5e982f32011-04-09 02:46:55 +00002735 netdev_update_features(dev);
2736
2737 return 0;
2738}
2739
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002740static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002741 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002742{
2743 struct stmmac_priv *priv = netdev_priv(dev);
2744
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002745 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002746 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002747
Michał Mirosław5e982f32011-04-09 02:46:55 +00002748 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002749 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002750
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002751 /* Some GMAC devices have a bugged Jumbo frame support that
2752 * needs to have the Tx COE disabled for oversized frames
2753 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01002754 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002755 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002756 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002757 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002758
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002759 /* Disable tso if asked by ethtool */
2760 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2761 if (features & NETIF_F_TSO)
2762 priv->tso = true;
2763 else
2764 priv->tso = false;
2765 }
2766
Michał Mirosław5e982f32011-04-09 02:46:55 +00002767 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002768}
2769
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002770static int stmmac_set_features(struct net_device *netdev,
2771 netdev_features_t features)
2772{
2773 struct stmmac_priv *priv = netdev_priv(netdev);
2774
2775 /* Keep the COE Type in case of csum is supporting */
2776 if (features & NETIF_F_RXCSUM)
2777 priv->hw->rx_csum = priv->plat->rx_coe;
2778 else
2779 priv->hw->rx_csum = 0;
2780 /* No check needed because rx_coe has been set before and it will be
2781 * fixed in case of issue.
2782 */
2783 priv->hw->mac->rx_ipc(priv->hw);
2784
2785 return 0;
2786}
2787
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002788/**
2789 * stmmac_interrupt - main ISR
2790 * @irq: interrupt number.
2791 * @dev_id: to pass the net device pointer.
2792 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002793 * It can call:
2794 * o DMA service routine (to manage incoming frame reception and transmission
2795 * status)
2796 * o Core interrupts to manage: remote wake-up, management counter, LPI
2797 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002798 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002799static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2800{
2801 struct net_device *dev = (struct net_device *)dev_id;
2802 struct stmmac_priv *priv = netdev_priv(dev);
2803
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002804 if (priv->irq_wake)
2805 pm_wakeup_event(priv->device, 0);
2806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002807 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002808 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002809 return IRQ_NONE;
2810 }
2811
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002812 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002813 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002814 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002815 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002817 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002818 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002819 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002820 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002821 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002822 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002823 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2824 priv->rx_tail_addr,
2825 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002826 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002827
2828 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002829 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002830 if (priv->xstats.pcs_link)
2831 netif_carrier_on(dev);
2832 else
2833 netif_carrier_off(dev);
2834 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002835 }
2836
2837 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002838 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002839
2840 return IRQ_HANDLED;
2841}
2842
2843#ifdef CONFIG_NET_POLL_CONTROLLER
2844/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002845 * to allow network I/O with interrupts disabled.
2846 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002847static void stmmac_poll_controller(struct net_device *dev)
2848{
2849 disable_irq(dev->irq);
2850 stmmac_interrupt(dev->irq, dev);
2851 enable_irq(dev->irq);
2852}
2853#endif
2854
2855/**
2856 * stmmac_ioctl - Entry point for the Ioctl
2857 * @dev: Device pointer.
2858 * @rq: An IOCTL specefic structure, that can contain a pointer to
2859 * a proprietary structure used to pass information to the driver.
2860 * @cmd: IOCTL command
2861 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002862 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863 */
2864static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2865{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002866 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002867
2868 if (!netif_running(dev))
2869 return -EINVAL;
2870
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002871 switch (cmd) {
2872 case SIOCGMIIPHY:
2873 case SIOCGMIIREG:
2874 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002875 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002876 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002877 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002878 break;
2879 case SIOCSHWTSTAMP:
2880 ret = stmmac_hwtstamp_ioctl(dev, rq);
2881 break;
2882 default:
2883 break;
2884 }
Richard Cochran28b04112010-07-17 08:48:55 +00002885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002886 return ret;
2887}
2888
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002889#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002890static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002891
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002892static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002893 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002894{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002896 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2897 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002898
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002899 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002900 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002901 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002902 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002903 le32_to_cpu(ep->basic.des0),
2904 le32_to_cpu(ep->basic.des1),
2905 le32_to_cpu(ep->basic.des2),
2906 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002907 ep++;
2908 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002909 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002910 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002911 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2912 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913 p++;
2914 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915 seq_printf(seq, "\n");
2916 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002917}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002918
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002919static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2920{
2921 struct net_device *dev = seq->private;
2922 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002923
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002924 if (priv->extend_desc) {
2925 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002926 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002927 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002928 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002929 } else {
2930 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002931 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002932 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002933 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002934 }
2935
2936 return 0;
2937}
2938
2939static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2940{
2941 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2942}
2943
Pavel Machek22d3efe2016-11-28 12:55:59 +01002944/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2945
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002946static const struct file_operations stmmac_rings_status_fops = {
2947 .owner = THIS_MODULE,
2948 .open = stmmac_sysfs_ring_open,
2949 .read = seq_read,
2950 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002951 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002952};
2953
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002954static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2955{
2956 struct net_device *dev = seq->private;
2957 struct stmmac_priv *priv = netdev_priv(dev);
2958
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002959 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002960 seq_printf(seq, "DMA HW features not supported\n");
2961 return 0;
2962 }
2963
2964 seq_printf(seq, "==============================\n");
2965 seq_printf(seq, "\tDMA HW features\n");
2966 seq_printf(seq, "==============================\n");
2967
Pavel Machek22d3efe2016-11-28 12:55:59 +01002968 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002969 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002970 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002971 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002972 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002973 (priv->dma_cap.half_duplex) ? "Y" : "N");
2974 seq_printf(seq, "\tHash Filter: %s\n",
2975 (priv->dma_cap.hash_filter) ? "Y" : "N");
2976 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2977 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01002978 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002979 (priv->dma_cap.pcs) ? "Y" : "N");
2980 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2981 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2982 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2983 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2984 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2985 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2986 seq_printf(seq, "\tRMON module: %s\n",
2987 (priv->dma_cap.rmon) ? "Y" : "N");
2988 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2989 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002990 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002991 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002992 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002993 (priv->dma_cap.eee) ? "Y" : "N");
2994 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2995 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2996 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002997 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2998 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2999 (priv->dma_cap.rx_coe) ? "Y" : "N");
3000 } else {
3001 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3002 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3003 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3004 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3005 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003006 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3007 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3008 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3009 priv->dma_cap.number_rx_channel);
3010 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3011 priv->dma_cap.number_tx_channel);
3012 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3013 (priv->dma_cap.enh_desc) ? "Y" : "N");
3014
3015 return 0;
3016}
3017
3018static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3019{
3020 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3021}
3022
3023static const struct file_operations stmmac_dma_cap_fops = {
3024 .owner = THIS_MODULE,
3025 .open = stmmac_sysfs_dma_cap_open,
3026 .read = seq_read,
3027 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003028 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003029};
3030
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003031static int stmmac_init_fs(struct net_device *dev)
3032{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003033 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003034
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003035 /* Create per netdev entries */
3036 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3037
3038 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003039 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003040
3041 return -ENOMEM;
3042 }
3043
3044 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003045 priv->dbgfs_rings_status =
3046 debugfs_create_file("descriptors_status", S_IRUGO,
3047 priv->dbgfs_dir, dev,
3048 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003049
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003050 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003051 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003052 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003053
3054 return -ENOMEM;
3055 }
3056
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003057 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003058 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3059 priv->dbgfs_dir,
3060 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003061
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003062 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003063 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003064 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003065
3066 return -ENOMEM;
3067 }
3068
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003069 return 0;
3070}
3071
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003073{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003074 struct stmmac_priv *priv = netdev_priv(dev);
3075
3076 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003077}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003078#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003079
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080static const struct net_device_ops stmmac_netdev_ops = {
3081 .ndo_open = stmmac_open,
3082 .ndo_start_xmit = stmmac_xmit,
3083 .ndo_stop = stmmac_release,
3084 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003085 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003086 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003087 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088 .ndo_tx_timeout = stmmac_tx_timeout,
3089 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090#ifdef CONFIG_NET_POLL_CONTROLLER
3091 .ndo_poll_controller = stmmac_poll_controller,
3092#endif
3093 .ndo_set_mac_address = eth_mac_addr,
3094};
3095
3096/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003097 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003098 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003099 * Description: this function is to configure the MAC device according to
3100 * some platform parameters or the HW capability register. It prepares the
3101 * driver to use either ring or chain modes and to setup either enhanced or
3102 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 */
3104static int stmmac_hw_init(struct stmmac_priv *priv)
3105{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003106 struct mac_device_info *mac;
3107
3108 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003109 if (priv->plat->has_gmac) {
3110 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003111 mac = dwmac1000_setup(priv->ioaddr,
3112 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003113 priv->plat->unicast_filter_entries,
3114 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003115 } else if (priv->plat->has_gmac4) {
3116 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3117 mac = dwmac4_setup(priv->ioaddr,
3118 priv->plat->multicast_filter_bins,
3119 priv->plat->unicast_filter_entries,
3120 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003121 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003122 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003123 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003124 if (!mac)
3125 return -ENOMEM;
3126
3127 priv->hw = mac;
3128
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003129 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3131 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003132 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003133 if (chain_mode) {
3134 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003135 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 priv->mode = STMMAC_CHAIN_MODE;
3137 } else {
3138 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003139 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003140 priv->mode = STMMAC_RING_MODE;
3141 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003142 }
3143
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003144 /* Get the HW capability (new GMAC newer than 3.50a) */
3145 priv->hw_cap_support = stmmac_get_hw_features(priv);
3146 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003147 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003148
3149 /* We can override some gmac/dma configuration fields: e.g.
3150 * enh_desc, tx_coe (e.g. that are passed through the
3151 * platform) with the values from the HW capability
3152 * register (if supported).
3153 */
3154 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003155 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003156 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003157
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003158 /* TXCOE doesn't work in thresh DMA mode */
3159 if (priv->plat->force_thresh_dma_mode)
3160 priv->plat->tx_coe = 0;
3161 else
3162 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003164 /* In case of GMAC4 rx_coe is from HW cap register. */
3165 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003166
3167 if (priv->dma_cap.rx_coe_type2)
3168 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3169 else if (priv->dma_cap.rx_coe_type1)
3170 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3171
LABBE Corentin38ddc592016-11-16 20:09:39 +01003172 } else {
3173 dev_info(priv->device, "No HW DMA feature register supported\n");
3174 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003175
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003176 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3177 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3178 priv->hw->desc = &dwmac4_desc_ops;
3179 else
3180 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003181
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003182 if (priv->plat->rx_coe) {
3183 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003184 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003185 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003186 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003187 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003188 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003189 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003190
3191 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003192 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003193 device_set_wakeup_capable(priv->device, 1);
3194 }
3195
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003196 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003197 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003198
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003199 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003200}
3201
3202/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003203 * stmmac_dvr_probe
3204 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003205 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003206 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003207 * Description: this is the main probe function used to
3208 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003209 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003210 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003212int stmmac_dvr_probe(struct device *device,
3213 struct plat_stmmacenet_data *plat_dat,
3214 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003215{
3216 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003217 struct net_device *ndev = NULL;
3218 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003220 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003221 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003222 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003223
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003224 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003225
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003226 priv = netdev_priv(ndev);
3227 priv->device = device;
3228 priv->dev = ndev;
3229
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003230 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003231 priv->pause = pause;
3232 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003233 priv->ioaddr = res->addr;
3234 priv->dev->base_addr = (unsigned long)res->addr;
3235
3236 priv->dev->irq = res->irq;
3237 priv->wol_irq = res->wol_irq;
3238 priv->lpi_irq = res->lpi_irq;
3239
3240 if (res->mac)
3241 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003242
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003243 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003244
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003245 /* Verify driver arguments */
3246 stmmac_verify_args();
3247
3248 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003249 * this needs to have multiple instances
3250 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003251 if ((phyaddr >= 0) && (phyaddr <= 31))
3252 priv->plat->phy_addr = phyaddr;
3253
jpintof573c0b2017-01-09 12:35:09 +00003254 if (priv->plat->stmmac_rst)
3255 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003256
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003257 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003258 ret = stmmac_hw_init(priv);
3259 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003260 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003261
3262 ndev->netdev_ops = &stmmac_netdev_ops;
3263
3264 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3265 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003266
3267 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3268 ndev->hw_features |= NETIF_F_TSO;
3269 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003270 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003271 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003272 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3273 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003274#ifdef STMMAC_VLAN_TAG_USED
3275 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003276 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003277#endif
3278 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3279
Jarod Wilson44770e12016-10-17 15:54:17 -04003280 /* MTU range: 46 - hw-specific max */
3281 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3282 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3283 ndev->max_mtu = JUMBO_LEN;
3284 else
3285 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003286 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
3287 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
3288 */
3289 if ((priv->plat->maxmtu < ndev->max_mtu) &&
3290 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04003291 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08003292 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003293 dev_warn(priv->device,
3294 "%s: warning: maxmtu having invalid value (%d)\n",
3295 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04003296
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003297 if (flow_ctrl)
3298 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3299
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003300 /* Rx Watchdog is available in the COREs newer than the 3.40.
3301 * In some case, for example on bugged HW this feature
3302 * has to be disable and this can be done by passing the
3303 * riwt_off field from the platform.
3304 */
3305 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3306 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003307 dev_info(priv->device,
3308 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003309 }
3310
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003311 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003312
Vlad Lunguf8e96162010-11-29 22:52:52 +00003313 spin_lock_init(&priv->lock);
3314
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003315 /* If a specific clk_csr value is passed from the platform
3316 * this means that the CSR Clock Range selection cannot be
3317 * changed at run-time and it is fixed. Viceversa the driver'll try to
3318 * set the MDC clock dynamically according to the csr actual
3319 * clock input.
3320 */
3321 if (!priv->plat->clk_csr)
3322 stmmac_clk_csr_set(priv);
3323 else
3324 priv->clk_csr = priv->plat->clk_csr;
3325
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003326 stmmac_check_pcs_mode(priv);
3327
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003328 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3329 priv->hw->pcs != STMMAC_PCS_TBI &&
3330 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003331 /* MDIO bus Registration */
3332 ret = stmmac_mdio_register(ndev);
3333 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003334 dev_err(priv->device,
3335 "%s: MDIO bus (id: %d) registration failed",
3336 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003337 goto error_mdio_register;
3338 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003339 }
3340
Florian Fainelli57016592016-12-27 18:23:06 -08003341 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003342 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01003343 dev_err(priv->device, "%s: ERROR %i registering the device\n",
3344 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003345 goto error_netdev_register;
3346 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347
Florian Fainelli57016592016-12-27 18:23:06 -08003348 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349
Viresh Kumar6a81c262012-07-30 14:39:41 -07003350error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003351 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3352 priv->hw->pcs != STMMAC_PCS_TBI &&
3353 priv->hw->pcs != STMMAC_PCS_RTBI)
3354 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003355error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003356 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003357error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003358 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003359
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003360 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003361}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003362EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363
3364/**
3365 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003366 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003368 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003369 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003370int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003372 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003373 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374
LABBE Corentin38ddc592016-11-16 20:09:39 +01003375 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003377 priv->hw->dma->stop_rx(priv->ioaddr);
3378 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003379
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003380 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003381 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00003383 if (priv->plat->stmmac_rst)
3384 reset_control_assert(priv->plat->stmmac_rst);
3385 clk_disable_unprepare(priv->plat->pclk);
3386 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003387 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3388 priv->hw->pcs != STMMAC_PCS_TBI &&
3389 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003390 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391 free_netdev(ndev);
3392
3393 return 0;
3394}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003395EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003397/**
3398 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003399 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003400 * Description: this is the function to suspend the device and it is called
3401 * by the platform driver to stop the network queue, release the resources,
3402 * program the PMT register (for WoL), clean and release driver resources.
3403 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003404int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003405{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003406 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003407 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003408 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003409
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003410 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003411 return 0;
3412
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003413 if (ndev->phydev)
3414 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003415
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003416 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003417
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003418 netif_device_detach(ndev);
3419 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003420
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003421 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003422
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003423 /* Stop TX/RX DMA */
3424 priv->hw->dma->stop_tx(priv->ioaddr);
3425 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003426
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003427 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003428 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003429 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003430 priv->irq_wake = 1;
3431 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003432 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003433 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003434 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00003435 clk_disable(priv->plat->pclk);
3436 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003437 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003438 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003439
3440 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01003441 priv->speed = SPEED_UNKNOWN;
3442 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003443 return 0;
3444}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003445EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003446
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003447/**
3448 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003449 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003450 * Description: when resume this function is invoked to setup the DMA and CORE
3451 * in a usable state.
3452 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003453int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003455 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003456 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003457 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003458
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003459 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460 return 0;
3461
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462 /* Power Down bit, into the PM register, is cleared
3463 * automatically as soon as a magic packet or a Wake-up frame
3464 * is received. Anyway, it's better to manually clear
3465 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003466 * from another devices (e.g. serial console).
3467 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003468 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003469 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003470 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003471 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003472 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003473 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003474 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01003475 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00003476 clk_enable(priv->plat->stmmac_clk);
3477 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003478 /* reset the phy so that it's ready */
3479 if (priv->mii)
3480 stmmac_mdio_reset(priv->mii);
3481 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003482
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003483 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003484
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003485 spin_lock_irqsave(&priv->lock, flags);
3486
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003487 priv->cur_rx = 0;
3488 priv->dirty_rx = 0;
3489 priv->dirty_tx = 0;
3490 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003491 /* reset private mss value to force mss context settings at
3492 * next tso xmit (only used for gmac4).
3493 */
3494 priv->mss = 0;
3495
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003496 stmmac_clear_descriptors(priv);
3497
Huacai Chenfe1319292014-12-19 22:38:18 +08003498 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003499 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003500 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003502 napi_enable(&priv->napi);
3503
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003504 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003505
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003506 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003507
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003508 if (ndev->phydev)
3509 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003510
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511 return 0;
3512}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003513EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003514
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515#ifndef MODULE
3516static int __init stmmac_cmdline_opt(char *str)
3517{
3518 char *opt;
3519
3520 if (!str || !*str)
3521 return -EINVAL;
3522 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003523 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003524 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003525 goto err;
3526 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003527 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003528 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003529 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003530 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003531 goto err;
3532 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003533 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003534 goto err;
3535 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003536 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003537 goto err;
3538 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003539 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003540 goto err;
3541 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003542 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003543 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003544 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003545 if (kstrtoint(opt + 10, 0, &eee_timer))
3546 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003547 } else if (!strncmp(opt, "chain_mode:", 11)) {
3548 if (kstrtoint(opt + 11, 0, &chain_mode))
3549 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003550 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003551 }
3552 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003553
3554err:
3555 pr_err("%s: ERROR broken module parameter conversion", __func__);
3556 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003557}
3558
3559__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003560#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003561
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003562static int __init stmmac_init(void)
3563{
3564#ifdef CONFIG_DEBUG_FS
3565 /* Create debugfs main directory if it doesn't exist yet */
3566 if (!stmmac_fs_dir) {
3567 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3568
3569 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3570 pr_err("ERROR %s, debugfs create directory failed\n",
3571 STMMAC_RESOURCE_NAME);
3572
3573 return -ENOMEM;
3574 }
3575 }
3576#endif
3577
3578 return 0;
3579}
3580
3581static void __exit stmmac_exit(void)
3582{
3583#ifdef CONFIG_DEBUG_FS
3584 debugfs_remove_recursive(stmmac_fs_dir);
3585#endif
3586}
3587
3588module_init(stmmac_init)
3589module_exit(stmmac_exit)
3590
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003591MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3592MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3593MODULE_LICENSE("GPL");