blob: 380d46dc9a7035b966fccab153974d5faa2d06a2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jake Oshins788858e2016-02-16 21:56:22 +000018#include <linux/irqdomain.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090019#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
22#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Stephen Hemminger0b950f02014-01-10 17:14:48 -070024static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070025 .name = "PCI busn",
26 .start = 0,
27 .end = 255,
28 .flags = IORESOURCE_BUS,
29};
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Ugh. Need to stop exporting this to modules. */
32LIST_HEAD(pci_root_buses);
33EXPORT_SYMBOL(pci_root_buses);
34
Yinghai Lu5cc62c22012-05-17 18:51:11 -070035static LIST_HEAD(pci_domain_busn_res_list);
36
37struct pci_domain_busn_res {
38 struct list_head list;
39 struct resource res;
40 int domain_nr;
41};
42
43static struct resource *get_pci_domain_busn_res(int domain_nr)
44{
45 struct pci_domain_busn_res *r;
46
47 list_for_each_entry(r, &pci_domain_busn_res_list, list)
48 if (r->domain_nr == domain_nr)
49 return &r->res;
50
51 r = kzalloc(sizeof(*r), GFP_KERNEL);
52 if (!r)
53 return NULL;
54
55 r->domain_nr = domain_nr;
56 r->res.start = 0;
57 r->res.end = 0xff;
58 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
59
60 list_add_tail(&r->list, &pci_domain_busn_res_list);
61
62 return &r->res;
63}
64
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080065static int find_anything(struct device *dev, void *data)
66{
67 return 1;
68}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070/*
71 * Some device drivers need know if pci is initiated.
72 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074 */
75int no_pci_devices(void)
76{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 struct device *dev;
78 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070079
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
81 no_devices = (dev == NULL);
82 put_device(dev);
83 return no_devices;
84}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070085EXPORT_SYMBOL(no_pci_devices);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 * PCI Bus Class
89 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070091{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Markus Elfringff0387c2014-11-10 21:02:17 -070094 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070095 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100096 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 kfree(pci_bus);
98}
99
100static struct class pcibus_class = {
101 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700103 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
106static int __init pcibus_class_init(void)
107{
108 return class_register(&pcibus_class);
109}
110postcore_initcall(pcibus_class_init);
111
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400112static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800113{
114 u64 size = mask & maxbase; /* Find the significant bits */
115 if (!size)
116 return 0;
117
118 /* Get the lowest of them to find the decode size, and
119 from that the extent. */
120 size = (size & ~(size-1)) - 1;
121
122 /* base == maxbase can be valid only if the BAR has
123 already been programmed with all 1s. */
124 if (base == maxbase && ((base | size) & mask) != mask)
125 return 0;
126
127 return size;
128}
129
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600134
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
137 flags |= IORESOURCE_IO;
138 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139 }
140
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600141 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
142 flags |= IORESOURCE_MEM;
143 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
144 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600146 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
147 switch (mem_type) {
148 case PCI_BASE_ADDRESS_MEM_TYPE_32:
149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600151 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 break;
153 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600154 flags |= IORESOURCE_MEM_64;
155 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161}
162
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100163#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
164
Yu Zhao0b400c72008-11-22 02:40:40 +0800165/**
166 * pci_read_base - read a PCI BAR
167 * @dev: the PCI device
168 * @type: type of the BAR
169 * @res: resource buffer to be filled in
170 * @pos: BAR position in the config space
171 *
172 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800174int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400175 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176{
177 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600178 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800180 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200182 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400183
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600184 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700185 if (!dev->mmio_always_on) {
186 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100187 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
188 pci_write_config_word(dev, PCI_COMMAND,
189 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
190 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700191 }
192
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 res->name = pci_name(dev);
194
195 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200196 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 pci_read_config_dword(dev, pos, &sz);
198 pci_write_config_dword(dev, pos, l);
199
200 /*
201 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 * If the BAR isn't implemented, all bits must be 0. If it's a
203 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
204 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 */
Myron Stowef795d862014-10-30 11:54:43 -0600206 if (sz == 0xffffffff)
207 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208
209 /*
210 * I don't know how l can have all bits set. Copied from old code.
211 * Maybe it fixes a bug on some ancient platform.
212 */
213 if (l == 0xffffffff)
214 l = 0;
215
216 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600217 res->flags = decode_bar(dev, l);
218 res->flags |= IORESOURCE_SIZEALIGN;
219 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600220 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
221 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
222 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400223 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600224 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
225 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
226 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400227 }
228 } else {
229 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600230 l64 = l & PCI_ROM_ADDRESS_MASK;
231 sz64 = sz & PCI_ROM_ADDRESS_MASK;
232 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 }
234
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600235 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 pci_read_config_dword(dev, pos + 4, &l);
237 pci_write_config_dword(dev, pos + 4, ~0);
238 pci_read_config_dword(dev, pos + 4, &sz);
239 pci_write_config_dword(dev, pos + 4, l);
240
241 l64 |= ((u64)l << 32);
242 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600243 mask64 |= ((u64)~0 << 32);
244 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
247 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 if (!sz64)
250 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400251
Myron Stowef795d862014-10-30 11:54:43 -0600252 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600253 if (!sz64) {
254 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
255 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600256 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 }
Myron Stowef795d862014-10-30 11:54:43 -0600258
259 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700260 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
261 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600262 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
263 res->start = 0;
264 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600265 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
266 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600267 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600268 }
269
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700270 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600271 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700272 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600273 res->start = 0;
274 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600275 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
276 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600277 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 }
280
Myron Stowef795d862014-10-30 11:54:43 -0600281 region.start = l64;
282 region.end = l64 + sz64;
283
Yinghai Lufc279852013-12-09 22:54:40 -0800284 pcibios_bus_to_resource(dev->bus, res, &region);
285 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800286
287 /*
288 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
289 * the corresponding resource address (the physical address used by
290 * the CPU. Converting that resource address back to a bus address
291 * should yield the original BAR value:
292 *
293 * resource_to_bus(bus_to_resource(A)) == A
294 *
295 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
296 * be claimed by the device.
297 */
298 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800299 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800300 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600301 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600302 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
303 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800304 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800305
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 goto out;
307
308
309fail:
310 res->flags = 0;
311out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600312 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800313 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600314
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600315 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800316}
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
319{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400322 if (dev->non_compliant_bars)
323 return;
324
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 for (pos = 0; pos < howmany; pos++) {
326 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400335 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338}
339
Bill Pemberton15856ad2012-11-21 15:35:00 -0500340static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
342 struct pci_dev *dev = child->self;
343 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600344 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700345 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 struct resource *res;
347
348 io_mask = PCI_IO_RANGE_MASK;
349 io_granularity = 0x1000;
350 if (dev->io_window_1k) {
351 /* Support 1K I/O space granularity */
352 io_mask = PCI_IO_1K_RANGE_MASK;
353 io_granularity = 0x400;
354 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 res = child->resource[0];
357 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
358 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600359 base = (io_base_lo & io_mask) << 8;
360 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
363 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
366 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600367 base |= ((unsigned long) io_base_hi << 16);
368 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
370
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600371 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700373 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600374 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800375 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600376 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378}
379
Bill Pemberton15856ad2012-11-21 15:35:00 -0500380static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381{
382 struct pci_dev *dev = child->self;
383 u16 mem_base_lo, mem_limit_lo;
384 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700385 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700386 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 res = child->resource[1];
389 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
390 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600391 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
392 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600393 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700395 region.start = base;
396 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800397 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600398 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400}
401
Bill Pemberton15856ad2012-11-21 15:35:00 -0500402static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403{
404 struct pci_dev *dev = child->self;
405 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700406 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700407 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700408 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700409 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 res = child->resource[2];
412 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
413 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700414 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
415 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
418 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
421 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
422
423 /*
424 * Some bridges set the base > limit by default, and some
425 * (broken) BIOSes do not initialize them. If we find
426 * this, just assume they are not being used.
427 */
428 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700429 base64 |= (u64) mem_base_hi << 32;
430 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
432 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700433
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700434 base = (pci_bus_addr_t) base64;
435 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700436
437 if (base != base64) {
438 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
439 (unsigned long long) base64);
440 return;
441 }
442
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600443 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700448 region.start = base;
449 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800450 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453}
454
Bill Pemberton15856ad2012-11-21 15:35:00 -0500455void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456{
457 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700458 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
Yinghai Lub918c622012-05-17 18:51:11 -0700464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 dev->transparent ? " (subtractive decode)" : "");
467
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475
476 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600478 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700483 res);
484 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700485 }
486 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700487}
488
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100489static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
491 struct pci_bus *b;
492
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100493 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100504#ifdef CONFIG_PCI_DOMAINS_GENERIC
505 if (parent)
506 b->domain_nr = parent->domain_nr;
507#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return b;
509}
510
Jiang Liu70efde22013-06-07 16:16:51 -0600511static void pci_release_host_bridge_dev(struct device *dev)
512{
513 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
514
515 if (bridge->release_fn)
516 bridge->release_fn(bridge);
517
518 pci_free_resource_list(&bridge->windows);
519
520 kfree(bridge);
521}
522
Yinghai Lu7b543662012-04-02 18:31:53 -0700523static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
524{
525 struct pci_host_bridge *bridge;
526
527 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600528 if (!bridge)
529 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700530
Bjorn Helgaas05013482013-06-05 14:22:11 -0600531 INIT_LIST_HEAD(&bridge->windows);
532 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700533 return bridge;
534}
535
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700536static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500537 PCI_SPEED_UNKNOWN, /* 0 */
538 PCI_SPEED_66MHz_PCIX, /* 1 */
539 PCI_SPEED_100MHz_PCIX, /* 2 */
540 PCI_SPEED_133MHz_PCIX, /* 3 */
541 PCI_SPEED_UNKNOWN, /* 4 */
542 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
543 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
544 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
545 PCI_SPEED_UNKNOWN, /* 8 */
546 PCI_SPEED_66MHz_PCIX_266, /* 9 */
547 PCI_SPEED_100MHz_PCIX_266, /* A */
548 PCI_SPEED_133MHz_PCIX_266, /* B */
549 PCI_SPEED_UNKNOWN, /* C */
550 PCI_SPEED_66MHz_PCIX_533, /* D */
551 PCI_SPEED_100MHz_PCIX_533, /* E */
552 PCI_SPEED_133MHz_PCIX_533 /* F */
553};
554
Jacob Keller343e51a2013-07-31 06:53:16 +0000555const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500556 PCI_SPEED_UNKNOWN, /* 0 */
557 PCIE_SPEED_2_5GT, /* 1 */
558 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500559 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500560 PCI_SPEED_UNKNOWN, /* 4 */
561 PCI_SPEED_UNKNOWN, /* 5 */
562 PCI_SPEED_UNKNOWN, /* 6 */
563 PCI_SPEED_UNKNOWN, /* 7 */
564 PCI_SPEED_UNKNOWN, /* 8 */
565 PCI_SPEED_UNKNOWN, /* 9 */
566 PCI_SPEED_UNKNOWN, /* A */
567 PCI_SPEED_UNKNOWN, /* B */
568 PCI_SPEED_UNKNOWN, /* C */
569 PCI_SPEED_UNKNOWN, /* D */
570 PCI_SPEED_UNKNOWN, /* E */
571 PCI_SPEED_UNKNOWN /* F */
572};
573
574void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
575{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700576 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500577}
578EXPORT_SYMBOL_GPL(pcie_update_link_speed);
579
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500580static unsigned char agp_speeds[] = {
581 AGP_UNKNOWN,
582 AGP_1X,
583 AGP_2X,
584 AGP_4X,
585 AGP_8X
586};
587
588static enum pci_bus_speed agp_speed(int agp3, int agpstat)
589{
590 int index = 0;
591
592 if (agpstat & 4)
593 index = 3;
594 else if (agpstat & 2)
595 index = 2;
596 else if (agpstat & 1)
597 index = 1;
598 else
599 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700600
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500601 if (agp3) {
602 index += 2;
603 if (index == 5)
604 index = 0;
605 }
606
607 out:
608 return agp_speeds[index];
609}
610
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611static void pci_set_bus_speed(struct pci_bus *bus)
612{
613 struct pci_dev *bridge = bus->self;
614 int pos;
615
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500616 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
617 if (!pos)
618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
619 if (pos) {
620 u32 agpstat, agpcmd;
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
623 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
626 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
627 }
628
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
630 if (pos) {
631 u16 status;
632 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
635 &status);
636
637 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700639 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700641 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400642 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400644 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646 } else {
647 max = PCI_SPEED_66MHz_PCIX;
648 }
649
650 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700651 bus->cur_bus_speed = pcix_bus_speed[
652 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653
654 return;
655 }
656
Yijing Wangfdfe1512013-09-05 15:55:29 +0800657 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658 u32 linkcap;
659 u16 linksta;
660
Jiang Liu59875ae2012-07-24 17:20:06 +0800661 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700662 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663
Jiang Liu59875ae2012-07-24 17:20:06 +0800664 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500665 pcie_update_link_speed(bus, linksta);
666 }
667}
668
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100669static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
670{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100671 struct irq_domain *d;
672
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100673 /*
674 * Any firmware interface that can resolve the msi_domain
675 * should be called from here.
676 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100677 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800678 if (!d)
679 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100680
Jake Oshins788858e2016-02-16 21:56:22 +0000681#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
682 /*
683 * If no IRQ domain was found via the OF tree, try looking it up
684 * directly through the fwnode_handle.
685 */
686 if (!d) {
687 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
688
689 if (fwnode)
690 d = irq_find_matching_fwnode(fwnode,
691 DOMAIN_BUS_PCI_MSI);
692 }
693#endif
694
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100695 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100696}
697
698static void pci_set_bus_msi_domain(struct pci_bus *bus)
699{
700 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600701 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100702
703 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600704 * The bus can be a root bus, a subordinate bus, or a virtual bus
705 * created by an SR-IOV device. Walk up to the first bridge device
706 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100707 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600708 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
709 if (b->self)
710 d = dev_get_msi_domain(&b->self->dev);
711 }
712
713 if (!d)
714 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100715
716 dev_set_msi_domain(&bus->dev, d);
717}
718
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700719static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
720 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
722 struct pci_bus *child;
723 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800724 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
726 /*
727 * Allocate a new bus, and inherit stuff from the parent..
728 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100729 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 if (!child)
731 return NULL;
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 child->parent = parent;
734 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200735 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200737 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400739 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800740 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400741 */
742 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100743 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 /*
746 * Set up the primary, secondary and subordinate
747 * bus numbers.
748 */
Yinghai Lub918c622012-05-17 18:51:11 -0700749 child->number = child->busn_res.start = busnr;
750 child->primary = parent->busn_res.start;
751 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Yinghai Lu4f535092013-01-21 13:20:52 -0800753 if (!bridge) {
754 child->dev.parent = parent->bridge;
755 goto add_dev;
756 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800757
758 child->self = bridge;
759 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800760 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000761 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500762 pci_set_bus_speed(child);
763
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800765 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
767 child->resource[i]->name = child->name;
768 }
769 bridge->subordinate = child;
770
Yinghai Lu4f535092013-01-21 13:20:52 -0800771add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100772 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800773 ret = device_register(&child->dev);
774 WARN_ON(ret < 0);
775
Jiang Liu10a95742013-04-12 05:44:20 +0000776 pcibios_add_bus(child);
777
Thierry Reding057bd2e2016-02-09 15:30:47 +0100778 if (child->ops->add_bus) {
779 ret = child->ops->add_bus(child);
780 if (WARN_ON(ret < 0))
781 dev_err(&child->dev, "failed to add bus: %d\n", ret);
782 }
783
Yinghai Lu4f535092013-01-21 13:20:52 -0800784 /* Create legacy_io and legacy_mem files for this bus */
785 pci_create_legacy_files(child);
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 return child;
788}
789
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400790struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
791 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
793 struct pci_bus *child;
794
795 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700796 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800797 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800799 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 return child;
802}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600803EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Rajat Jainf3dbd802014-09-02 16:26:00 -0700805static void pci_enable_crs(struct pci_dev *pdev)
806{
807 u16 root_cap = 0;
808
809 /* Enable CRS Software Visibility if supported */
810 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
811 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
812 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
813 PCI_EXP_RTCTL_CRSSVE);
814}
815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816/*
817 * If it's a bridge, configure it and scan the bus behind it.
818 * For CardBus bridges, we don't scan behind as the devices will
819 * be handled by the bridge driver itself.
820 *
821 * We need to process bridges in two passes -- first we scan those
822 * already configured by the BIOS and after we are done with all of
823 * them, we proceed to assigning numbers to the remaining buses in
824 * order to avoid overlaps between old and new bus numbers.
825 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500826int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 struct pci_bus *child;
829 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100830 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600832 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100833 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
835 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600836 primary = buses & 0xFF;
837 secondary = (buses >> 8) & 0xFF;
838 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600840 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
841 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100843 if (!primary && (primary != bus->number) && secondary && subordinate) {
844 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
845 primary = bus->number;
846 }
847
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100848 /* Check if setup is sensible at all */
849 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700850 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600851 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700852 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
853 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100854 broken = 1;
855 }
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700858 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
860 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
861 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
862
Rajat Jainf3dbd802014-09-02 16:26:00 -0700863 pci_enable_crs(dev);
864
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600865 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
866 !is_cardbus && !broken) {
867 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 /*
869 * Bus already configured by firmware, process it in the first
870 * pass and just note the configuration.
871 */
872 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000873 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
875 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100876 * The bus might already exist for two reasons: Either we are
877 * rescanning the bus or the bus is reachable through more than
878 * one bridge. The second case can happen with the i450NX
879 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600881 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600882 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600883 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600884 if (!child)
885 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600886 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700887 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600888 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 }
890
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100892 if (cmax > subordinate)
893 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
894 subordinate, cmax);
895 /* subordinate should equal child->busn_res.end */
896 if (subordinate > max)
897 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 } else {
899 /*
900 * We need to assign a number to this bus which we always
901 * do in the second pass.
902 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700903 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100904 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700905 /* Temporarily disable forwarding of the
906 configuration cycles on all bridges in
907 this bus segment to avoid possible
908 conflicts in the second pass between two
909 bridges programmed with overlapping
910 bus ranges. */
911 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
912 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000913 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700914 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 /* Clear errors */
917 pci_write_config_word(dev, PCI_STATUS, 0xffff);
918
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600919 /* Prevent assigning a bus number that already exists.
920 * This can happen when a bridge is hot-plugged, so in
921 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800922 child = pci_find_bus(pci_domain_nr(bus), max+1);
923 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100924 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800925 if (!child)
926 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600927 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800928 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100929 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 buses = (buses & 0xff000000)
931 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700932 | ((unsigned int)(child->busn_res.start) << 8)
933 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
935 /*
936 * yenta.c forces a secondary latency timer of 176.
937 * Copy that behaviour here.
938 */
939 if (is_cardbus) {
940 buses &= ~0xff000000;
941 buses |= CARDBUS_LATENCY_TIMER << 24;
942 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 /*
945 * We need to blast all three values with a single write.
946 */
947 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
948
949 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700950 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 max = pci_scan_child_bus(child);
952 } else {
953 /*
954 * For CardBus bridges, we leave 4 bus numbers
955 * as cards with a PCI-to-PCI bridge can be
956 * inserted later.
957 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400958 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100959 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700960 if (pci_find_bus(pci_domain_nr(bus),
961 max+i+1))
962 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100963 while (parent->parent) {
964 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700965 (parent->busn_res.end > max) &&
966 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100967 j = 1;
968 }
969 parent = parent->parent;
970 }
971 if (j) {
972 /*
973 * Often, there are two cardbus bridges
974 * -- try to leave one valid bus number
975 * for each one.
976 */
977 i /= 2;
978 break;
979 }
980 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700981 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 }
983 /*
984 * Set the subordinate bus number to its real value.
985 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700986 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
988 }
989
Gary Hadecb3576f2008-02-08 14:00:52 -0800990 sprintf(child->name,
991 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
992 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200994 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100995 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700996 if ((child->busn_res.end > bus->busn_res.end) ||
997 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100998 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700999 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001000 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001001 &child->busn_res,
1002 (bus->number > child->busn_res.end &&
1003 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001004 "wholly" : "partially",
1005 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001006 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001007 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001008 }
1009 bus = bus->parent;
1010 }
1011
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001012out:
1013 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return max;
1016}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001017EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
1019/*
1020 * Read interrupt line and base address registers.
1021 * The architecture-dependent code can tweak these, of course.
1022 */
1023static void pci_read_irq(struct pci_dev *dev)
1024{
1025 unsigned char irq;
1026
1027 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001028 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 if (irq)
1030 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1031 dev->irq = irq;
1032}
1033
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001034void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001035{
1036 int pos;
1037 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001038 int type;
1039 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001040
1041 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1042 if (!pos)
1043 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001044 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001045 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001046 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001047 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1048 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001049
1050 /*
1051 * A Root Port is always the upstream end of a Link. No PCIe
1052 * component has two Links. Two Links are connected by a Switch
1053 * that has a Port on each Link and internal logic to connect the
1054 * two Ports.
1055 */
1056 type = pci_pcie_type(pdev);
1057 if (type == PCI_EXP_TYPE_ROOT_PORT)
1058 pdev->has_secondary_link = 1;
1059 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1060 type == PCI_EXP_TYPE_DOWNSTREAM) {
1061 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001062
1063 /*
1064 * Usually there's an upstream device (Root Port or Switch
1065 * Downstream Port), but we can't assume one exists.
1066 */
1067 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001068 pdev->has_secondary_link = 1;
1069 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001070}
1071
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001072void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001073{
Eric W. Biederman28760482009-09-09 14:09:24 -07001074 u32 reg32;
1075
Jiang Liu59875ae2012-07-24 17:20:06 +08001076 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001077 if (reg32 & PCI_EXP_SLTCAP_HPC)
1078 pdev->is_hotplug_bridge = 1;
1079}
1080
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001081/**
Alex Williamson78916b02014-05-05 14:20:51 -06001082 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1083 * @dev: PCI device
1084 *
1085 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1086 * when forwarding a type1 configuration request the bridge must check that
1087 * the extended register address field is zero. The bridge is not permitted
1088 * to forward the transactions and must handle it as an Unsupported Request.
1089 * Some bridges do not follow this rule and simply drop the extended register
1090 * bits, resulting in the standard config space being aliased, every 256
1091 * bytes across the entire configuration space. Test for this condition by
1092 * comparing the first dword of each potential alias to the vendor/device ID.
1093 * Known offenders:
1094 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1095 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1096 */
1097static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1098{
1099#ifdef CONFIG_PCI_QUIRKS
1100 int pos;
1101 u32 header, tmp;
1102
1103 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1104
1105 for (pos = PCI_CFG_SPACE_SIZE;
1106 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1107 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1108 || header != tmp)
1109 return false;
1110 }
1111
1112 return true;
1113#else
1114 return false;
1115#endif
1116}
1117
1118/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001119 * pci_cfg_space_size - get the configuration space size of the PCI device.
1120 * @dev: PCI device
1121 *
1122 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1123 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1124 * access it. Maybe we don't have a way to generate extended config space
1125 * accesses, or the device is behind a reverse Express bridge. So we try
1126 * reading the dword at 0x100 which must either be 0 or a valid extended
1127 * capability header.
1128 */
1129static int pci_cfg_space_size_ext(struct pci_dev *dev)
1130{
1131 u32 status;
1132 int pos = PCI_CFG_SPACE_SIZE;
1133
1134 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001135 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001136 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001137 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001138
1139 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001140}
1141
1142int pci_cfg_space_size(struct pci_dev *dev)
1143{
1144 int pos;
1145 u32 status;
1146 u16 class;
1147
1148 class = dev->class >> 8;
1149 if (class == PCI_CLASS_BRIDGE_HOST)
1150 return pci_cfg_space_size_ext(dev);
1151
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001152 if (pci_is_pcie(dev))
1153 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001154
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001155 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1156 if (!pos)
1157 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001158
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001159 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1160 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1161 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001162
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001163 return PCI_CFG_SPACE_SIZE;
1164}
1165
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001166#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001167
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02001168static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001169{
1170 /*
1171 * Disable the MSI hardware to avoid screaming interrupts
1172 * during boot. This is the power on reset default so
1173 * usually this should be a noop.
1174 */
1175 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1176 if (dev->msi_cap)
1177 pci_msi_set_enable(dev, 0);
1178
1179 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1180 if (dev->msix_cap)
1181 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1182}
1183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184/**
1185 * pci_setup_device - fill in class and map information of a device
1186 * @dev: the device structure to fill
1187 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001188 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1190 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001191 * Returns 0 on success and negative if unknown type of device (not normal,
1192 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001194int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195{
1196 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001197 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001198 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001199 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001200 struct pci_bus_region region;
1201 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001202
1203 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1204 return -EIO;
1205
1206 dev->sysdata = dev->bus->sysdata;
1207 dev->dev.parent = dev->bus->bridge;
1208 dev->dev.bus = &pci_bus_type;
1209 dev->hdr_type = hdr_type & 0x7f;
1210 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001211 dev->error_state = pci_channel_io_normal;
1212 set_pcie_port_type(dev);
1213
Yijing Wang017ffe62015-07-17 17:16:32 +08001214 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001215 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1216 set this higher, assuming the system even supports it. */
1217 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001219 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1220 dev->bus->number, PCI_SLOT(dev->devfn),
1221 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
1223 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001224 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001225 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001227 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1228 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Yu Zhao853346e2009-03-21 22:05:11 +08001230 /* need to have dev->class ready */
1231 dev->cfg_size = pci_cfg_space_size(dev);
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001234 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 /* Early fixups, before probing the BARs */
1237 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001238 /* device class may be changed after fixup */
1239 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001241 if (dev->non_compliant_bars) {
1242 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1243 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1244 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1245 cmd &= ~PCI_COMMAND_IO;
1246 cmd &= ~PCI_COMMAND_MEMORY;
1247 pci_write_config_word(dev, PCI_COMMAND, cmd);
1248 }
1249 }
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 switch (dev->hdr_type) { /* header type */
1252 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1253 if (class == PCI_CLASS_BRIDGE_PCI)
1254 goto bad;
1255 pci_read_irq(dev);
1256 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1257 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1258 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001259
1260 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001261 * Do the ugly legacy mode stuff here rather than broken chip
1262 * quirk code. Legacy mode ATA controllers have fixed
1263 * addresses. These are not always echoed in BAR0-3, and
1264 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001265 */
1266 if (class == PCI_CLASS_STORAGE_IDE) {
1267 u8 progif;
1268 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1269 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001270 region.start = 0x1F0;
1271 region.end = 0x1F7;
1272 res = &dev->resource[0];
1273 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001274 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001275 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1276 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001277 region.start = 0x3F6;
1278 region.end = 0x3F6;
1279 res = &dev->resource[1];
1280 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001281 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001282 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1283 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001284 }
1285 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001286 region.start = 0x170;
1287 region.end = 0x177;
1288 res = &dev->resource[2];
1289 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001290 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001291 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1292 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001293 region.start = 0x376;
1294 region.end = 0x376;
1295 res = &dev->resource[3];
1296 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001297 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001298 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1299 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001300 }
1301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 break;
1303
1304 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1305 if (class != PCI_CLASS_BRIDGE_PCI)
1306 goto bad;
1307 /* The PCI-to-PCI bridge spec requires that subtractive
1308 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001309 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001310 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 dev->transparent = ((dev->class & 0xff) == 1);
1312 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001313 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001314 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1315 if (pos) {
1316 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1317 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 break;
1320
1321 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1322 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1323 goto bad;
1324 pci_read_irq(dev);
1325 pci_read_bases(dev, 1, 0);
1326 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1327 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1328 break;
1329
1330 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001331 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1332 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001333 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001336 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1337 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001338 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 }
1340
1341 /* We found a fine healthy device, go go go... */
1342 return 0;
1343}
1344
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001345static void pci_configure_mps(struct pci_dev *dev)
1346{
1347 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001348 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001349
1350 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1351 return;
1352
1353 mps = pcie_get_mps(dev);
1354 p_mps = pcie_get_mps(bridge);
1355
1356 if (mps == p_mps)
1357 return;
1358
1359 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1360 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1361 mps, pci_name(bridge), p_mps);
1362 return;
1363 }
Keith Busch27d868b2015-08-24 08:48:16 -05001364
1365 /*
1366 * Fancier MPS configuration is done later by
1367 * pcie_bus_configure_settings()
1368 */
1369 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1370 return;
1371
1372 rc = pcie_set_mps(dev, p_mps);
1373 if (rc) {
1374 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1375 p_mps);
1376 return;
1377 }
1378
1379 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1380 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001381}
1382
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001383static struct hpp_type0 pci_default_type0 = {
1384 .revision = 1,
1385 .cache_line_size = 8,
1386 .latency_timer = 0x40,
1387 .enable_serr = 0,
1388 .enable_perr = 0,
1389};
1390
1391static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1392{
1393 u16 pci_cmd, pci_bctl;
1394
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001395 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001396 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001397
1398 if (hpp->revision > 1) {
1399 dev_warn(&dev->dev,
1400 "PCI settings rev %d not supported; using defaults\n",
1401 hpp->revision);
1402 hpp = &pci_default_type0;
1403 }
1404
1405 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1406 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1407 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1408 if (hpp->enable_serr)
1409 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001410 if (hpp->enable_perr)
1411 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001412 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1413
1414 /* Program bridge control value */
1415 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1416 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1417 hpp->latency_timer);
1418 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1419 if (hpp->enable_serr)
1420 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001421 if (hpp->enable_perr)
1422 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001423 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1424 }
1425}
1426
1427static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1428{
1429 if (hpp)
1430 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1431}
1432
1433static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1434{
1435 int pos;
1436 u32 reg32;
1437
1438 if (!hpp)
1439 return;
1440
1441 if (hpp->revision > 1) {
1442 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1443 hpp->revision);
1444 return;
1445 }
1446
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001447 /*
1448 * Don't allow _HPX to change MPS or MRRS settings. We manage
1449 * those to make sure they're consistent with the rest of the
1450 * platform.
1451 */
1452 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1453 PCI_EXP_DEVCTL_READRQ;
1454 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1455 PCI_EXP_DEVCTL_READRQ);
1456
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001457 /* Initialize Device Control Register */
1458 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1459 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1460
1461 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001462 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001463 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1464 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1465
1466 /* Find Advanced Error Reporting Enhanced Capability */
1467 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1468 if (!pos)
1469 return;
1470
1471 /* Initialize Uncorrectable Error Mask Register */
1472 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1473 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1474 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1475
1476 /* Initialize Uncorrectable Error Severity Register */
1477 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1478 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1479 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1480
1481 /* Initialize Correctable Error Mask Register */
1482 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1483 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1484 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1485
1486 /* Initialize Advanced Error Capabilities and Control Register */
1487 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1488 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1489 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1490
1491 /*
1492 * FIXME: The following two registers are not supported yet.
1493 *
1494 * o Secondary Uncorrectable Error Severity Register
1495 * o Secondary Uncorrectable Error Mask Register
1496 */
1497}
1498
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001499static void pci_configure_device(struct pci_dev *dev)
1500{
1501 struct hotplug_params hpp;
1502 int ret;
1503
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001504 pci_configure_mps(dev);
1505
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001506 memset(&hpp, 0, sizeof(hpp));
1507 ret = pci_get_hp_params(dev, &hpp);
1508 if (ret)
1509 return;
1510
1511 program_hpp_type2(dev, hpp.t2);
1512 program_hpp_type1(dev, hpp.t1);
1513 program_hpp_type0(dev, hpp.t0);
1514}
1515
Zhao, Yu201de562008-10-13 19:49:55 +08001516static void pci_release_capabilities(struct pci_dev *dev)
1517{
1518 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001519 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001520 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001521}
1522
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523/**
1524 * pci_release_dev - free a pci device structure when all users of it are finished.
1525 * @dev: device that's been disconnected
1526 *
1527 * Will be called only by the device core when all users of this pci device are
1528 * done.
1529 */
1530static void pci_release_dev(struct device *dev)
1531{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001532 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001534 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001535 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001536 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001537 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001538 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001539 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01001540 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 kfree(pci_dev);
1542}
1543
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001544struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001545{
1546 struct pci_dev *dev;
1547
1548 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1549 if (!dev)
1550 return NULL;
1551
Michael Ellerman65891212007-04-05 17:19:08 +10001552 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001553 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001554 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001555
1556 return dev;
1557}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001558EXPORT_SYMBOL(pci_alloc_dev);
1559
Yinghai Luefdc87d2012-01-27 10:55:10 -08001560bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001561 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001562{
1563 int delay = 1;
1564
1565 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1566 return false;
1567
1568 /* some broken boards return 0 or ~0 if a slot is empty: */
1569 if (*l == 0xffffffff || *l == 0x00000000 ||
1570 *l == 0x0000ffff || *l == 0xffff0000)
1571 return false;
1572
Rajat Jain89665a62014-09-08 14:19:49 -07001573 /*
1574 * Configuration Request Retry Status. Some root ports return the
1575 * actual device ID instead of the synthetic ID (0xFFFF) required
1576 * by the PCIe spec. Ignore the device ID and only check for
1577 * (vendor id == 1).
1578 */
1579 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001580 if (!crs_timeout)
1581 return false;
1582
1583 msleep(delay);
1584 delay *= 2;
1585 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1586 return false;
1587 /* Card hasn't responded in 60 seconds? Must be stuck. */
1588 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001589 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1590 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1591 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001592 return false;
1593 }
1594 }
1595
1596 return true;
1597}
1598EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600/*
1601 * Read the config data for a PCI device, sanity-check it
1602 * and fill in the dev structure...
1603 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001604static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605{
1606 struct pci_dev *dev;
1607 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
Yinghai Luefdc87d2012-01-27 10:55:10 -08001609 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 return NULL;
1611
Gu Zheng8b1fce02013-05-25 21:48:31 +08001612 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 if (!dev)
1614 return NULL;
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 dev->vendor = l & 0xffff;
1618 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001620 pci_set_of_node(dev);
1621
Yu Zhao480b93b2009-03-20 11:25:14 +08001622 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001623 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 kfree(dev);
1625 return NULL;
1626 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001627
1628 return dev;
1629}
1630
Zhao, Yu201de562008-10-13 19:49:55 +08001631static void pci_init_capabilities(struct pci_dev *dev)
1632{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001633 /* Enhanced Allocation */
1634 pci_ea_init(dev);
1635
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02001636 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1637 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001638
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001639 /* Buffers for saving PCIe and PCI-X capabilities */
1640 pci_allocate_cap_save_buffers(dev);
1641
Zhao, Yu201de562008-10-13 19:49:55 +08001642 /* Power Management */
1643 pci_pm_init(dev);
1644
1645 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06001646 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001647
1648 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001649 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001650
1651 /* Single Root I/O Virtualization */
1652 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001653
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001654 /* Address Translation Services */
1655 pci_ats_init(dev);
1656
Allen Kayae21ee62009-10-07 10:27:17 -07001657 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001658 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001659
1660 pci_cleanup_aer_error_status_regs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001661}
1662
Marc Zyngier098259e2015-10-02 10:19:32 +01001663/*
1664 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1665 * devices. Firmware interfaces that can select the MSI domain on a
1666 * per-device basis should be called from here.
1667 */
1668static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1669{
1670 struct irq_domain *d;
1671
1672 /*
1673 * If a domain has been set through the pcibios_add_device
1674 * callback, then this is the one (platform code knows best).
1675 */
1676 d = dev_get_msi_domain(&dev->dev);
1677 if (d)
1678 return d;
1679
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001680 /*
1681 * Let's see if we have a firmware interface able to provide
1682 * the domain.
1683 */
1684 d = pci_msi_get_device_domain(dev);
1685 if (d)
1686 return d;
1687
Marc Zyngier098259e2015-10-02 10:19:32 +01001688 return NULL;
1689}
1690
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001691static void pci_set_msi_domain(struct pci_dev *dev)
1692{
Marc Zyngier098259e2015-10-02 10:19:32 +01001693 struct irq_domain *d;
1694
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001695 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001696 * If the platform or firmware interfaces cannot supply a
1697 * device-specific MSI domain, then inherit the default domain
1698 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001699 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001700 d = pci_dev_msi_domain(dev);
1701 if (!d)
1702 d = dev_get_msi_domain(&dev->bus->dev);
1703
1704 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001705}
1706
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001707/**
1708 * pci_dma_configure - Setup DMA configuration
1709 * @dev: ptr to pci_dev struct of the PCI device
1710 *
1711 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001712 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001713 */
1714static void pci_dma_configure(struct pci_dev *dev)
1715{
1716 struct device *bridge = pci_get_host_bridge_device(dev);
1717
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001718 if (IS_ENABLED(CONFIG_OF) &&
1719 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001720 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001721 } else if (has_acpi_companion(bridge)) {
1722 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1723 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1724
1725 if (attr == DEV_DMA_NOT_SUPPORTED)
1726 dev_warn(&dev->dev, "DMA not supported.\n");
1727 else
1728 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1729 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001730 }
1731
1732 pci_put_host_bridge_device(bridge);
1733}
1734
Sam Ravnborg96bde062007-03-26 21:53:30 -08001735void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001736{
Yinghai Lu4f535092013-01-21 13:20:52 -08001737 int ret;
1738
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001739 pci_configure_device(dev);
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 device_initialize(&dev->dev);
1742 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Yinghai Lu7629d192013-01-21 13:20:44 -08001744 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001746 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001748 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001750 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001751 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001752
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 /* Fix up broken headers */
1754 pci_fixup_device(pci_fixup_header, dev);
1755
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001756 /* moved out from quirk header fixup code */
1757 pci_reassigndev_resource_alignment(dev);
1758
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001759 /* Clear the state_saved flag. */
1760 dev->state_saved = false;
1761
Zhao, Yu201de562008-10-13 19:49:55 +08001762 /* Initialize various capabilities */
1763 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001764
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 /*
1766 * Add the device to our list of discovered devices
1767 * and the bus list for fixup functions, etc.
1768 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001769 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001771 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001772
Yinghai Lu4f535092013-01-21 13:20:52 -08001773 ret = pcibios_add_device(dev);
1774 WARN_ON(ret < 0);
1775
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001776 /* Setup MSI irq domain */
1777 pci_set_msi_domain(dev);
1778
Yinghai Lu4f535092013-01-21 13:20:52 -08001779 /* Notifier could use PCI capabilities */
1780 dev->match_driver = false;
1781 ret = device_add(&dev->dev);
1782 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001783}
1784
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001785struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001786{
1787 struct pci_dev *dev;
1788
Trent Piepho90bdb312009-03-20 14:56:00 -06001789 dev = pci_get_slot(bus, devfn);
1790 if (dev) {
1791 pci_dev_put(dev);
1792 return dev;
1793 }
1794
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001795 dev = pci_scan_device(bus, devfn);
1796 if (!dev)
1797 return NULL;
1798
1799 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
1801 return dev;
1802}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001803EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001805static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001806{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001807 int pos;
1808 u16 cap = 0;
1809 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001810
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001811 if (pci_ari_enabled(bus)) {
1812 if (!dev)
1813 return 0;
1814 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1815 if (!pos)
1816 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001817
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001818 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1819 next_fn = PCI_ARI_CAP_NFN(cap);
1820 if (next_fn <= fn)
1821 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001822
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001823 return next_fn;
1824 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001825
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001826 /* dev may be NULL for non-contiguous multifunction devices */
1827 if (!dev || dev->multifunction)
1828 return (fn + 1) % 8;
1829
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001830 return 0;
1831}
1832
1833static int only_one_child(struct pci_bus *bus)
1834{
1835 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001836
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001837 if (!parent || !pci_is_pcie(parent))
1838 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001839 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001840 return 1;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06001841
1842 /*
1843 * PCIe downstream ports are bridges that normally lead to only a
1844 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
1845 * possible devices, not just device 0. See PCIe spec r3.0,
1846 * sec 7.3.1.
1847 */
Yijing Wang777e61e2015-05-21 15:05:04 +08001848 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001849 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001850 return 1;
1851 return 0;
1852}
1853
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854/**
1855 * pci_scan_slot - scan a PCI slot on a bus for devices.
1856 * @bus: PCI bus to scan
1857 * @devfn: slot number to scan (must have zero function.)
1858 *
1859 * Scan a PCI slot on the specified PCI bus for devices, adding
1860 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001861 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001862 *
1863 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001865int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001867 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001868 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001869
1870 if (only_one_child(bus) && (devfn > 0))
1871 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001873 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001874 if (!dev)
1875 return 0;
1876 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001877 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001879 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001880 dev = pci_scan_single_device(bus, devfn + fn);
1881 if (dev) {
1882 if (!dev->is_added)
1883 nr++;
1884 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 }
1886 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001887
Shaohua Li149e1632008-07-23 10:32:31 +08001888 /* only one slot has pcie device */
1889 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001890 pcie_aspm_init_link_state(bus->self);
1891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 return nr;
1893}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001894EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Jon Masonb03e7492011-07-20 15:20:54 -05001896static int pcie_find_smpss(struct pci_dev *dev, void *data)
1897{
1898 u8 *smpss = data;
1899
1900 if (!pci_is_pcie(dev))
1901 return 0;
1902
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001903 /*
1904 * We don't have a way to change MPS settings on devices that have
1905 * drivers attached. A hot-added device might support only the minimum
1906 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1907 * where devices may be hot-added, we limit the fabric MPS to 128 so
1908 * hot-added devices will work correctly.
1909 *
1910 * However, if we hot-add a device to a slot directly below a Root
1911 * Port, it's impossible for there to be other existing devices below
1912 * the port. We don't limit the MPS in this case because we can
1913 * reconfigure MPS on both the Root Port and the hot-added device,
1914 * and there are no other devices involved.
1915 *
1916 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001917 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001918 if (dev->is_hotplug_bridge &&
1919 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001920 *smpss = 0;
1921
1922 if (*smpss > dev->pcie_mpss)
1923 *smpss = dev->pcie_mpss;
1924
1925 return 0;
1926}
1927
1928static void pcie_write_mps(struct pci_dev *dev, int mps)
1929{
Jon Mason62f392e2011-10-14 14:56:14 -05001930 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001931
1932 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001933 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001934
Yijing Wang62f87c02012-07-24 17:20:03 +08001935 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1936 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001937 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001938 * downstream communication will never be larger than
1939 * the MRRS. So, the MPS only needs to be configured
1940 * for the upstream communication. This being the case,
1941 * walk from the top down and set the MPS of the child
1942 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001943 *
1944 * Configure the device MPS with the smaller of the
1945 * device MPSS or the bridge MPS (which is assumed to be
1946 * properly configured at this point to the largest
1947 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001948 */
Jon Mason62f392e2011-10-14 14:56:14 -05001949 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001950 }
1951
1952 rc = pcie_set_mps(dev, mps);
1953 if (rc)
1954 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1955}
1956
Jon Mason62f392e2011-10-14 14:56:14 -05001957static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001958{
Jon Mason62f392e2011-10-14 14:56:14 -05001959 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001960
Jon Masoned2888e2011-09-08 16:41:18 -05001961 /* In the "safe" case, do not configure the MRRS. There appear to be
1962 * issues with setting MRRS to 0 on a number of devices.
1963 */
Jon Masoned2888e2011-09-08 16:41:18 -05001964 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1965 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001966
Jon Masoned2888e2011-09-08 16:41:18 -05001967 /* For Max performance, the MRRS must be set to the largest supported
1968 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001969 * device or the bus can support. This should already be properly
1970 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001971 */
Jon Mason62f392e2011-10-14 14:56:14 -05001972 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001973
1974 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001975 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001976 * If the MRRS value provided is not acceptable (e.g., too large),
1977 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001978 */
Jon Masonb03e7492011-07-20 15:20:54 -05001979 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1980 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001981 if (!rc)
1982 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001983
Jon Mason62f392e2011-10-14 14:56:14 -05001984 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001985 mrrs /= 2;
1986 }
Jon Mason62f392e2011-10-14 14:56:14 -05001987
1988 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001989 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001990}
1991
1992static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1993{
Jon Masona513a992011-10-14 14:56:16 -05001994 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001995
1996 if (!pci_is_pcie(dev))
1997 return 0;
1998
Keith Busch27d868b2015-08-24 08:48:16 -05001999 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2000 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002001 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002002
Jon Masona513a992011-10-14 14:56:16 -05002003 mps = 128 << *(u8 *)data;
2004 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002005
2006 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002007 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002008
Ryan Desfosses227f0642014-04-18 20:13:50 -04002009 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2010 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05002011 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002012
2013 return 0;
2014}
2015
Jon Masona513a992011-10-14 14:56:16 -05002016/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002017 * parents then children fashion. If this changes, then this code will not
2018 * work as designed.
2019 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002020void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002021{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002022 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002023
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002024 if (!bus->self)
2025 return;
2026
Jon Masonb03e7492011-07-20 15:20:54 -05002027 if (!pci_is_pcie(bus->self))
2028 return;
2029
Jon Mason5f39e672011-10-03 09:50:20 -05002030 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002031 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002032 * simply force the MPS of the entire system to the smallest possible.
2033 */
2034 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2035 smpss = 0;
2036
Jon Masonb03e7492011-07-20 15:20:54 -05002037 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002038 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002039
Jon Masonb03e7492011-07-20 15:20:54 -05002040 pcie_find_smpss(bus->self, &smpss);
2041 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2042 }
2043
2044 pcie_bus_configure_set(bus->self, &smpss);
2045 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2046}
Jon Masondebc3b72011-08-02 00:01:18 -05002047EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002048
Bill Pemberton15856ad2012-11-21 15:35:00 -05002049unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050{
Yinghai Lub918c622012-05-17 18:51:11 -07002051 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 struct pci_dev *dev;
2053
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002054 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
2056 /* Go find them, Rover! */
2057 for (devfn = 0; devfn < 0x100; devfn += 8)
2058 pci_scan_slot(bus, devfn);
2059
Yu Zhaoa28724b2009-03-20 11:25:13 +08002060 /* Reserve buses for SR-IOV capability. */
2061 max += pci_iov_bus_range(bus);
2062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /*
2064 * After performing arch-dependent fixup of the bus, look behind
2065 * all PCI-to-PCI bridges on this bus.
2066 */
Alex Chiang74710de2009-03-20 14:56:10 -06002067 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002068 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002069 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002070 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002071 }
2072
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002073 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002075 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 max = pci_scan_bridge(bus, dev, max, pass);
2077 }
2078
2079 /*
2080 * We've scanned the bus and so we know all about what's on
2081 * the other side of any bridges that may be on this bus plus
2082 * any devices.
2083 *
2084 * Return how far we've got finding sub-buses.
2085 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002086 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 return max;
2088}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002089EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002091/**
2092 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2093 * @bridge: Host bridge to set up.
2094 *
2095 * Default empty implementation. Replace with an architecture-specific setup
2096 * routine, if necessary.
2097 */
2098int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2099{
2100 return 0;
2101}
2102
Jiang Liu10a95742013-04-12 05:44:20 +00002103void __weak pcibios_add_bus(struct pci_bus *bus)
2104{
2105}
2106
2107void __weak pcibios_remove_bus(struct pci_bus *bus)
2108{
2109}
2110
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002111struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2112 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002114 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002115 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002116 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002117 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002118 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002119 resource_size_t offset;
2120 char bus_addr[64];
2121 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002123 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002124 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002125 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
2127 b->sysdata = sysdata;
2128 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002129 b->number = b->busn_res.start = bus;
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02002130#ifdef CONFIG_PCI_DOMAINS_GENERIC
2131 b->domain_nr = pci_bus_find_domain_nr(b, parent);
2132#endif
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002133 b2 = pci_find_bus(pci_domain_nr(b), bus);
2134 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002136 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 goto err_out;
2138 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002139
Yinghai Lu7b543662012-04-02 18:31:53 -07002140 bridge = pci_alloc_host_bridge(b);
2141 if (!bridge)
2142 goto err_out;
2143
2144 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002145 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002146 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002147 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002148 if (error) {
2149 kfree(bridge);
2150 goto err_out;
2151 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002152
Yinghai Lu7b543662012-04-02 18:31:53 -07002153 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002154 if (error) {
2155 put_device(&bridge->dev);
2156 goto err_out;
2157 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002158 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002159 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002160 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002161 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162
Yinghai Lu0d358f22008-02-19 03:20:41 -08002163 if (!parent)
2164 set_dev_node(b->bridge, pcibus_to_node(b));
2165
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002166 b->dev.class = &pcibus_class;
2167 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002168 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002169 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 if (error)
2171 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
Jiang Liu10a95742013-04-12 05:44:20 +00002173 pcibios_add_bus(b);
2174
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 /* Create legacy_io and legacy_mem files for this bus */
2176 pci_create_legacy_files(b);
2177
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002178 if (parent)
2179 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2180 else
2181 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2182
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002183 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002184 resource_list_for_each_entry_safe(window, n, resources) {
2185 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002186 res = window->res;
2187 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002188 if (res->flags & IORESOURCE_BUS)
2189 pci_bus_insert_busn_res(b, bus, res->end);
2190 else
2191 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002192 if (offset) {
2193 if (resource_type(res) == IORESOURCE_IO)
2194 fmt = " (bus address [%#06llx-%#06llx])";
2195 else
2196 fmt = " (bus address [%#010llx-%#010llx])";
2197 snprintf(bus_addr, sizeof(bus_addr), fmt,
2198 (unsigned long long) (res->start - offset),
2199 (unsigned long long) (res->end - offset));
2200 } else
2201 bus_addr[0] = '\0';
2202 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002203 }
2204
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002205 down_write(&pci_bus_sem);
2206 list_add_tail(&b->node, &pci_root_buses);
2207 up_write(&pci_bus_sem);
2208
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 return b;
2210
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002212 put_device(&bridge->dev);
2213 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002214err_out:
2215 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 return NULL;
2217}
Ray Juie6b29de2015-04-08 11:21:33 -07002218EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002219
Yinghai Lu98a35832012-05-18 11:35:50 -06002220int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2221{
2222 struct resource *res = &b->busn_res;
2223 struct resource *parent_res, *conflict;
2224
2225 res->start = bus;
2226 res->end = bus_max;
2227 res->flags = IORESOURCE_BUS;
2228
2229 if (!pci_is_root_bus(b))
2230 parent_res = &b->parent->busn_res;
2231 else {
2232 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2233 res->flags |= IORESOURCE_PCI_FIXED;
2234 }
2235
Andreas Noeverced04d12014-01-23 21:59:24 +01002236 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002237
2238 if (conflict)
2239 dev_printk(KERN_DEBUG, &b->dev,
2240 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2241 res, pci_is_root_bus(b) ? "domain " : "",
2242 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002243
2244 return conflict == NULL;
2245}
2246
2247int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2248{
2249 struct resource *res = &b->busn_res;
2250 struct resource old_res = *res;
2251 resource_size_t size;
2252 int ret;
2253
2254 if (res->start > bus_max)
2255 return -EINVAL;
2256
2257 size = bus_max - res->start + 1;
2258 ret = adjust_resource(res, res->start, size);
2259 dev_printk(KERN_DEBUG, &b->dev,
2260 "busn_res: %pR end %s updated to %02x\n",
2261 &old_res, ret ? "can not be" : "is", bus_max);
2262
2263 if (!ret && !res->parent)
2264 pci_bus_insert_busn_res(b, res->start, res->end);
2265
2266 return ret;
2267}
2268
2269void pci_bus_release_busn_res(struct pci_bus *b)
2270{
2271 struct resource *res = &b->busn_res;
2272 int ret;
2273
2274 if (!res->flags || !res->parent)
2275 return;
2276
2277 ret = release_resource(res);
2278 dev_printk(KERN_DEBUG, &b->dev,
2279 "busn_res: %pR %s released\n",
2280 res, ret ? "can not be" : "is");
2281}
2282
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002283struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2284 struct pci_ops *ops, void *sysdata,
2285 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002286{
Jiang Liu14d76b62015-02-05 13:44:44 +08002287 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002288 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002289 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002290 int max;
2291
Jiang Liu14d76b62015-02-05 13:44:44 +08002292 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002293 if (window->res->flags & IORESOURCE_BUS) {
2294 found = true;
2295 break;
2296 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002297
2298 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2299 if (!b)
2300 return NULL;
2301
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002302 b->msi = msi;
2303
Yinghai Lu4d99f522012-05-17 18:51:12 -07002304 if (!found) {
2305 dev_info(&b->dev,
2306 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2307 bus);
2308 pci_bus_insert_busn_res(b, bus, 255);
2309 }
2310
2311 max = pci_scan_child_bus(b);
2312
2313 if (!found)
2314 pci_bus_update_busn_res_end(b, max);
2315
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002316 return b;
2317}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002318
2319struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2320 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2321{
2322 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2323 NULL);
2324}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002325EXPORT_SYMBOL(pci_scan_root_bus);
2326
Bill Pemberton15856ad2012-11-21 15:35:00 -05002327struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002328 void *sysdata)
2329{
2330 LIST_HEAD(resources);
2331 struct pci_bus *b;
2332
2333 pci_add_resource(&resources, &ioport_resource);
2334 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002335 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002336 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2337 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002338 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002339 } else {
2340 pci_free_resource_list(&resources);
2341 }
2342 return b;
2343}
2344EXPORT_SYMBOL(pci_scan_bus);
2345
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002346/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002347 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2348 * @bridge: PCI bridge for the bus to scan
2349 *
2350 * Scan a PCI bus and child buses for new devices, add them,
2351 * and enable them, resizing bridge mmio/io resource if necessary
2352 * and possible. The caller must ensure the child devices are already
2353 * removed for resizing to occur.
2354 *
2355 * Returns the max number of subordinate bus discovered.
2356 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002357unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002358{
2359 unsigned int max;
2360 struct pci_bus *bus = bridge->subordinate;
2361
2362 max = pci_scan_child_bus(bus);
2363
2364 pci_assign_unassigned_bridge_resources(bridge);
2365
2366 pci_bus_add_devices(bus);
2367
2368 return max;
2369}
2370
Yinghai Lua5213a32012-10-30 14:31:21 -06002371/**
2372 * pci_rescan_bus - scan a PCI bus for devices.
2373 * @bus: PCI bus to scan
2374 *
2375 * Scan a PCI bus and child buses for new devices, adds them,
2376 * and enables them.
2377 *
2378 * Returns the max number of subordinate bus discovered.
2379 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002380unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002381{
2382 unsigned int max;
2383
2384 max = pci_scan_child_bus(bus);
2385 pci_assign_unassigned_bus_resources(bus);
2386 pci_bus_add_devices(bus);
2387
2388 return max;
2389}
2390EXPORT_SYMBOL_GPL(pci_rescan_bus);
2391
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002392/*
2393 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2394 * routines should always be executed under this mutex.
2395 */
2396static DEFINE_MUTEX(pci_rescan_remove_lock);
2397
2398void pci_lock_rescan_remove(void)
2399{
2400 mutex_lock(&pci_rescan_remove_lock);
2401}
2402EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2403
2404void pci_unlock_rescan_remove(void)
2405{
2406 mutex_unlock(&pci_rescan_remove_lock);
2407}
2408EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2409
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002410static int __init pci_sort_bf_cmp(const struct device *d_a,
2411 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002412{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002413 const struct pci_dev *a = to_pci_dev(d_a);
2414 const struct pci_dev *b = to_pci_dev(d_b);
2415
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002416 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2417 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2418
2419 if (a->bus->number < b->bus->number) return -1;
2420 else if (a->bus->number > b->bus->number) return 1;
2421
2422 if (a->devfn < b->devfn) return -1;
2423 else if (a->devfn > b->devfn) return 1;
2424
2425 return 0;
2426}
2427
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002428void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002429{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002430 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002431}