blob: 8e4f6dca89976c8809933a96fe76600720d133bf [file] [log] [blame]
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01001/*
2 * linux/arch/arm/mm/proc-xsc3.S
3 *
4 * Original Author: Matthew Gilbert
Lennert Buytenhek57fee392006-12-19 21:48:15 +01005 * Current Maintainer: Lennert Buytenhek <buytenh@wantstofly.org>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01006 *
7 * Copyright 2004 (C) Intel Corp.
Lennert Buytenhek850b4292007-02-05 00:55:27 +01008 * Copyright 2005 (C) MontaVista Software, Inc.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +010014 * MMU functions for the Intel XScale3 Core (XSC3). The XSC3 core is
15 * an extension to Intel's original XScale core that adds the following
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010016 * features:
17 *
18 * - ARMv6 Supersections
19 * - Low Locality Reference pages (replaces mini-cache)
20 * - 36-bit addressing
21 * - L2 cache
Lennert Buytenhek850b4292007-02-05 00:55:27 +010022 * - Cache coherency if chipset supports it
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010023 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +010024 * Based on original XScale code by Nicolas Pitre.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010025 */
26
27#include <linux/linkage.h>
28#include <linux/init.h>
29#include <asm/assembler.h>
Russell King5ec94072008-09-07 19:15:31 +010030#include <asm/hwcap.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010032#include <asm/pgtable.h>
Lennert Buytenhekb48340a2006-03-30 10:24:07 +010033#include <asm/pgtable-hwdef.h>
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010034#include <asm/page.h>
35#include <asm/ptrace.h>
36#include "proc-macros.S"
37
38/*
39 * This is the maximum size of an area which will be flushed. If the
40 * area is larger than this, then we flush the whole cache.
41 */
42#define MAX_AREA_SIZE 32768
43
44/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010045 * The cache line size of the L1 I, L1 D and unified L2 cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010046 */
47#define CACHELINESIZE 32
48
49/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010050 * The size of the L1 D cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010051 */
52#define CACHESIZE 32768
53
54/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010055 * This macro is used to wait for a CP15 write and is needed when we
56 * have to ensure that the last operation to the coprocessor was
57 * completed before continuing with operation.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010058 */
59 .macro cpwait_ret, lr, rd
60 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15
61 sub pc, \lr, \rd, LSR #32 @ wait for completion and
62 @ flush instruction pipeline
63 .endm
64
65/*
Lennert Buytenhek850b4292007-02-05 00:55:27 +010066 * This macro cleans and invalidates the entire L1 D cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010067 */
68
69 .macro clean_d_cache rd, rs
70 mov \rd, #0x1f00
71 orr \rd, \rd, #0x00e0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100721: mcr p15, 0, \rd, c7, c14, 2 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +010073 adds \rd, \rd, #0x40000000
74 bcc 1b
75 subs \rd, \rd, #0x20
76 bpl 1b
77 .endm
78
79 .text
80
81/*
82 * cpu_xsc3_proc_init()
83 *
84 * Nothing too exciting at the moment
85 */
86ENTRY(cpu_xsc3_proc_init)
87 mov pc, lr
88
89/*
90 * cpu_xsc3_proc_fin()
91 */
92ENTRY(cpu_xsc3_proc_fin)
93 str lr, [sp, #-4]!
94 mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
95 msr cpsr_c, r0
96 bl xsc3_flush_kern_cache_all @ clean caches
97 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
98 bic r0, r0, #0x1800 @ ...IZ...........
99 bic r0, r0, #0x0006 @ .............CA.
100 mcr p15, 0, r0, c1, c0, 0 @ disable caches
101 ldr pc, [sp], #4
102
103/*
104 * cpu_xsc3_reset(loc)
105 *
106 * Perform a soft reset of the system. Put the CPU into the
107 * same state as it would be if it had been reset, and branch
108 * to what would be the reset vector.
109 *
110 * loc: location to jump to for soft reset
111 */
112 .align 5
113ENTRY(cpu_xsc3_reset)
114 mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
115 msr cpsr_c, r1 @ reset CPSR
116 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100117 bic r1, r1, #0x3900 @ ..VIZ..S........
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100118 bic r1, r1, #0x0086 @ ........B....CA.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100119 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100120 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100121 bic r1, r1, #0x0001 @ ...............M
122 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
123 @ CAUTION: MMU turned off from this point. We count on the pipeline
124 @ already containing those two last instructions to survive.
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100125 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100126 mov pc, r0
127
128/*
129 * cpu_xsc3_do_idle()
130 *
131 * Cause the processor to idle
132 *
133 * For now we do nothing but go to idle mode for every case
134 *
135 * XScale supports clock switching, but using idle mode support
136 * allows external hardware to react to system state changes.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100137 */
138 .align 5
139
140ENTRY(cpu_xsc3_do_idle)
141 mov r0, #1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100142 mcr p14, 0, r0, c7, c0, 0 @ go to idle
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100143 mov pc, lr
144
145/* ================================= CACHE ================================ */
146
147/*
148 * flush_user_cache_all()
149 *
150 * Invalidate all cache entries in a particular address
151 * space.
152 */
153ENTRY(xsc3_flush_user_cache_all)
154 /* FALLTHROUGH */
155
156/*
157 * flush_kern_cache_all()
158 *
159 * Clean and invalidate the entire cache.
160 */
161ENTRY(xsc3_flush_kern_cache_all)
162 mov r2, #VM_EXEC
163 mov ip, #0
164__flush_whole_cache:
165 clean_d_cache r0, r1
166 tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100167 mcrne p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
168 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
169 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100170 mov pc, lr
171
172/*
173 * flush_user_cache_range(start, end, vm_flags)
174 *
175 * Invalidate a range of cache entries in the specified
176 * address space.
177 *
178 * - start - start address (may not be aligned)
179 * - end - end address (exclusive, may not be aligned)
180 * - vma - vma_area_struct describing address space
181 */
182 .align 5
183ENTRY(xsc3_flush_user_cache_range)
184 mov ip, #0
185 sub r3, r1, r0 @ calculate total size
186 cmp r3, #MAX_AREA_SIZE
187 bhs __flush_whole_cache
188
1891: tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100190 mcrne p15, 0, r0, c7, c5, 1 @ invalidate L1 I line
191 mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100192 add r0, r0, #CACHELINESIZE
193 cmp r0, r1
194 blo 1b
195 tst r2, #VM_EXEC
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100196 mcrne p15, 0, ip, c7, c5, 6 @ invalidate BTB
197 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
198 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100199 mov pc, lr
200
201/*
202 * coherent_kern_range(start, end)
203 *
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100204 * Ensure coherency between the I cache and the D cache in the
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100205 * region described by start. If you have non-snooping
206 * Harvard caches, you need to implement this function.
207 *
208 * - start - virtual start address
209 * - end - virtual end address
210 *
211 * Note: single I-cache line invalidation isn't used here since
212 * it also trashes the mini I-cache used by JTAG debuggers.
213 */
214ENTRY(xsc3_coherent_kern_range)
215/* FALLTHROUGH */
216ENTRY(xsc3_coherent_user_range)
217 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002181: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100219 add r0, r0, #CACHELINESIZE
220 cmp r0, r1
221 blo 1b
222 mov r0, #0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100223 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
224 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
225 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100226 mov pc, lr
227
228/*
Russell King2c9b9c82009-11-26 12:56:21 +0000229 * flush_kern_dcache_area(void *addr, size_t size)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100230 *
231 * Ensure no D cache aliasing occurs, either with itself or
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100232 * the I cache.
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100233 *
Russell King2c9b9c82009-11-26 12:56:21 +0000234 * - addr - kernel address
235 * - size - region size
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100236 */
Russell King2c9b9c82009-11-26 12:56:21 +0000237ENTRY(xsc3_flush_kern_dcache_area)
238 add r1, r0, r1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002391: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100240 add r0, r0, #CACHELINESIZE
241 cmp r0, r1
242 blo 1b
243 mov r0, #0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100244 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
245 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
246 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100247 mov pc, lr
248
249/*
250 * dma_inv_range(start, end)
251 *
252 * Invalidate (discard) the specified virtual address range.
253 * May not write back any entries. If 'start' or 'end'
254 * are not cache line aligned, those lines must be written
255 * back.
256 *
257 * - start - virtual start address
258 * - end - virtual end address
259 */
260ENTRY(xsc3_dma_inv_range)
261 tst r0, #CACHELINESIZE - 1
262 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100263 mcrne p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100264 tst r1, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100265 mcrne p15, 0, r1, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002661: mcr p15, 0, r0, c7, c6, 1 @ invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100267 add r0, r0, #CACHELINESIZE
268 cmp r0, r1
269 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100270 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100271 mov pc, lr
272
273/*
274 * dma_clean_range(start, end)
275 *
276 * Clean the specified virtual address range.
277 *
278 * - start - virtual start address
279 * - end - virtual end address
280 */
281ENTRY(xsc3_dma_clean_range)
282 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01002831: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100284 add r0, r0, #CACHELINESIZE
285 cmp r0, r1
286 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100287 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100288 mov pc, lr
289
290/*
291 * dma_flush_range(start, end)
292 *
293 * Clean and invalidate the specified virtual address range.
294 *
295 * - start - virtual start address
296 * - end - virtual end address
297 */
298ENTRY(xsc3_dma_flush_range)
299 bic r0, r0, #CACHELINESIZE - 1
Lennert Buytenhek850b4292007-02-05 00:55:27 +01003001: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100301 add r0, r0, #CACHELINESIZE
302 cmp r0, r1
303 blo 1b
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100304 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100305 mov pc, lr
306
307ENTRY(xsc3_cache_fns)
308 .long xsc3_flush_kern_cache_all
309 .long xsc3_flush_user_cache_all
310 .long xsc3_flush_user_cache_range
311 .long xsc3_coherent_kern_range
312 .long xsc3_coherent_user_range
Russell King2c9b9c82009-11-26 12:56:21 +0000313 .long xsc3_flush_kern_dcache_area
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100314 .long xsc3_dma_inv_range
315 .long xsc3_dma_clean_range
316 .long xsc3_dma_flush_range
317
318ENTRY(cpu_xsc3_dcache_clean_area)
Lennert Buytenhek850b4292007-02-05 00:55:27 +01003191: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100320 add r0, r0, #CACHELINESIZE
321 subs r1, r1, #CACHELINESIZE
322 bhi 1b
323 mov pc, lr
324
325/* =============================== PageTable ============================== */
326
327/*
328 * cpu_xsc3_switch_mm(pgd)
329 *
330 * Set the translation base pointer to be as described by pgd.
331 *
332 * pgd: new page tables
333 */
334 .align 5
335ENTRY(cpu_xsc3_switch_mm)
336 clean_d_cache r1, r2
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100337 mcr p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
338 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
339 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100340 orr r0, r0, #0x18 @ cache the page table in L2
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100341 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100342 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100343 cpwait_ret lr, ip
344
345/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000346 * cpu_xsc3_set_pte_ext(ptep, pte, ext)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100347 *
348 * Set a PTE and flush it out
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100349 */
Russell King9e8b5192008-09-06 20:47:54 +0100350cpu_xsc3_mt_table:
351 .long 0x00 @ L_PTE_MT_UNCACHED
Russell King40df2d12008-09-07 12:36:46 +0100352 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
Dan Williams6bee00d2008-10-24 10:21:45 -0700353 .long PTE_EXT_TEX(5) | PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
Russell King40df2d12008-09-07 12:36:46 +0100354 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
355 .long PTE_EXT_TEX(1) | PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
Russell King639b0ae2008-09-06 21:07:45 +0100356 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100357 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
358 .long PTE_EXT_TEX(5) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC (not present?)
Russell King639b0ae2008-09-06 21:07:45 +0100359 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100360 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
361 .long 0x00 @ unused
Russell King40df2d12008-09-07 12:36:46 +0100362 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
363 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
Russell Kingdb5b7162008-09-07 12:42:51 +0100364 .long 0x00 @ unused
Russell King9e8b5192008-09-06 20:47:54 +0100365 .long 0x00 @ unused
366 .long 0x00 @ unused
367
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100368 .align 5
Russell Kingad1ae2f2006-12-13 14:34:43 +0000369ENTRY(cpu_xsc3_set_pte_ext)
Russell Kingda091652008-09-06 17:19:08 +0100370 xscale_set_pte_ext_prologue
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100371
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100372 tst r1, #L_PTE_SHARED @ shared?
Russell King9e8b5192008-09-06 20:47:54 +0100373 and r1, r1, #L_PTE_MT_MASK
374 adr ip, cpu_xsc3_mt_table
375 ldr ip, [ip, r1]
376 orrne r2, r2, #PTE_EXT_COHERENT @ interlock: mask in coherent bit
377 bic r2, r2, #0x0c @ clear old C,B bits
378 orr r2, r2, ip
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100379
Russell Kingda091652008-09-06 17:19:08 +0100380 xscale_set_pte_ext_epilogue
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100381 mov pc, lr
382
383 .ltorg
384
385 .align
386
387 __INIT
388
389 .type __xsc3_setup, #function
390__xsc3_setup:
391 mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
392 msr cpsr_c, r0
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100393 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
394 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
395 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
396 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100397 orr r4, r4, #0x18 @ cache the page table in L2
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100398 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100399
Mikael Pettersson345a3222009-10-29 11:46:56 -0700400 mov r0, #1 << 6 @ cp6 access for early sched_clock
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100401 mcr p15, 0, r0, c15, c1, 0 @ write CP access register
402
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100403 mrc p15, 0, r0, c1, c0, 1 @ get auxiliary control reg
404 and r0, r0, #2 @ preserve bit P bit setting
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100405 orr r0, r0, #(1 << 10) @ enable L2 for LLR cache
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100406 mcr p15, 0, r0, c1, c0, 1 @ set auxiliary control reg
Russell King22b190862006-06-29 15:09:57 +0100407
408 adr r5, xsc3_crval
409 ldmia r5, {r5, r6}
Haojian Zhuang548c6af2009-12-30 10:02:57 -0500410
411#ifdef CONFIG_CACHE_XSC3L2
412 mrc p15, 1, r0, c0, c0, 1 @ get L2 present information
413 ands r0, r0, #0xf8
414 orrne r6, r6, #(1 << 26) @ enable L2 if present
415#endif
416
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100417 mrc p15, 0, r0, c1, c0, 0 @ get control register
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100418 bic r0, r0, r5 @ ..V. ..R. .... ..A.
419 orr r0, r0, r6 @ ..VI Z..S .... .C.M (mmu)
420 @ ...I Z..S .... .... (uc)
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100421 mov pc, lr
422
423 .size __xsc3_setup, . - __xsc3_setup
424
Russell King22b190862006-06-29 15:09:57 +0100425 .type xsc3_crval, #object
426xsc3_crval:
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100427 crval clear=0x04002202, mmuset=0x00003905, ucset=0x00001900
Russell King22b190862006-06-29 15:09:57 +0100428
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100429 __INITDATA
430
431/*
432 * Purpose : Function pointers used to access above functions - all calls
433 * come through these
434 */
435
436 .type xsc3_processor_functions, #object
437ENTRY(xsc3_processor_functions)
438 .word v5t_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100439 .word legacy_pabort
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100440 .word cpu_xsc3_proc_init
441 .word cpu_xsc3_proc_fin
442 .word cpu_xsc3_reset
443 .word cpu_xsc3_do_idle
444 .word cpu_xsc3_dcache_clean_area
445 .word cpu_xsc3_switch_mm
Russell Kingad1ae2f2006-12-13 14:34:43 +0000446 .word cpu_xsc3_set_pte_ext
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100447 .size xsc3_processor_functions, . - xsc3_processor_functions
448
449 .section ".rodata"
450
451 .type cpu_arch_name, #object
452cpu_arch_name:
453 .asciz "armv5te"
454 .size cpu_arch_name, . - cpu_arch_name
455
456 .type cpu_elf_name, #object
457cpu_elf_name:
458 .asciz "v5"
459 .size cpu_elf_name, . - cpu_elf_name
460
461 .type cpu_xsc3_name, #object
462cpu_xsc3_name:
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100463 .asciz "XScale-V3 based processor"
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100464 .size cpu_xsc3_name, . - cpu_xsc3_name
465
466 .align
467
468 .section ".proc.info.init", #alloc, #execinstr
469
470 .type __xsc3_proc_info,#object
471__xsc3_proc_info:
472 .long 0x69056000
473 .long 0xffffe000
Russell King8799ee92006-06-29 18:24:21 +0100474 .long PMD_TYPE_SECT | \
475 PMD_SECT_BUFFERABLE | \
476 PMD_SECT_CACHEABLE | \
477 PMD_SECT_AP_WRITE | \
478 PMD_SECT_AP_READ
Lennert Buytenhek850b4292007-02-05 00:55:27 +0100479 .long PMD_TYPE_SECT | \
Russell King8799ee92006-06-29 18:24:21 +0100480 PMD_SECT_AP_WRITE | \
481 PMD_SECT_AP_READ
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100482 b __xsc3_setup
483 .long cpu_arch_name
484 .long cpu_elf_name
485 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
486 .long cpu_xsc3_name
487 .long xsc3_processor_functions
488 .long v4wbi_tlb_fns
489 .long xsc3_mc_user_fns
490 .long xsc3_cache_fns
491 .size __xsc3_proc_info, . - __xsc3_proc_info
Eric Miao59c7bcd2008-11-29 21:42:39 +0800492
493/* Note: PXA935 changed its implementor ID from Intel to Marvell */
494
495 .type __xsc3_pxa935_proc_info,#object
496__xsc3_pxa935_proc_info:
497 .long 0x56056000
498 .long 0xffffe000
499 .long PMD_TYPE_SECT | \
500 PMD_SECT_BUFFERABLE | \
501 PMD_SECT_CACHEABLE | \
502 PMD_SECT_AP_WRITE | \
503 PMD_SECT_AP_READ
504 .long PMD_TYPE_SECT | \
505 PMD_SECT_AP_WRITE | \
506 PMD_SECT_AP_READ
507 b __xsc3_setup
508 .long cpu_arch_name
509 .long cpu_elf_name
510 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
511 .long cpu_xsc3_name
512 .long xsc3_processor_functions
513 .long v4wbi_tlb_fns
514 .long xsc3_mc_user_fns
515 .long xsc3_cache_fns
516 .size __xsc3_pxa935_proc_info, . - __xsc3_pxa935_proc_info