blob: 8d534f409b2394c0c7753d78922da803ee4fdaa8 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020090static const int chv_rates[] = { 162000, 202500, 210000, 216000,
91 243000, 270000, 324000, 405000,
92 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020093static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070095/**
96 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 * @intel_dp: DP struct
98 *
99 * If a CPU or PCH DP output is attached to an eDP panel, this function
100 * will return true, and false otherwise.
101 */
102static bool is_edp(struct intel_dp *intel_dp)
103{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
105
106 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107}
108
Imre Deak68b4d822013-05-08 13:14:06 +0300109static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110{
Imre Deak68b4d822013-05-08 13:14:06 +0300111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200118 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119}
120
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300122static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100123static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300124static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300125static void vlv_steal_power_sequencer(struct drm_device *dev,
126 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200128static int
129intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700131 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
133 switch (max_link_bw) {
134 case DP_LINK_BW_1_62:
135 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200136 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Ville Syrjälä50fec212015-03-12 17:10:34 +0200212 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000242static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200945 txbuf[0] = (msg->request << 4) |
946 ((msg->address >> 16) & 0xf);
947 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200948 txbuf[2] = msg->address & 0xff;
949 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300950
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 switch (msg->request & ~DP_AUX_I2C_MOT) {
952 case DP_AUX_NATIVE_WRITE:
953 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300954 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200955 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200956
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 if (WARN_ON(txsize > 20))
958 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
963 if (ret > 0) {
964 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200966 if (ret > 1) {
967 /* Number of bytes written in a short write. */
968 ret = clamp_t(int, rxbuf[1], 0, msg->size);
969 } else {
970 /* Return payload size. */
971 ret = msg->size;
972 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 break;
975
976 case DP_AUX_NATIVE_READ:
977 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300978 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 rxsize = msg->size + 1;
980
981 if (WARN_ON(rxsize > 20))
982 return -E2BIG;
983
984 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
985 if (ret > 0) {
986 msg->reply = rxbuf[0] >> 4;
987 /*
988 * Assume happy day, and copy the data. The caller is
989 * expected to check msg->reply before touching it.
990 *
991 * Return payload size.
992 */
993 ret--;
994 memcpy(msg->buffer, rxbuf + 1, ret);
995 }
996 break;
997
998 default:
999 ret = -EINVAL;
1000 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001001 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001002
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004}
1005
Jani Nikula9d1a1032014-03-14 16:51:15 +02001006static void
1007intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001009 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001010 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1011 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014
Jani Nikula33ad6622014-03-14 16:51:16 +02001015 switch (port) {
1016 case PORT_A:
1017 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001018 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001019 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001020 case PORT_B:
1021 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001022 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 break;
1024 case PORT_C:
1025 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001026 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 break;
1028 case PORT_D:
1029 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001030 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001031 break;
1032 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001034 }
1035
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001036 /*
1037 * The AUX_CTL register is usually DP_CTL + 0x10.
1038 *
1039 * On Haswell and Broadwell though:
1040 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1041 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1042 *
1043 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1044 */
1045 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001047
Jani Nikula0b998362014-03-14 16:51:17 +02001048 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 intel_dp->aux.dev = dev->dev;
1050 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001051
Jani Nikula0b998362014-03-14 16:51:17 +02001052 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1053 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001054
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001055 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001056 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001057 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001058 name, ret);
1059 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001060 }
David Flynn8316f332010-12-08 16:10:21 +00001061
Jani Nikula0b998362014-03-14 16:51:17 +02001062 ret = sysfs_create_link(&connector->base.kdev->kobj,
1063 &intel_dp->aux.ddc.dev.kobj,
1064 intel_dp->aux.ddc.dev.kobj.name);
1065 if (ret < 0) {
1066 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001067 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001068 }
1069}
1070
Imre Deak80f65de2014-02-11 17:12:49 +02001071static void
1072intel_dp_connector_unregister(struct intel_connector *intel_connector)
1073{
1074 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1075
Dave Airlie0e32b392014-05-02 14:02:48 +10001076 if (!intel_connector->mst_port)
1077 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1078 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001079 intel_connector_unregister(intel_connector);
1080}
1081
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001082static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301083skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001084{
1085 u32 ctrl1;
1086
1087 pipe_config->ddi_pll_sel = SKL_DPLL0;
1088 pipe_config->dpll_hw_state.cfgcr1 = 0;
1089 pipe_config->dpll_hw_state.cfgcr2 = 0;
1090
1091 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301092 switch (link_clock / 2) {
1093 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001094 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1095 SKL_DPLL0);
1096 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301097 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001098 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1099 SKL_DPLL0);
1100 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301101 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001102 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1103 SKL_DPLL0);
1104 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301105 case 162000:
1106 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1107 SKL_DPLL0);
1108 break;
1109 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1110 results in CDCLK change. Need to handle the change of CDCLK by
1111 disabling pipes and re-enabling them */
1112 case 108000:
1113 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1114 SKL_DPLL0);
1115 break;
1116 case 216000:
1117 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1118 SKL_DPLL0);
1119 break;
1120
Damien Lespiau5416d872014-11-14 17:24:33 +00001121 }
1122 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1123}
1124
1125static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001126hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001127{
1128 switch (link_bw) {
1129 case DP_LINK_BW_1_62:
1130 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1131 break;
1132 case DP_LINK_BW_2_7:
1133 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1134 break;
1135 case DP_LINK_BW_5_4:
1136 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1137 break;
1138 }
1139}
1140
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301141static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001142intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301143{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001144 if (intel_dp->num_sink_rates) {
1145 *sink_rates = intel_dp->sink_rates;
1146 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301147 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001148
1149 *sink_rates = default_rates;
1150
1151 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301152}
1153
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301154static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001155intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301156{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001157 if (INTEL_INFO(dev)->gen >= 9) {
1158 *source_rates = gen9_rates;
1159 return ARRAY_SIZE(gen9_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001160 } else if (IS_CHERRYVIEW(dev)) {
1161 *source_rates = chv_rates;
1162 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301163 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001164
1165 *source_rates = default_rates;
1166
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001167 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1168 /* WaDisableHBR2:skl */
1169 return (DP_LINK_BW_2_7 >> 3) + 1;
1170 else if (INTEL_INFO(dev)->gen >= 8 ||
1171 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1172 return (DP_LINK_BW_5_4 >> 3) + 1;
1173 else
1174 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301175}
1176
Daniel Vetter0e503382014-07-04 11:26:04 -03001177static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001178intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001179 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001180{
1181 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001182 const struct dp_link_dpll *divisor = NULL;
1183 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001184
1185 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001186 divisor = gen4_dpll;
1187 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001188 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001189 divisor = pch_dpll;
1190 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001191 } else if (IS_CHERRYVIEW(dev)) {
1192 divisor = chv_dpll;
1193 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001194 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001195 divisor = vlv_dpll;
1196 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001197 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001198
1199 if (divisor && count) {
1200 for (i = 0; i < count; i++) {
1201 if (link_bw == divisor[i].link_bw) {
1202 pipe_config->dpll = divisor[i].dpll;
1203 pipe_config->clock_set = true;
1204 break;
1205 }
1206 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001207 }
1208}
1209
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001210static int intersect_rates(const int *source_rates, int source_len,
1211 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001212 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301213{
1214 int i = 0, j = 0, k = 0;
1215
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301216 while (i < source_len && j < sink_len) {
1217 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001218 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1219 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001220 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301221 ++k;
1222 ++i;
1223 ++j;
1224 } else if (source_rates[i] < sink_rates[j]) {
1225 ++i;
1226 } else {
1227 ++j;
1228 }
1229 }
1230 return k;
1231}
1232
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001233static int intel_dp_common_rates(struct intel_dp *intel_dp,
1234 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001235{
1236 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1237 const int *source_rates, *sink_rates;
1238 int source_len, sink_len;
1239
1240 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1241 source_len = intel_dp_source_rates(dev, &source_rates);
1242
1243 return intersect_rates(source_rates, source_len,
1244 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001245 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001246}
1247
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001248static void snprintf_int_array(char *str, size_t len,
1249 const int *array, int nelem)
1250{
1251 int i;
1252
1253 str[0] = '\0';
1254
1255 for (i = 0; i < nelem; i++) {
1256 int r = snprintf(str, len, "%d,", array[i]);
1257 if (r >= len)
1258 return;
1259 str += r;
1260 len -= r;
1261 }
1262}
1263
1264static void intel_dp_print_rates(struct intel_dp *intel_dp)
1265{
1266 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1267 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001268 int source_len, sink_len, common_len;
1269 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001270 char str[128]; /* FIXME: too big for stack? */
1271
1272 if ((drm_debug & DRM_UT_KMS) == 0)
1273 return;
1274
1275 source_len = intel_dp_source_rates(dev, &source_rates);
1276 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1277 DRM_DEBUG_KMS("source rates: %s\n", str);
1278
1279 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1280 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1281 DRM_DEBUG_KMS("sink rates: %s\n", str);
1282
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001283 common_len = intel_dp_common_rates(intel_dp, common_rates);
1284 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1285 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001286}
1287
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001288static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301289{
1290 int i = 0;
1291
1292 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1293 if (find == rates[i])
1294 break;
1295
1296 return i;
1297}
1298
Ville Syrjälä50fec212015-03-12 17:10:34 +02001299int
1300intel_dp_max_link_rate(struct intel_dp *intel_dp)
1301{
1302 int rates[DP_MAX_SUPPORTED_RATES] = {};
1303 int len;
1304
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001305 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001306 if (WARN_ON(len <= 0))
1307 return 162000;
1308
1309 return rates[rate_to_index(0, rates) - 1];
1310}
1311
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001312int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1313{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001314 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001315}
1316
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001317bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001318intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001319 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001320{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001321 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001322 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001323 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001324 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001325 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001326 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001327 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001328 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001329 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001330 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001331 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001332 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301333 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001334 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001335 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001336 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1337 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001339 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340
1341 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001342 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301343
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001344 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001345
Imre Deakbc7d38a2013-05-16 14:40:36 +03001346 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001347 pipe_config->has_pch_encoder = true;
1348
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001349 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001350 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001351 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001352
Jani Nikuladd06f902012-10-19 14:51:50 +03001353 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1354 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1355 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001356 if (!HAS_PCH_SPLIT(dev))
1357 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1358 intel_connector->panel.fitting_mode);
1359 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001360 intel_pch_panel_fitting(intel_crtc, pipe_config,
1361 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001362 }
1363
Daniel Vettercb1793c2012-06-04 18:39:21 +02001364 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001365 return false;
1366
Daniel Vetter083f9562012-04-20 20:23:49 +02001367 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301368 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001370 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001371
Daniel Vetter36008362013-03-27 00:44:59 +01001372 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1373 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001374 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001375 if (is_edp(intel_dp)) {
1376 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1377 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1378 dev_priv->vbt.edp_bpp);
1379 bpp = dev_priv->vbt.edp_bpp;
1380 }
1381
Jani Nikula344c5bb2014-09-09 11:25:13 +03001382 /*
1383 * Use the maximum clock and number of lanes the eDP panel
1384 * advertizes being capable of. The panels are generally
1385 * designed to support only a single clock and lane
1386 * configuration, and typically these values correspond to the
1387 * native resolution of the panel.
1388 */
1389 min_lane_count = max_lane_count;
1390 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001391 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001392
Daniel Vetter36008362013-03-27 00:44:59 +01001393 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001394 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1395 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001396
Dave Airliec6930992014-07-14 11:04:39 +10001397 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301398 for (lane_count = min_lane_count;
1399 lane_count <= max_lane_count;
1400 lane_count <<= 1) {
1401
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001403 link_avail = intel_dp_max_data_rate(link_clock,
1404 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001405
Daniel Vetter36008362013-03-27 00:44:59 +01001406 if (mode_rate <= link_avail) {
1407 goto found;
1408 }
1409 }
1410 }
1411 }
1412
1413 return false;
1414
1415found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001416 if (intel_dp->color_range_auto) {
1417 /*
1418 * See:
1419 * CEA-861-E - 5.1 Default Encoding Parameters
1420 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1421 */
Thierry Reding18316c82012-12-20 15:41:44 +01001422 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001423 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1424 else
1425 intel_dp->color_range = 0;
1426 }
1427
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001428 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001429 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001430
Daniel Vetter36008362013-03-27 00:44:59 +01001431 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301432
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001433 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001434 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301435 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001436 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001437 } else {
1438 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001440 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301441 }
1442
Daniel Vetter657445f2013-05-04 10:09:18 +02001443 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001444 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001445
Daniel Vetter36008362013-03-27 00:44:59 +01001446 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1447 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001448 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001449 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1450 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001452 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001453 adjusted_mode->crtc_clock,
1454 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001455 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301457 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301458 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001459 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301460 intel_link_compute_m_n(bpp, lane_count,
1461 intel_connector->panel.downclock_mode->clock,
1462 pipe_config->port_clock,
1463 &pipe_config->dp_m2_n2);
1464 }
1465
Damien Lespiau5416d872014-11-14 17:24:33 +00001466 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001467 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Damien Lespiau5416d872014-11-14 17:24:33 +00001468 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001469 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1470 else
1471 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001472
Daniel Vetter36008362013-03-27 00:44:59 +01001473 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474}
1475
Daniel Vetter7c62a162013-06-01 17:16:20 +02001476static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001477{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001478 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1479 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1480 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 u32 dpa_ctl;
1483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001484 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1485 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001486 dpa_ctl = I915_READ(DP_A);
1487 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1488
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001489 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001490 /* For a long time we've carried around a ILK-DevA w/a for the
1491 * 160MHz clock. If we're really unlucky, it's still required.
1492 */
1493 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001494 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001495 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001496 } else {
1497 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001498 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001499 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001500
Daniel Vetterea9b6002012-11-29 15:59:31 +01001501 I915_WRITE(DP_A, dpa_ctl);
1502
1503 POSTING_READ(DP_A);
1504 udelay(500);
1505}
1506
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001507static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001508{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001509 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001510 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001511 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001512 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001513 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001514 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001515
Keith Packard417e8222011-11-01 19:54:11 -07001516 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001517 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001518 *
1519 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001520 * SNB CPU
1521 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001522 * CPT PCH
1523 *
1524 * IBX PCH and CPU are the same for almost everything,
1525 * except that the CPU DP PLL is configured in this
1526 * register
1527 *
1528 * CPT PCH is quite different, having many bits moved
1529 * to the TRANS_DP_CTL register instead. That
1530 * configuration happens (oddly) in ironlake_pch_enable
1531 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001532
Keith Packard417e8222011-11-01 19:54:11 -07001533 /* Preserve the BIOS-computed detected bit. This is
1534 * supposed to be read-only.
1535 */
1536 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537
Keith Packard417e8222011-11-01 19:54:11 -07001538 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001539 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001540 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001542 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001543 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001544
Keith Packard417e8222011-11-01 19:54:11 -07001545 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001546
Imre Deakbc7d38a2013-05-16 14:40:36 +03001547 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001548 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1549 intel_dp->DP |= DP_SYNC_HS_HIGH;
1550 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1551 intel_dp->DP |= DP_SYNC_VS_HIGH;
1552 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1553
Jani Nikula6aba5b62013-10-04 15:08:10 +03001554 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001555 intel_dp->DP |= DP_ENHANCED_FRAMING;
1556
Daniel Vetter7c62a162013-06-01 17:16:20 +02001557 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001558 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001559 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001560 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001561
1562 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1563 intel_dp->DP |= DP_SYNC_HS_HIGH;
1564 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1565 intel_dp->DP |= DP_SYNC_VS_HIGH;
1566 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1567
Jani Nikula6aba5b62013-10-04 15:08:10 +03001568 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001569 intel_dp->DP |= DP_ENHANCED_FRAMING;
1570
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001571 if (!IS_CHERRYVIEW(dev)) {
1572 if (crtc->pipe == 1)
1573 intel_dp->DP |= DP_PIPEB_SELECT;
1574 } else {
1575 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1576 }
Keith Packard417e8222011-11-01 19:54:11 -07001577 } else {
1578 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001579 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580}
1581
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001582#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1583#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001584
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001585#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1586#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001587
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001588#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1589#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001590
Daniel Vetter4be73782014-01-17 14:39:48 +01001591static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001592 u32 mask,
1593 u32 value)
1594{
Paulo Zanoni30add222012-10-26 19:05:45 -02001595 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001597 u32 pp_stat_reg, pp_ctrl_reg;
1598
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001599 lockdep_assert_held(&dev_priv->pps_mutex);
1600
Jani Nikulabf13e812013-09-06 07:40:05 +03001601 pp_stat_reg = _pp_stat_reg(intel_dp);
1602 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001603
1604 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001605 mask, value,
1606 I915_READ(pp_stat_reg),
1607 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001608
Jesse Barnes453c5422013-03-28 09:55:41 -07001609 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001610 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001611 I915_READ(pp_stat_reg),
1612 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001613 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001614
1615 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001616}
1617
Daniel Vetter4be73782014-01-17 14:39:48 +01001618static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001619{
1620 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001621 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001622}
1623
Daniel Vetter4be73782014-01-17 14:39:48 +01001624static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001625{
Keith Packardbd943152011-09-18 23:09:52 -07001626 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001627 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001628}
Keith Packardbd943152011-09-18 23:09:52 -07001629
Daniel Vetter4be73782014-01-17 14:39:48 +01001630static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001631{
1632 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001633
1634 /* When we disable the VDD override bit last we have to do the manual
1635 * wait. */
1636 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1637 intel_dp->panel_power_cycle_delay);
1638
Daniel Vetter4be73782014-01-17 14:39:48 +01001639 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001640}
Keith Packardbd943152011-09-18 23:09:52 -07001641
Daniel Vetter4be73782014-01-17 14:39:48 +01001642static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001643{
1644 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1645 intel_dp->backlight_on_delay);
1646}
1647
Daniel Vetter4be73782014-01-17 14:39:48 +01001648static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001649{
1650 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1651 intel_dp->backlight_off_delay);
1652}
Keith Packard99ea7122011-11-01 19:57:50 -07001653
Keith Packard832dd3c2011-11-01 19:34:06 -07001654/* Read the current pp_control value, unlocking the register if it
1655 * is locked
1656 */
1657
Jesse Barnes453c5422013-03-28 09:55:41 -07001658static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001659{
Jesse Barnes453c5422013-03-28 09:55:41 -07001660 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1661 struct drm_i915_private *dev_priv = dev->dev_private;
1662 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001663
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001664 lockdep_assert_held(&dev_priv->pps_mutex);
1665
Jani Nikulabf13e812013-09-06 07:40:05 +03001666 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001667 control &= ~PANEL_UNLOCK_MASK;
1668 control |= PANEL_UNLOCK_REGS;
1669 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001670}
1671
Ville Syrjälä951468f2014-09-04 14:55:31 +03001672/*
1673 * Must be paired with edp_panel_vdd_off().
1674 * Must hold pps_mutex around the whole on/off sequence.
1675 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1676 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001677static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001678{
Paulo Zanoni30add222012-10-26 19:05:45 -02001679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001680 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1681 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001682 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001683 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001684 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001685 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001686 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001687
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001688 lockdep_assert_held(&dev_priv->pps_mutex);
1689
Keith Packard97af61f572011-09-28 16:23:51 -07001690 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001691 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001692
Egbert Eich2c623c12014-11-25 12:54:57 +01001693 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001694 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001695
Daniel Vetter4be73782014-01-17 14:39:48 +01001696 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001697 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001698
Imre Deak4e6e1a52014-03-27 17:45:11 +02001699 power_domain = intel_display_port_power_domain(intel_encoder);
1700 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001701
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001702 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1703 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001704
Daniel Vetter4be73782014-01-17 14:39:48 +01001705 if (!edp_have_panel_power(intel_dp))
1706 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001707
Jesse Barnes453c5422013-03-28 09:55:41 -07001708 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001709 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001710
Jani Nikulabf13e812013-09-06 07:40:05 +03001711 pp_stat_reg = _pp_stat_reg(intel_dp);
1712 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001713
1714 I915_WRITE(pp_ctrl_reg, pp);
1715 POSTING_READ(pp_ctrl_reg);
1716 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1717 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001718 /*
1719 * If the panel wasn't on, delay before accessing aux channel
1720 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001721 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001722 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1723 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001724 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001725 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001726
1727 return need_to_disable;
1728}
1729
Ville Syrjälä951468f2014-09-04 14:55:31 +03001730/*
1731 * Must be paired with intel_edp_panel_vdd_off() or
1732 * intel_edp_panel_off().
1733 * Nested calls to these functions are not allowed since
1734 * we drop the lock. Caller must use some higher level
1735 * locking to prevent nested calls from other threads.
1736 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001737void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001738{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001739 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001740
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001741 if (!is_edp(intel_dp))
1742 return;
1743
Ville Syrjälä773538e82014-09-04 14:54:56 +03001744 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001745 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001746 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001747
Rob Clarke2c719b2014-12-15 13:56:32 -05001748 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001749 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001750}
1751
Daniel Vetter4be73782014-01-17 14:39:48 +01001752static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001753{
Paulo Zanoni30add222012-10-26 19:05:45 -02001754 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001755 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001756 struct intel_digital_port *intel_dig_port =
1757 dp_to_dig_port(intel_dp);
1758 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1759 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001760 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001761 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001762
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001763 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001764
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001765 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001766
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001767 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001768 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001769
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001770 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1771 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001772
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001773 pp = ironlake_get_pp_control(intel_dp);
1774 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001775
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001776 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1777 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001778
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001779 I915_WRITE(pp_ctrl_reg, pp);
1780 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001781
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001782 /* Make sure sequencer is idle before allowing subsequent activity */
1783 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1784 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001785
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001786 if ((pp & POWER_TARGET_ON) == 0)
1787 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001788
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001789 power_domain = intel_display_port_power_domain(intel_encoder);
1790 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001791}
1792
Daniel Vetter4be73782014-01-17 14:39:48 +01001793static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001794{
1795 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1796 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001797
Ville Syrjälä773538e82014-09-04 14:54:56 +03001798 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001799 if (!intel_dp->want_panel_vdd)
1800 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001801 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001802}
1803
Imre Deakaba86892014-07-30 15:57:31 +03001804static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1805{
1806 unsigned long delay;
1807
1808 /*
1809 * Queue the timer to fire a long time from now (relative to the power
1810 * down delay) to keep the panel power up across a sequence of
1811 * operations.
1812 */
1813 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1814 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1815}
1816
Ville Syrjälä951468f2014-09-04 14:55:31 +03001817/*
1818 * Must be paired with edp_panel_vdd_on().
1819 * Must hold pps_mutex around the whole on/off sequence.
1820 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1821 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001822static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001823{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001824 struct drm_i915_private *dev_priv =
1825 intel_dp_to_dev(intel_dp)->dev_private;
1826
1827 lockdep_assert_held(&dev_priv->pps_mutex);
1828
Keith Packard97af61f572011-09-28 16:23:51 -07001829 if (!is_edp(intel_dp))
1830 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001831
Rob Clarke2c719b2014-12-15 13:56:32 -05001832 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001833 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001834
Keith Packardbd943152011-09-18 23:09:52 -07001835 intel_dp->want_panel_vdd = false;
1836
Imre Deakaba86892014-07-30 15:57:31 +03001837 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001838 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001839 else
1840 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001841}
1842
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001843static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001844{
Paulo Zanoni30add222012-10-26 19:05:45 -02001845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001846 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001847 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001848 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001849
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001850 lockdep_assert_held(&dev_priv->pps_mutex);
1851
Keith Packard97af61f572011-09-28 16:23:51 -07001852 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001853 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001854
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001855 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1856 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001857
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001858 if (WARN(edp_have_panel_power(intel_dp),
1859 "eDP port %c panel power already on\n",
1860 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001861 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001862
Daniel Vetter4be73782014-01-17 14:39:48 +01001863 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001864
Jani Nikulabf13e812013-09-06 07:40:05 +03001865 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001866 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001867 if (IS_GEN5(dev)) {
1868 /* ILK workaround: disable reset around power sequence */
1869 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001870 I915_WRITE(pp_ctrl_reg, pp);
1871 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001872 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001873
Keith Packard1c0ae802011-09-19 13:59:29 -07001874 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001875 if (!IS_GEN5(dev))
1876 pp |= PANEL_POWER_RESET;
1877
Jesse Barnes453c5422013-03-28 09:55:41 -07001878 I915_WRITE(pp_ctrl_reg, pp);
1879 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001880
Daniel Vetter4be73782014-01-17 14:39:48 +01001881 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001882 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001883
Keith Packard05ce1a42011-09-29 16:33:01 -07001884 if (IS_GEN5(dev)) {
1885 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001886 I915_WRITE(pp_ctrl_reg, pp);
1887 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001888 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001889}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001890
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001891void intel_edp_panel_on(struct intel_dp *intel_dp)
1892{
1893 if (!is_edp(intel_dp))
1894 return;
1895
1896 pps_lock(intel_dp);
1897 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001898 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001899}
1900
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001901
1902static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001903{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001904 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1905 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001906 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001907 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001908 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001909 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001910 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001911
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001912 lockdep_assert_held(&dev_priv->pps_mutex);
1913
Keith Packard97af61f572011-09-28 16:23:51 -07001914 if (!is_edp(intel_dp))
1915 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001916
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001917 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1918 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001919
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001920 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1921 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001922
Jesse Barnes453c5422013-03-28 09:55:41 -07001923 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001924 /* We need to switch off panel power _and_ force vdd, for otherwise some
1925 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001926 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1927 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001928
Jani Nikulabf13e812013-09-06 07:40:05 +03001929 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001930
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001931 intel_dp->want_panel_vdd = false;
1932
Jesse Barnes453c5422013-03-28 09:55:41 -07001933 I915_WRITE(pp_ctrl_reg, pp);
1934 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001935
Paulo Zanonidce56b32013-12-19 14:29:40 -02001936 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001937 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001938
1939 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001940 power_domain = intel_display_port_power_domain(intel_encoder);
1941 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001942}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001943
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001944void intel_edp_panel_off(struct intel_dp *intel_dp)
1945{
1946 if (!is_edp(intel_dp))
1947 return;
1948
1949 pps_lock(intel_dp);
1950 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001951 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001952}
1953
Jani Nikula1250d102014-08-12 17:11:39 +03001954/* Enable backlight in the panel power control. */
1955static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001956{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001957 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1958 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001961 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001962
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001963 /*
1964 * If we enable the backlight right away following a panel power
1965 * on, we may see slight flicker as the panel syncs with the eDP
1966 * link. So delay a bit to make sure the image is solid before
1967 * allowing it to appear.
1968 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001969 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001970
Ville Syrjälä773538e82014-09-04 14:54:56 +03001971 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001972
Jesse Barnes453c5422013-03-28 09:55:41 -07001973 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001974 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001975
Jani Nikulabf13e812013-09-06 07:40:05 +03001976 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001977
1978 I915_WRITE(pp_ctrl_reg, pp);
1979 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001980
Ville Syrjälä773538e82014-09-04 14:54:56 +03001981 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001982}
1983
Jani Nikula1250d102014-08-12 17:11:39 +03001984/* Enable backlight PWM and backlight PP control. */
1985void intel_edp_backlight_on(struct intel_dp *intel_dp)
1986{
1987 if (!is_edp(intel_dp))
1988 return;
1989
1990 DRM_DEBUG_KMS("\n");
1991
1992 intel_panel_enable_backlight(intel_dp->attached_connector);
1993 _intel_edp_backlight_on(intel_dp);
1994}
1995
1996/* Disable backlight in the panel power control. */
1997static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998{
Paulo Zanoni30add222012-10-26 19:05:45 -02001999 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002000 struct drm_i915_private *dev_priv = dev->dev_private;
2001 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002002 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002003
Keith Packardf01eca22011-09-28 16:48:10 -07002004 if (!is_edp(intel_dp))
2005 return;
2006
Ville Syrjälä773538e82014-09-04 14:54:56 +03002007 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002008
Jesse Barnes453c5422013-03-28 09:55:41 -07002009 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002010 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002011
Jani Nikulabf13e812013-09-06 07:40:05 +03002012 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002013
2014 I915_WRITE(pp_ctrl_reg, pp);
2015 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002016
Ville Syrjälä773538e82014-09-04 14:54:56 +03002017 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002018
Paulo Zanonidce56b32013-12-19 14:29:40 -02002019 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002020 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002021}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002022
Jani Nikula1250d102014-08-12 17:11:39 +03002023/* Disable backlight PP control and backlight PWM. */
2024void intel_edp_backlight_off(struct intel_dp *intel_dp)
2025{
2026 if (!is_edp(intel_dp))
2027 return;
2028
2029 DRM_DEBUG_KMS("\n");
2030
2031 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002032 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034
Jani Nikula73580fb72014-08-12 17:11:41 +03002035/*
2036 * Hook for controlling the panel power control backlight through the bl_power
2037 * sysfs attribute. Take care to handle multiple calls.
2038 */
2039static void intel_edp_backlight_power(struct intel_connector *connector,
2040 bool enable)
2041{
2042 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002043 bool is_enabled;
2044
Ville Syrjälä773538e82014-09-04 14:54:56 +03002045 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002046 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002047 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002048
2049 if (is_enabled == enable)
2050 return;
2051
Jani Nikula23ba9372014-08-27 14:08:43 +03002052 DRM_DEBUG_KMS("panel power control backlight %s\n",
2053 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002054
2055 if (enable)
2056 _intel_edp_backlight_on(intel_dp);
2057 else
2058 _intel_edp_backlight_off(intel_dp);
2059}
2060
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002061static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002062{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002063 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2064 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2065 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002066 struct drm_i915_private *dev_priv = dev->dev_private;
2067 u32 dpa_ctl;
2068
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002069 assert_pipe_disabled(dev_priv,
2070 to_intel_crtc(crtc)->pipe);
2071
Jesse Barnesd240f202010-08-13 15:43:26 -07002072 DRM_DEBUG_KMS("\n");
2073 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002074 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2075 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2076
2077 /* We don't adjust intel_dp->DP while tearing down the link, to
2078 * facilitate link retraining (e.g. after hotplug). Hence clear all
2079 * enable bits here to ensure that we don't enable too much. */
2080 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2081 intel_dp->DP |= DP_PLL_ENABLE;
2082 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002083 POSTING_READ(DP_A);
2084 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002085}
2086
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002087static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002088{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002089 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2090 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2091 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002092 struct drm_i915_private *dev_priv = dev->dev_private;
2093 u32 dpa_ctl;
2094
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002095 assert_pipe_disabled(dev_priv,
2096 to_intel_crtc(crtc)->pipe);
2097
Jesse Barnesd240f202010-08-13 15:43:26 -07002098 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002099 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2100 "dp pll off, should be on\n");
2101 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2102
2103 /* We can't rely on the value tracked for the DP register in
2104 * intel_dp->DP because link_down must not change that (otherwise link
2105 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002106 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002107 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002108 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002109 udelay(200);
2110}
2111
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002112/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002113void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002114{
2115 int ret, i;
2116
2117 /* Should have a valid DPCD by this point */
2118 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2119 return;
2120
2121 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002122 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2123 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002124 } else {
2125 /*
2126 * When turning on, we need to retry for 1ms to give the sink
2127 * time to wake up.
2128 */
2129 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002130 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2131 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002132 if (ret == 1)
2133 break;
2134 msleep(1);
2135 }
2136 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002137
2138 if (ret != 1)
2139 DRM_DEBUG_KMS("failed to %s sink power state\n",
2140 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002141}
2142
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002143static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2144 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002145{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002146 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002147 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002148 struct drm_device *dev = encoder->base.dev;
2149 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002150 enum intel_display_power_domain power_domain;
2151 u32 tmp;
2152
2153 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002154 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002155 return false;
2156
2157 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002158
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002159 if (!(tmp & DP_PORT_EN))
2160 return false;
2161
Imre Deakbc7d38a2013-05-16 14:40:36 +03002162 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002163 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002164 } else if (IS_CHERRYVIEW(dev)) {
2165 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002166 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002167 *pipe = PORT_TO_PIPE(tmp);
2168 } else {
2169 u32 trans_sel;
2170 u32 trans_dp;
2171 int i;
2172
2173 switch (intel_dp->output_reg) {
2174 case PCH_DP_B:
2175 trans_sel = TRANS_DP_PORT_SEL_B;
2176 break;
2177 case PCH_DP_C:
2178 trans_sel = TRANS_DP_PORT_SEL_C;
2179 break;
2180 case PCH_DP_D:
2181 trans_sel = TRANS_DP_PORT_SEL_D;
2182 break;
2183 default:
2184 return true;
2185 }
2186
Damien Lespiau055e3932014-08-18 13:49:10 +01002187 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002188 trans_dp = I915_READ(TRANS_DP_CTL(i));
2189 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2190 *pipe = i;
2191 return true;
2192 }
2193 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002194
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002195 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2196 intel_dp->output_reg);
2197 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002198
2199 return true;
2200}
2201
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002202static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002203 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002204{
2205 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002206 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002207 struct drm_device *dev = encoder->base.dev;
2208 struct drm_i915_private *dev_priv = dev->dev_private;
2209 enum port port = dp_to_dig_port(intel_dp)->port;
2210 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002211 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002212
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002213 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002214
2215 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002216
Xiong Zhang63000ef2013-06-28 12:59:06 +08002217 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002218 if (tmp & DP_SYNC_HS_HIGH)
2219 flags |= DRM_MODE_FLAG_PHSYNC;
2220 else
2221 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002222
Xiong Zhang63000ef2013-06-28 12:59:06 +08002223 if (tmp & DP_SYNC_VS_HIGH)
2224 flags |= DRM_MODE_FLAG_PVSYNC;
2225 else
2226 flags |= DRM_MODE_FLAG_NVSYNC;
2227 } else {
2228 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2229 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2230 flags |= DRM_MODE_FLAG_PHSYNC;
2231 else
2232 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002233
Xiong Zhang63000ef2013-06-28 12:59:06 +08002234 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2235 flags |= DRM_MODE_FLAG_PVSYNC;
2236 else
2237 flags |= DRM_MODE_FLAG_NVSYNC;
2238 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002239
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002240 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002241
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002242 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2243 tmp & DP_COLOR_RANGE_16_235)
2244 pipe_config->limited_color_range = true;
2245
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002246 pipe_config->has_dp_encoder = true;
2247
2248 intel_dp_get_m_n(crtc, pipe_config);
2249
Ville Syrjälä18442d02013-09-13 16:00:08 +03002250 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002251 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2252 pipe_config->port_clock = 162000;
2253 else
2254 pipe_config->port_clock = 270000;
2255 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002256
2257 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2258 &pipe_config->dp_m_n);
2259
2260 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2261 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2262
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002263 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002264
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002265 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2266 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2267 /*
2268 * This is a big fat ugly hack.
2269 *
2270 * Some machines in UEFI boot mode provide us a VBT that has 18
2271 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2272 * unknown we fail to light up. Yet the same BIOS boots up with
2273 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2274 * max, not what it tells us to use.
2275 *
2276 * Note: This will still be broken if the eDP panel is not lit
2277 * up by the BIOS, and thus we can't get the mode at module
2278 * load.
2279 */
2280 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2281 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2282 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2283 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002284}
2285
Daniel Vettere8cb4552012-07-01 13:05:48 +02002286static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002287{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002288 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002289 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002290 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2291
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002292 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002293 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002294
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002295 if (HAS_PSR(dev) && !HAS_DDI(dev))
2296 intel_psr_disable(intel_dp);
2297
Daniel Vetter6cb49832012-05-20 17:14:50 +02002298 /* Make sure the panel is off before trying to change the mode. But also
2299 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002300 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002301 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002302 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002303 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002304
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002305 /* disable the port before the pipe on g4x */
2306 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002307 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002308}
2309
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002310static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002311{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002312 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002313 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002314
Ville Syrjälä49277c32014-03-31 18:21:26 +03002315 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002316 if (port == PORT_A)
2317 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002318}
2319
2320static void vlv_post_disable_dp(struct intel_encoder *encoder)
2321{
2322 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2323
2324 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002325}
2326
Ville Syrjälä580d3812014-04-09 13:29:00 +03002327static void chv_post_disable_dp(struct intel_encoder *encoder)
2328{
2329 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2330 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2331 struct drm_device *dev = encoder->base.dev;
2332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *intel_crtc =
2334 to_intel_crtc(encoder->base.crtc);
2335 enum dpio_channel ch = vlv_dport_to_channel(dport);
2336 enum pipe pipe = intel_crtc->pipe;
2337 u32 val;
2338
2339 intel_dp_link_down(intel_dp);
2340
2341 mutex_lock(&dev_priv->dpio_lock);
2342
2343 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002344 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002345 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002346 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002347
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002348 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2349 val |= CHV_PCS_REQ_SOFTRESET_EN;
2350 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2351
2352 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002353 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002354 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2355
2356 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2357 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2358 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002359
2360 mutex_unlock(&dev_priv->dpio_lock);
2361}
2362
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002363static void
2364_intel_dp_set_link_train(struct intel_dp *intel_dp,
2365 uint32_t *DP,
2366 uint8_t dp_train_pat)
2367{
2368 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2369 struct drm_device *dev = intel_dig_port->base.base.dev;
2370 struct drm_i915_private *dev_priv = dev->dev_private;
2371 enum port port = intel_dig_port->port;
2372
2373 if (HAS_DDI(dev)) {
2374 uint32_t temp = I915_READ(DP_TP_CTL(port));
2375
2376 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2377 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2378 else
2379 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2380
2381 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2382 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2383 case DP_TRAINING_PATTERN_DISABLE:
2384 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2385
2386 break;
2387 case DP_TRAINING_PATTERN_1:
2388 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2389 break;
2390 case DP_TRAINING_PATTERN_2:
2391 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2392 break;
2393 case DP_TRAINING_PATTERN_3:
2394 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2395 break;
2396 }
2397 I915_WRITE(DP_TP_CTL(port), temp);
2398
2399 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2400 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2401
2402 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2403 case DP_TRAINING_PATTERN_DISABLE:
2404 *DP |= DP_LINK_TRAIN_OFF_CPT;
2405 break;
2406 case DP_TRAINING_PATTERN_1:
2407 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2408 break;
2409 case DP_TRAINING_PATTERN_2:
2410 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2411 break;
2412 case DP_TRAINING_PATTERN_3:
2413 DRM_ERROR("DP training pattern 3 not supported\n");
2414 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2415 break;
2416 }
2417
2418 } else {
2419 if (IS_CHERRYVIEW(dev))
2420 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2421 else
2422 *DP &= ~DP_LINK_TRAIN_MASK;
2423
2424 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2425 case DP_TRAINING_PATTERN_DISABLE:
2426 *DP |= DP_LINK_TRAIN_OFF;
2427 break;
2428 case DP_TRAINING_PATTERN_1:
2429 *DP |= DP_LINK_TRAIN_PAT_1;
2430 break;
2431 case DP_TRAINING_PATTERN_2:
2432 *DP |= DP_LINK_TRAIN_PAT_2;
2433 break;
2434 case DP_TRAINING_PATTERN_3:
2435 if (IS_CHERRYVIEW(dev)) {
2436 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2437 } else {
2438 DRM_ERROR("DP training pattern 3 not supported\n");
2439 *DP |= DP_LINK_TRAIN_PAT_2;
2440 }
2441 break;
2442 }
2443 }
2444}
2445
2446static void intel_dp_enable_port(struct intel_dp *intel_dp)
2447{
2448 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2449 struct drm_i915_private *dev_priv = dev->dev_private;
2450
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002451 /* enable with pattern 1 (as per spec) */
2452 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2453 DP_TRAINING_PATTERN_1);
2454
2455 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2456 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002457
2458 /*
2459 * Magic for VLV/CHV. We _must_ first set up the register
2460 * without actually enabling the port, and then do another
2461 * write to enable the port. Otherwise link training will
2462 * fail when the power sequencer is freshly used for this port.
2463 */
2464 intel_dp->DP |= DP_PORT_EN;
2465
2466 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2467 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002468}
2469
Daniel Vettere8cb4552012-07-01 13:05:48 +02002470static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002471{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2473 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002475 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002476 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002478 if (WARN_ON(dp_reg & DP_PORT_EN))
2479 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002481 pps_lock(intel_dp);
2482
2483 if (IS_VALLEYVIEW(dev))
2484 vlv_init_panel_power_sequencer(intel_dp);
2485
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002486 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002487
2488 edp_panel_vdd_on(intel_dp);
2489 edp_panel_on(intel_dp);
2490 edp_panel_vdd_off(intel_dp, true);
2491
2492 pps_unlock(intel_dp);
2493
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002494 if (IS_VALLEYVIEW(dev))
2495 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2496
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2498 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002500 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002502 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002503 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2504 pipe_name(crtc->pipe));
2505 intel_audio_codec_enable(encoder);
2506 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002507}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002508
Jani Nikulaecff4f32013-09-06 07:38:29 +03002509static void g4x_enable_dp(struct intel_encoder *encoder)
2510{
Jani Nikula828f5c62013-09-05 16:44:45 +03002511 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2512
Jani Nikulaecff4f32013-09-06 07:38:29 +03002513 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002514 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002515}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002516
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002517static void vlv_enable_dp(struct intel_encoder *encoder)
2518{
Jani Nikula828f5c62013-09-05 16:44:45 +03002519 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2520
Daniel Vetter4be73782014-01-17 14:39:48 +01002521 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002522 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523}
2524
Jani Nikulaecff4f32013-09-06 07:38:29 +03002525static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002526{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002527 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002528 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002529
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002530 intel_dp_prepare(encoder);
2531
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002532 /* Only ilk+ has port A */
2533 if (dport->port == PORT_A) {
2534 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002535 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002536 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002537}
2538
Ville Syrjälä83b84592014-10-16 21:29:51 +03002539static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2540{
2541 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2542 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2543 enum pipe pipe = intel_dp->pps_pipe;
2544 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2545
2546 edp_panel_vdd_off_sync(intel_dp);
2547
2548 /*
2549 * VLV seems to get confused when multiple power seqeuencers
2550 * have the same port selected (even if only one has power/vdd
2551 * enabled). The failure manifests as vlv_wait_port_ready() failing
2552 * CHV on the other hand doesn't seem to mind having the same port
2553 * selected in multiple power seqeuencers, but let's clear the
2554 * port select always when logically disconnecting a power sequencer
2555 * from a port.
2556 */
2557 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2558 pipe_name(pipe), port_name(intel_dig_port->port));
2559 I915_WRITE(pp_on_reg, 0);
2560 POSTING_READ(pp_on_reg);
2561
2562 intel_dp->pps_pipe = INVALID_PIPE;
2563}
2564
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002565static void vlv_steal_power_sequencer(struct drm_device *dev,
2566 enum pipe pipe)
2567{
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct intel_encoder *encoder;
2570
2571 lockdep_assert_held(&dev_priv->pps_mutex);
2572
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002573 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2574 return;
2575
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002576 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2577 base.head) {
2578 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002579 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002580
2581 if (encoder->type != INTEL_OUTPUT_EDP)
2582 continue;
2583
2584 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002585 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002586
2587 if (intel_dp->pps_pipe != pipe)
2588 continue;
2589
2590 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002591 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002592
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002593 WARN(encoder->connectors_active,
2594 "stealing pipe %c power sequencer from active eDP port %c\n",
2595 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002596
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002597 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002598 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002599 }
2600}
2601
2602static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2603{
2604 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2605 struct intel_encoder *encoder = &intel_dig_port->base;
2606 struct drm_device *dev = encoder->base.dev;
2607 struct drm_i915_private *dev_priv = dev->dev_private;
2608 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609
2610 lockdep_assert_held(&dev_priv->pps_mutex);
2611
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002612 if (!is_edp(intel_dp))
2613 return;
2614
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002615 if (intel_dp->pps_pipe == crtc->pipe)
2616 return;
2617
2618 /*
2619 * If another power sequencer was being used on this
2620 * port previously make sure to turn off vdd there while
2621 * we still have control of it.
2622 */
2623 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002624 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002625
2626 /*
2627 * We may be stealing the power
2628 * sequencer from another port.
2629 */
2630 vlv_steal_power_sequencer(dev, crtc->pipe);
2631
2632 /* now it's all ours */
2633 intel_dp->pps_pipe = crtc->pipe;
2634
2635 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2636 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2637
2638 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002639 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2640 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002641}
2642
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002643static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2644{
2645 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2646 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002647 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002648 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002649 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002650 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002651 int pipe = intel_crtc->pipe;
2652 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002653
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002654 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002655
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002656 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002657 val = 0;
2658 if (pipe)
2659 val |= (1<<21);
2660 else
2661 val &= ~(1<<21);
2662 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002663 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2664 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2665 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002666
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002667 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002668
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002669 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002670}
2671
Jani Nikulaecff4f32013-09-06 07:38:29 +03002672static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002673{
2674 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2675 struct drm_device *dev = encoder->base.dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002677 struct intel_crtc *intel_crtc =
2678 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002679 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002680 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002681
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002682 intel_dp_prepare(encoder);
2683
Jesse Barnes89b667f2013-04-18 14:51:36 -07002684 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002685 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002686 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002687 DPIO_PCS_TX_LANE2_RESET |
2688 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002689 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2691 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2692 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2693 DPIO_PCS_CLK_SOFT_RESET);
2694
2695 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002696 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2697 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2698 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002699 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700}
2701
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002702static void chv_pre_enable_dp(struct intel_encoder *encoder)
2703{
2704 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2705 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2706 struct drm_device *dev = encoder->base.dev;
2707 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002708 struct intel_crtc *intel_crtc =
2709 to_intel_crtc(encoder->base.crtc);
2710 enum dpio_channel ch = vlv_dport_to_channel(dport);
2711 int pipe = intel_crtc->pipe;
2712 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002713 u32 val;
2714
2715 mutex_lock(&dev_priv->dpio_lock);
2716
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002717 /* allow hardware to manage TX FIFO reset source */
2718 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2719 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2720 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2721
2722 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2723 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2724 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2725
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002726 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002727 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002728 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002729 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002730
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002731 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2732 val |= CHV_PCS_REQ_SOFTRESET_EN;
2733 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2734
2735 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002736 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002737 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2738
2739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2740 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2741 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002742
2743 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002744 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002745 /* Set the upar bit */
2746 data = (i == 1) ? 0x0 : 0x1;
2747 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2748 data << DPIO_UPAR_SHIFT);
2749 }
2750
2751 /* Data lane stagger programming */
2752 /* FIXME: Fix up value only after power analysis */
2753
2754 mutex_unlock(&dev_priv->dpio_lock);
2755
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002756 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002757}
2758
Ville Syrjälä9197c882014-04-09 13:29:05 +03002759static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2760{
2761 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2762 struct drm_device *dev = encoder->base.dev;
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 struct intel_crtc *intel_crtc =
2765 to_intel_crtc(encoder->base.crtc);
2766 enum dpio_channel ch = vlv_dport_to_channel(dport);
2767 enum pipe pipe = intel_crtc->pipe;
2768 u32 val;
2769
Ville Syrjälä625695f2014-06-28 02:04:02 +03002770 intel_dp_prepare(encoder);
2771
Ville Syrjälä9197c882014-04-09 13:29:05 +03002772 mutex_lock(&dev_priv->dpio_lock);
2773
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002774 /* program left/right clock distribution */
2775 if (pipe != PIPE_B) {
2776 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2777 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2778 if (ch == DPIO_CH0)
2779 val |= CHV_BUFLEFTENA1_FORCE;
2780 if (ch == DPIO_CH1)
2781 val |= CHV_BUFRIGHTENA1_FORCE;
2782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2783 } else {
2784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2786 if (ch == DPIO_CH0)
2787 val |= CHV_BUFLEFTENA2_FORCE;
2788 if (ch == DPIO_CH1)
2789 val |= CHV_BUFRIGHTENA2_FORCE;
2790 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2791 }
2792
Ville Syrjälä9197c882014-04-09 13:29:05 +03002793 /* program clock channel usage */
2794 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2795 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2796 if (pipe != PIPE_B)
2797 val &= ~CHV_PCS_USEDCLKCHANNEL;
2798 else
2799 val |= CHV_PCS_USEDCLKCHANNEL;
2800 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2801
2802 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2803 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2804 if (pipe != PIPE_B)
2805 val &= ~CHV_PCS_USEDCLKCHANNEL;
2806 else
2807 val |= CHV_PCS_USEDCLKCHANNEL;
2808 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2809
2810 /*
2811 * This a a bit weird since generally CL
2812 * matches the pipe, but here we need to
2813 * pick the CL based on the port.
2814 */
2815 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2816 if (pipe != PIPE_B)
2817 val &= ~CHV_CMN_USEDCLKCHANNEL;
2818 else
2819 val |= CHV_CMN_USEDCLKCHANNEL;
2820 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2821
2822 mutex_unlock(&dev_priv->dpio_lock);
2823}
2824
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002825/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002826 * Native read with retry for link status and receiver capability reads for
2827 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002828 *
2829 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2830 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002831 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002832static ssize_t
2833intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2834 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002835{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002836 ssize_t ret;
2837 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002838
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002839 /*
2840 * Sometime we just get the same incorrect byte repeated
2841 * over the entire buffer. Doing just one throw away read
2842 * initially seems to "solve" it.
2843 */
2844 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2845
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002846 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002847 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2848 if (ret == size)
2849 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002850 msleep(1);
2851 }
2852
Jani Nikula9d1a1032014-03-14 16:51:15 +02002853 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002854}
2855
2856/*
2857 * Fetch AUX CH registers 0x202 - 0x207 which contain
2858 * link status information
2859 */
2860static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002861intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002862{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002863 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2864 DP_LANE0_1_STATUS,
2865 link_status,
2866 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002867}
2868
Paulo Zanoni11002442014-06-13 18:45:41 -03002869/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002870static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002871intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002872{
Paulo Zanoni30add222012-10-26 19:05:45 -02002873 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302874 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002875 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002876
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302877 if (INTEL_INFO(dev)->gen >= 9) {
2878 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2879 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002880 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302881 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302882 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002883 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302884 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002885 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302886 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002887 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302888 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002889}
2890
2891static uint8_t
2892intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2893{
Paulo Zanoni30add222012-10-26 19:05:45 -02002894 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002895 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002896
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002897 if (INTEL_INFO(dev)->gen >= 9) {
2898 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2899 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2900 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2904 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302905 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2906 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002907 default:
2908 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2909 }
2910 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002911 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2915 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2916 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2917 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002919 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302920 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002921 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002922 } else if (IS_VALLEYVIEW(dev)) {
2923 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302924 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2925 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2929 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002931 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302932 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002933 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002934 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002935 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302936 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2937 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002941 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002943 }
2944 } else {
2945 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2947 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2951 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002953 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002955 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002956 }
2957}
2958
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002959static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2960{
2961 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002964 struct intel_crtc *intel_crtc =
2965 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002966 unsigned long demph_reg_value, preemph_reg_value,
2967 uniqtranscale_reg_value;
2968 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002969 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002970 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002971
2972 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974 preemph_reg_value = 0x0004000;
2975 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002977 demph_reg_value = 0x2B405555;
2978 uniqtranscale_reg_value = 0x552AB83A;
2979 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002981 demph_reg_value = 0x2B404040;
2982 uniqtranscale_reg_value = 0x5548B83A;
2983 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002985 demph_reg_value = 0x2B245555;
2986 uniqtranscale_reg_value = 0x5560B83A;
2987 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 demph_reg_value = 0x2B405555;
2990 uniqtranscale_reg_value = 0x5598DA3A;
2991 break;
2992 default:
2993 return 0;
2994 }
2995 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302996 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002997 preemph_reg_value = 0x0002000;
2998 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003000 demph_reg_value = 0x2B404040;
3001 uniqtranscale_reg_value = 0x5552B83A;
3002 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003004 demph_reg_value = 0x2B404848;
3005 uniqtranscale_reg_value = 0x5580B83A;
3006 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003008 demph_reg_value = 0x2B404040;
3009 uniqtranscale_reg_value = 0x55ADDA3A;
3010 break;
3011 default:
3012 return 0;
3013 }
3014 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003016 preemph_reg_value = 0x0000000;
3017 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019 demph_reg_value = 0x2B305555;
3020 uniqtranscale_reg_value = 0x5570B83A;
3021 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003023 demph_reg_value = 0x2B2B4040;
3024 uniqtranscale_reg_value = 0x55ADDA3A;
3025 break;
3026 default:
3027 return 0;
3028 }
3029 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303030 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003031 preemph_reg_value = 0x0006000;
3032 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034 demph_reg_value = 0x1B405555;
3035 uniqtranscale_reg_value = 0x55ADDA3A;
3036 break;
3037 default:
3038 return 0;
3039 }
3040 break;
3041 default:
3042 return 0;
3043 }
3044
Chris Wilson0980a602013-07-26 19:57:35 +01003045 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003046 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3047 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3048 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003049 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003050 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3051 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3052 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3053 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003054 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055
3056 return 0;
3057}
3058
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3060{
3061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3064 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003065 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003066 uint8_t train_set = intel_dp->train_set[0];
3067 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003068 enum pipe pipe = intel_crtc->pipe;
3069 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003070
3071 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303074 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003075 deemph_reg_value = 128;
3076 margin_reg_value = 52;
3077 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303078 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003079 deemph_reg_value = 128;
3080 margin_reg_value = 77;
3081 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003083 deemph_reg_value = 128;
3084 margin_reg_value = 102;
3085 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003087 deemph_reg_value = 128;
3088 margin_reg_value = 154;
3089 /* FIXME extra to set for 1200 */
3090 break;
3091 default:
3092 return 0;
3093 }
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003096 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 deemph_reg_value = 85;
3099 margin_reg_value = 78;
3100 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303101 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003102 deemph_reg_value = 85;
3103 margin_reg_value = 116;
3104 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303105 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003106 deemph_reg_value = 85;
3107 margin_reg_value = 154;
3108 break;
3109 default:
3110 return 0;
3111 }
3112 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303113 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003114 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003116 deemph_reg_value = 64;
3117 margin_reg_value = 104;
3118 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003120 deemph_reg_value = 64;
3121 margin_reg_value = 154;
3122 break;
3123 default:
3124 return 0;
3125 }
3126 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130 deemph_reg_value = 43;
3131 margin_reg_value = 154;
3132 break;
3133 default:
3134 return 0;
3135 }
3136 break;
3137 default:
3138 return 0;
3139 }
3140
3141 mutex_lock(&dev_priv->dpio_lock);
3142
3143 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003144 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3145 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003146 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3147 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003148 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3149
3150 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3151 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003152 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3153 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003154 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003155
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003156 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3157 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3158 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3159 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3160
3161 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3162 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3163 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3164 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3165
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003166 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003167 for (i = 0; i < 4; i++) {
3168 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3169 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3170 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3171 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3172 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003173
3174 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003175 for (i = 0; i < 4; i++) {
3176 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003177 val &= ~DPIO_SWING_MARGIN000_MASK;
3178 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003179 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3180 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181
3182 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003183 for (i = 0; i < 4; i++) {
3184 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3185 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3186 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3187 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003188
3189 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003193
3194 /*
3195 * The document said it needs to set bit 27 for ch0 and bit 26
3196 * for ch1. Might be a typo in the doc.
3197 * For now, for this unique transition scale selection, set bit
3198 * 27 for ch0 and ch1.
3199 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003200 for (i = 0; i < 4; i++) {
3201 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3202 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3203 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3204 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003205
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003206 for (i = 0; i < 4; i++) {
3207 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3208 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3209 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3210 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3211 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003212 }
3213
3214 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003215 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3216 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3217 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3218
3219 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3220 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3221 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003222
3223 /* LRC Bypass */
3224 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3225 val |= DPIO_LRC_BYPASS;
3226 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3227
3228 mutex_unlock(&dev_priv->dpio_lock);
3229
3230 return 0;
3231}
3232
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003233static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003234intel_get_adjust_train(struct intel_dp *intel_dp,
3235 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236{
3237 uint8_t v = 0;
3238 uint8_t p = 0;
3239 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003240 uint8_t voltage_max;
3241 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003242
Jesse Barnes33a34e42010-09-08 12:42:02 -07003243 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003244 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3245 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003246
3247 if (this_v > v)
3248 v = this_v;
3249 if (this_p > p)
3250 p = this_p;
3251 }
3252
Keith Packard1a2eb462011-11-16 16:26:07 -08003253 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003254 if (v >= voltage_max)
3255 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003256
Keith Packard1a2eb462011-11-16 16:26:07 -08003257 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3258 if (p >= preemph_max)
3259 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003260
3261 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003262 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003263}
3264
3265static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003266intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003267{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003268 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003269
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003270 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003272 default:
3273 signal_levels |= DP_VOLTAGE_0_4;
3274 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003276 signal_levels |= DP_VOLTAGE_0_6;
3277 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279 signal_levels |= DP_VOLTAGE_0_8;
3280 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282 signal_levels |= DP_VOLTAGE_1_2;
3283 break;
3284 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003285 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303286 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003287 default:
3288 signal_levels |= DP_PRE_EMPHASIS_0;
3289 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303290 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291 signal_levels |= DP_PRE_EMPHASIS_3_5;
3292 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303293 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294 signal_levels |= DP_PRE_EMPHASIS_6;
3295 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297 signal_levels |= DP_PRE_EMPHASIS_9_5;
3298 break;
3299 }
3300 return signal_levels;
3301}
3302
Zhenyu Wange3421a12010-04-08 09:43:27 +08003303/* Gen6's DP voltage swing and pre-emphasis control */
3304static uint32_t
3305intel_gen6_edp_signal_levels(uint8_t train_set)
3306{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003307 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3308 DP_TRAIN_PRE_EMPHASIS_MASK);
3309 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3311 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003312 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003314 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003317 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003320 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003323 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003324 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003325 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3326 "0x%x\n", signal_levels);
3327 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003328 }
3329}
3330
Keith Packard1a2eb462011-11-16 16:26:07 -08003331/* Gen7's DP voltage swing and pre-emphasis control */
3332static uint32_t
3333intel_gen7_edp_signal_levels(uint8_t train_set)
3334{
3335 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3336 DP_TRAIN_PRE_EMPHASIS_MASK);
3337 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003339 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003341 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003343 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3344
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003346 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003348 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3349
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003351 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003353 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3354
3355 default:
3356 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3357 "0x%x\n", signal_levels);
3358 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3359 }
3360}
3361
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003362/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3363static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003364intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003365{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003366 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3367 DP_TRAIN_PRE_EMPHASIS_MASK);
3368 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303370 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303372 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303374 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303376 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003377
Sonika Jindalbd600182014-08-08 16:23:41 +05303378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303379 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303381 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303383 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303386 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303388 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303389
3390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3391 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003392 default:
3393 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3394 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303395 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003397}
3398
Paulo Zanonif0a34242012-12-06 16:51:50 -02003399/* Properly updates "DP" with the correct signal levels. */
3400static void
3401intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3402{
3403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003404 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003405 struct drm_device *dev = intel_dig_port->base.base.dev;
3406 uint32_t signal_levels, mask;
3407 uint8_t train_set = intel_dp->train_set[0];
3408
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003409 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003410 signal_levels = intel_hsw_signal_levels(train_set);
3411 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003412 } else if (IS_CHERRYVIEW(dev)) {
3413 signal_levels = intel_chv_signal_levels(intel_dp);
3414 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003415 } else if (IS_VALLEYVIEW(dev)) {
3416 signal_levels = intel_vlv_signal_levels(intel_dp);
3417 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003418 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003419 signal_levels = intel_gen7_edp_signal_levels(train_set);
3420 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003421 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003422 signal_levels = intel_gen6_edp_signal_levels(train_set);
3423 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3424 } else {
3425 signal_levels = intel_gen4_signal_levels(train_set);
3426 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3427 }
3428
3429 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3430
3431 *DP = (*DP & ~mask) | signal_levels;
3432}
3433
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003434static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003435intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003436 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003437 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003438{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3440 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003442 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3443 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003445 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003446
Jani Nikula70aff662013-09-27 15:10:44 +03003447 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003448 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003450 buf[0] = dp_train_pat;
3451 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003452 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003453 /* don't write DP_TRAINING_LANEx_SET on disable */
3454 len = 1;
3455 } else {
3456 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3457 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3458 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003459 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460
Jani Nikula9d1a1032014-03-14 16:51:15 +02003461 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3462 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003463
3464 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465}
3466
Jani Nikula70aff662013-09-27 15:10:44 +03003467static bool
3468intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3469 uint8_t dp_train_pat)
3470{
Jani Nikula953d22e2013-10-04 15:08:47 +03003471 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003472 intel_dp_set_signal_levels(intel_dp, DP);
3473 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3474}
3475
3476static bool
3477intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003478 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003479{
3480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3481 struct drm_device *dev = intel_dig_port->base.base.dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483 int ret;
3484
3485 intel_get_adjust_train(intel_dp, link_status);
3486 intel_dp_set_signal_levels(intel_dp, DP);
3487
3488 I915_WRITE(intel_dp->output_reg, *DP);
3489 POSTING_READ(intel_dp->output_reg);
3490
Jani Nikula9d1a1032014-03-14 16:51:15 +02003491 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3492 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003493
3494 return ret == intel_dp->lane_count;
3495}
3496
Imre Deak3ab9c632013-05-03 12:57:41 +03003497static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3498{
3499 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3500 struct drm_device *dev = intel_dig_port->base.base.dev;
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502 enum port port = intel_dig_port->port;
3503 uint32_t val;
3504
3505 if (!HAS_DDI(dev))
3506 return;
3507
3508 val = I915_READ(DP_TP_CTL(port));
3509 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3510 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3511 I915_WRITE(DP_TP_CTL(port), val);
3512
3513 /*
3514 * On PORT_A we can have only eDP in SST mode. There the only reason
3515 * we need to set idle transmission mode is to work around a HW issue
3516 * where we enable the pipe while not in idle link-training mode.
3517 * In this case there is requirement to wait for a minimum number of
3518 * idle patterns to be sent.
3519 */
3520 if (port == PORT_A)
3521 return;
3522
3523 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3524 1))
3525 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3526}
3527
Jesse Barnes33a34e42010-09-08 12:42:02 -07003528/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003529void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003530intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003531{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003532 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003533 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003534 int i;
3535 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003536 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003537 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003538 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003539
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003540 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003541 intel_ddi_prepare_link_retrain(encoder);
3542
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003543 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003544 link_config[0] = intel_dp->link_bw;
3545 link_config[1] = intel_dp->lane_count;
3546 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3547 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003548 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003549 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303550 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3551 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003552
3553 link_config[0] = 0;
3554 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003555 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556
3557 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003558
Jani Nikula70aff662013-09-27 15:10:44 +03003559 /* clock recovery */
3560 if (!intel_dp_reset_link_train(intel_dp, &DP,
3561 DP_TRAINING_PATTERN_1 |
3562 DP_LINK_SCRAMBLING_DISABLE)) {
3563 DRM_ERROR("failed to enable link training\n");
3564 return;
3565 }
3566
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003567 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003568 voltage_tries = 0;
3569 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003571 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003572
Daniel Vettera7c96552012-10-18 10:15:30 +02003573 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003574 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3575 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003577 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578
Daniel Vetter01916272012-10-18 10:15:25 +02003579 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003580 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003581 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003583
3584 /* Check to see if we've tried the max voltage */
3585 for (i = 0; i < intel_dp->lane_count; i++)
3586 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3587 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003588 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003589 ++loop_tries;
3590 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003591 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003592 break;
3593 }
Jani Nikula70aff662013-09-27 15:10:44 +03003594 intel_dp_reset_link_train(intel_dp, &DP,
3595 DP_TRAINING_PATTERN_1 |
3596 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003597 voltage_tries = 0;
3598 continue;
3599 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003600
3601 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003602 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003603 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003604 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003605 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003606 break;
3607 }
3608 } else
3609 voltage_tries = 0;
3610 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003611
Jani Nikula70aff662013-09-27 15:10:44 +03003612 /* Update training set as requested by target */
3613 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3614 DRM_ERROR("failed to update link training\n");
3615 break;
3616 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617 }
3618
Jesse Barnes33a34e42010-09-08 12:42:02 -07003619 intel_dp->DP = DP;
3620}
3621
Paulo Zanonic19b0662012-10-15 15:51:41 -03003622void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003623intel_dp_complete_link_train(struct intel_dp *intel_dp)
3624{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003625 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003626 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003627 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003628 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3629
3630 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3631 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3632 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003633
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003634 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003635 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003636 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003637 DP_LINK_SCRAMBLING_DISABLE)) {
3638 DRM_ERROR("failed to start channel equalization\n");
3639 return;
3640 }
3641
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003643 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003644 channel_eq = false;
3645 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003646 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003647
Jesse Barnes37f80972011-01-05 14:45:24 -08003648 if (cr_tries > 5) {
3649 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003650 break;
3651 }
3652
Daniel Vettera7c96552012-10-18 10:15:30 +02003653 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003654 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3655 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003657 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003658
Jesse Barnes37f80972011-01-05 14:45:24 -08003659 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003660 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003661 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003662 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003663 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003664 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003665 cr_tries++;
3666 continue;
3667 }
3668
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003669 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003670 channel_eq = true;
3671 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003672 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003673
Jesse Barnes37f80972011-01-05 14:45:24 -08003674 /* Try 5 times, then try clock recovery if that fails */
3675 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003676 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003677 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003678 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003679 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003680 tries = 0;
3681 cr_tries++;
3682 continue;
3683 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003684
Jani Nikula70aff662013-09-27 15:10:44 +03003685 /* Update training set as requested by target */
3686 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3687 DRM_ERROR("failed to update link training\n");
3688 break;
3689 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003690 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003692
Imre Deak3ab9c632013-05-03 12:57:41 +03003693 intel_dp_set_idle_link_train(intel_dp);
3694
3695 intel_dp->DP = DP;
3696
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003697 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003698 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003699
Imre Deak3ab9c632013-05-03 12:57:41 +03003700}
3701
3702void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3703{
Jani Nikula70aff662013-09-27 15:10:44 +03003704 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003705 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003706}
3707
3708static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003709intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003710{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003712 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003713 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003714 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003715 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003716
Daniel Vetterbc76e322014-05-20 22:46:50 +02003717 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003718 return;
3719
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003720 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003721 return;
3722
Zhao Yakui28c97732009-10-09 11:39:41 +08003723 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003724
Imre Deakbc7d38a2013-05-16 14:40:36 +03003725 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003726 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003727 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003728 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003729 if (IS_CHERRYVIEW(dev))
3730 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3731 else
3732 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003733 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003734 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003735 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003736
Daniel Vetter493a7082012-05-30 12:31:56 +02003737 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003738 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003739 /* Hardware workaround: leaving our transcoder select
3740 * set to transcoder B while it's off will prevent the
3741 * corresponding HDMI output on transcoder A.
3742 *
3743 * Combine this with another hardware workaround:
3744 * transcoder select bit can only be cleared while the
3745 * port is enabled.
3746 */
3747 DP &= ~DP_PIPEB_SELECT;
3748 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003749 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003750 }
3751
Wu Fengguang832afda2011-12-09 20:42:21 +08003752 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003753 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3754 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003755 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756}
3757
Keith Packard26d61aa2011-07-25 20:01:09 -07003758static bool
3759intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003760{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003761 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3762 struct drm_device *dev = dig_port->base.base.dev;
3763 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303764 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003765
Jani Nikula9d1a1032014-03-14 16:51:15 +02003766 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3767 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003768 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003769
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003770 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003771
Adam Jacksonedb39242012-09-18 10:58:49 -04003772 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3773 return false; /* DPCD not present */
3774
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003775 /* Check if the panel supports PSR */
3776 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003777 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003778 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3779 intel_dp->psr_dpcd,
3780 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003781 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3782 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003783 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003784 }
Jani Nikula50003932013-09-20 16:42:17 +03003785 }
3786
Jani Nikula7809a612014-10-29 11:03:26 +02003787 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003788 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003789 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3790 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003791 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003792 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003793 } else
3794 intel_dp->use_tps3 = false;
3795
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303796 /* Intermediate frequency support */
3797 if (is_edp(intel_dp) &&
3798 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3799 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3800 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003801 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003802 int i;
3803
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303804 intel_dp_dpcd_read_wake(&intel_dp->aux,
3805 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003806 sink_rates,
3807 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003808
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003809 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3810 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003811
3812 if (val == 0)
3813 break;
3814
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003815 intel_dp->sink_rates[i] = val * 200;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003816 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003817 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303818 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003819
3820 intel_dp_print_rates(intel_dp);
3821
Adam Jacksonedb39242012-09-18 10:58:49 -04003822 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3823 DP_DWN_STRM_PORT_PRESENT))
3824 return true; /* native DP sink */
3825
3826 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3827 return true; /* no per-port downstream info */
3828
Jani Nikula9d1a1032014-03-14 16:51:15 +02003829 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3830 intel_dp->downstream_ports,
3831 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003832 return false; /* downstream port status fetch failed */
3833
3834 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003835}
3836
Adam Jackson0d198322012-05-14 16:05:47 -04003837static void
3838intel_dp_probe_oui(struct intel_dp *intel_dp)
3839{
3840 u8 buf[3];
3841
3842 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3843 return;
3844
Jani Nikula9d1a1032014-03-14 16:51:15 +02003845 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003846 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3847 buf[0], buf[1], buf[2]);
3848
Jani Nikula9d1a1032014-03-14 16:51:15 +02003849 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003850 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3851 buf[0], buf[1], buf[2]);
3852}
3853
Dave Airlie0e32b392014-05-02 14:02:48 +10003854static bool
3855intel_dp_probe_mst(struct intel_dp *intel_dp)
3856{
3857 u8 buf[1];
3858
3859 if (!intel_dp->can_mst)
3860 return false;
3861
3862 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3863 return false;
3864
Dave Airlie0e32b392014-05-02 14:02:48 +10003865 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3866 if (buf[0] & DP_MST_CAP) {
3867 DRM_DEBUG_KMS("Sink is MST capable\n");
3868 intel_dp->is_mst = true;
3869 } else {
3870 DRM_DEBUG_KMS("Sink is not MST capable\n");
3871 intel_dp->is_mst = false;
3872 }
3873 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003874
3875 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3876 return intel_dp->is_mst;
3877}
3878
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003879int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3880{
3881 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3882 struct drm_device *dev = intel_dig_port->base.base.dev;
3883 struct intel_crtc *intel_crtc =
3884 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003885 u8 buf;
3886 int test_crc_count;
3887 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003888
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003889 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003890 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003891
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003892 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003893 return -ENOTTY;
3894
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003895 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003896 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003897
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003898 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003899 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003900 return -EIO;
3901
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003902 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3903 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003904 test_crc_count = buf & DP_TEST_COUNT_MASK;
3905
3906 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003907 if (drm_dp_dpcd_readb(&intel_dp->aux,
3908 DP_TEST_SINK_MISC, &buf) < 0)
3909 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003910 intel_wait_for_vblank(dev, intel_crtc->pipe);
3911 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3912
3913 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003914 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3915 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003916 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003917
Jani Nikula9d1a1032014-03-14 16:51:15 +02003918 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003919 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003920
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003921 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3922 return -EIO;
3923 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3924 buf & ~DP_TEST_SINK_START) < 0)
3925 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003926
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003927 return 0;
3928}
3929
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003930static bool
3931intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3932{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003933 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3934 DP_DEVICE_SERVICE_IRQ_VECTOR,
3935 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003936}
3937
Dave Airlie0e32b392014-05-02 14:02:48 +10003938static bool
3939intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3940{
3941 int ret;
3942
3943 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3944 DP_SINK_COUNT_ESI,
3945 sink_irq_vector, 14);
3946 if (ret != 14)
3947 return false;
3948
3949 return true;
3950}
3951
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003952static void
3953intel_dp_handle_test_request(struct intel_dp *intel_dp)
3954{
3955 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003956 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003957}
3958
Dave Airlie0e32b392014-05-02 14:02:48 +10003959static int
3960intel_dp_check_mst_status(struct intel_dp *intel_dp)
3961{
3962 bool bret;
3963
3964 if (intel_dp->is_mst) {
3965 u8 esi[16] = { 0 };
3966 int ret = 0;
3967 int retry;
3968 bool handled;
3969 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3970go_again:
3971 if (bret == true) {
3972
3973 /* check link status - esi[10] = 0x200c */
3974 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3975 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3976 intel_dp_start_link_train(intel_dp);
3977 intel_dp_complete_link_train(intel_dp);
3978 intel_dp_stop_link_train(intel_dp);
3979 }
3980
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003981 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003982 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3983
3984 if (handled) {
3985 for (retry = 0; retry < 3; retry++) {
3986 int wret;
3987 wret = drm_dp_dpcd_write(&intel_dp->aux,
3988 DP_SINK_COUNT_ESI+1,
3989 &esi[1], 3);
3990 if (wret == 3) {
3991 break;
3992 }
3993 }
3994
3995 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3996 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003997 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003998 goto go_again;
3999 }
4000 } else
4001 ret = 0;
4002
4003 return ret;
4004 } else {
4005 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4006 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4007 intel_dp->is_mst = false;
4008 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4009 /* send a hotplug event */
4010 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4011 }
4012 }
4013 return -EINVAL;
4014}
4015
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004016/*
4017 * According to DP spec
4018 * 5.1.2:
4019 * 1. Read DPCD
4020 * 2. Configure link according to Receiver Capabilities
4021 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4022 * 4. Check link status on receipt of hot-plug interrupt
4023 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004024static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004025intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004026{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004028 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004029 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004030 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004031
Dave Airlie5b215bc2014-08-05 10:40:20 +10004032 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4033
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004034 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004035 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004036
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004037 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004038 return;
4039
Imre Deak1a125d82014-08-18 14:42:46 +03004040 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4041 return;
4042
Keith Packard92fd8fd2011-07-25 19:50:10 -07004043 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004044 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004045 return;
4046 }
4047
Keith Packard92fd8fd2011-07-25 19:50:10 -07004048 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004049 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004050 return;
4051 }
4052
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004053 /* Try to read the source of the interrupt */
4054 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4055 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4056 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004057 drm_dp_dpcd_writeb(&intel_dp->aux,
4058 DP_DEVICE_SERVICE_IRQ_VECTOR,
4059 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004060
4061 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4062 intel_dp_handle_test_request(intel_dp);
4063 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4064 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4065 }
4066
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004067 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004068 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004069 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004070 intel_dp_start_link_train(intel_dp);
4071 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004072 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004073 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004074}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004076/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004077static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004078intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004079{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004080 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004081 uint8_t type;
4082
4083 if (!intel_dp_get_dpcd(intel_dp))
4084 return connector_status_disconnected;
4085
4086 /* if there's no downstream port, we're done */
4087 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004088 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004089
4090 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004091 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4092 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004093 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004094
4095 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4096 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004097 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004098
Adam Jackson23235172012-09-20 16:42:45 -04004099 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4100 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004101 }
4102
4103 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004104 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004105 return connector_status_connected;
4106
4107 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004108 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4109 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4110 if (type == DP_DS_PORT_TYPE_VGA ||
4111 type == DP_DS_PORT_TYPE_NON_EDID)
4112 return connector_status_unknown;
4113 } else {
4114 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4115 DP_DWN_STRM_PORT_TYPE_MASK;
4116 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4117 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4118 return connector_status_unknown;
4119 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004120
4121 /* Anything else is out of spec, warn and ignore */
4122 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004123 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004124}
4125
4126static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004127edp_detect(struct intel_dp *intel_dp)
4128{
4129 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4130 enum drm_connector_status status;
4131
4132 status = intel_panel_detect(dev);
4133 if (status == connector_status_unknown)
4134 status = connector_status_connected;
4135
4136 return status;
4137}
4138
4139static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004140ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004141{
Paulo Zanoni30add222012-10-26 19:05:45 -02004142 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004145
Damien Lespiau1b469632012-12-13 16:09:01 +00004146 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4147 return connector_status_disconnected;
4148
Keith Packard26d61aa2011-07-25 20:01:09 -07004149 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004150}
4151
Dave Airlie2a592be2014-09-01 16:58:12 +10004152static int g4x_digital_port_connected(struct drm_device *dev,
4153 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004154{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004156 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004157
Todd Previte232a6ee2014-01-23 00:13:41 -07004158 if (IS_VALLEYVIEW(dev)) {
4159 switch (intel_dig_port->port) {
4160 case PORT_B:
4161 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4162 break;
4163 case PORT_C:
4164 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4165 break;
4166 case PORT_D:
4167 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4168 break;
4169 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004170 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004171 }
4172 } else {
4173 switch (intel_dig_port->port) {
4174 case PORT_B:
4175 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4176 break;
4177 case PORT_C:
4178 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4179 break;
4180 case PORT_D:
4181 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4182 break;
4183 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004184 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004185 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004186 }
4187
Chris Wilson10f76a32012-05-11 18:01:32 +01004188 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004189 return 0;
4190 return 1;
4191}
4192
4193static enum drm_connector_status
4194g4x_dp_detect(struct intel_dp *intel_dp)
4195{
4196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4197 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4198 int ret;
4199
4200 /* Can't disconnect eDP, but you can close the lid... */
4201 if (is_edp(intel_dp)) {
4202 enum drm_connector_status status;
4203
4204 status = intel_panel_detect(dev);
4205 if (status == connector_status_unknown)
4206 status = connector_status_connected;
4207 return status;
4208 }
4209
4210 ret = g4x_digital_port_connected(dev, intel_dig_port);
4211 if (ret == -EINVAL)
4212 return connector_status_unknown;
4213 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004214 return connector_status_disconnected;
4215
Keith Packard26d61aa2011-07-25 20:01:09 -07004216 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004217}
4218
Keith Packard8c241fe2011-09-28 16:38:44 -07004219static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004220intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004221{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004223
Jani Nikula9cd300e2012-10-19 14:51:52 +03004224 /* use cached edid if we have one */
4225 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004226 /* invalid edid */
4227 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004228 return NULL;
4229
Jani Nikula55e9ede2013-10-01 10:38:54 +03004230 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004231 } else
4232 return drm_get_edid(&intel_connector->base,
4233 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004234}
4235
Chris Wilsonbeb60602014-09-02 20:04:00 +01004236static void
4237intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004238{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004239 struct intel_connector *intel_connector = intel_dp->attached_connector;
4240 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004241
Chris Wilsonbeb60602014-09-02 20:04:00 +01004242 edid = intel_dp_get_edid(intel_dp);
4243 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004244
Chris Wilsonbeb60602014-09-02 20:04:00 +01004245 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4246 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4247 else
4248 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4249}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004250
Chris Wilsonbeb60602014-09-02 20:04:00 +01004251static void
4252intel_dp_unset_edid(struct intel_dp *intel_dp)
4253{
4254 struct intel_connector *intel_connector = intel_dp->attached_connector;
4255
4256 kfree(intel_connector->detect_edid);
4257 intel_connector->detect_edid = NULL;
4258
4259 intel_dp->has_audio = false;
4260}
4261
4262static enum intel_display_power_domain
4263intel_dp_power_get(struct intel_dp *dp)
4264{
4265 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4266 enum intel_display_power_domain power_domain;
4267
4268 power_domain = intel_display_port_power_domain(encoder);
4269 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4270
4271 return power_domain;
4272}
4273
4274static void
4275intel_dp_power_put(struct intel_dp *dp,
4276 enum intel_display_power_domain power_domain)
4277{
4278 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4279 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004280}
4281
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004282static enum drm_connector_status
4283intel_dp_detect(struct drm_connector *connector, bool force)
4284{
4285 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004286 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4287 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004288 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004289 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004290 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004291 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004292
Chris Wilson164c8592013-07-20 20:27:08 +01004293 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004294 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004295 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004296
Dave Airlie0e32b392014-05-02 14:02:48 +10004297 if (intel_dp->is_mst) {
4298 /* MST devices are disconnected from a monitor POV */
4299 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4300 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004301 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004302 }
4303
Chris Wilsonbeb60602014-09-02 20:04:00 +01004304 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004305
Chris Wilsond410b562014-09-02 20:03:59 +01004306 /* Can't disconnect eDP, but you can close the lid... */
4307 if (is_edp(intel_dp))
4308 status = edp_detect(intel_dp);
4309 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004310 status = ironlake_dp_detect(intel_dp);
4311 else
4312 status = g4x_dp_detect(intel_dp);
4313 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004314 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004315
Adam Jackson0d198322012-05-14 16:05:47 -04004316 intel_dp_probe_oui(intel_dp);
4317
Dave Airlie0e32b392014-05-02 14:02:48 +10004318 ret = intel_dp_probe_mst(intel_dp);
4319 if (ret) {
4320 /* if we are in MST mode then this connector
4321 won't appear connected or have anything with EDID on it */
4322 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4323 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4324 status = connector_status_disconnected;
4325 goto out;
4326 }
4327
Chris Wilsonbeb60602014-09-02 20:04:00 +01004328 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004329
Paulo Zanonid63885d2012-10-26 19:05:49 -02004330 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4331 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004332 status = connector_status_connected;
4333
4334out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004335 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004336 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004337}
4338
Chris Wilsonbeb60602014-09-02 20:04:00 +01004339static void
4340intel_dp_force(struct drm_connector *connector)
4341{
4342 struct intel_dp *intel_dp = intel_attached_dp(connector);
4343 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4344 enum intel_display_power_domain power_domain;
4345
4346 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4347 connector->base.id, connector->name);
4348 intel_dp_unset_edid(intel_dp);
4349
4350 if (connector->status != connector_status_connected)
4351 return;
4352
4353 power_domain = intel_dp_power_get(intel_dp);
4354
4355 intel_dp_set_edid(intel_dp);
4356
4357 intel_dp_power_put(intel_dp, power_domain);
4358
4359 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4360 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4361}
4362
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363static int intel_dp_get_modes(struct drm_connector *connector)
4364{
Jani Nikuladd06f902012-10-19 14:51:50 +03004365 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004366 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004367
Chris Wilsonbeb60602014-09-02 20:04:00 +01004368 edid = intel_connector->detect_edid;
4369 if (edid) {
4370 int ret = intel_connector_update_modes(connector, edid);
4371 if (ret)
4372 return ret;
4373 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004374
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004375 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004376 if (is_edp(intel_attached_dp(connector)) &&
4377 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004378 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004379
4380 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004381 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004382 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004383 drm_mode_probed_add(connector, mode);
4384 return 1;
4385 }
4386 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004387
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004388 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004389}
4390
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004391static bool
4392intel_dp_detect_audio(struct drm_connector *connector)
4393{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004394 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004395 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004396
Chris Wilsonbeb60602014-09-02 20:04:00 +01004397 edid = to_intel_connector(connector)->detect_edid;
4398 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004399 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004400
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004401 return has_audio;
4402}
4403
Chris Wilsonf6849602010-09-19 09:29:33 +01004404static int
4405intel_dp_set_property(struct drm_connector *connector,
4406 struct drm_property *property,
4407 uint64_t val)
4408{
Chris Wilsone953fd72011-02-21 22:23:52 +00004409 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004410 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004411 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4412 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004413 int ret;
4414
Rob Clark662595d2012-10-11 20:36:04 -05004415 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004416 if (ret)
4417 return ret;
4418
Chris Wilson3f43c482011-05-12 22:17:24 +01004419 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004420 int i = val;
4421 bool has_audio;
4422
4423 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004424 return 0;
4425
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004426 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004427
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004428 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004429 has_audio = intel_dp_detect_audio(connector);
4430 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004431 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432
4433 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004434 return 0;
4435
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004436 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004437 goto done;
4438 }
4439
Chris Wilsone953fd72011-02-21 22:23:52 +00004440 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004441 bool old_auto = intel_dp->color_range_auto;
4442 uint32_t old_range = intel_dp->color_range;
4443
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004444 switch (val) {
4445 case INTEL_BROADCAST_RGB_AUTO:
4446 intel_dp->color_range_auto = true;
4447 break;
4448 case INTEL_BROADCAST_RGB_FULL:
4449 intel_dp->color_range_auto = false;
4450 intel_dp->color_range = 0;
4451 break;
4452 case INTEL_BROADCAST_RGB_LIMITED:
4453 intel_dp->color_range_auto = false;
4454 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4455 break;
4456 default:
4457 return -EINVAL;
4458 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004459
4460 if (old_auto == intel_dp->color_range_auto &&
4461 old_range == intel_dp->color_range)
4462 return 0;
4463
Chris Wilsone953fd72011-02-21 22:23:52 +00004464 goto done;
4465 }
4466
Yuly Novikov53b41832012-10-26 12:04:00 +03004467 if (is_edp(intel_dp) &&
4468 property == connector->dev->mode_config.scaling_mode_property) {
4469 if (val == DRM_MODE_SCALE_NONE) {
4470 DRM_DEBUG_KMS("no scaling not supported\n");
4471 return -EINVAL;
4472 }
4473
4474 if (intel_connector->panel.fitting_mode == val) {
4475 /* the eDP scaling property is not changed */
4476 return 0;
4477 }
4478 intel_connector->panel.fitting_mode = val;
4479
4480 goto done;
4481 }
4482
Chris Wilsonf6849602010-09-19 09:29:33 +01004483 return -EINVAL;
4484
4485done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004486 if (intel_encoder->base.crtc)
4487 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004488
4489 return 0;
4490}
4491
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004492static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004493intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004494{
Jani Nikula1d508702012-10-19 14:51:49 +03004495 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004496
Chris Wilson10e972d2014-09-04 21:43:45 +01004497 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498
Jani Nikula9cd300e2012-10-19 14:51:52 +03004499 if (!IS_ERR_OR_NULL(intel_connector->edid))
4500 kfree(intel_connector->edid);
4501
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004502 /* Can't call is_edp() since the encoder may have been destroyed
4503 * already. */
4504 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004505 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004506
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004507 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004508 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004509}
4510
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004511void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004512{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004513 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4514 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004515
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004516 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004517 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004518 if (is_edp(intel_dp)) {
4519 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004520 /*
4521 * vdd might still be enabled do to the delayed vdd off.
4522 * Make sure vdd is actually turned off here.
4523 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004524 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004525 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004526 pps_unlock(intel_dp);
4527
Clint Taylor01527b32014-07-07 13:01:46 -07004528 if (intel_dp->edp_notifier.notifier_call) {
4529 unregister_reboot_notifier(&intel_dp->edp_notifier);
4530 intel_dp->edp_notifier.notifier_call = NULL;
4531 }
Keith Packardbd943152011-09-18 23:09:52 -07004532 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004533 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004534 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004535}
4536
Imre Deak07f9cd02014-08-18 14:42:45 +03004537static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4538{
4539 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4540
4541 if (!is_edp(intel_dp))
4542 return;
4543
Ville Syrjälä951468f2014-09-04 14:55:31 +03004544 /*
4545 * vdd might still be enabled do to the delayed vdd off.
4546 * Make sure vdd is actually turned off here.
4547 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004548 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004549 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004550 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004551 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004552}
4553
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004554static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4555{
4556 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4557 struct drm_device *dev = intel_dig_port->base.base.dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559 enum intel_display_power_domain power_domain;
4560
4561 lockdep_assert_held(&dev_priv->pps_mutex);
4562
4563 if (!edp_have_panel_vdd(intel_dp))
4564 return;
4565
4566 /*
4567 * The VDD bit needs a power domain reference, so if the bit is
4568 * already enabled when we boot or resume, grab this reference and
4569 * schedule a vdd off, so we don't hold on to the reference
4570 * indefinitely.
4571 */
4572 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4573 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4574 intel_display_power_get(dev_priv, power_domain);
4575
4576 edp_panel_vdd_schedule_off(intel_dp);
4577}
4578
Imre Deak6d93c0c2014-07-31 14:03:36 +03004579static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4580{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004581 struct intel_dp *intel_dp;
4582
4583 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4584 return;
4585
4586 intel_dp = enc_to_intel_dp(encoder);
4587
4588 pps_lock(intel_dp);
4589
4590 /*
4591 * Read out the current power sequencer assignment,
4592 * in case the BIOS did something with it.
4593 */
4594 if (IS_VALLEYVIEW(encoder->dev))
4595 vlv_initial_power_sequencer_setup(intel_dp);
4596
4597 intel_edp_panel_vdd_sanitize(intel_dp);
4598
4599 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004600}
4601
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004603 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004604 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004605 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004606 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004607 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004608 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004609 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004610 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004611 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004612};
4613
4614static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4615 .get_modes = intel_dp_get_modes,
4616 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004617 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004618};
4619
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004620static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004621 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004622 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004623};
4624
Dave Airlie0e32b392014-05-02 14:02:48 +10004625void
Eric Anholt21d40d32010-03-25 11:11:14 -07004626intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004627{
Dave Airlie0e32b392014-05-02 14:02:48 +10004628 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004629}
4630
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004631enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004632intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4633{
4634 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004635 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004636 struct drm_device *dev = intel_dig_port->base.base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004638 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004639 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004640
Dave Airlie0e32b392014-05-02 14:02:48 +10004641 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4642 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004643
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004644 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4645 /*
4646 * vdd off can generate a long pulse on eDP which
4647 * would require vdd on to handle it, and thus we
4648 * would end up in an endless cycle of
4649 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4650 */
4651 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4652 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004653 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004654 }
4655
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004656 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4657 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004658 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004659
Imre Deak1c767b32014-08-18 14:42:42 +03004660 power_domain = intel_display_port_power_domain(intel_encoder);
4661 intel_display_power_get(dev_priv, power_domain);
4662
Dave Airlie0e32b392014-05-02 14:02:48 +10004663 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004664
4665 if (HAS_PCH_SPLIT(dev)) {
4666 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4667 goto mst_fail;
4668 } else {
4669 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4670 goto mst_fail;
4671 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004672
4673 if (!intel_dp_get_dpcd(intel_dp)) {
4674 goto mst_fail;
4675 }
4676
4677 intel_dp_probe_oui(intel_dp);
4678
4679 if (!intel_dp_probe_mst(intel_dp))
4680 goto mst_fail;
4681
4682 } else {
4683 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004684 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004685 goto mst_fail;
4686 }
4687
4688 if (!intel_dp->is_mst) {
4689 /*
4690 * we'll check the link status via the normal hot plug path later -
4691 * but for short hpds we should check it now
4692 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004693 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004695 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004696 }
4697 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004698
4699 ret = IRQ_HANDLED;
4700
Imre Deak1c767b32014-08-18 14:42:42 +03004701 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004702mst_fail:
4703 /* if we were in MST mode, and device is not there get out of MST mode */
4704 if (intel_dp->is_mst) {
4705 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4706 intel_dp->is_mst = false;
4707 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4708 }
Imre Deak1c767b32014-08-18 14:42:42 +03004709put_power:
4710 intel_display_power_put(dev_priv, power_domain);
4711
4712 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004713}
4714
Zhenyu Wange3421a12010-04-08 09:43:27 +08004715/* Return which DP Port should be selected for Transcoder DP control */
4716int
Akshay Joshi0206e352011-08-16 15:34:10 -04004717intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004718{
4719 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004720 struct intel_encoder *intel_encoder;
4721 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004722
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004723 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4724 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004725
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004726 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4727 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004728 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004729 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004730
Zhenyu Wange3421a12010-04-08 09:43:27 +08004731 return -1;
4732}
4733
Zhao Yakui36e83a12010-06-12 14:32:21 +08004734/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004735bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004736{
4737 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004738 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004739 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004740 static const short port_mapping[] = {
4741 [PORT_B] = PORT_IDPB,
4742 [PORT_C] = PORT_IDPC,
4743 [PORT_D] = PORT_IDPD,
4744 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004745
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004746 if (port == PORT_A)
4747 return true;
4748
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004749 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004750 return false;
4751
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004752 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4753 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004754
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004755 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004756 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4757 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004758 return true;
4759 }
4760 return false;
4761}
4762
Dave Airlie0e32b392014-05-02 14:02:48 +10004763void
Chris Wilsonf6849602010-09-19 09:29:33 +01004764intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4765{
Yuly Novikov53b41832012-10-26 12:04:00 +03004766 struct intel_connector *intel_connector = to_intel_connector(connector);
4767
Chris Wilson3f43c482011-05-12 22:17:24 +01004768 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004769 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004770 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004771
4772 if (is_edp(intel_dp)) {
4773 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004774 drm_object_attach_property(
4775 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004776 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004777 DRM_MODE_SCALE_ASPECT);
4778 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004779 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004780}
4781
Imre Deakdada1a92014-01-29 13:25:41 +02004782static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4783{
4784 intel_dp->last_power_cycle = jiffies;
4785 intel_dp->last_power_on = jiffies;
4786 intel_dp->last_backlight_off = jiffies;
4787}
4788
Daniel Vetter67a54562012-10-20 20:57:45 +02004789static void
4790intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004791 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004792{
4793 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004794 struct edp_power_seq cur, vbt, spec,
4795 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004796 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004797 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004798
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004799 lockdep_assert_held(&dev_priv->pps_mutex);
4800
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004801 /* already initialized? */
4802 if (final->t11_t12 != 0)
4803 return;
4804
Jesse Barnes453c5422013-03-28 09:55:41 -07004805 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004806 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004807 pp_on_reg = PCH_PP_ON_DELAYS;
4808 pp_off_reg = PCH_PP_OFF_DELAYS;
4809 pp_div_reg = PCH_PP_DIVISOR;
4810 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004811 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4812
4813 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4814 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4815 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4816 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004817 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004818
4819 /* Workaround: Need to write PP_CONTROL with the unlock key as
4820 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004821 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004822 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004823
Jesse Barnes453c5422013-03-28 09:55:41 -07004824 pp_on = I915_READ(pp_on_reg);
4825 pp_off = I915_READ(pp_off_reg);
4826 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004827
4828 /* Pull timing values out of registers */
4829 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4830 PANEL_POWER_UP_DELAY_SHIFT;
4831
4832 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4833 PANEL_LIGHT_ON_DELAY_SHIFT;
4834
4835 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4836 PANEL_LIGHT_OFF_DELAY_SHIFT;
4837
4838 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4839 PANEL_POWER_DOWN_DELAY_SHIFT;
4840
4841 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4842 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4843
4844 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4845 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4846
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004847 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004848
4849 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4850 * our hw here, which are all in 100usec. */
4851 spec.t1_t3 = 210 * 10;
4852 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4853 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4854 spec.t10 = 500 * 10;
4855 /* This one is special and actually in units of 100ms, but zero
4856 * based in the hw (so we need to add 100 ms). But the sw vbt
4857 * table multiplies it with 1000 to make it in units of 100usec,
4858 * too. */
4859 spec.t11_t12 = (510 + 100) * 10;
4860
4861 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4862 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4863
4864 /* Use the max of the register settings and vbt. If both are
4865 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004866#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004867 spec.field : \
4868 max(cur.field, vbt.field))
4869 assign_final(t1_t3);
4870 assign_final(t8);
4871 assign_final(t9);
4872 assign_final(t10);
4873 assign_final(t11_t12);
4874#undef assign_final
4875
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004876#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004877 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4878 intel_dp->backlight_on_delay = get_delay(t8);
4879 intel_dp->backlight_off_delay = get_delay(t9);
4880 intel_dp->panel_power_down_delay = get_delay(t10);
4881 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4882#undef get_delay
4883
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004884 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4885 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4886 intel_dp->panel_power_cycle_delay);
4887
4888 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4889 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004890}
4891
4892static void
4893intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004894 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004895{
4896 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004897 u32 pp_on, pp_off, pp_div, port_sel = 0;
4898 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4899 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004900 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004901 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004902
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004903 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004904
4905 if (HAS_PCH_SPLIT(dev)) {
4906 pp_on_reg = PCH_PP_ON_DELAYS;
4907 pp_off_reg = PCH_PP_OFF_DELAYS;
4908 pp_div_reg = PCH_PP_DIVISOR;
4909 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004910 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4911
4912 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4913 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4914 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004915 }
4916
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004917 /*
4918 * And finally store the new values in the power sequencer. The
4919 * backlight delays are set to 1 because we do manual waits on them. For
4920 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4921 * we'll end up waiting for the backlight off delay twice: once when we
4922 * do the manual sleep, and once when we disable the panel and wait for
4923 * the PP_STATUS bit to become zero.
4924 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004925 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004926 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4927 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004928 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004929 /* Compute the divisor for the pp clock, simply match the Bspec
4930 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004931 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004932 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004933 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4934
4935 /* Haswell doesn't have any port selection bits for the panel
4936 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004937 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004938 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004939 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004940 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004941 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004942 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004943 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004944 }
4945
Jesse Barnes453c5422013-03-28 09:55:41 -07004946 pp_on |= port_sel;
4947
4948 I915_WRITE(pp_on_reg, pp_on);
4949 I915_WRITE(pp_off_reg, pp_off);
4950 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004951
Daniel Vetter67a54562012-10-20 20:57:45 +02004952 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004953 I915_READ(pp_on_reg),
4954 I915_READ(pp_off_reg),
4955 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004956}
4957
Vandana Kannanb33a2812015-02-13 15:33:03 +05304958/**
4959 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4960 * @dev: DRM device
4961 * @refresh_rate: RR to be programmed
4962 *
4963 * This function gets called when refresh rate (RR) has to be changed from
4964 * one frequency to another. Switches can be between high and low RR
4965 * supported by the panel or to any other RR based on media playback (in
4966 * this case, RR value needs to be passed from user space).
4967 *
4968 * The caller of this function needs to take a lock on dev_priv->drrs.
4969 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304970static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304971{
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304974 struct intel_digital_port *dig_port = NULL;
4975 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004976 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304977 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304978 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304979 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304980
4981 if (refresh_rate <= 0) {
4982 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4983 return;
4984 }
4985
Vandana Kannan96178ee2015-01-10 02:25:56 +05304986 if (intel_dp == NULL) {
4987 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304988 return;
4989 }
4990
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004991 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004992 * FIXME: This needs proper synchronization with psr state for some
4993 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004994 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304995
Vandana Kannan96178ee2015-01-10 02:25:56 +05304996 dig_port = dp_to_dig_port(intel_dp);
4997 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004998 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304999
5000 if (!intel_crtc) {
5001 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5002 return;
5003 }
5004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005005 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305006
Vandana Kannan96178ee2015-01-10 02:25:56 +05305007 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305008 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5009 return;
5010 }
5011
Vandana Kannan96178ee2015-01-10 02:25:56 +05305012 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5013 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305014 index = DRRS_LOW_RR;
5015
Vandana Kannan96178ee2015-01-10 02:25:56 +05305016 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305017 DRM_DEBUG_KMS(
5018 "DRRS requested for previously set RR...ignoring\n");
5019 return;
5020 }
5021
5022 if (!intel_crtc->active) {
5023 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5024 return;
5025 }
5026
Durgadoss R44395bf2015-02-13 15:33:02 +05305027 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305028 switch (index) {
5029 case DRRS_HIGH_RR:
5030 intel_dp_set_m_n(intel_crtc, M1_N1);
5031 break;
5032 case DRRS_LOW_RR:
5033 intel_dp_set_m_n(intel_crtc, M2_N2);
5034 break;
5035 case DRRS_MAX_RR:
5036 default:
5037 DRM_ERROR("Unsupported refreshrate type\n");
5038 }
5039 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005040 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305041 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305042
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305043 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305044 if (IS_VALLEYVIEW(dev))
5045 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5046 else
5047 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305048 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305049 if (IS_VALLEYVIEW(dev))
5050 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5051 else
5052 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305053 }
5054 I915_WRITE(reg, val);
5055 }
5056
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305057 dev_priv->drrs.refresh_rate_type = index;
5058
5059 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5060}
5061
Vandana Kannanb33a2812015-02-13 15:33:03 +05305062/**
5063 * intel_edp_drrs_enable - init drrs struct if supported
5064 * @intel_dp: DP struct
5065 *
5066 * Initializes frontbuffer_bits and drrs.dp
5067 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305068void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5069{
5070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5071 struct drm_i915_private *dev_priv = dev->dev_private;
5072 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5073 struct drm_crtc *crtc = dig_port->base.base.crtc;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5075
5076 if (!intel_crtc->config->has_drrs) {
5077 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5078 return;
5079 }
5080
5081 mutex_lock(&dev_priv->drrs.mutex);
5082 if (WARN_ON(dev_priv->drrs.dp)) {
5083 DRM_ERROR("DRRS already enabled\n");
5084 goto unlock;
5085 }
5086
5087 dev_priv->drrs.busy_frontbuffer_bits = 0;
5088
5089 dev_priv->drrs.dp = intel_dp;
5090
5091unlock:
5092 mutex_unlock(&dev_priv->drrs.mutex);
5093}
5094
Vandana Kannanb33a2812015-02-13 15:33:03 +05305095/**
5096 * intel_edp_drrs_disable - Disable DRRS
5097 * @intel_dp: DP struct
5098 *
5099 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305100void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5101{
5102 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5103 struct drm_i915_private *dev_priv = dev->dev_private;
5104 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5105 struct drm_crtc *crtc = dig_port->base.base.crtc;
5106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5107
5108 if (!intel_crtc->config->has_drrs)
5109 return;
5110
5111 mutex_lock(&dev_priv->drrs.mutex);
5112 if (!dev_priv->drrs.dp) {
5113 mutex_unlock(&dev_priv->drrs.mutex);
5114 return;
5115 }
5116
5117 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5118 intel_dp_set_drrs_state(dev_priv->dev,
5119 intel_dp->attached_connector->panel.
5120 fixed_mode->vrefresh);
5121
5122 dev_priv->drrs.dp = NULL;
5123 mutex_unlock(&dev_priv->drrs.mutex);
5124
5125 cancel_delayed_work_sync(&dev_priv->drrs.work);
5126}
5127
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305128static void intel_edp_drrs_downclock_work(struct work_struct *work)
5129{
5130 struct drm_i915_private *dev_priv =
5131 container_of(work, typeof(*dev_priv), drrs.work.work);
5132 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305133
Vandana Kannan96178ee2015-01-10 02:25:56 +05305134 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305135
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305136 intel_dp = dev_priv->drrs.dp;
5137
5138 if (!intel_dp)
5139 goto unlock;
5140
5141 /*
5142 * The delayed work can race with an invalidate hence we need to
5143 * recheck.
5144 */
5145
5146 if (dev_priv->drrs.busy_frontbuffer_bits)
5147 goto unlock;
5148
5149 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5150 intel_dp_set_drrs_state(dev_priv->dev,
5151 intel_dp->attached_connector->panel.
5152 downclock_mode->vrefresh);
5153
5154unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305155 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305156}
5157
Vandana Kannanb33a2812015-02-13 15:33:03 +05305158/**
5159 * intel_edp_drrs_invalidate - Invalidate DRRS
5160 * @dev: DRM device
5161 * @frontbuffer_bits: frontbuffer plane tracking bits
5162 *
5163 * When there is a disturbance on screen (due to cursor movement/time
5164 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5165 * high RR.
5166 *
5167 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5168 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305169void intel_edp_drrs_invalidate(struct drm_device *dev,
5170 unsigned frontbuffer_bits)
5171{
5172 struct drm_i915_private *dev_priv = dev->dev_private;
5173 struct drm_crtc *crtc;
5174 enum pipe pipe;
5175
Daniel Vetter9da7d692015-04-09 16:44:15 +02005176 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305177 return;
5178
Daniel Vetter88f933a2015-04-09 16:44:16 +02005179 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305180
Vandana Kannana93fad02015-01-10 02:25:59 +05305181 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005182 if (!dev_priv->drrs.dp) {
5183 mutex_unlock(&dev_priv->drrs.mutex);
5184 return;
5185 }
5186
Vandana Kannana93fad02015-01-10 02:25:59 +05305187 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5188 pipe = to_intel_crtc(crtc)->pipe;
5189
5190 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305191 intel_dp_set_drrs_state(dev_priv->dev,
5192 dev_priv->drrs.dp->attached_connector->panel.
5193 fixed_mode->vrefresh);
5194 }
5195
5196 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5197
5198 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5199 mutex_unlock(&dev_priv->drrs.mutex);
5200}
5201
Vandana Kannanb33a2812015-02-13 15:33:03 +05305202/**
5203 * intel_edp_drrs_flush - Flush DRRS
5204 * @dev: DRM device
5205 * @frontbuffer_bits: frontbuffer plane tracking bits
5206 *
5207 * When there is no movement on screen, DRRS work can be scheduled.
5208 * This DRRS work is responsible for setting relevant registers after a
5209 * timeout of 1 second.
5210 *
5211 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5212 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305213void intel_edp_drrs_flush(struct drm_device *dev,
5214 unsigned frontbuffer_bits)
5215{
5216 struct drm_i915_private *dev_priv = dev->dev_private;
5217 struct drm_crtc *crtc;
5218 enum pipe pipe;
5219
Daniel Vetter9da7d692015-04-09 16:44:15 +02005220 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305221 return;
5222
Daniel Vetter88f933a2015-04-09 16:44:16 +02005223 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305224
Vandana Kannana93fad02015-01-10 02:25:59 +05305225 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005226 if (!dev_priv->drrs.dp) {
5227 mutex_unlock(&dev_priv->drrs.mutex);
5228 return;
5229 }
5230
Vandana Kannana93fad02015-01-10 02:25:59 +05305231 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5232 pipe = to_intel_crtc(crtc)->pipe;
5233 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5234
Vandana Kannana93fad02015-01-10 02:25:59 +05305235 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5236 !dev_priv->drrs.busy_frontbuffer_bits)
5237 schedule_delayed_work(&dev_priv->drrs.work,
5238 msecs_to_jiffies(1000));
5239 mutex_unlock(&dev_priv->drrs.mutex);
5240}
5241
Vandana Kannanb33a2812015-02-13 15:33:03 +05305242/**
5243 * DOC: Display Refresh Rate Switching (DRRS)
5244 *
5245 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5246 * which enables swtching between low and high refresh rates,
5247 * dynamically, based on the usage scenario. This feature is applicable
5248 * for internal panels.
5249 *
5250 * Indication that the panel supports DRRS is given by the panel EDID, which
5251 * would list multiple refresh rates for one resolution.
5252 *
5253 * DRRS is of 2 types - static and seamless.
5254 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5255 * (may appear as a blink on screen) and is used in dock-undock scenario.
5256 * Seamless DRRS involves changing RR without any visual effect to the user
5257 * and can be used during normal system usage. This is done by programming
5258 * certain registers.
5259 *
5260 * Support for static/seamless DRRS may be indicated in the VBT based on
5261 * inputs from the panel spec.
5262 *
5263 * DRRS saves power by switching to low RR based on usage scenarios.
5264 *
5265 * eDP DRRS:-
5266 * The implementation is based on frontbuffer tracking implementation.
5267 * When there is a disturbance on the screen triggered by user activity or a
5268 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5269 * When there is no movement on screen, after a timeout of 1 second, a switch
5270 * to low RR is made.
5271 * For integration with frontbuffer tracking code,
5272 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5273 *
5274 * DRRS can be further extended to support other internal panels and also
5275 * the scenario of video playback wherein RR is set based on the rate
5276 * requested by userspace.
5277 */
5278
5279/**
5280 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5281 * @intel_connector: eDP connector
5282 * @fixed_mode: preferred mode of panel
5283 *
5284 * This function is called only once at driver load to initialize basic
5285 * DRRS stuff.
5286 *
5287 * Returns:
5288 * Downclock mode if panel supports it, else return NULL.
5289 * DRRS support is determined by the presence of downclock mode (apart
5290 * from VBT setting).
5291 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305292static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305293intel_dp_drrs_init(struct intel_connector *intel_connector,
5294 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305295{
5296 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305297 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 struct drm_display_mode *downclock_mode = NULL;
5300
Daniel Vetter9da7d692015-04-09 16:44:15 +02005301 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5302 mutex_init(&dev_priv->drrs.mutex);
5303
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305304 if (INTEL_INFO(dev)->gen <= 6) {
5305 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5306 return NULL;
5307 }
5308
5309 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005310 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305311 return NULL;
5312 }
5313
5314 downclock_mode = intel_find_panel_downclock
5315 (dev, fixed_mode, connector);
5316
5317 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305318 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305319 return NULL;
5320 }
5321
Vandana Kannan96178ee2015-01-10 02:25:56 +05305322 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305323
Vandana Kannan96178ee2015-01-10 02:25:56 +05305324 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005325 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305326 return downclock_mode;
5327}
5328
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005329static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005330 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005331{
5332 struct drm_connector *connector = &intel_connector->base;
5333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005334 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5335 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005336 struct drm_i915_private *dev_priv = dev->dev_private;
5337 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305338 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005339 bool has_dpcd;
5340 struct drm_display_mode *scan;
5341 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005342 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005343
5344 if (!is_edp(intel_dp))
5345 return true;
5346
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005347 pps_lock(intel_dp);
5348 intel_edp_panel_vdd_sanitize(intel_dp);
5349 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005350
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005351 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005352 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005353
5354 if (has_dpcd) {
5355 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5356 dev_priv->no_aux_handshake =
5357 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5358 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5359 } else {
5360 /* if this fails, presume the device is a ghost */
5361 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005362 return false;
5363 }
5364
5365 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005366 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005367 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005368 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005369
Daniel Vetter060c8772014-03-21 23:22:35 +01005370 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005371 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005372 if (edid) {
5373 if (drm_add_edid_modes(connector, edid)) {
5374 drm_mode_connector_update_edid_property(connector,
5375 edid);
5376 drm_edid_to_eld(connector, edid);
5377 } else {
5378 kfree(edid);
5379 edid = ERR_PTR(-EINVAL);
5380 }
5381 } else {
5382 edid = ERR_PTR(-ENOENT);
5383 }
5384 intel_connector->edid = edid;
5385
5386 /* prefer fixed mode from EDID if available */
5387 list_for_each_entry(scan, &connector->probed_modes, head) {
5388 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5389 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305390 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305391 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005392 break;
5393 }
5394 }
5395
5396 /* fallback to VBT if available for eDP */
5397 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5398 fixed_mode = drm_mode_duplicate(dev,
5399 dev_priv->vbt.lfp_lvds_vbt_mode);
5400 if (fixed_mode)
5401 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5402 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005403 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005404
Clint Taylor01527b32014-07-07 13:01:46 -07005405 if (IS_VALLEYVIEW(dev)) {
5406 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5407 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005408
5409 /*
5410 * Figure out the current pipe for the initial backlight setup.
5411 * If the current pipe isn't valid, try the PPS pipe, and if that
5412 * fails just assume pipe A.
5413 */
5414 if (IS_CHERRYVIEW(dev))
5415 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5416 else
5417 pipe = PORT_TO_PIPE(intel_dp->DP);
5418
5419 if (pipe != PIPE_A && pipe != PIPE_B)
5420 pipe = intel_dp->pps_pipe;
5421
5422 if (pipe != PIPE_A && pipe != PIPE_B)
5423 pipe = PIPE_A;
5424
5425 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5426 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005427 }
5428
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305429 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005430 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005431 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005432
5433 return true;
5434}
5435
Paulo Zanoni16c25532013-06-12 17:27:25 -03005436bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005437intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5438 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005439{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005440 struct drm_connector *connector = &intel_connector->base;
5441 struct intel_dp *intel_dp = &intel_dig_port->dp;
5442 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5443 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005444 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005445 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005446 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005447
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005448 intel_dp->pps_pipe = INVALID_PIPE;
5449
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005450 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005451 if (INTEL_INFO(dev)->gen >= 9)
5452 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5453 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005454 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5455 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5456 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5457 else if (HAS_PCH_SPLIT(dev))
5458 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5459 else
5460 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5461
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005462 if (INTEL_INFO(dev)->gen >= 9)
5463 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5464 else
5465 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005466
Daniel Vetter07679352012-09-06 22:15:42 +02005467 /* Preserve the current hw state. */
5468 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005469 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005470
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005471 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305472 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005473 else
5474 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005475
Imre Deakf7d24902013-05-08 13:14:05 +03005476 /*
5477 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5478 * for DP the encoder type can be set by the caller to
5479 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5480 */
5481 if (type == DRM_MODE_CONNECTOR_eDP)
5482 intel_encoder->type = INTEL_OUTPUT_EDP;
5483
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005484 /* eDP only on port B and/or C on vlv/chv */
5485 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5486 port != PORT_B && port != PORT_C))
5487 return false;
5488
Imre Deake7281ea2013-05-08 13:14:08 +03005489 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5490 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5491 port_name(port));
5492
Adam Jacksonb3295302010-07-16 14:46:28 -04005493 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005494 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5495
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005496 connector->interlace_allowed = true;
5497 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005498
Daniel Vetter66a92782012-07-12 20:08:18 +02005499 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005500 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005501
Chris Wilsondf0e9242010-09-09 16:20:55 +01005502 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005503 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005504
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005505 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005506 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5507 else
5508 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005509 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005510
Jani Nikula0b998362014-03-14 16:51:17 +02005511 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005512 switch (port) {
5513 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005514 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005515 break;
5516 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005517 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005518 break;
5519 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005520 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005521 break;
5522 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005523 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005524 break;
5525 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005526 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005527 }
5528
Imre Deakdada1a92014-01-29 13:25:41 +02005529 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005530 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005531 intel_dp_init_panel_power_timestamps(intel_dp);
5532 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005533 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005534 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005535 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005536 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005537 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005538
Jani Nikula9d1a1032014-03-14 16:51:15 +02005539 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005540
Dave Airlie0e32b392014-05-02 14:02:48 +10005541 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005542 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005543 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005544 intel_dp_mst_encoder_init(intel_dig_port,
5545 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005546 }
5547 }
5548
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005549 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005550 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005551 if (is_edp(intel_dp)) {
5552 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005553 /*
5554 * vdd might still be enabled do to the delayed vdd off.
5555 * Make sure vdd is actually turned off here.
5556 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005557 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005558 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005559 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005560 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005561 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005562 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005563 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005564 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005565
Chris Wilsonf6849602010-09-19 09:29:33 +01005566 intel_dp_add_properties(intel_dp, connector);
5567
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005568 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5569 * 0xd. Failure to do so will result in spurious interrupts being
5570 * generated on the port when a cable is not attached.
5571 */
5572 if (IS_G4X(dev) && !IS_GM45(dev)) {
5573 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5574 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5575 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005576
5577 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005578}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005579
5580void
5581intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5582{
Dave Airlie13cf5502014-06-18 11:29:35 +10005583 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005584 struct intel_digital_port *intel_dig_port;
5585 struct intel_encoder *intel_encoder;
5586 struct drm_encoder *encoder;
5587 struct intel_connector *intel_connector;
5588
Daniel Vetterb14c5672013-09-19 12:18:32 +02005589 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005590 if (!intel_dig_port)
5591 return;
5592
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005593 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005594 if (!intel_connector) {
5595 kfree(intel_dig_port);
5596 return;
5597 }
5598
5599 intel_encoder = &intel_dig_port->base;
5600 encoder = &intel_encoder->base;
5601
5602 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5603 DRM_MODE_ENCODER_TMDS);
5604
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005605 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005606 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005607 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005608 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005609 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005610 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005611 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005612 intel_encoder->pre_enable = chv_pre_enable_dp;
5613 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005614 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005615 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005616 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005617 intel_encoder->pre_enable = vlv_pre_enable_dp;
5618 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005619 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005620 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005621 intel_encoder->pre_enable = g4x_pre_enable_dp;
5622 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005623 if (INTEL_INFO(dev)->gen >= 5)
5624 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005625 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005626
Paulo Zanoni174edf12012-10-26 19:05:50 -02005627 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005628 intel_dig_port->dp.output_reg = output_reg;
5629
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005630 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005631 if (IS_CHERRYVIEW(dev)) {
5632 if (port == PORT_D)
5633 intel_encoder->crtc_mask = 1 << 2;
5634 else
5635 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5636 } else {
5637 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5638 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005639 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005640 intel_encoder->hot_plug = intel_dp_hot_plug;
5641
Dave Airlie13cf5502014-06-18 11:29:35 +10005642 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5643 dev_priv->hpd_irq_port[port] = intel_dig_port;
5644
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005645 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5646 drm_encoder_cleanup(encoder);
5647 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005648 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005649 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005650}
Dave Airlie0e32b392014-05-02 14:02:48 +10005651
5652void intel_dp_mst_suspend(struct drm_device *dev)
5653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 int i;
5656
5657 /* disable MST */
5658 for (i = 0; i < I915_MAX_PORTS; i++) {
5659 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5660 if (!intel_dig_port)
5661 continue;
5662
5663 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5664 if (!intel_dig_port->dp.can_mst)
5665 continue;
5666 if (intel_dig_port->dp.is_mst)
5667 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5668 }
5669 }
5670}
5671
5672void intel_dp_mst_resume(struct drm_device *dev)
5673{
5674 struct drm_i915_private *dev_priv = dev->dev_private;
5675 int i;
5676
5677 for (i = 0; i < I915_MAX_PORTS; i++) {
5678 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5679 if (!intel_dig_port)
5680 continue;
5681 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5682 int ret;
5683
5684 if (!intel_dig_port->dp.can_mst)
5685 continue;
5686
5687 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5688 if (ret != 0) {
5689 intel_dp_check_mst_status(&intel_dig_port->dp);
5690 }
5691 }
5692 }
5693}